Nothing Special   »   [go: up one dir, main page]

TW465047B - Field effect transistor and method of its manufacture - Google Patents

Field effect transistor and method of its manufacture Download PDF

Info

Publication number
TW465047B
TW465047B TW087118857A TW87118857A TW465047B TW 465047 B TW465047 B TW 465047B TW 087118857 A TW087118857 A TW 087118857A TW 87118857 A TW87118857 A TW 87118857A TW 465047 B TW465047 B TW 465047B
Authority
TW
Taiwan
Prior art keywords
trench
forming
trenches
dopant
heavily doped
Prior art date
Application number
TW087118857A
Other languages
English (en)
Inventor
Brian Sze-Ki Mo
Duc Chau
Steven Sapp
Izak Bencuya
Dean Edward Probst
Original Assignee
Fairchild Semiconductor
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=25516607&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=TW465047(B) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Fairchild Semiconductor filed Critical Fairchild Semiconductor
Application granted granted Critical
Publication of TW465047B publication Critical patent/TW465047B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7813Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0684Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
    • H01L29/0692Surface layout
    • H01L29/0696Surface layout of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66674DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/66712Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/66734Vertical DMOS transistors, i.e. VDMOS transistors with a step of recessing the gate electrode, e.g. to form a trench gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7811Vertical DMOS transistors, i.e. VDMOS transistors with an edge termination structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/0619Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • H01L29/0852Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
    • H01L29/0856Source regions
    • H01L29/0869Shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • H01L29/407Recessed field plates, e.g. trench field plates, buried field plates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42356Disposition, e.g. buried gate electrode
    • H01L29/4236Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Bipolar Transistors (AREA)

Description

A7 Β7
4650 47 五、發明說明(1) 發明背景 本發明係關於場效電晶體,尤其是關於溝渠式DM0S 電晶體*以及其製造方法。 功率場效電晶體,例如,M0SFET(金屬氧化物半導體 場效電晶體),是半導體工業所習知◊有一型的m〇sfet 是DM0S (雙重擴散式金屬氧化物半導體)電晶體^⑽⑽電 晶體一般包含上面成長磊晶層之一基體、一摻雜源極接 面、一重摻雜本體、一種如重摻雜本體相同摻雜(£)或者 η)之摻雜井部、以及一閘極電極。在溝渠式DM〇s電晶體 中’閘電極是一種垂直溝渠。重摻雜本體一般比該溝渠 底部擴散更深,以使得在溝渠底部角落之電場最小並且 因而防止突崩擊穿損壞元件。該溝渠被充填導電多晶 矽,並且該多晶矽一般被過度姓刻,以確保它完全地從 圍繞溝渠之表面被移除。此種過度截刻一般在多晶梦頂 部和半導體基體表面(亦即,遙晶層表面)之間遺留凹 處。這凹處深度必須被小心地控制以便它比源極接面深 度較淺。如果凹處深於源極接面,則源極可能錯失閘 極,而導致高狀態電阻、高臨限、及可能的一個無功能 之電晶體。 源極和汲極接面可被以p型或者η型摻雜物摻雜;在 各情況中,重摻雜本體將被以相對之摻雜物摻雜,例 如,對於η型源極和汲極,重掺雜本體將是ρ型。其中源 極和汲極被以ρ型載子摻雜之DM0S電晶體被稱為ρ通道 "。在ρ通道DM0S電晶體中,施加至電晶體閘極之一負電 4 本紙張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐) ill·---------i I 11 ---訂--------- ../-V''- (請先閲讀背面之注意事項再填寫本頁) 經濟部智慧財產局員工消費合作社印製 465047 A7 B7五、發明說明(2) 經濟部智慧財產局員工消費合作社印製 壓導致電流從源極區域流動經過重換雜本體之通道區 域、磊晶層之累積區域、及基體而至汲極區域。相反 地’ DM0S電晶體,其中源極和汲極被以η型載子摻雜之 DM0S電晶體被稱為"η通道"。在11通道M〇s電晶體中,施 加至電晶體閘極之一組正電壓導致電流從汲極流至源 極〇 一般需要DM0S電晶體在導通時具有低的源極至汲極 電阻(Rdson)以及低寄生電容,該電晶體結構應該也避免 ”貫穿"。當施加高的汲極至源極電壓時,進入重摻雜本 體區域的空乏區延伸至源極區域,當電晶體應該關閉時 形成經由重摻雜本體區域的不需要等電通道而發生貫 穿。最後’電晶體應該具有良好的"耐久性",亦即,需 要有高引動電流以導通固有存在於DM0S電晶體的寄生電 晶體。 一般而言,大量的M0SFET晶胞平行連接而形成一組 單一電晶體。該等M0SFET晶胞可以以一種"閉合晶胞Μ組 態配置’其中溝渠部以栅圖型佈局並且該等M0SFET晶胞 各侧被溝渠壁面封閉。另外,該等M0SFET晶胞可以用_ 種”開啟晶胞"組態配置,其中溝渠部以"條紋,,圖型佈局 並且該等M0SFET晶胞僅兩組被溝渠壁面封閉。電場終端 技術被使用以終止在上面形成著電晶體之矽晶粒周圍 (邊緣)接面(摻雜區域)。這將導致擊穿電壓較高於如果 僅利用矽晶粒中央部份中作用電晶體晶胞的特點控制時 之其他的情況。 5 本紙張尺度適用中國國家標準(CNS)A4規格(210 χ 297公楚〉 (諝先閱讀背面之注意事項再填寫本頁) -·Ά----II 訂------II -線 |\ 46 5 0 ^ A7 B7 五、發明說明(3) 經濟部智慧財產局員工消費合作社印製 發明之概要說明 本發明提供一種場效電晶體,其具有提供良奸的 一性和高的晶胞密度以及容易調整之開啟的晶胞佈局。= 較佳溝渠式DM0S電晶體具有低Rds〇n、低寄生電容、^佳 可靠度、對突崩擊穿惡化之抗拒性、以及耐夂柹 _ 』八丨王。該較 佳元件同時亦包含一種場終端’其增強對突崩擊穿之^ 阻性。本發明同時亦提供溝渠式DM〇s電晶體之製造^ 法。 在一論點中’本發明特徵在於一種溝渠式場效電晶 體’其包含(a) —半導體基體,(b)延伸進該丰導體基體 内一預定深度之一溝渠,(c) 一對摻雜源極接面,位於 該溝渠之相對侧’(d) —重換雜本體,位於鄰接該溝渠 之源極接面相對侧上之各源極接面,比該溝渠之預定深 度較淺地延伸進該半導體基體内之重摻雜本體最深部 份’以及(e)在該重摻雜本體下方圍繞該重摻雜本體之 一摻雜井部。 較佳之實施例包含一種或者多種以下特點。該摻雜 井部具有一大致平坦底部。有關於井部和溝渠部的深度 之各重摻雜本體區域被選擇,因此當電壓施加至電晶體 上時’峰值電場將從該溝渠部隔開。該播雜井部之深度 小於該等溝渠部之預定深度。該溝渠部具有圓球形頂部 和底部之角落。在該重摻雜本體和該丼部之間各界面處 具有陡峭接面,以導致於電壓施加至電晶體上時,峰值 電場將發生在界面區域中。 本紙張尺度適用中國國家標準(CNS)A4規格<210 X 297公釐) 閲 之 注 項 再 填 寫 頁 I I 訂 I· *· ·.· m 465047 A7 五、發明說明(4) ------.-------—— (請先閱讀背面之注意事項再填,寫本頁) 在另一論點t,本發明提供一種電晶體晶胞陣列。 該陣列包括(a)—组半導體基體;(b)大致彼此平行地配 置並且延伸於第一方向之多數個閘極_形成溝渠,在相 鄰溝渠之間的空間界定-接觸區域,各溝渠延伸進該基 $内一預线度,其對於戶斤有的料閘極_形成溝渠而 言大致相同;(c) 一對摻雜源極接面,其圍繞各溝渠且 位於該溝渠相對侧上且沿著該溝渠長度方向延伸;(d) 位於各對閘極_形成溝渠之間,一重摻雜本體位於相鄰 各源極接面,各該重摻雜本體之最深部份延伸進該半導 體基體内之比該等溝渠之該預定深度淺的深度;(幻在 重摻雜本體下方圍繞各重摻雜本體之一摻雜井部;以及 (f)P+和n+接觸區,其配置在半導體基體表面並且沿著接 觸區域長度方向交互地配置。 -線· 較佳實施例包含一種或者多種以下特點。該摻雜井 ^具有一大致平坦的底部。有關於井部和閘極_形成溝 渠的深度之各重摻雜本體區域被選擇,因此當電壓施加 至電晶體時,峰值電場將從該溝渠被隔開。該摻雜井部 之深度小於該等閘極_形成溝渠之預定深度。該等溝渠 具有圓球形頂部和底部之角落。在重摻雜本體和對應的 井部之間各界面處具有陡峭接面,以導致於電壓施加至 電體時峰值電場將發生在界面區域。該p車列同時亦包 括圍繞該陣列周圍之場終端結構。該場終端結構包含具 有深度大於閘極-形成溝渠之井部。該場終端結構包括 圍繞該陣列周圍而連續地延伸的一種終端溝渠,最佳為 本紙張尺_中國國家標準(cns)aT^咖x 297公^_ ______^_27__465047 A7 經濟部智慧財產局員工消費合作社印製 五、發明說明(5) 多數個同心配置的終端溝渠。 在另一論點中,本發明特徵在於一種半導體晶粒, 其係包括:(a)以陣列配置在一组半導體基體上面之多 數個DM0S電晶體晶胞’各DM0S電晶體晶胞包括一閘極_ 形成溝渠,各該閘極-形成溝渠具有預定深度,所有的 該等閘極-形成溝渠之該深度大致上相同;以及(b)—場 終端結構圍繞該陣列周圍並且延伸進該半導體基體内之 深度比該等閘極-形成溝渠之該預定深度深,。 較佳實施例包含一種或者多種以下特點。該場終端 結構包括一摻雜丼部。該場終端結構包括一終端溝渠。 該場終端結構包括多數個同心配置的終端溝渠》各該 DM0S電晶體晶胞進一步地包含一重換雜本體並且該重摻 雜本體延伸進該半導體基體内之深度比該等閘極-形成 溝渠之該預定深度淺。 本發明同時也提供一種溝渠式DM0S電晶體之重摻雜 本體結構的製造方法,其包括:(a)提供一組半導體基 體;(b)將在一第一能量和劑量的一第一摻雜物佈植進 該基體之一區域内;以及(c)依序地將在第二能量和劑 量的一第二摻雜物佈植一種進該區域内,該第二能量和 劑量相對地少於該第一能量和劑量。 較佳實施例包括一種或者多種以下特點。該等第一 和第二摻雜物均包含硼。該第一能量大约為從15〇至 200keV。該第一劑量大約為從1E15至5E15。該第二能量 大約為從20至40keV。該第二劑量大約為從1E14至 8 本紙張尺度適用中國國家標準(CNS)A4規格(210 x 297公釐) • — — — ——-II---- I J - I I ί請先閲讀背面之注$項再iltr窝本頁) .N. Λ 線. 4650 47 A7 _B7 1 _丨丨丨 一一 五、發明說明(6) 經濟部智慧財產局員工消費合作社印製 1E15。 另外,本發明提供溝渠式DMOS電晶體之源極的製造 方法,其包含(a)提供一組半導體基體;(b)將在第一能 量和劑量的一種第一摻雜物佈植進該基體之一區域内; 以及(c)依序地將在第二能量和劑量的一種第二摻雜物 +饰植進該區域内,該第二能量和劑量相對地少於該第一 能量和劑量β 較佳實施例包含一種或者多種以下特點。該第一換 雜物包含神並且該第二摻雜物包含鱗。該第一能量大約 為從80至120keV »該第一劑量大約為從5Ε15至1Ε16。該 第二能量大約為從40至70keV。該第二劑量大約為從 1E15至5E15。在完成的DM0S電晶體中該源極之結果深度 大約為從0. 4至0. 8徽米。 在另一論點中,本發明提供一種溝渠式場效電晶體 製造方法。該方法包括:(a)在一半導體基體周圍形成 一場終端接面;(b)在該半導體基體上面形成一磊晶 層;(c)將多數個溝渠成型並且蝕刻進該磊晶層内;(d) 沈積多晶矽以充填該等溝渠;(e)以第一型式摻雜物來 摻雜多晶發;(f)將該基體成型並且佈植第二種相對型 式摻雜物以形成介於相鄰溝渠之間的多數個井部; 將該基體成型並且佈植第二種型式摻雜物以形成多數個 第二摻雜物型式接觸區域以及多數個位於井部上面之重 摻雜本體’各重摻雜本體與對應的井部具有陡峭接面; (h)將s亥基體成型並且佈植第一種型式摻雜物以提供源 9 本紙張尺度適用中國國家標準(CNS)A4規格(210 x 297公楚〉 I I I I I- — — — — — II—.' ! ί ί諳先閱讀背面之泣意事項再氣寫本頁) -TJ· I. 鯽 線· A7 -----------B7 五、發明說明(7 ) 極區域和第一摻雜物型式接觸區域;並且(i)施加一種 介電質至該半導體基體表面並且將該介電質成型以曝露 電氣接觸區域。 本發明的其他特點和優點將可從下面的詳細說明, 以及從申請專利範圍而更明顯。 式之簡 第1圖為一高放大率、分解透視截面圖,其係根據本 發明之一論點來顯示包括多數個DM0S電晶體之晶胞陣列 的一部份。該源極金屬層和介電質層之一部份被省略以 顯示下面幾層。第la*lb圖是分別沿著線段A_A和B_B所 採取之第1圖陣列之單一線電晶體的侧邊截面圖。在第 1 a和lb固中顯示該源極金屬和該介電質層。 第2圖是顯示該晶胞陣列之一部份和該場終端的半導 體晶粒之一高放大率分解侧邊截面圖。 第3圖是顯示用以形成第!圖的—溝渠式卯卯電晶體 之較佳程序的光罩序列之一流程圖。 第4-4k圖是顯示第3圖流程圖中個別的處理步驟之分 解側邊截面圖。第4-4k圖中詳細囷形之編號被順便地顯 示於第3圖中對應方塊下。 經濟部智慧財產局員工消費合作社印製 (請先閱讀背面之注专¥項再填寫本頁) -線· 第5,圖.是展開之電阻㈣,反應出在電晶體不同 區域的摻雜物濃度分配。 較佳實施你丨之描诚 第1圖中顯示一組晶胞陣列10,其包括多數溝渠 MOS電晶體列12。晶胞陣列10具有一種開啟晶胞組態二 10 本紙張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐) 46 5 A7 B7 五、發明說明(8 請 先 閱 讀 背 面 之 注 意 事 項 S:'. 窝 本 頁 亦即,溝渠14僅在一方向形成,而非形成柵型。個別的 晶胞疋在平行於溝渠14並且在溝渠14之間的各列2 〇中利 用交錯的n+源極接觸區16和p+接觸區18所形成。具有一 n+源極接觸區之各列區域組態之戴面顯示於第1&圖中, 而具有P+接觸區域顯示於第lb圖中。 如第la和lb圖中所示,各溝渠式DM〇s電晶體包括一 摻雜n+基體(汲極)層22’ 一較少摻雜n-磊晶層24,以及 一閘極電極28。閘極電極28包含充填一溝渠14之一傳導 多晶石夕。一閘極氧化物26塗敷溝渠壁面並且鋪置在多晶 梦下面。該多晶矽頂部表面從半導體基體表面3〇凹入一 距離R(—般大約從〇至〇 4微米)。η+摻雜源極區域、 32b各位於溝渠14各侧上面〇 —介電質層35覆蓋該溝渠 開孔和兩組源極區域.32a,32b。一組p+重.推雜本體區域 34延伸在相鄰晶胞的源極區域間,且在其下方有一平坦 底部P井部36°在具有一 n+接觸16的晶胞陣列區域中, 一淺n+摻雜接觸區域延伸在該等n+源極區域間。一源極 金屬層38覆蓋該晶胞陣列表面。 第la和lb圖中所示的電晶體包括許多增強電晶體耐 久性和其對突崩擊穿惡化抗拒性之特點、 經濟部智慧財產局員工消費合作社印製 第一,該P+重摻雜本體區域34的深度相對於該p-井 部之溝渠14和平坦底部之深度被選擇以至於當電壓被施 加至電晶體時峰值電場將大約地在相鄰溝渠間之半途 中。該P+重摻雜本體 '該p-井部以及該溝渠之較佳相對 深度不同於不同的元件佈局〇然而,較佳的相對深度能 11 ^蜗張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐) 465047
1、發明說明(9) 經濟部智慧財產局員工消費合作社印製 容易地依經驗決定(藉由觀察峰值電場位置)或者藉由有 限元素分析法決定β 第二’該溝渠14的底部角落是圓球形(最好是,該角 落的項部同時也是圓球形;此特點未顯示)。角落圓球 形可使用1997年10月28日建檔案之待決美國專利申請案 號08/959197中的說明程序而達成。該溝渠之圓球形角 落同時也將導致蜂值電場從溝渠角落移離並且朝向在相 鄰溝渠之間一中央位置。 第三,在該ρ+重摻雜本體和該ρ-井部間界面的陡峭 接面導致峰值電場發生於界面區域.突崩相乘啟始於峰 值電場的位置,因此攪動熱載體從敏感之閘極氧化物和 通道區域中離開。於是,此結構改善可靠度及突崩耐久 性而不犧牲晶胞密度以及較深的重摻雜本體接面。這陡 峭接面能由以下說明的雙重摻雜程序,或者由其他形成 陡峭接面的程序來達成,其許多於半導體領域中為習知 的0 最後,參考第2圖,該晶胞陣列是由一場終端接面4〇 所圍繞,其增加元件的擊穿電壓且從該晶胞陣列抽離該 突崩電流至矽晶粒的周圍,該場終端接面4〇是一種深的 Ρ +井部’在其最深點最好是從大約i至3微米深,那比該 p+重摻雜本體區域34較深以便減低接面曲率導致的該電 場。製造上述電晶體之一較佳程序顯示於第3圖中=流 程圖,並且個別的步驟被分解地顯示於第私处圖。應注 意的是’傳統的步驟或者不需要說明的步驟在下面被說 12 本紙張尺度適用中國國家標準(CNS)A4規格(21〇 x 297公釐) (請先閲讀背面之注意事項再填寫本頁) 裝------ 訂---------線. _ 經濟部智慧財產局員工消費合作社印製 4 6 5 〇 厶 7 A7 B7 五、發明說明(10) 明而未顯示於第4_4k圖中》如由第3圖中的箭頭所指出 的,且如以下將討論的,第4-4k圖中所示的步驟順序可 被變化。並且,第4-4k圖中所示的某些步驟如將討論的 被選擇。 首先提供一組半導體基體。最佳地,該基體是N++Si 基體,具有標準厚度’例如,500微米,及一非常低電 阻,例如’ 0 · 0 01至0. 0 0 5歐姆-公分。一磊晶層被沈積 至此基體上,如習知的,其厚度最佳是約從4至10微 米。磊晶層電阻最佳是約從0. 1至3. 0歐姆-公分。 其次’藉由第4-4c圖所示的步驟來形成場該終端接 面40。在第4圖中’ 一氧化物層被形成於該磊晶層的表 面上。最佳地,該氧化物厚度為約從5至1 Ok人。其次, 如第4a圖所示,該氧化物層被成型且蝕刻以界定一組光 罩’且該P +摻雜物被引導以形成深的p+井部場終端。一 適當的摻雜物為硼,佈植約從40至lOOkeV的一能量以及 1Ε14(1χ1〇14)至iEi6cm 2的劑量。如第^圖中所示,該 P +摻雜物接著’例如,藉由擴散,被進一步地驅動進入 該基體内並且一場氧化物層被形成在該P +接面之上。較 佳地’該氧化物厚度約為從4至1 OkA。最後地,在該基 體作用區域(將形成晶胞陣列之區域)上的氧化物(第4圖) 被成型並且由任何適當的银刻處理程序所移除,僅遺留 適當區域中的場氧化物。這使得該基體備妥供使用以下 將形成晶胞陣列之步驟。 應注意的是,作為步驟4-4c的另一選擇,一適當的 13 本紙張尺度適用中國國篆標準(CNS)A4規格(21〇 X 297公髮) -----— — — — — — - -----— II »lnl — — — · (請先閲讀背面之注意事項再A寫本頁) 465047
五、發明說明(屮 經濟部智慧財產局員工消費合作社印製 場終端結構能使用圍繞該晶胞陣列周圍且用來減小電場 之一環狀溝渠形成,且能增加突崩擊穿惡化之抗阻性。 這溝渠場終端並不需要一場氧化物或者深的P +重摻雜本 體接面之效應。因此,其能被用來減少程序步驟之數 目。使用一組溝渠環(或者多重同心溝渠環)以形成場終 端被描述於’例如’美國專利案號5, 430, 324,其全部 揭露於此被由參考合併》最佳地,該溝渠具有與晶胞陣 列中的溝渠實際上相同之深度。 該晶胞陣列是由第4d-4k圖中所示的步驟形成。首 先,多數個溝渠被成型並且在該基體磊晶層上被蝕刻成 (第4d圖最佳地’如上所述,該等溝渠是使用美國序 號(08/959/97)之待決申請案中說明的處理程序所形 成,因此各溝渠之上方和下方角落將是平滑的圓球形。 如第1圖所示及上述,該等溝渠僅在一方向被成型,界 定為一開啟晶胞結構。在溝渠形成後’一閘極氧化物層 被形成於該等溝渠壁面上,如於半導體技術中習知的。 該閘極氧化物較好具有約從100至800A的厚度。 其次,如第4 e圖所示,多晶石夕被沈積以充填該溝渠 且覆蓋該基體表面,依據溝渠寬度而一般覆蓋至大約1 至2微米厚度(如第4e圖中虚線所示)。這層接著由其厚 度相對溝渠寬度,一般約從2至5kA(如第4e圖中實線所 示),之性質而被平面化。例如,藉由傳統的POCL3摻雜 技術或者由填佈植技術,使該多晶砍接著被摻雜為n_ 型。因為高度摻雜的基體之任何進一步的摻雜將無法產 14 本紙張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐) (請先閲讀背面之注意事項再填寫本頁〕 !1 訂__-------.
Mr 46 50 4 7 A7
五、發明說明(I2〉 生任何缺陷吸氣之增強,所以該晶圓背侧並不需要成線 (請先閱讀背面之注意事項再填寫本頁) 條化(如傳統技術在多晶矽摻雜前所做以增強缺陷吸 氣)。 多晶矽接著以一光阻光罩成型且被蝕刻來將它從該 等溝渠區域中移除,如第圖所示。當該多晶矽被完全 钱刻以從該基體表面移除所有的多晶石夕時,在溝渠中的 多晶矽頂部及該基體表面間之一小凹處自動產生。這凹 處深度必須被控制以使它不會超出將在稍後步驟中形成 的n+源極接面之深度β為了減低小心控制這處理程序之 需要’ 一組相對深的η+源極接面被形成,如以下將討論 的。 接著’如第4g圖所示’該ρ-井部是由佈植該摻雜物 所形成’例如’在30至lOOkeV的能量及1E13至1E15劑量 中佈植硼’且使用傳統驅動技術將其驅動至深度約為1 至3微米。 經濟部智慧財產局員工消費合作社印製 接下來的兩個步驟(p+重摻雜本體形成)能在n+源極 接面形的成之,或形成後被執行,如第3圖中的箭頭所 指示。P+重摻雜本體形成以及n+源極接面形成能於任一 順序中被執行’因為它們均是光阻遮罩步驟且因為在它 們之間沒有擴散步驟。這有利地允許重要的處理彈性。 該P+重摻雜本體形成步驟將在以下被描述,如在源極形 成前被執行;將可了解的是源極之形成可由改變以下 討論的步驟順序來首先簡單地執行。 首先,一組光罩被形成在將不會被摻雜為p +之區域 15 本紙張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐) 五、發明說明(巧 Α7 Β7 經濟部智慧財產局員工消費合作社印製 上,如第4h圖所示。(應注意到,在介電質層已被施加 且成型於接觸孔後,若該p+重摻雜本體被稍後形成’則 這光罩步驟並不需要。(參看下面第4k圖)因此介電質本 身會提供一組光罩。)如上所討論的,最佳的是’在P—井 部和p+重摻雜本體間的界面之接面為陡峭的。為了完成 此目的,一種雙重摻雜物(例如,硼)的佈植被執行。例 如,一較佳的雙重佈植是於一 150至2〇〇keV的能量及一 1E15至5E15的劑量佈植第一硼,及於一 20至40keV的能 量及一 1E14至1E15的劑量佈植第二硼。高能量第一佈植 使P+重摻雜本體盡可能深地進入基體,因此它將不會補 償稍後欲被引導之n +源極接面。第二,低能量/低劑量佈 植將P+重摻雜本體從於第一佈植期間形成之深區域向上 延伸至該基體表面’以提供p+接觸區18。所產生的〆重 摻雜本體接面於此程序步驟中最好約為〇· 4至1微米深 (在驅入後的最後接面深度最好約為〇. 5至丨· 5微米深), 且包括接近具有p-井部的界面處之高摻雜物濃度區域, 及在P+重摻雜本體的接觸表面之相對地低摻雜物濃度區 域β —種較佳濃度分配被顯示於第5圖。 熟習本技術者將可了解,藉由在表面使用一連續的 摻雜物源或者使用緩慢擴散的原子,而使陡峭接面能形 成許多其他形式,例如’藉由擴散摻雜物。 ./ 在形成Ρ+重摻雜本體之後,一傳統的光阻條處理程 序被執行來移除光罩,且一個新的光罩被成型來準備該 基體於该η+源極接面的形成。此光罩是一種η+阻隔光罩 16 本紙張尺度適用令國國家標準(CNS)A4規格(210 X 297公釐) — — — — — —1 — — — — — I < I I (請先閱讚背面之生意事項再^寫本頁)
」ST Μ ;線. 經濟部智慧財產局員工消費合作社印製 Α7 _____Β7 五、發明說明(I4) 且被成型來覆蓋提供P +接觸之基體表面區域(第1和lb 圖),如第41圖所示。這導致在n-型摻雜後交錯的p +和n + 接觸區之形成(參看第41圖中a-A和B-B線以及a-A和B-B 截面圖’其對應第1 a和1 b圖)。 接著使用一雙重佈植形成n+源極區域和nt接觸區β 例如,一種較佳的雙重佈植處理程序是於一 8〇至12〇1^7 的能量及一 5Ε15至1Ε16的劑量之第一砷佈植緊跟著一 4〇 至70keV的能量及一 1Ε15至5Ε15的劑量之第二磷佈植。 該磷佈植形成一相對深的n+源極接面,其允許更多在多 晶矽凹處深度中之處理程序彈性,如上所討論的。在饰 植期間及在稍後的擴散步驟期間,磷離子將更深地貫穿 進入該基體内。有利地,該n+源極區域將在擴散後具有 約0.4至0.8微米的深度。該砷佈植將該n+源極延伸至該 基體表面’且亦藉由在欲求的接觸區域中補償(轉換)p+ 重摻雜本體之p型表面至n型,來形成n+接觸16(參看第1 和la圖)。沿著溝渠邊緣及n+接觸區之!!+源極較佳薄片電 阻曲線被分別顯示於第5a和5b圖中。 因此’藉由將基體以適當的光罩成型且如上所述, 分別地以第一 p +佈植和第二n +佈植摻雜即形成第1圖中展 示之交錯式P+和n+接觸18,16。這種形成交錯接觸之方 法有利於允許具有比此種陣列典型間隙小晶胞間隙之開 啟晶胞陣列並且因此有較高的晶胞密度以及較低的 Rdson ° 其次,一種傳統的n+驅動器被執行來致動該等摻雜 17 本紙張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐) !!---ί I I----;裝--------訂-----I f 1 l\J- _-'* (請先閲讀背面之注意事項再^ί·寫本頁) 、 465047 --1本 經濟部智慧財產局員工消費合作社印製 A7 B7 五、發明說明(is) 物β —短週期被使用,最好是在9〇〇。〇經過1〇分鐘,以 便發生引動而不會有超量擴散。 一種介電質材料,例如’硼磷矽酸鹽玻璃(BPSG), 接著沈積在整個基體表面上且以傳統方式流動(第4J 圖)’在其之後’介電質被成型且蝕刻(第4k圖)來在n+和 P +接觸區16和18上界定電氣接觸開孔。 如上述,若需要(而非在n+源極形成前),該〆重摻 雜本體佈植步驟能於此點被執行,刪除光罩需求且因而 減低成本和處理時間。 其次’該介電質再次流動於惰性氣體中,例如,一 氮氣淨化氣體中。若該P+重摻雜本體即時地在先前被佈 植,此步驟被需要來致動該P+摻雜物。若於n +驅動前p + 重摻雜本體較早被佈植,則若介電質表面在接觸開孔周 圍具有足夠平滑邊緣’這步驟可被省略。 該晶胞陣列接著由傳統的金屬化、被動沈積和合金 步驟完成,如半導體技術中所習知的。 其他實施例是在申請專利範圍内。例如,在上述為 二η通道電晶體之描述時,本發明的程序亦可被用來形 成ρ通道電晶體。為達成此,上述中的"ρ"和,,η"可簡單 地被互換,即,其中區域上特定的"ρ,_摻雜的將為”η,,摻 雜的取代,且反之亦然。 Γ 元件標號對照表 10 晶胞陣列 12 溝渠式EiMOS電晶 18 紙張尺度適用中國國家標準(CNS)A4規格(21〇 χ 297公釐)
4 δ 5 4 / Α7 _Β7 五、發明說明(16) 14 溝渠 16 妓酿 18 1D +接觸 22 n+基體層 24 Π蟲晶層 26 閘極氧化物 28 閘極電極 30 半導體基體表面 32a , 32b η +摻雜源極 34 P+重摻雜本體區域 35 介電質層 36 n 4t-4R 38 源極金屬層 40 場終端接面 ---:---_---HIH ^----------—lit ^ l\f^_ ·· /-(諝先閱讀背面之生意事項再t寫本頁> 經濟部智慧財產局員工消費合作社印製 本紙張尺度適用中國國家標準(CNS)A4規格(210 X 297公釐)

Claims (1)

  1. ABCD 六、申請專利範圍 1.—種電晶體晶胞陣列,其包含: 一組半導體基體; 多數個大致彼此平行地配置並且延伸於第一方向 之閘極形成溝渠’在相鄰溝渠之間的空間形成一 ^ ::域,各溝渠延伸進該基體一預定深度内,該預 冰度對於所有的該等閘極_形成溝渠而言大致上 同; 、一對摻雜源極接面,其圍繞各溝渠並且位於該溝 渠相對侧上面並且沿著該溝渠長度方向延伸; 位於相鄰各源極接面之一重摻雜本體,其位於各 對閘極-形成溝渠之間,各該重摻雜本體之最深部份 比該4溝渠之该預定深度較淺地延伸進該半導體基 體内; 在重摻雜本體下方圍繞各重摻雜本體之一摻雜井 部;以及 一 P +和n +接觸區,其配置在該半導體基體表面且沿 著接觸區域的長度交互地配置。 2. 如申請專利範圍第丨項之電晶體晶胞陣列,其中各該 摻雜井部具有一大致平坦底部。 3. 如申請專利範圍第丨項之電晶體晶胞陣列,其中各重 摻雜本體區域之深度相對於該等井部和該等閘極一形 成溝渠之深度被選擇,因此當電壓施加至電晶體上 時峰值電場將大約於相鄰該等閘極_形成溝渠間之半 途發生。 本紙張尺度適用中國國家標準(CNS ) A4規格(210X297公楚) . .------M-- 請先閱讀背而之注意事項再填象本頁) 訂 線- 經濟部智慧財產局W工消費合作社印製 465047
    4. 經濟部智慧財產局員工消費合作社印製 ::專利範圍第!項之電晶體晶胞陣列,其中各驾 ,井部之深度小於該等閉極_ ^ 度。 ▼巧雄形成溝渠之預定深專利範圍第1項之電晶體晶胞陣列,其中各該 形成溝渠具有圓球形頂部和底部角落。ί I : ί利範圍第1項之電晶體晶胞陣列,其中在該 重摻雜本體和該井部間的各界面處有—㈣接面, 而在電愿施加於電晶體上時導致峰值電場發生在該 界面區域中。 如申請專利範圍第1項之電晶體晶胞陣列,進一步地 包含圍繞該陣列之一場終端結構β 如申請專利範圍第7項之電晶體晶胞陣列,其中該場 終端結構包含具有大於該等閘極—形成溝渠的深度之 井部。 如申請專利範圍第7項之電晶體晶胞陣列,其中該場 終端結構包含在該陣列周圍連續地延伸之一終端溝 渠。 10.如申請專利範圍第9項之電晶體晶胞陣列,其中該場 終端結構包含多數個同心配置之終端溝渠。 11 ♦一種半導體晶粒,其係包含: 多數個在一組半導體基體上被配置於一陣列中之 DUOS電晶體晶胞,,各DMOS電晶體晶胞包括一閘極一形 成溝渠’各該閘極-形成溝渠具有一預定深度,所有 6. 9. 該等閘極-形成溝渠之該深度實際上是相同的; 以 (請先閱讀背面之注愈事項再填寫本頁)
    21 丨丨,---— 本纸張尺度適用中國國家標準(CNS ) A4規格(210X29?公釐) 4 6 5 Ο 4 7 Α8 Β8 C8 :-----— _ ~、申請專利範圍 經濟部智慧財產局員工消費合作社印製 圍繞該陣列周圍之一组場終端結構,其延伸進該 半導體基體内一深度,比該等閘極-形成溝渠之該預 定深度深。 12·如申請專利範圍第11項之半導體晶粒,其中該場終 端結構包含一摻雜井部。 1 3.如申請專利範圍第丨丨項之半導體晶粒,其中該場終 端結構包含一終端溝渠。 14·如申請專利範圍第13項之半導體晶粒,其中該場终 端結構包含多數個同心配置的終端溝渠。 15. 如申請專利範圍第i〗項之半導體晶粒,其中各該 DM0S電晶體晶胞進一步地包含一重換雜本體,且該 重摻雜本體延伸進該半導體基體内一深度,其係比 該等閘極-形成溝渠之該預定深度淺。 16. —種溝渠式場效電晶體製造方法,其係包含: 形成在一半導體基體周圍之一組場終端接面; 在該半導體基體上形成一組蟲晶層; 將多數個溝渠成型且蝕刻進入該磊晶層; 沈積多晶矽以充填該等溝渠; 以第一型式的摻雜物來摻雜多晶矽; 將該基體成型且佈植一第二種型式摻雜物,相對 於形成多數在相鄰溝渠間的井部; 將該基體成型並且佈植第二種型式摻雜物,以形 成多數個第二摻雜物型式接觸區域及多數個位於該 等井部上之重摻雜本體,各重摻雜本體與該對應的 22 本紙張尺度適用中國菌家標準(CNS ) A4規格(210X297公楚) (請先閱讀背面之注意事項再填寫本頁) *裝· 、-β Mr 線 經濟部智慧財產局員工消費合作社印製 46 50 4 V A8 B8 C8 _ D8 六、申請專利範圍 井部具有一陡峭接面: 將該基體成型並且佈植一第一種型式摻雜物,以 提供源極區域及第一摻雜物型式接觸區域;且 施加一種介電質於該半導體基體表面上,且將該 介電質成型以曝露電氣接觸區域。 17. 如申請專利範圍第16項之溝渠式場效電晶體製造方 法,其中該等溝渠被成型以於一方向延伸且大致彼 此平行。 18. 如申請專利範圍第16項之溝渠式場效電晶體製造方 法,其中該等成型及佈植步驟進一步地包含以交錯 方式配置該等第一摻雜物型式接觸區域,及該等第 二摻雜物型式接觸區域,且在相鄰的溝渠間線性地 延伸。 19. 如申請專利範圍第16項之溝渠式場效電晶體製造方 法,其t用以形成該等重摻雜本體之該佈植步驟包 含於一第一能量和劑量佈植一種第一摻雜物且於第 二能量和劑量佈植一種第二摻雜物,該第二能量及 劑量相對地比該第一能量及劑量少。 20. 如申請專利範圍第16項之溝渠式場效電晶體製造方 法,其中用以形成該等源極區域之該佈植步驟包含 於一第一能量及劑量佈植一種第一播雜物,且於一 第二能量及劑量佈植一種第二摻雜物,該第二能量 及劑量相對地比該第一能量及劑量少。 21. 如申請專利範圍第16項之溝渠式場效電晶體製造方 23 本紙張尺度適用中國國家標準(CNS ) A4規格(210X297公釐) (請先閲讀背面之注意事項再填寫本頁)
    A8 B8 CS D8 4650 4 六、申請專利範圍 冰成該等源極區域形 法,其中該等重摻雜本體早於W 成。 .場效電晶體製造方 22.如申請專利範圍第16項之溝梁 重摻雜本體形 法,其中該等源極區域早於形热 23·如申請專利範圍第16項4溝粢式場效電明體製也方 法’其中該場終端是由形成一組溝渠環所形成。 24. 如申請專利範圍第16項之溝渠式場效電晶體製造方 法,其中該場終端是由形成以該第二捧雜物型式的 一換雜物所摻雜的一組深井部而形成。 25. 如申請專利範圍第16項之溝渠式場效電晶體製造方 法,其中該介電質是在形成該等重摻雜本體及該等 第一推雜物型式接觸區之步驟前被施加,且該介電 質提供用以將該等重摻雜本體及該等第二摻雜物型 式接觸區成型之一組光罩。 (請先閲讀背面之注意事項再填寫本買) 經滴部智慧財產局員工消費合作社印製 本紙張尺度適用中國國家標準(CNS > A4祕(21〇χ297公楚)
TW087118857A 1997-11-14 1998-12-10 Field effect transistor and method of its manufacture TW465047B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/970,221 US6429481B1 (en) 1997-11-14 1997-11-14 Field effect transistor and method of its manufacture

Publications (1)

Publication Number Publication Date
TW465047B true TW465047B (en) 2001-11-21

Family

ID=25516607

Family Applications (1)

Application Number Title Priority Date Filing Date
TW087118857A TW465047B (en) 1997-11-14 1998-12-10 Field effect transistor and method of its manufacture

Country Status (8)

Country Link
US (10) US6429481B1 (zh)
EP (2) EP0923137A3 (zh)
JP (1) JPH11243196A (zh)
KR (1) KR100551190B1 (zh)
CN (2) CN100338778C (zh)
HK (1) HK1109495A1 (zh)
SG (1) SG83108A1 (zh)
TW (1) TW465047B (zh)

Families Citing this family (345)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6204533B1 (en) * 1995-06-02 2001-03-20 Siliconix Incorporated Vertical trench-gated power MOSFET having stripe geometry and high cell density
US6429481B1 (en) * 1997-11-14 2002-08-06 Fairchild Semiconductor Corporation Field effect transistor and method of its manufacture
US6351009B1 (en) * 1999-03-01 2002-02-26 Fairchild Semiconductor Corporation MOS-gated device having a buried gate and process for forming same
US6413822B2 (en) * 1999-04-22 2002-07-02 Advanced Analogic Technologies, Inc. Super-self-aligned fabrication process of trench-gate DMOS with overlying device layer
US20030060013A1 (en) * 1999-09-24 2003-03-27 Bruce D. Marchant Method of manufacturing trench field effect transistors with trenched heavy body
US6348712B1 (en) * 1999-10-27 2002-02-19 Siliconix Incorporated High density trench-gated power MOSFET
US6842459B1 (en) * 2000-04-19 2005-01-11 Serconet Ltd. Network combining wired and non-wired segments
US6472678B1 (en) 2000-06-16 2002-10-29 General Semiconductor, Inc. Trench MOSFET with double-diffused body profile
US6921939B2 (en) * 2000-07-20 2005-07-26 Fairchild Semiconductor Corporation Power MOSFET and method for forming same using a self-aligned body implant
US7745289B2 (en) 2000-08-16 2010-06-29 Fairchild Semiconductor Corporation Method of forming a FET having ultra-low on-resistance and low gate charge
US6593620B1 (en) * 2000-10-06 2003-07-15 General Semiconductor, Inc. Trench DMOS transistor with embedded trench schottky rectifier
US6803626B2 (en) 2002-07-18 2004-10-12 Fairchild Semiconductor Corporation Vertical charge control semiconductor device
US7132712B2 (en) * 2002-11-05 2006-11-07 Fairchild Semiconductor Corporation Trench structure having one or more diodes embedded therein adjacent a PN junction
US6916745B2 (en) 2003-05-20 2005-07-12 Fairchild Semiconductor Corporation Structure and method for forming a trench MOSFET having self-aligned features
US6818513B2 (en) 2001-01-30 2004-11-16 Fairchild Semiconductor Corporation Method of forming a field effect transistor having a lateral depletion structure
US6958264B1 (en) * 2001-04-03 2005-10-25 Advanced Micro Devices, Inc. Scribe lane for gettering of contaminants on SOI wafers and gettering method
DE10127885B4 (de) * 2001-06-08 2009-09-24 Infineon Technologies Ag Trench-Leistungshalbleiterbauelement
US6645815B2 (en) * 2001-11-20 2003-11-11 General Semiconductor, Inc. Method for forming trench MOSFET device with low parasitic resistance
TW511297B (en) * 2001-11-21 2002-11-21 Mosel Vitelic Inc Manufacture method of DMOS transistor
AU2002349581A1 (en) * 2001-11-30 2003-06-10 Shindengen Electric Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
US6781196B2 (en) * 2002-03-11 2004-08-24 General Semiconductor, Inc. Trench DMOS transistor having improved trench structure
JP4123961B2 (ja) * 2002-03-26 2008-07-23 富士電機デバイステクノロジー株式会社 半導体装置の製造方法
US20050106794A1 (en) * 2002-03-26 2005-05-19 Fuji Electric Holdings Co., Ltd. Method of manufacturing a semiconductor device
US7701001B2 (en) 2002-05-03 2010-04-20 International Rectifier Corporation Short channel trench power MOSFET with low threshold voltage
DE10223699B4 (de) * 2002-05-28 2007-11-22 Infineon Technologies Ag MOS-Transistoreinrichtung vom Trenchtyp
US6852634B2 (en) 2002-06-27 2005-02-08 Semiconductor Components Industries L.L.C. Low cost method of providing a semiconductor device having a high channel density
US6930018B2 (en) * 2002-07-16 2005-08-16 Texas Instruments Incorporated Shallow trench isolation structure and method
US7719054B2 (en) 2006-05-31 2010-05-18 Advanced Analogic Technologies, Inc. High-voltage lateral DMOS device
US7576388B1 (en) 2002-10-03 2009-08-18 Fairchild Semiconductor Corporation Trench-gate LDMOS structures
DE10300687A1 (de) * 2003-01-10 2004-07-22 Infineon Technologies Ag Integrierte Halbleiterschaltung insbesondere Halbleiterspeicherschaltung und Herstellungsverfahren dafür
US6919248B2 (en) * 2003-03-14 2005-07-19 International Rectifier Corporation Angled implant for shorter trench emitter
TW583748B (en) * 2003-03-28 2004-04-11 Mosel Vitelic Inc The termination structure of DMOS device
US7638841B2 (en) 2003-05-20 2009-12-29 Fairchild Semiconductor Corporation Power semiconductor devices and methods of manufacture
DE10324754B4 (de) 2003-05-30 2018-11-08 Infineon Technologies Ag Halbleiterbauelement
KR100605099B1 (ko) * 2003-06-04 2006-07-26 삼성전자주식회사 산화막 형성 방법 및 이를 이용하여 리세스된 게이트를갖는 트랜지스터를 제조하는 방법
JP4194890B2 (ja) * 2003-06-24 2008-12-10 株式会社豊田中央研究所 半導体装置とその製造方法
DE10341793B4 (de) * 2003-09-10 2021-09-23 Infineon Technologies Ag Halbleiterbauelement und Verfahren zu dessen Herstellung
KR100994719B1 (ko) 2003-11-28 2010-11-16 페어차일드코리아반도체 주식회사 슈퍼정션 반도체장치
EP1708276A4 (en) * 2003-12-22 2008-04-16 Matsushita Electric Ind Co Ltd VERTICAL GATE SEMICONDUCTOR ELEMENT AND MANUFACTURING METHOD THEREFOR
US7368777B2 (en) 2003-12-30 2008-05-06 Fairchild Semiconductor Corporation Accumulation device with charge balance structure and method of forming the same
KR100574340B1 (ko) * 2004-02-02 2006-04-26 삼성전자주식회사 반도체 장치 및 이의 형성 방법
US7217976B2 (en) * 2004-02-09 2007-05-15 International Rectifier Corporation Low temperature process and structures for polycide power MOSFET with ultra-shallow source
US7045857B2 (en) * 2004-03-26 2006-05-16 Siliconix Incorporated Termination for trench MIS device having implanted drain-drift region
JP4791704B2 (ja) * 2004-04-28 2011-10-12 三菱電機株式会社 逆導通型半導体素子とその製造方法
JP2006012967A (ja) * 2004-06-23 2006-01-12 Toshiba Corp 半導体装置
US7352036B2 (en) 2004-08-03 2008-04-01 Fairchild Semiconductor Corporation Semiconductor power device having a top-side drain using a sinker trench
TWI290730B (en) * 2004-08-30 2007-12-01 Mosel Vitelic Inc Manufacturing process for integrated circuit
CN100421233C (zh) * 2004-09-22 2008-09-24 台湾茂矽电子股份有限公司 一种集成电路的制作方法及结构
JP4623656B2 (ja) * 2004-12-14 2011-02-02 パナソニック株式会社 縦型ゲート半導体装置およびその製造方法
CN1812127A (zh) * 2004-12-14 2006-08-02 松下电器产业株式会社 纵型栅极半导体装置及其制造方法
JP4760023B2 (ja) * 2005-01-24 2011-08-31 株式会社デンソー 半導体装置
JP2006228906A (ja) * 2005-02-16 2006-08-31 Sanyo Electric Co Ltd 半導体装置およびその製造方法
KR20120127677A (ko) 2005-04-06 2012-11-22 페어차일드 세미컨덕터 코포레이션 트랜치-게이트 전계효과 트랜지스터 및 그 형성 방법
US7393749B2 (en) 2005-06-10 2008-07-01 Fairchild Semiconductor Corporation Charge balance field effect transistor
JP4928753B2 (ja) * 2005-07-14 2012-05-09 株式会社東芝 トレンチゲート型半導体装置
US7635637B2 (en) * 2005-07-25 2009-12-22 Fairchild Semiconductor Corporation Semiconductor structures formed on substrates and methods of manufacturing the same
JP4955958B2 (ja) * 2005-08-04 2012-06-20 ルネサスエレクトロニクス株式会社 半導体装置
JP2007081229A (ja) * 2005-09-15 2007-03-29 Matsushita Electric Ind Co Ltd 半導体装置
US7452777B2 (en) * 2006-01-25 2008-11-18 Fairchild Semiconductor Corporation Self-aligned trench MOSFET structure and method of manufacture
US8350318B2 (en) * 2006-03-06 2013-01-08 Semiconductor Components Industries, Llc Method of forming an MOS transistor and structure therefor
US7446374B2 (en) 2006-03-24 2008-11-04 Fairchild Semiconductor Corporation High density trench FET with integrated Schottky diode and method of manufacture
US7319256B1 (en) 2006-06-19 2008-01-15 Fairchild Semiconductor Corporation Shielded gate trench FET with the shield and gate electrodes being connected together
JP5073991B2 (ja) * 2006-08-23 2012-11-14 オンセミコンダクター・トレーディング・リミテッド 絶縁ゲート型半導体装置
DE102006045441B4 (de) * 2006-09-26 2008-09-25 Infineon Technologies Austria Ag Verfahren zur Herstellung einer Halbleiterbauelementanordnung mit einer Trenchtransistorstruktur
CN101536164B (zh) * 2006-09-27 2012-06-20 巨能半导体股份有限公司 具有凹陷场板的功率金属氧化物半导体场效应晶体管
JP5168876B2 (ja) * 2006-10-17 2013-03-27 富士電機株式会社 半導体装置およびその製造方法
JP2008112936A (ja) * 2006-10-31 2008-05-15 Sanyo Electric Co Ltd 絶縁ゲート型半導体装置
US7800185B2 (en) * 2007-01-28 2010-09-21 Force-Mos Technology Corp. Closed trench MOSFET with floating trench rings as termination
US8115251B2 (en) * 2007-04-30 2012-02-14 International Business Machines Corporation Recessed gate channel with low Vt corner
JP5767430B2 (ja) * 2007-08-10 2015-08-19 ローム株式会社 半導体装置および半導体装置の製造方法
US8928077B2 (en) 2007-09-21 2015-01-06 Fairchild Semiconductor Corporation Superjunction structures for power devices
US8101500B2 (en) * 2007-09-27 2012-01-24 Fairchild Semiconductor Corporation Semiconductor device with (110)-oriented silicon
US7951688B2 (en) * 2007-10-01 2011-05-31 Fairchild Semiconductor Corporation Method and structure for dividing a substrate into individual devices
US7960239B2 (en) * 2007-10-11 2011-06-14 Infineon Technologies Ag Power device
US7772668B2 (en) * 2007-12-26 2010-08-10 Fairchild Semiconductor Corporation Shielded gate trench FET with multiple channels
US7956411B2 (en) * 2008-01-15 2011-06-07 Fairchild Semiconductor Corporation High aspect ratio trench structures with void-free fill material
JP2009170629A (ja) * 2008-01-16 2009-07-30 Nec Electronics Corp 半導体装置の製造方法
US8039877B2 (en) * 2008-09-09 2011-10-18 Fairchild Semiconductor Corporation (110)-oriented p-channel trench MOSFET having high-K gate dielectric
US20120273916A1 (en) 2011-04-27 2012-11-01 Yedinak Joseph A Superjunction Structures for Power Devices and Methods of Manufacture
US8237195B2 (en) 2008-09-29 2012-08-07 Fairchild Semiconductor Corporation Power MOSFET having a strained channel in a semiconductor heterostructure on metal substrate
US8304829B2 (en) 2008-12-08 2012-11-06 Fairchild Semiconductor Corporation Trench-based power semiconductor devices with increased breakdown voltage characteristics
US8174067B2 (en) 2008-12-08 2012-05-08 Fairchild Semiconductor Corporation Trench-based power semiconductor devices with increased breakdown voltage characteristics
US8227855B2 (en) * 2009-02-09 2012-07-24 Fairchild Semiconductor Corporation Semiconductor devices with stable and controlled avalanche characteristics and methods of fabricating the same
US8148749B2 (en) * 2009-02-19 2012-04-03 Fairchild Semiconductor Corporation Trench-shielded semiconductor device
US8143125B2 (en) * 2009-03-27 2012-03-27 Fairchild Semiconductor Corporation Structure and method for forming a salicide on the gate electrode of a trench-gate FET
US8405420B2 (en) 2009-04-14 2013-03-26 Monolithic 3D Inc. System comprising a semiconductor device and structure
US7986042B2 (en) 2009-04-14 2011-07-26 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US8362482B2 (en) 2009-04-14 2013-01-29 Monolithic 3D Inc. Semiconductor device and structure
US8384426B2 (en) 2009-04-14 2013-02-26 Monolithic 3D Inc. Semiconductor device and structure
US9711407B2 (en) 2009-04-14 2017-07-18 Monolithic 3D Inc. Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer
US8754533B2 (en) 2009-04-14 2014-06-17 Monolithic 3D Inc. Monolithic three-dimensional semiconductor device and structure
US9509313B2 (en) 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US20110199116A1 (en) * 2010-02-16 2011-08-18 NuPGA Corporation Method for fabrication of a semiconductor device and structure
US8058137B1 (en) 2009-04-14 2011-11-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8395191B2 (en) 2009-10-12 2013-03-12 Monolithic 3D Inc. Semiconductor device and structure
US8378715B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method to construct systems
US8427200B2 (en) 2009-04-14 2013-04-23 Monolithic 3D Inc. 3D semiconductor device
US8362800B2 (en) 2010-10-13 2013-01-29 Monolithic 3D Inc. 3D semiconductor device including field repairable logics
US8373439B2 (en) 2009-04-14 2013-02-12 Monolithic 3D Inc. 3D semiconductor device
US9577642B2 (en) 2009-04-14 2017-02-21 Monolithic 3D Inc. Method to form a 3D semiconductor device
US8049276B2 (en) 2009-06-12 2011-11-01 Fairchild Semiconductor Corporation Reduced process sensitivity of electrode-semiconductor rectifiers
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US8476145B2 (en) 2010-10-13 2013-07-02 Monolithic 3D Inc. Method of fabricating a semiconductor device and structure
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US8450804B2 (en) 2011-03-06 2013-05-28 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8148728B2 (en) 2009-10-12 2012-04-03 Monolithic 3D, Inc. Method for fabrication of a semiconductor device and structure
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US11984445B2 (en) 2009-10-12 2024-05-14 Monolithic 3D Inc. 3D semiconductor devices and structures with metal layers
US8581349B1 (en) 2011-05-02 2013-11-12 Monolithic 3D Inc. 3D memory semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US12027518B1 (en) 2009-10-12 2024-07-02 Monolithic 3D Inc. 3D semiconductor devices and structures with metal layers
US8536023B2 (en) 2010-11-22 2013-09-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device and structure
US9425305B2 (en) 2009-10-20 2016-08-23 Vishay-Siliconix Structures of and methods of fabricating split gate MIS devices
US20120220092A1 (en) * 2009-10-21 2012-08-30 Vishay-Siliconix Method of forming a hybrid split gate simiconductor
US9419129B2 (en) 2009-10-21 2016-08-16 Vishay-Siliconix Split gate semiconductor device with curved gate oxide profile
CN102157377B (zh) * 2010-02-11 2012-10-03 上海华虹Nec电子有限公司 超结vdmos器件及其制造方法
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US8373230B1 (en) 2010-10-13 2013-02-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8026521B1 (en) 2010-10-11 2011-09-27 Monolithic 3D Inc. Semiconductor device and structure
US8541819B1 (en) 2010-12-09 2013-09-24 Monolithic 3D Inc. Semiconductor device and structure
US9099526B2 (en) 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
JP5736394B2 (ja) 2010-03-02 2015-06-17 ヴィシェイ−シリコニックス 半導体装置の構造及びその製造方法
WO2011117920A1 (ja) * 2010-03-24 2011-09-29 パナソニック株式会社 半導体装置およびその製造方法
US8432000B2 (en) 2010-06-18 2013-04-30 Fairchild Semiconductor Corporation Trench MOS barrier schottky rectifier with a planar surface using CMP techniques
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US8642416B2 (en) 2010-07-30 2014-02-04 Monolithic 3D Inc. Method of forming three dimensional integrated circuit devices using layer transfer technique
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
WO2012017878A1 (ja) * 2010-08-02 2012-02-09 日産自動車株式会社 半導体装置
CN102386185A (zh) * 2010-08-30 2012-03-21 苏州博创集成电路设计有限公司 一种高低压集成的工艺器件及其制备方法
TWI453831B (zh) 2010-09-09 2014-09-21 台灣捷康綜合有限公司 半導體封裝結構及其製造方法
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US8163581B1 (en) 2010-10-13 2012-04-24 Monolith IC 3D Semiconductor and optoelectronic devices
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US8114757B1 (en) 2010-10-11 2012-02-14 Monolithic 3D Inc. Semiconductor device and structure
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US12094892B2 (en) 2010-10-13 2024-09-17 Monolithic 3D Inc. 3D micro display device and structure
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US8379458B1 (en) 2010-10-13 2013-02-19 Monolithic 3D Inc. Semiconductor device and structure
US11984438B2 (en) 2010-10-13 2024-05-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US12080743B2 (en) 2010-10-13 2024-09-03 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US20120091474A1 (en) * 2010-10-13 2012-04-19 NuPGA Corporation Novel semiconductor and optoelectronic devices
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US12125737B1 (en) 2010-11-18 2024-10-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US12100611B2 (en) 2010-11-18 2024-09-24 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US12068187B2 (en) 2010-11-18 2024-08-20 Monolithic 3D Inc. 3D semiconductor device and structure with bonding and DRAM memory cells
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US12033884B2 (en) 2010-11-18 2024-07-09 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
JP5700649B2 (ja) * 2011-01-24 2015-04-15 旭化成エレクトロニクス株式会社 半導体装置の製造方法
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8772868B2 (en) 2011-04-27 2014-07-08 Fairchild Semiconductor Corporation Superjunction structures for power devices and methods of manufacture
US8673700B2 (en) 2011-04-27 2014-03-18 Fairchild Semiconductor Corporation Superjunction structures for power devices and methods of manufacture
EP2702611B1 (en) 2011-04-27 2020-05-27 Fairchild Semiconductor Corporation Superjunction structures for power devices and methods of manufacture
US8836028B2 (en) 2011-04-27 2014-09-16 Fairchild Semiconductor Corporation Superjunction structures for power devices and methods of manufacture
US8786010B2 (en) 2011-04-27 2014-07-22 Fairchild Semiconductor Corporation Superjunction structures for power devices and methods of manufacture
JP2014518017A (ja) 2011-05-18 2014-07-24 ビシャイ‐シリコニックス 半導体デバイス
CN102856380A (zh) * 2011-06-27 2013-01-02 力士科技股份有限公司 一种沟槽式金属氧化物半导体场效应管
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
CN102254804A (zh) * 2011-08-08 2011-11-23 上海宏力半导体制造有限公司 沟槽型功率mos晶体管的制备方法
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8872278B2 (en) 2011-10-25 2014-10-28 Fairchild Semiconductor Corporation Integrated gate runner and field implant termination for trench devices
US8785278B2 (en) * 2012-02-02 2014-07-22 Alpha And Omega Semiconductor Incorporated Nano MOSFET with trench bottom oxide shielded and third dimensional P-body contact
US9000557B2 (en) 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US8785997B2 (en) * 2012-05-16 2014-07-22 Infineon Technologies Ag Semiconductor device including a silicate glass structure and method of manufacturing a semiconductor device
US8574929B1 (en) 2012-11-16 2013-11-05 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
WO2014087600A1 (ja) * 2012-12-04 2014-06-12 株式会社デンソー 半導体装置およびその製造方法
US9165921B2 (en) 2012-12-17 2015-10-20 Infineon Technology Ag Transistor cell array including semiconductor diode
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US11967583B2 (en) 2012-12-22 2024-04-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US12051674B2 (en) 2012-12-22 2024-07-30 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11961827B1 (en) 2012-12-22 2024-04-16 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US9385058B1 (en) 2012-12-29 2016-07-05 Monolithic 3D Inc. Semiconductor device and structure
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US12094965B2 (en) 2013-03-11 2024-09-17 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US12100646B2 (en) 2013-03-12 2024-09-24 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US9966330B2 (en) 2013-03-14 2018-05-08 Vishay-Siliconix Stack die package
US9589929B2 (en) 2013-03-14 2017-03-07 Vishay-Siliconix Method for fabricating stack die package
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US9021414B1 (en) 2013-04-15 2015-04-28 Monolithic 3D Inc. Automation for monolithic 3D devices
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
CN104253151B (zh) * 2013-06-27 2017-06-27 无锡华润上华半导体有限公司 场截止型反向导通绝缘栅双极型晶体管及其制造方法
JP6177154B2 (ja) * 2013-07-16 2017-08-09 株式会社東芝 半導体装置
CN104425246B (zh) 2013-08-27 2018-01-23 无锡华润上华科技有限公司 绝缘栅双极型晶体管及其制备方法
CN104425247B (zh) 2013-08-27 2018-01-23 无锡华润上华科技有限公司 一种绝缘栅双极型晶体管的制备方法
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US12094829B2 (en) 2014-01-28 2024-09-17 Monolithic 3D Inc. 3D semiconductor device and structure
CN104934491B (zh) * 2014-03-19 2017-06-06 中芯国际集成电路制造(上海)有限公司 光电二极管、其制作方法及图像传感器件
US10608104B2 (en) * 2014-03-28 2020-03-31 Infineon Technologies Ag Trench transistor device
DE102014005879B4 (de) * 2014-04-16 2021-12-16 Infineon Technologies Ag Vertikale Halbleitervorrichtung
US20160013301A1 (en) * 2014-07-10 2016-01-14 Nuvoton Technology Corporation Semiconductor device and method of manufacturing the same
WO2016028943A1 (en) 2014-08-19 2016-02-25 Vishay-Siliconix Electronic circuit
US9553184B2 (en) 2014-08-29 2017-01-24 Nxp Usa, Inc. Edge termination for trench gate FET
US9397213B2 (en) * 2014-08-29 2016-07-19 Freescale Semiconductor, Inc. Trench gate FET with self-aligned source contact
WO2016133027A1 (ja) * 2015-02-16 2016-08-25 富士電機株式会社 半導体装置及び半導体装置の製造方法
US20160247879A1 (en) * 2015-02-23 2016-08-25 Polar Semiconductor, Llc Trench semiconductor device layout configurations
US9680003B2 (en) 2015-03-27 2017-06-13 Nxp Usa, Inc. Trench MOSFET shield poly contact
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
DE102015110737B4 (de) 2015-07-03 2022-09-29 Infineon Technologies Austria Ag Halbleitervorrichtung mit einer direkt an einen Mesaabschnitt und eine Feldelektrode angrenzenden Kontaktstruktur
US9786753B2 (en) 2015-07-13 2017-10-10 Diodes Incorporated Self-aligned dual trench device
US11956952B2 (en) 2015-08-23 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure
US11978731B2 (en) 2015-09-21 2024-05-07 Monolithic 3D Inc. Method to produce a multi-level semiconductor memory device and structure
CN108401468A (zh) 2015-09-21 2018-08-14 莫诺利特斯3D有限公司 3d半导体器件和结构
US12100658B2 (en) 2015-09-21 2024-09-24 Monolithic 3D Inc. Method to produce a 3D multilayer semiconductor device and structure
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US11991884B1 (en) 2015-10-24 2024-05-21 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US12120880B1 (en) 2015-10-24 2024-10-15 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US12016181B2 (en) 2015-10-24 2024-06-18 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US12035531B2 (en) 2015-10-24 2024-07-09 Monolithic 3D Inc. 3D semiconductor device and structure with logic and memory
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US10269951B2 (en) * 2017-05-16 2019-04-23 General Electric Company Semiconductor device layout and method for forming same
JP7106896B2 (ja) * 2018-03-09 2022-07-27 富士電機株式会社 半導体装置
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11217541B2 (en) 2019-05-08 2022-01-04 Vishay-Siliconix, LLC Transistors with electrically active chip seal ring and methods of manufacture
US11218144B2 (en) 2019-09-12 2022-01-04 Vishay-Siliconix, LLC Semiconductor device with multiple independent gates
US11282946B2 (en) 2020-05-29 2022-03-22 Fuji Electric Co., Ltd. Semiconductor device
JP7530757B2 (ja) 2020-07-09 2024-08-08 新電元工業株式会社 半導体装置及び半導体装置の製造方法
JP3244022U (ja) * 2020-11-04 2023-10-04 ヒタチ・エナジー・スウィツァーランド・アクチェンゲゼルシャフト パワー電界効果トランジスタおよび製造方法
JP7472068B2 (ja) 2021-03-19 2024-04-22 株式会社東芝 半導体装置及び半導体回路
JP2023027863A (ja) 2021-08-18 2023-03-03 株式会社東芝 半導体装置およびその製造方法

Family Cites Families (148)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4070690A (en) 1976-08-17 1978-01-24 Westinghouse Electric Corporation VMOS transistor
US4398339A (en) 1977-04-15 1983-08-16 Supertex, Inc. Fabrication method for high power MOS device
US4145703A (en) 1977-04-15 1979-03-20 Supertex, Inc. High power MOS device and fabrication method therefor
US4132998A (en) 1977-08-29 1979-01-02 Rca Corp. Insulated gate field effect transistor having a deep channel portion more highly doped than the substrate
JPS54149469A (en) * 1978-05-16 1979-11-22 Toshiba Corp Semiconductor device
US4329705A (en) 1979-05-21 1982-05-11 Exxon Research & Engineering Co. VMOS/Bipolar power switching device
US4333227A (en) * 1979-11-29 1982-06-08 International Business Machines Corporation Process for fabricating a self-aligned micrometer bipolar transistor device
US4392149A (en) * 1980-03-03 1983-07-05 International Business Machines Corporation Bipolar transistor
JPS56131960A (en) 1980-03-19 1981-10-15 Matsushita Electric Ind Co Ltd Semiconductor device and its preparation
US4344081A (en) 1980-04-14 1982-08-10 Supertex, Inc. Combined DMOS and a vertical bipolar transistor device and fabrication method therefor
US4345265A (en) 1980-04-14 1982-08-17 Supertex, Inc. MOS Power transistor with improved high-voltage capability
JPS5718365A (en) 1980-07-08 1982-01-30 Matsushita Electronics Corp Semiconductor device and manufacture thereof
US4326332A (en) 1980-07-28 1982-04-27 International Business Machines Corp. Method of making a high density V-MOS memory array
JPS57153469A (en) 1981-03-18 1982-09-22 Toshiba Corp Insulated gate type field effect transistor
FR2513016A1 (fr) 1981-09-14 1983-03-18 Radiotechnique Compelec Transistor v mos haute tension, et son procede de fabrication
US4983535A (en) 1981-10-15 1991-01-08 Siliconix Incorporated Vertical DMOS transistor fabrication process
JPS58137254A (ja) 1982-02-10 1983-08-15 Hitachi Ltd 絶縁ゲ−ト半導体装置
US4503598A (en) 1982-05-20 1985-03-12 Fairchild Camera & Instrument Corporation Method of fabricating power MOSFET structure utilizing self-aligned diffusion and etching techniques
JPS5919064A (ja) 1982-07-23 1984-01-31 Yanmar Diesel Engine Co Ltd 鋳包み部品の製造方法
US4541001A (en) 1982-09-23 1985-09-10 Eaton Corporation Bidirectional power FET with substrate-referenced shield
JPS5980970A (ja) 1982-11-01 1984-05-10 Mitsubishi Electric Corp V溝mos形電界効果トランジスタ
US4974059A (en) 1982-12-21 1990-11-27 International Rectifier Corporation Semiconductor high-power mosfet device
JPS59193064A (ja) 1983-04-15 1984-11-01 Matsushita Electric Works Ltd 高耐圧縦型トランジスタ装置
JPS6028271A (ja) 1983-07-26 1985-02-13 Nissan Motor Co Ltd 縦型mosfet
US4639762A (en) 1984-04-30 1987-01-27 Rca Corporation MOSFET with reduced bipolar effects
JPS6126261A (ja) 1984-07-16 1986-02-05 Nippon Telegr & Teleph Corp <Ntt> 縦形mos電界効果トランジスタの製造方法
IT1213234B (it) 1984-10-25 1989-12-14 Sgs Thomson Microelectronics Procedimento perfezionato per la fabbricazione di dispositivi a semiconduttore dmos.
JPS6212167A (ja) 1985-07-10 1987-01-21 Tdk Corp 溝部を有する縦形半導体装置の製造方法
JPS6216572A (ja) 1985-07-15 1987-01-24 Tdk Corp 縦形半導体装置およびその製造方法
US4682405A (en) 1985-07-22 1987-07-28 Siliconix Incorporated Methods for forming lateral and vertical DMOS transistors
JPS6246569A (ja) 1985-08-23 1987-02-28 Tdk Corp 縦形半導体装置及びその製造方法
US4860072A (en) 1986-03-05 1989-08-22 Ixys Corporation Monolithic semiconductor device and method of manufacturing same
US4767722A (en) 1986-03-24 1988-08-30 Siliconix Incorporated Method for making planar vertical channel DMOS structures
US4808543A (en) 1986-05-07 1989-02-28 Motorola, Inc. Well Extensions for trench devices
US5124764A (en) 1986-10-21 1992-06-23 Texas Instruments Incorporated Symmetric vertical MOS transistor with improved high voltage operation
US5160491A (en) 1986-10-21 1992-11-03 Texas Instruments Incorporated Method of making a vertical MOS transistor
JPS63114173A (ja) 1986-10-31 1988-05-19 Oki Electric Ind Co Ltd 半導体装置の製造方法
US5017504A (en) 1986-12-01 1991-05-21 Mitsubishi Denki Kabushiki Kaisha Vertical type MOS transistor and method of formation thereof
JPH088357B2 (ja) 1986-12-01 1996-01-29 三菱電機株式会社 縦型mosトランジスタ
EP0314465B1 (en) 1987-10-27 1998-05-06 Nec Corporation Semiconductor device with an isolated vertical power MOSFET.
US4893160A (en) 1987-11-13 1990-01-09 Siliconix Incorporated Method for increasing the performance of trenched devices and the resulting structure
US4914058A (en) 1987-12-29 1990-04-03 Siliconix Incorporated Grooved DMOS process with varying gate dielectric thickness
US4967245A (en) 1988-03-14 1990-10-30 Siliconix Incorporated Trench power MOSFET device
US5016068A (en) 1988-04-15 1991-05-14 Texas Instruments Incorporated Vertical floating-gate transistor
US4881105A (en) 1988-06-13 1989-11-14 International Business Machines Corporation Integrated trench-transistor structure and fabrication process
US5072266A (en) 1988-12-27 1991-12-10 Siliconix Incorporated Trench DMOS power transistor with field-shaping body profile and three-dimensional geometry
US5404040A (en) * 1990-12-21 1995-04-04 Siliconix Incorporated Structure and fabrication of power MOSFETs, including termination structures
US5168331A (en) 1991-01-31 1992-12-01 Siliconix Incorporated Power metal-oxide-semiconductor field effect transistor
US6015737A (en) * 1991-07-26 2000-01-18 Denso Corporation Production method of a vertical type MOSFET
WO1993003502A1 (en) 1991-07-26 1993-02-18 Nippondenso Co., Ltd. Method of producing vertical mosfet
US5264716A (en) * 1992-01-09 1993-11-23 International Business Machines Corporation Diffused buried plate trench dram cell array
JP2837014B2 (ja) 1992-02-17 1998-12-14 三菱電機株式会社 半導体装置及びその製造方法
US5233215A (en) 1992-06-08 1993-08-03 North Carolina State University At Raleigh Silicon carbide power MOSFET with floating field ring and floating field plate
JP2837033B2 (ja) * 1992-07-21 1998-12-14 三菱電機株式会社 半導体装置及びその製造方法
US5430324A (en) 1992-07-23 1995-07-04 Siliconix, Incorporated High voltage transistor having edge termination utilizing trench technology
US5558313A (en) 1992-07-24 1996-09-24 Siliconix Inorporated Trench field effect transistor with reduced punch-through susceptibility and low RDSon
US5910669A (en) 1992-07-24 1999-06-08 Siliconix Incorporated Field effect Trench transistor having lightly doped epitaxial region on the surface portion thereof
GB9216599D0 (en) * 1992-08-05 1992-09-16 Philips Electronics Uk Ltd A semiconductor device comprising a vertical insulated gate field effect device and a method of manufacturing such a device
US5316959A (en) 1992-08-12 1994-05-31 Siliconix, Incorporated Trenched DMOS transistor fabrication using six masks
JP3167457B2 (ja) * 1992-10-22 2001-05-21 株式会社東芝 半導体装置
US5341011A (en) 1993-03-15 1994-08-23 Siliconix Incorporated Short channel trenched DMOS transistor
US5410170A (en) 1993-04-14 1995-04-25 Siliconix Incorporated DMOS power transistors with reduced number of contacts using integrated body-source connections
JP3204792B2 (ja) * 1993-04-27 2001-09-04 株式会社東芝 半導体装置
JP3400846B2 (ja) 1994-01-20 2003-04-28 三菱電機株式会社 トレンチ構造を有する半導体装置およびその製造方法
TW415937B (en) * 1994-01-25 2000-12-21 Hoechst Ag Phenyl-substituted alkylcarboxylic acid guanidides bearing perfluoroalkyl groups, process for their preparation, their use as a medicament or diagnostic, and medicament containing them
JP3396553B2 (ja) 1994-02-04 2003-04-14 三菱電機株式会社 半導体装置の製造方法及び半導体装置
JP3481287B2 (ja) 1994-02-24 2003-12-22 三菱電機株式会社 半導体装置の製造方法
EP0675529A3 (en) * 1994-03-30 1998-06-03 Denso Corporation Process for manufacturing vertical MOS transistors
US5780324A (en) * 1994-03-30 1998-07-14 Denso Corporation Method of manufacturing a vertical semiconductor device
US5468982A (en) 1994-06-03 1995-11-21 Siliconix Incorporated Trenched DMOS transistor with channel block at cell trench corners
US5405794A (en) 1994-06-14 1995-04-11 Philips Electronics North America Corporation Method of producing VDMOS device of increased power density
DE69525003T2 (de) * 1994-08-15 2003-10-09 Siliconix Inc., Santa Clara Verfahren zum Herstellen eines DMOS-Transistors mit Grabenstruktur unter Verwendung von sieben Masken
US5622880A (en) * 1994-08-18 1997-04-22 Sun Microsystems, Inc. Method of making a low power, high performance junction transistor
US5581115A (en) * 1994-10-07 1996-12-03 National Semiconductor Corporation Bipolar transistors using isolated selective doping to improve performance characteristics
JP3575082B2 (ja) * 1994-10-21 2004-10-06 ソニー株式会社 デジタルビデオ信号の変速再生装置
JP3395473B2 (ja) 1994-10-25 2003-04-14 富士電機株式会社 横型トレンチmisfetおよびその製造方法
US5455190A (en) 1994-12-07 1995-10-03 United Microelectronics Corporation Method of making a vertical channel device using buried source techniques
JP3307785B2 (ja) * 1994-12-13 2002-07-24 三菱電機株式会社 絶縁ゲート型半導体装置
US5710450A (en) * 1994-12-23 1998-01-20 Intel Corporation Transistor with ultra shallow tip and method of fabrication
US5665996A (en) 1994-12-30 1997-09-09 Siliconix Incorporated Vertical power mosfet having thick metal layer to reduce distributed resistance
US5674766A (en) 1994-12-30 1997-10-07 Siliconix Incorporated Method of making a trench MOSFET with multi-resistivity drain to provide low on-resistance by varying dopant concentration in epitaxial layer
US5688725A (en) 1994-12-30 1997-11-18 Siliconix Incorporated Method of making a trench mosfet with heavily doped delta layer to provide low on-resistance
US5597765A (en) 1995-01-10 1997-01-28 Siliconix Incorporated Method for making termination structure for power MOSFET
US5783915A (en) 1995-01-20 1998-07-21 Matsushita Electric Industrial Co., Ltd. Linear actuating apparatus
JP3288218B2 (ja) * 1995-03-14 2002-06-04 三菱電機株式会社 絶縁ゲート型半導体装置およびその製造方法
US5592005A (en) 1995-03-31 1997-01-07 Siliconix Incorporated Punch-through field effect transistor
US5567634A (en) 1995-05-01 1996-10-22 National Semiconductor Corporation Method of fabricating self-aligned contact trench DMOS transistors
US6049108A (en) 1995-06-02 2000-04-11 Siliconix Incorporated Trench-gated MOSFET with bidirectional voltage clamping
DE69617098T2 (de) 1995-06-02 2002-04-18 Siliconix Inc Grabengate-Leistungs-MOSFET mit Schutzdioden in periodischer Anordnung
US5661322A (en) 1995-06-02 1997-08-26 Siliconix Incorporated Bidirectional blocking accumulation-mode trench power MOSFET
US6204533B1 (en) 1995-06-02 2001-03-20 Siliconix Incorporated Vertical trench-gated power MOSFET having stripe geometry and high cell density
US5998837A (en) 1995-06-02 1999-12-07 Siliconix Incorporated Trench-gated power MOSFET with protective diode having adjustable breakdown voltage
US5648670A (en) 1995-06-07 1997-07-15 Sgs-Thomson Microelectronics, Inc. Trench MOS-gated device with a minimum number of masks
JP3384198B2 (ja) 1995-07-21 2003-03-10 三菱電機株式会社 絶縁ゲート型半導体装置およびその製造方法
WO1997007548A1 (en) * 1995-08-21 1997-02-27 Siliconix Incorporated Low voltage short channel trench dmos transistor
US5629543A (en) 1995-08-21 1997-05-13 Siliconix Incorporated Trenched DMOS transistor with buried layer for reduced on-resistance and ruggedness
US5689128A (en) 1995-08-21 1997-11-18 Siliconix Incorporated High density trenched DMOS transistor
JP2817778B2 (ja) * 1995-08-21 1998-10-30 日本電気株式会社 光モジュール及びその製造方法
US5879971A (en) * 1995-09-28 1999-03-09 Motorola Inc. Trench random access memory cell and method of formation
KR970018525A (ko) * 1995-09-29 1997-04-30 김광호 트렌치 DMOS의 반도체장치 및 그의 제조방법(a trench DMOS semiconductor device and a method of fabricating the same)
KR0152640B1 (ko) * 1995-09-30 1998-10-01 김광호 반도체장치 및 그의 제조방법
US5679966A (en) * 1995-10-05 1997-10-21 North Carolina State University Depleted base transistor with high forward voltage blocking capability
KR100360079B1 (ko) 1995-11-02 2003-03-15 내셔널 세미콘덕터 코포레이션 견고성을향상시키는절연게이트반도체디바이스의제조방법
US5731611A (en) * 1996-01-30 1998-03-24 Megamos Corporation MOSFET transistor cell manufactured with selectively implanted punch through prevent and threshold reductoin zones
US5844277A (en) 1996-02-20 1998-12-01 Magepower Semiconductor Corp. Power MOSFETs and cell topology
US6104060A (en) * 1996-02-20 2000-08-15 Megamos Corporation Cost savings for manufacturing planar MOSFET devices achieved by implementing an improved device structure and fabrication process eliminating passivation layer and/or field plate
US5763915A (en) * 1996-02-27 1998-06-09 Magemos Corporation DMOS transistors having trenched gate oxide
US5668026A (en) * 1996-03-06 1997-09-16 Megamos Corporation DMOS fabrication process implemented with reduced number of masks
US5973361A (en) * 1996-03-06 1999-10-26 Magepower Semiconductor Corporation DMOS transistors with diffusion merged body regions manufactured with reduced number of masks and enhanced ruggedness
US6040599A (en) * 1996-03-12 2000-03-21 Mitsubishi Denki Kabushiki Kaisha Insulated trench semiconductor device with particular layer structure
US5814858A (en) 1996-03-15 1998-09-29 Siliconix Incorporated Vertical power MOSFET having reduced sensitivity to variations in thickness of epitaxial layer
JP3410286B2 (ja) * 1996-04-01 2003-05-26 三菱電機株式会社 絶縁ゲート型半導体装置
US5895951A (en) * 1996-04-05 1999-04-20 Megamos Corporation MOSFET structure and fabrication process implemented by forming deep and narrow doping regions through doping trenches
US5770878A (en) * 1996-04-10 1998-06-23 Harris Corporation Trench MOS gate device
US5602046A (en) 1996-04-12 1997-02-11 National Semiconductor Corporation Integrated zener diode protection structures and fabrication methods for DMOS power devices
US5729037A (en) * 1996-04-26 1998-03-17 Megamos Corporation MOSFET structure and fabrication process for decreasing threshold voltage
US5877529A (en) * 1996-04-26 1999-03-02 Megamos Corporation Mosfet termination design and core cell configuration to increase breakdown voltage and to improve device ruggedness
DE19622720C2 (de) * 1996-06-06 1999-07-15 Megamos F & G Sicherheit Authentifizierungseinrichtung mit Schlüsselzahlspeicher
US5923065A (en) * 1996-06-12 1999-07-13 Megamos Corporation Power MOSFET device manufactured with simplified fabrication processes to achieve improved ruggedness and product cost savings
US5747853A (en) * 1996-08-07 1998-05-05 Megamos Corporation Semiconductor structure with controlled breakdown protection
US5767567A (en) * 1996-09-10 1998-06-16 Magemos Corporation Design of device layout for integration with power mosfet packaging to achieve better lead wire connections and lower on resistance
US5847428A (en) * 1996-12-06 1998-12-08 Advanced Micro Devices, Inc. Integrated circuit gate conductor which uses layered spacers to produce a graded junction
US5998266A (en) 1996-12-19 1999-12-07 Magepower Semiconductor Corp. Method of forming a semiconductor structure having laterally merged body layer
US5986304A (en) * 1997-01-13 1999-11-16 Megamos Corporation Punch-through prevention in trenched DMOS with poly-silicon layer covering trench corners
US5883416A (en) * 1997-01-31 1999-03-16 Megamos Corporation Gate-contact structure to prevent contact metal penetration through gate layer without affecting breakdown voltage
TW352473B (en) * 1997-02-25 1999-02-11 United Microelectronics Corp Method and process for making ROM
US5877528A (en) * 1997-03-03 1999-03-02 Megamos Corporation Structure to provide effective channel-stop in termination areas for trenched power transistors
US5907169A (en) * 1997-04-18 1999-05-25 Megamos Corporation Self-aligned and process-adjusted high density power transistor with gate sidewalls provided with punch through prevention and reduced JFET resistance
US6046078A (en) * 1997-04-28 2000-04-04 Megamos Corp. Semiconductor device fabrication with reduced masking steps
US6281547B1 (en) * 1997-05-08 2001-08-28 Megamos Corporation Power transistor cells provided with reliable trenched source contacts connected to narrower source manufactured without a source mask
US5883410A (en) * 1997-06-13 1999-03-16 Megamos Corporation Edge wrap-around protective extension for covering and protecting edges of thick oxide layer
US5907776A (en) * 1997-07-11 1999-05-25 Magepower Semiconductor Corp. Method of forming a semiconductor structure having reduced threshold voltage and high punch-through tolerance
US5763914A (en) * 1997-07-16 1998-06-09 Megamos Corporation Cell topology for power transistors with increased packing density
US5930630A (en) * 1997-07-23 1999-07-27 Megamos Corporation Method for device ruggedness improvement and on-resistance reduction for power MOSFET achieved by novel source contact structure
US6172398B1 (en) * 1997-08-11 2001-01-09 Magepower Semiconductor Corp. Trenched DMOS device provided with body-dopant redistribution-compensation region for preventing punch through and adjusting threshold voltage
US6051468A (en) * 1997-09-15 2000-04-18 Magepower Semiconductor Corp. Method of forming a semiconductor structure with uniform threshold voltage and punch-through tolerance
US6404025B1 (en) * 1997-10-02 2002-06-11 Magepower Semiconductor Corp. MOSFET power device manufactured with reduced number of masks by fabrication simplified processes
US6121089A (en) * 1997-10-17 2000-09-19 Intersil Corporation Methods of forming power semiconductor devices having merged split-well body regions therein
US6005271A (en) 1997-11-05 1999-12-21 Magepower Semiconductor Corp. Semiconductor cell array with high packing density
AT405455B (de) 1997-11-07 1999-08-25 Voest Alpine Ind Anlagen Schachtofen
US6429481B1 (en) 1997-11-14 2002-08-06 Fairchild Semiconductor Corporation Field effect transistor and method of its manufacture
US6426260B1 (en) * 1997-12-02 2002-07-30 Magepower Semiconductor Corp. Switching speed improvement in DMO by implanting lightly doped region under gate
US5894150A (en) * 1997-12-08 1999-04-13 Magepower Semiconductor Corporation Cell density improvement in planar DMOS with farther-spaced body regions and novel gates
TW406378B (en) * 1998-02-03 2000-09-21 Taiwan Semiconductor Mfg The structure of read-only memory (ROM) and its manufacture method
DE19844457C1 (de) * 1998-09-28 2000-07-06 Siemens Ag Verfahren zur Duplex-Datenübertragung mit QAM und Demodulator zur Verwendung in diesem Verfahren
US6784486B2 (en) * 2000-06-23 2004-08-31 Silicon Semiconductor Corporation Vertical power devices having retrograded-doped transition regions therein
US6858514B2 (en) * 2002-03-29 2005-02-22 Sharp Laboratories Of America, Inc. Low power flash memory cell and method
US7619311B2 (en) * 2007-02-02 2009-11-17 Macronix International Co., Ltd. Memory cell device with coplanar electrode surface and method

Also Published As

Publication number Publication date
US7696571B2 (en) 2010-04-13
US7511339B2 (en) 2009-03-31
CN100461415C (zh) 2009-02-11
JPH11243196A (ja) 1999-09-07
SG83108A1 (en) 2001-09-18
US20010023104A1 (en) 2001-09-20
US20100264487A1 (en) 2010-10-21
US20050079676A1 (en) 2005-04-14
HK1109495A1 (en) 2008-06-06
CN1983597A (zh) 2007-06-20
CN1227418A (zh) 1999-09-01
US6429481B1 (en) 2002-08-06
US6521497B2 (en) 2003-02-18
US20020140027A1 (en) 2002-10-03
US6710406B2 (en) 2004-03-23
US20090134458A1 (en) 2009-05-28
CN100338778C (zh) 2007-09-19
KR100551190B1 (ko) 2006-05-25
EP2178125A2 (en) 2010-04-21
EP0923137A2 (en) 1999-06-16
KR19990045294A (ko) 1999-06-25
US20100112767A1 (en) 2010-05-06
EP0923137A3 (en) 2000-02-02
US6828195B2 (en) 2004-12-07
US8044463B2 (en) 2011-10-25
US7736978B2 (en) 2010-06-15
US7148111B2 (en) 2006-12-12
US20040145015A1 (en) 2004-07-29
US20030127688A1 (en) 2003-07-10
US8476133B2 (en) 2013-07-02
US20070042551A1 (en) 2007-02-22

Similar Documents

Publication Publication Date Title
TW465047B (en) Field effect transistor and method of its manufacture
TW392306B (en) Improved structure and fabrication process to provide effective channel-stop in termination areas for trenched power transistors
TW586167B (en) Method for fabricating a power semiconductor device having a floating island voltage sustaining layer
US7649225B2 (en) Asymmetric hetero-doped high-voltage MOSFET (AH2MOS)
US7608512B2 (en) Integrated circuit structure with improved LDMOS design
US8575015B2 (en) Lateral trench mosfet having a field plate
US7700440B2 (en) Method of manufacturing a metal-oxide-semiconductor with reduced on-resistance
US7671408B2 (en) Vertical drain extended MOSFET transistor with vertical trench field plate
TWI284925B (en) High voltage power MOSFET having a voltage sustaining region that includes doped columns formed by trench etching using an etchant gas that is also a doping source
JP2017527110A (ja) カスケードされたリサーフ注入及び二重バッファを備えるldmosデバイスのための方法及び装置
TW506021B (en) Trench DMOS transistor having lightly doped source structure
KR20040033312A (ko) 반도체 장치 및 반도체 장치의 제조 방법
EP0870322A1 (en) Trenched dmos transistor with buried layer for reduced on-resistance and ruggedness
JPH11284174A (ja) トレンチ技術を使用したフィ―ルド結合型パワ―mosfetバスア―キテクチャ
JP2008016820A (ja) 半導体構造
KR20000022695A (ko) 자기 정렬 동적 임계 전계 효과 디바이스 및 그의 제조 방법
US20120273882A1 (en) Shallow-trench cmos-compatible super junction device structure for low and medium voltage power management applications
KR102648999B1 (ko) Ldmos 반도체 소자 및 제조방법
CN104617140B (zh) 凹入式沟道存取晶体管器件及其制作方法
TW200405521A (en) Method for producing low-resistance OHMIC contacts between substrates and wells in COMS integrated circuits
US8354716B2 (en) Semiconductor devices and methods of manufacturing the same
EP1890336B1 (en) High-voltage MOS transistor device and method of making the same
WO1996031908A1 (en) Lateral field effect transistor having reduced drain-to-source on-resistance
TW499757B (en) High voltage power MOSEFT having low on-resistance
KR0165347B1 (ko) 고내압 트랜지스터 및 그 제조방법

Legal Events

Date Code Title Description
GD4A Issue of patent certificate for granted invention patent
MM4A Annulment or lapse of patent due to non-payment of fees