TW201405732A - 半導體封裝件及其製法 - Google Patents
半導體封裝件及其製法 Download PDFInfo
- Publication number
- TW201405732A TW201405732A TW101125979A TW101125979A TW201405732A TW 201405732 A TW201405732 A TW 201405732A TW 101125979 A TW101125979 A TW 101125979A TW 101125979 A TW101125979 A TW 101125979A TW 201405732 A TW201405732 A TW 201405732A
- Authority
- TW
- Taiwan
- Prior art keywords
- semiconductor
- encapsulant
- build
- semiconductor package
- conductive
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 140
- 238000000034 method Methods 0.000 title claims abstract description 23
- 239000008393 encapsulating agent Substances 0.000 claims abstract description 54
- 229920000642 polymer Polymers 0.000 claims abstract description 29
- 239000010410 layer Substances 0.000 claims description 64
- 239000012790 adhesive layer Substances 0.000 claims description 42
- 238000004519 manufacturing process Methods 0.000 claims description 19
- 230000000149 penetrating effect Effects 0.000 claims description 2
- 239000002344 surface layer Substances 0.000 claims 1
- 238000006073 displacement reaction Methods 0.000 abstract 1
- 238000004806 packaging method and process Methods 0.000 abstract 1
- 235000012431 wafers Nutrition 0.000 description 6
- 239000000084 colloidal system Substances 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68318—Auxiliary support including means facilitating the separation of a device or wafer from the auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68359—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05567—Disposition the external layer being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/24153—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
一種半導體封裝件,係包括:封裝膠體,係具有相對之頂面和底面;嵌設於該封裝膠體中之至少一半導體元件,係具有相對之第一表面與第二表面,且該第一表面外露出該封裝膠體底面;聚合物層,係形成於該半導體元件與封裝膠體之間,並延伸至該封裝膠體底面上;以及線路增層結構,係形成於該半導體元件之第一表面上。本發明復提供該半導體封裝件之製法,避免封裝模壓時半導體元件偏移,俾提升後續製程之對位精準度。
Description
本發明係關於半導體封裝件,特別是關於一種覆晶式半導體封裝件及其製法。
隨著電子產業的蓬勃發展,現今電子產品均朝向微型化、多功能、高電性及高速運作的方向發展。例如,隨著前端半導體晶片製程的集積化,半導體晶片之主動面上形成有密集的電極墊,以提供訊號的輸入/輸出(I/O)。為了配合此一發展趨勢,後端半導體業者則積極研發能順利用互連結構將該等電極墊傳輸之訊號扇出的半導體封裝件,例如扇出式晶圓級晶片規模封裝件。
在是種封裝件中,如晶片之半導體元件通常係藉由一封裝膠體鑲嵌至一承載件。之後,該承載件會被移除,並在該半導體元件上形成互連結構。如第3A圖所示之封裝膠體形成過程中,係於承載件30整表面上形成黏著層32,接著,於該黏著層32上之預定位置A設置半導體元件36。之後,如第3B圖所使示,於該黏著層32上形成封裝膠體37,以包覆該半導體元件36。然而,因進行模壓時之溫度變化,使得黏著層32發生伸縮,導致半導體元件36偏離預定位置A,影響模壓以及後續製程之對位精準度,例如,形成於該半導體元件上的增層線路無法電性連接該半導體元件,使產品良率降低。
因此,如何克服上述習知技術之種種問題,實已成目
前亟欲解決的課題。
鑑於上述習知技術之種種缺失,本發明係提供一種半導體封裝件,係包括:封裝膠體,係具有相對之頂面和底面;嵌設於該封裝膠體中之至少一半導體元件,係具有相對之第一表面與第二表面,且該第一表面外露出該封裝膠體;聚合物層,係形成於該半導體元件與封裝膠體之間,並延伸至該封裝膠體底面上;以及線路增層結構,係形成於該半導體元件之第一表面上。
本發明復提供一種半導體封裝件之製法,係包括:提供一表面上設有至少一半導體元件之承載件,其中,該半導體元件係藉由黏著層貼附於該承載件上,俾使該承載件的部份表面係顯露於外;形成封裝膠體,以包覆該半導體元件,其中,該封裝膠體具有相對之頂面和與該黏著層同側之底面;移除該黏著層和承載件,以外露出該半導體元件;以及於該外露之半導體元件上形成線路增層結構。
於一具體實施例中,前述半導體封裝件之製法復包括於形成該封裝膠體之前,於該顯露之承載件表面及半導體元件表面上形成聚合物層,則該封裝膠體係形成於該聚合物層上。
前述半導體封裝件之製法中,該半導體元件之設置係包括下列步驟:於承載件之整表面上形成黏著層;於該黏著層上設置至少一半導體元件,並外露出部分該黏著層;以及移除外露之該黏著層。
此外,於一具體實施例中,於設置該至少一半導體元件之前,以遮罩遮蓋住部分該黏著層,以外露出該半導體元件的設置位置;以及對該半導體元件的設置位置照光。
相較於習知技術,本發明利用感光性的黏著層,使其形成複數個分離的黏著層單元,避免溫度變化時伸縮而相互影響,再於該顯露之承載件表面及半導體元件表面上形成聚合物層,以固定該半導體元件,避免進行封裝模壓時造成半導體元件的偏移,俾提升後續製程之對位精準度,改善製程良率。
以下藉由特定的具體實施例說明本發明之實施方式,熟悉此技藝之人士可由本說明書所揭示之內容輕易地瞭解本發明之其他優點及功效。
須知,本說明書所附圖式所繪示之結構、比例、大小等,均僅用以配合說明書所揭示之內容,以供熟悉此技藝之人士之瞭解與閱讀,並非用以限定本發明可實施之限定條件,故不具技術上之實質意義,任何結構之修飾、比例關係之改變或大小之調整,在不影響本發明所能產生之功效及所能達成之目的下,均應仍落在本發明所揭示之技術內容得能涵蓋之範圍內。同時,本說明書中所引用之如“上”、“下”、“前”、“後”、“第一”、“第二”及“一”等之用語,亦僅為便於敘述之明瞭,而非用以限定本發明可實施之範圍,其相對關係之改變或調整,在無實質變更技術內容下,當亦視為本發明可實施之範疇。例如,本發明中,
第一表面之“第一”係指形成電極墊之表面,而非限定所有半導體元件之第一表面皆為相同之用途。
請參閱第1A至1I圖,係為本發明之半導體封裝件之第一實施例之製法之剖面示意圖。
請參閱第1A至1D圖,係說明於承載件表面上設置半導體元件之方法,其中,該半導體元件係藉由黏著層貼附於該承載件上,且該承載件的部份表面係顯露於外。
如第1A圖所示,於例如基板之承載件10之整表面上形成黏著層12。
接著,如第1B圖所示,以遮罩14遮蓋住部分該黏著層12,以外露出該半導體元件的設置位置,以及對該半導體元件的設置位置照光。在本實施例中,該黏著層之材質為感光性黏著劑,例如照UV光可聚合之材料,使得未照光的部份可利用清洗液或顯影液移除。
如第1C圖所示,於該黏著層12上設置至少一半導體元件16,並外露出部分該黏著層12。在本實施例中,係設置三個半導體晶片,但不以此為限。此外,如圖所示,該半導體元件16具有相對之第一表面16a與第二表面16b,該第一表面16a上具有複數電極墊161。
如第1D圖所示,移除外露之該黏著層12,使該黏著層12(此時為複數個黏著層12)僅形成於該半導體元件16與承載件10之間。
如第1E圖所示,於該顯露之承載件10表面及半導體元件16表面上形成例如聚醯亞胺之聚合物層18。
如第1F圖所示,於該聚合物層18上模壓形成封裝膠體20,以包覆該半導體元件16,其中,該封裝膠體20具有相對之頂面20a和底面20b,該底面20b係接觸該聚合物層18。由於相鄰半導體元件16之間的黏著層12被移除,且於該顯露之承載件10表面及半導體元件16表面(包括側面及第二表面16b)形成聚合物層18,可固定該半導體元件16於承載件10上,避免進行封裝模壓時造成半導體元件16的偏移,俾提升後續製程之對位精準度,改善製程良率。
於第1F’圖所示之另一實施例中,該封裝膠體20可直接形成於如第1D圖所示結構之承載件10表面上,由於該黏著層12僅形成於該半導體元件16與承載件10之間,可避免製程期間兩半導體元件16之間的黏著層12收縮,使半導體元件16的偏離原本位置,亦可提升後續製程之對位精準度。
如第1G圖所示,以機械方式及/或化學物質移除的方式,移除該黏著層12和承載件10,以外露出該半導體元件16,其中,該半導體元件16之第一表面16a外露出該聚合物層18。
如第1G’圖所示,該半導體元件16之第一表面16a外露出該封裝膠體20。
如第1H圖所示,於該外露之半導體元件16上及封裝膠體20底面20b上及聚合物層18上形成線路增層結構21。該線路增層結構21係形成於該半導體元件16之第一
表面16a上,且該線路增層結構21具有至少一介電層211、形成於該介電層211上之增層線路212、及形成於該介電層211中之導電盲孔213以電性連接該增層線路212和電極墊161。
此外,該線路增層結構21復具有外露之電性連接墊214,其係電性連接該最外層之增層線路212,且前述之製法復包括於該電性連接墊214上形成如銲球之導電元件22。
接著,進行切單製程,切割該封裝膠體20、聚合物層18和線路增層結構21,即可得到如第1I圖所示之半導體封裝件。
如第1H’和1I’圖所示,係顯示未形成有聚合物層18之半導體封裝件。
請參閱第2A至2F圖,係為本發明之半導體封裝件之第二實施例之剖面示意圖。
如第2A圖所示,係接續第1F圖的步驟,於移除該黏著層12和承載件10之前,形成複數個貫穿該封裝膠體20和聚合物層18之穿孔201於該半導體元件16旁。若依據第1F’圖之步驟,該穿孔201則僅貫穿該封裝膠體。
如第2B及2C圖所示,於該穿孔201中形成導電柱23,再於該封裝膠體20之頂面20a上形成電性連接該導電柱23之導電跡線24。具體而言,該導電柱的形成係可於該封裝膠體20表面和穿孔201內壁面形成晶種層(未圖示),再利用電鍍法於該穿孔201中形成導電柱23。同樣地,於封
裝膠體20之頂面20a上電鍍形成導電跡線24。
如第2C圖所示,於該封裝膠體20之頂面20a及導電跡線24上形成絕緣層25,其中,該絕緣層25外露部分導電跡線24。
如第2D圖所示,移除該黏著層12和承載件10,以外露出該半導體元件16,其中,該半導體元件16具有相對之第一表面16a與第二表面16b,該第一表面16a上具有複數電極墊161,且該第一表面16a外露出該聚合物層18。
如第2E圖所示,翻轉該封裝膠體20,於該外露之半導體元件16上形成線路增層結構21。該線路增層結構21係形成於該半導體元件16之第一表面16a上,且該線路增層結構21具有至少一介電層211、形成於該介電層211上之增層線路212、及形成於該介電層211中之複數導電盲孔213以電性連接該增層線路212、電極墊161和導電柱23。
如第2F圖所示,該線路增層結構21復具有外露之電性連接墊214,且該製法復包括於該電性連接墊214上形成導電元件22。
接著,進行切單製程,即可得到具有導電柱23的半導體封裝件,並可藉由該外露之部分導電跡線24接至其他電子元件,例如其他半導體封裝件。
本發明提供一種半導體封裝件,係包括:封裝膠體20、嵌設於該封裝膠體20中之至少一半導體元件16、聚合物層18、以及線路增層結構21。
所述之封裝膠體20係具有相對之頂面20a和底面20b。
所述之半導體元件16係具有相對之第一表面16a與第二表面16b,且該第一表面16a外露出該封裝膠體20。
所述之聚合物層18係形成於該半導體元件16與封裝膠體20之間,並延伸至該封裝膠體20底面20b上,且該半導體元件16之第一表面16a與該聚合物層18形成一段差結構。
所述之線路增層結構21係形成於該半導體元件16之第一表面16a上,其中,該半導體元件16之第一表面16a上具有複數電極墊161,且該線路增層結構21具有至少一介電層211、形成於該介電層211上之增層線路212、及形成於該介電層211中之導電盲孔213以電性連接該增層線路212和電極墊161。此外,該線路增層結構21復可具有外露之電性連接墊214,且該半導體封裝件復包括導電元件22,係形成於該電性連接墊214上。
於一具體實施例中,該半導體封裝件復包括複數個貫穿該封裝膠體20和聚合物層18之穿孔201,且該穿孔201係形成於該半導體元件16旁;形成於該穿孔201中之導電柱23;形成於該封裝膠體20之頂面20a上且電性連接該導電柱23之導電跡線24;以及形成於該封裝膠體20之頂面20a及導電跡線24上之絕緣層25。此實施例中,該半導體元件16之第一表面16a上具有複數電極墊161,且該線路增層結構21具有至少一介電層211、形成於該介電層
211上之增層線路212、及形成於該介電層211中之複數導電盲孔213以電性連接該增層線路212、電極墊161和導電柱23。
綜上所述,本發明利用感光性的黏著層,使其形成複數個分離的黏著層單元,避免溫度變化時伸縮而相互影響,再於該顯露之承載件表面及半導體元件表面上形成聚合物層,以固定該半導體元件,避免進行封裝模壓時造成半導體元件的偏移,俾提升後續製程之對位精準度,改善製程良率。
上述實施例係用以例示性說明本發明之原理及其功效,而非用於限制本發明。任何熟習此項技藝之人士均可在不違背本發明之精神及範疇下,對上述實施例進行修改。因此本發明之權利保護範圍,應如後述之申請專利範圍所列。
10,30‧‧‧承載件
12,32‧‧‧黏著層
14‧‧‧遮罩
16,36‧‧‧半導體元件
16a‧‧‧第一表面
16b‧‧‧第二表面
161‧‧‧電極墊
18‧‧‧聚合物層
20,37‧‧‧封裝膠體
20a‧‧‧頂面
20b‧‧‧底面
21‧‧‧線路增層結構
211‧‧‧介電層
212‧‧‧增層線路
213‧‧‧導電盲孔
214‧‧‧電性連接墊
22‧‧‧導電元件
201‧‧‧穿孔
23‧‧‧導電柱
24‧‧‧導電跡線
25‧‧‧絕緣層
A‧‧‧預定位置
第1A至1I圖,係為本發明之半導體封裝件之第一實施例之製法之剖面示意圖,其中,第1A至1D圖,係說明於承載件表面上設置半導體元件之方法;第1F’至1I’圖係說明無聚合物層之半導體封裝件之製法;第2A至2F圖,係為本發明之半導體封裝件之第二實施例之剖面示意圖;以及第3A及3B圖係為習知半導體封裝件之製法之剖面示意圖。
16‧‧‧半導體元件
18‧‧‧聚合物層
20‧‧‧封裝膠體
21‧‧‧線路增層結構
211‧‧‧介電層
212‧‧‧增層線路
213‧‧‧導電盲孔
22‧‧‧導電元件
Claims (18)
- 一種半導體封裝件,係包括:封裝膠體,係具有相對之頂面和底面;嵌設於該封裝膠體中之至少一半導體元件,係具有相對之第一表面與第二表面,且該第一表面外露出該封裝膠體底面;聚合物層,係形成於該半導體元件與封裝膠體之間,並延伸至該封裝膠體底面上;以及線路增層結構,係形成於該半導體元件之第一表面上。
- 如申請專利範圍第1項所述之半導體封裝件,其中,該半導體元件之第一表面上具有複數電極墊,且該線路增層結構具有至少一介電層、形成於該介電層上之增層線路、及形成於該介電層中之導電盲孔以電性連接該增層線路和電極墊。
- 如申請專利範圍第1項所述之半導體封裝件,其中,該線路增層結構復具有外露之電性連接墊,且該半導體封裝件復包括導電元件,係形成於該電性連接墊上。
- 如申請專利範圍第1項所述之半導體封裝件,復包括複數個貫穿該封裝膠體和聚合物層之穿孔,且該穿孔係形成於該半導體元件旁;形成於該穿孔中之導電柱;形成於該封裝膠體之頂面上且電性連接該導電柱之導電跡線;以及形成於該封裝膠體之頂面及導電跡線上之絕緣層。
- 如申請專利範圍第4項所述之半導體封裝件,其中,該半導體元件之第一表面上具有複數電極墊,且該線路增層結構具有至少一介電層、形成於該介電層上之增層線路、及形成於該介電層中之複數導電盲孔以電性連接該增層線路、電極墊和導電柱。
- 如申請專利範圍第1項所述之半導體封裝件,其中,該半導體元件之第一表面與該聚合物層形成一段差結構。
- 一種半導體封裝件之製法,係包括:提供一表面上設有至少一半導體元件之承載件,其中,該半導體元件係藉由黏著層貼附於該承載件上,俾使該承載件的部份表面係顯露於外;形成封裝膠體,以包覆該半導體元件,其中,該封裝膠體具有相對之頂面和與該黏著層同側之底面;移除該黏著層和承載件,以外露出該半導體元件;以及於該外露之半導體元件上形成線路增層結構。
- 如申請專利範圍第7項所述之半導體封裝件之製法,復包括於形成該封裝膠體之前,於該顯露之承載件表面及半導體元件表面上形成聚合物層。
- 如申請專利範圍第7項所述之半導體封裝件之製法,其中,該半導體元件之設置係包括下列步驟:於承載件之整表面上形成黏著層;於該黏著層上設置至少一半導體元件,並外露出 部分該黏著層;以及移除外露之該黏著層。
- 如申請專利範圍第9項所述之半導體封裝件之製法,其中,該半導體元件之設置復包括下列步驟:於設置該至少一半導體元件之前,以遮罩遮蓋住部分該黏著層,以外露出該半導體元件的設置位置;以及對該半導體元件的設置位置照光。
- 如申請專利範圍第7項所述之半導體封裝件之製法,其中,該半導體元件具有相對之第一表面與第二表面,該第一表面上具有複數電極墊,且該第一表面外露出該封裝膠體底面。
- 如申請專利範圍第8項所述之半導體封裝件之製法,其中,該半導體元件具有相對之第一表面與第二表面,該第一表面上具有複數電極墊,且該第一表面外露出該聚合物層。
- 如申請專利範圍第11或12項所述之半導體封裝件之製法,其中,該線路增層結構係形成於該半導體元件之第一表面上,且該線路增層結構具有至少一介電層、形成於該介電層上之增層線路、及形成於該介電層中之導電盲孔以電性連接該增層線路和電極墊。
- 如申請專利範圍第7項所述之半導體封裝件之製法,其中,該線路增層結構復具有外露之電性連接墊,且該製法復包括於該電性連接墊上形成導電元件。
- 如申請專利範圍第7項所述之半導體封裝件之製法,復包括於移除該黏著層和承載件之前,形成複數個貫穿該封裝膠體之穿孔於該半導體元件旁;於該穿孔中形成導電柱;於該封裝膠體之頂面上形成電性連接該導電柱之導電跡線;以及於該封裝膠體之頂面及導電跡線上形成絕緣層。
- 如申請專利範圍第8項所述之半導體封裝件之製法,復包括於移除該黏著層和承載件之前,形成複數個貫穿該封裝膠體和聚合物層之穿孔於該半導體元件旁;於該穿孔中形成導電柱;於該封裝膠體之頂面上形成電性連接該導電柱之導電跡線;以及於該封裝膠體之頂面及導電跡線上形成絕緣層。
- 如申請專利範圍第15或16項所述之半導體封裝件之製法,其中,該半導體元件具有相對之第一表面與第二表面,該第一表面上具有複數電極墊。
- 如申請專利範圍第17項所述之半導體封裝件之製法,其中,該線路增層結構係形成於該半導體元件之第一表面上,且該線路增層結構具有至少一介電層、形成於該介電層上之增層線路、及形成於該介電層中之複數導電盲孔以電性連接該增層線路、電極墊和導電柱。
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW101125979A TWI473217B (zh) | 2012-07-19 | 2012-07-19 | 半導體封裝件及其製法 |
CN201210270391.XA CN103579134B (zh) | 2012-07-19 | 2012-07-31 | 半导体封装件及其制法 |
US13/654,754 US9324585B2 (en) | 2012-07-19 | 2012-10-18 | Semiconductor package and method of fabricating the same |
US15/074,110 US9812340B2 (en) | 2012-07-19 | 2016-03-18 | Method of fabricating semiconductor package having semiconductor element |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW101125979A TWI473217B (zh) | 2012-07-19 | 2012-07-19 | 半導體封裝件及其製法 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201405732A true TW201405732A (zh) | 2014-02-01 |
TWI473217B TWI473217B (zh) | 2015-02-11 |
Family
ID=49945893
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW101125979A TWI473217B (zh) | 2012-07-19 | 2012-07-19 | 半導體封裝件及其製法 |
Country Status (3)
Country | Link |
---|---|
US (2) | US9324585B2 (zh) |
CN (1) | CN103579134B (zh) |
TW (1) | TWI473217B (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9136213B2 (en) * | 2012-08-02 | 2015-09-15 | Infineon Technologies Ag | Integrated system and method of making the integrated system |
TWI584430B (zh) * | 2014-09-10 | 2017-05-21 | 矽品精密工業股份有限公司 | 半導體封裝件及其製法 |
US10186467B2 (en) * | 2016-07-15 | 2019-01-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor package device and method of manufacturing the same |
US10211072B2 (en) * | 2017-06-23 | 2019-02-19 | Applied Materials, Inc. | Method of reconstituted substrate formation for advanced packaging applications |
CN111668114A (zh) * | 2019-03-08 | 2020-09-15 | 矽磐微电子(重庆)有限公司 | 半导体封装方法 |
KR20210099244A (ko) | 2020-02-03 | 2021-08-12 | 삼성전자주식회사 | 반도체 장치 및 그의 제조 방법 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6154366A (en) * | 1999-11-23 | 2000-11-28 | Intel Corporation | Structures and processes for fabricating moisture resistant chip-on-flex packages |
US6344401B1 (en) * | 2000-03-09 | 2002-02-05 | Atmel Corporation | Method of forming a stacked-die integrated circuit chip package on a water level |
US6423570B1 (en) * | 2000-10-18 | 2002-07-23 | Intel Corporation | Method to protect an encapsulated die package during back grinding with a solder metallization layer and devices formed thereby |
TWI295497B (en) * | 2005-10-18 | 2008-04-01 | Phoenix Prec Technology Corp | Stack structure of semiconductor component embedded in supporting board and method for fabricating the same |
TWI310968B (en) * | 2006-02-09 | 2009-06-11 | Phoenix Prec Technology Corp | Electrically connecting structure of circuit board with semiconductor chip embedded therein |
JP5129939B2 (ja) * | 2006-08-31 | 2013-01-30 | 沖電気工業株式会社 | 半導体装置の製造方法 |
US20080142946A1 (en) * | 2006-12-13 | 2008-06-19 | Advanced Chip Engineering Technology Inc. | Wafer level package with good cte performance |
US7790576B2 (en) * | 2007-11-29 | 2010-09-07 | Stats Chippac, Ltd. | Semiconductor device and method of forming through hole vias in die extension region around periphery of die |
US8034661B2 (en) * | 2009-11-25 | 2011-10-11 | Stats Chippac, Ltd. | Semiconductor device and method of forming compliant stress relief buffer around large array WLCSP |
US8258633B2 (en) * | 2010-03-31 | 2012-09-04 | Infineon Technologies Ag | Semiconductor package and multichip arrangement having a polymer layer and an encapsulant |
US8288203B2 (en) * | 2011-02-25 | 2012-10-16 | Stats Chippac, Ltd. | Semiconductor device and method of forming a wafer level package structure using conductive via and exposed bump |
-
2012
- 2012-07-19 TW TW101125979A patent/TWI473217B/zh active
- 2012-07-31 CN CN201210270391.XA patent/CN103579134B/zh active Active
- 2012-10-18 US US13/654,754 patent/US9324585B2/en active Active
-
2016
- 2016-03-18 US US15/074,110 patent/US9812340B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
TWI473217B (zh) | 2015-02-11 |
US9812340B2 (en) | 2017-11-07 |
US20160196990A1 (en) | 2016-07-07 |
US20140021629A1 (en) | 2014-01-23 |
CN103579134A (zh) | 2014-02-12 |
US9324585B2 (en) | 2016-04-26 |
CN103579134B (zh) | 2016-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI392066B (zh) | 封裝結構及其製法 | |
TWI500091B (zh) | 封裝一半導體裝置之方法及封裝裝置 | |
TWI728924B (zh) | 封裝結構及其製造方法 | |
US8334174B2 (en) | Chip scale package and fabrication method thereof | |
US20140042638A1 (en) | Semiconductor package and method of fabricating the same | |
TWI555098B (zh) | 電子封裝件及其製法 | |
TWI473217B (zh) | 半導體封裝件及其製法 | |
TW201642358A (zh) | 半導體封裝組件及其製造方法 | |
US8525348B2 (en) | Chip scale package and fabrication method thereof | |
JP2008244437A (ja) | ダイ収容開口部を備えたイメージセンサパッケージおよびその方法 | |
TWI614848B (zh) | 電子封裝結構及其製法 | |
TWI652787B (zh) | 電子封裝件及其製法 | |
TW201436161A (zh) | 半導體封裝件及其製法 | |
TWI508249B (zh) | 封裝件、半導體封裝結構及其製法 | |
TW201407716A (zh) | 半導體封裝件之製法 | |
TWI529906B (zh) | 半導體封裝件之製法 | |
TW201806090A (zh) | 封裝結構 | |
TWI624011B (zh) | 封裝結構及其製法 | |
TWI630665B (zh) | 製作晶片封裝結構之方法 | |
TWI762885B (zh) | 半導體封裝載板及其製法與封裝製程 | |
TWI611544B (zh) | 電子封裝結構 | |
TWI718801B (zh) | 電子封裝件之製法 | |
TWI766192B (zh) | 電子封裝件及其製法 | |
TWI441291B (zh) | 半導體封裝件及其製造方法 | |
TWI518853B (zh) | 半導體封裝件及其製法 |