Digital logic design tool and simulator
-
Updated
Nov 18, 2024 - Java
Digital logic design tool and simulator
Deprecated, please go to next generation Ultra-Low Power RISC-V Core https://github.com/riscv-mcu/e203_hbirdv2
Verilator open-source SystemVerilog simulator and lint system
GPGPU microprocessor architecture
Must-have verilog systemverilog modules
OpenROAD's unified application implementing an RTL-to-GDS Flow. Documentation at https://openroad.readthedocs.io/en/latest/
🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
HDL libraries and projects
Haskell to VHDL/Verilog/SystemVerilog compiler
OpenLane is an automated RTL to GDSII flow based on several components including OpenROAD, Yosys, Magic, Netgen and custom methodology scripts for design exploration and optimization.
A small, light weight, RISC CPU soft core
Add a description, image, and links to the verilog topic page so that developers can more easily learn about it.
To associate your repository with the verilog topic, visit your repo's landing page and select "manage topics."