Nothing Special   »   [go: up one dir, main page]

skip to main content
10.5555/968879.969210acmconferencesArticle/Chapter ViewAbstractPublication PagesdateConference Proceedingsconference-collections
Article

A Power and Performance Model for Network-on-Chip Architectures

Published: 16 February 2004 Publication History

Abstract

Networks-on-Chip (NoC) has been proposed as a solution for addressing the design challenges of future high-performance nanoscale architectures. Innovative system-level performance models are required for designing NoC based architectures. This paper presents a VHDL based cycle accurate register transfer level model for evaluating the latency, throughput, dynamic, and leakage power consumption of NoC based interconnection architectures. We implemented a parameterized register transfer level design of the NoC architecture elements. The design is parameterized on (i) size of packets, (ii) length and width of physical links, (iii) number, and depth of virtual channels, and (iv) switching technique. The paper discusses in detail the architecture and characterization of the various NoC components. The paper presents results obtained by application of the model towards design space exploration, and power versus performance trade-off analysis of 4x4 mesh based NoC architecture.

References

[1]
{1} D. Sylvester and K. Keutzer. "A Global Wiring Paradign for Deep Submicron Design". IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, pages 242- 252, February 2000.
[2]
{2} R. Ho, K. Mai and M. Horowitz. "The Future of Wires". Proceedings of IEEE, pages 490-504, April 2001.
[3]
{3} J. Davis and D. Meindl. "Compact Distributed RLC Interconnect Models - Part II: Coupled Line Transient Expressions and Peak Crosstalk in Multilevel Networks". IEEE Transactions on Electron Devices, 47(11):2078-2087, November 2000.
[4]
{4} D. Sylvester and K. Keutzer. "Impact of Small Process Geometries on Microarchitectures in Systems on a Chip". Proceedings of the IEEE, pages 467-484, April 2001.
[5]
{5} William J. Dally and Brian Towles. "Route Packet, Not Wires: On-Chip Interconnection Networks". In Proceedings of DAC, June 2002.
[6]
{6} Luca Benini and Giovanni De Micheli. "Networks on Chips: A New SoC Paradigm". IEEE Computer, pages 70-78, January 2002.
[7]
{7} A. G. Wassal and M. A. Hasan. "Low-power system-level design of VLSI packet switching fabrics". IEEE Transactions on CAD, 20:723-738, June 2001.
[8]
{8} Terry T. Ye, Luca Benini and Giovanni De Micheli. "Analysis of Power Consumption on Switch Fabrics in Network Routers". In Proceedings of DAC, 2002.
[9]
{9} H-S Wang, L-S Peh and S. Malik. "Orion: A Power-Performance Simulator for Interconnection Network". In International Symposium on Microarchitecture, Istanbul, Turkey, November 2002.
[10]
{10} P. Sotiriadis and A. Chandrakasan. "A Bus Energy Model for Deep Sub-micron Technology".
[11]
{11} Berkeley Predictive Technology Modeling. http://www-device.eecs.berkely.edu/ ptm. Technical report.
[12]
{12} J. Duato, S. Yalamanchili, L. Ni. "Interconnection Networks, an Engineering Approach". IEEE Computer Society, 1997.

Cited By

View all
  • (2017)SAFEPOWER projectMicroprocessors & Microsystems10.1016/j.micpro.2017.05.01652:C(89-105)Online publication date: 1-Jul-2017
  • (2016)A Novel Approach to Optimize Fault-Tolerant Hybrid Wireless Network-on-Chip ArchitecturesACM Journal on Emerging Technologies in Computing Systems10.1145/281457212:4(1-37)Online publication date: 15-Mar-2016
  • (2016)A low-cost, fault-tolerant and high-performance router architecture for on-chip networksMicroprocessors & Microsystems10.1016/j.micpro.2016.04.00945:PA(151-163)Online publication date: 1-Aug-2016
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image ACM Conferences
DATE '04: Proceedings of the conference on Design, automation and test in Europe - Volume 2
February 2004
606 pages
ISBN:0769520855

Sponsors

Publisher

IEEE Computer Society

United States

Publication History

Published: 16 February 2004

Check for updates

Qualifiers

  • Article

Conference

DATE04
Sponsor:

Acceptance Rates

Overall Acceptance Rate 518 of 1,794 submissions, 29%

Upcoming Conference

DATE '25
Design, Automation and Test in Europe
March 31 - April 2, 2025
Lyon , France

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)3
  • Downloads (Last 6 weeks)2
Reflects downloads up to 16 Feb 2025

Other Metrics

Citations

Cited By

View all
  • (2017)SAFEPOWER projectMicroprocessors & Microsystems10.1016/j.micpro.2017.05.01652:C(89-105)Online publication date: 1-Jul-2017
  • (2016)A Novel Approach to Optimize Fault-Tolerant Hybrid Wireless Network-on-Chip ArchitecturesACM Journal on Emerging Technologies in Computing Systems10.1145/281457212:4(1-37)Online publication date: 15-Mar-2016
  • (2016)A low-cost, fault-tolerant and high-performance router architecture for on-chip networksMicroprocessors & Microsystems10.1016/j.micpro.2016.04.00945:PA(151-163)Online publication date: 1-Aug-2016
  • (2013)An efficient network on-chip architecture based on isolating local and non-local communicationsProceedings of the Conference on Design, Automation and Test in Europe10.5555/2485288.2485373(350-353)Online publication date: 18-Mar-2013
  • (2013)HeraclesProceedings of the ACM/SIGDA international symposium on Field programmable gate arrays10.1145/2435264.2435287(125-134)Online publication date: 11-Feb-2013
  • (2013)Power consumption of 3D networks-on-chipsMicroprocessors & Microsystems10.1016/j.micpro.2013.07.00237:6-7(530-543)Online publication date: 1-Aug-2013
  • (2012)Real-time network-on-chip simulation modelingProceedings of the 5th International ICST Conference on Simulation Tools and Techniques10.5555/2263019.2263032(103-112)Online publication date: 19-Mar-2012
  • (2012)Explicit modeling of control and data for improved NoC router estimationProceedings of the 49th Annual Design Automation Conference10.1145/2228360.2228430(392-397)Online publication date: 3-Jun-2012
  • (2012)Concurrent hybrid switching for massively parallel systems-on-chipProceedings of the 9th conference on Computing Frontiers10.1145/2212908.2212933(173-182)Online publication date: 15-May-2012
  • (2012)Flexible router architecture for network-on-chipComputers & Mathematics with Applications10.1016/j.camwa.2012.03.07464:5(1301-1310)Online publication date: 1-Sep-2012
  • Show More Cited By

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media