WO2012032565A1 - 表示装置及びその制御方法 - Google Patents
表示装置及びその制御方法 Download PDFInfo
- Publication number
- WO2012032565A1 WO2012032565A1 PCT/JP2010/005466 JP2010005466W WO2012032565A1 WO 2012032565 A1 WO2012032565 A1 WO 2012032565A1 JP 2010005466 W JP2010005466 W JP 2010005466W WO 2012032565 A1 WO2012032565 A1 WO 2012032565A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- voltage
- signal
- line
- light emitting
- source
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims description 64
- 239000003990 capacitor Substances 0.000 claims description 138
- 238000005401 electroluminescence Methods 0.000 claims description 118
- 238000001514 detection method Methods 0.000 claims description 53
- 239000011159 matrix material Substances 0.000 claims description 17
- 238000010586 diagram Methods 0.000 description 67
- 230000008859 change Effects 0.000 description 24
- 230000007704 transition Effects 0.000 description 20
- 238000013459 approach Methods 0.000 description 8
- 230000001360 synchronised effect Effects 0.000 description 8
- 238000002360 preparation method Methods 0.000 description 7
- 239000010409 thin film Substances 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 5
- 230000006872 improvement Effects 0.000 description 5
- 230000008569 process Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 230000003247 decreasing effect Effects 0.000 description 4
- 230000009467 reduction Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 239000004973 liquid crystal related substance Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 230000002441 reversible effect Effects 0.000 description 2
- 206010047571 Visual impairment Diseases 0.000 description 1
- 230000003466 anti-cipated effect Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 210000002858 crystal cell Anatomy 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3258—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the voltage across the light-emitting element
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0819—Several active elements per pixel in active matrix panels used for counteracting undesired variations, e.g. feedback or autozeroing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0852—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor being a dynamic memory with more than one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0202—Addressing of scan or signal lines
- G09G2310/0218—Addressing of scan or signal lines with collection of electrodes in groups for n-dimensional addressing
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/131—Interconnections, e.g. wiring lines or terminals
Definitions
- the present invention relates to a display device and a control method thereof, and more particularly to a display device using a current-driven light emitting element and a control method thereof.
- a display device using an organic electroluminescence (EL) element As a display device using a current-driven light emitting element, a display device using an organic electroluminescence (EL) element is known.
- the organic EL display device using the self-emitting organic EL element does not require a backlight necessary for a liquid crystal display device, and is optimal for thinning the device. Moreover, since there is no restriction
- organic EL elements constituting pixels are usually arranged in a matrix.
- An organic EL element is provided at the intersection of a plurality of row electrodes (scanning lines) and a plurality of column electrodes (data lines), and a voltage corresponding to a data signal is applied between the selected row electrodes and the plurality of column electrodes.
- a device for driving an organic EL element is called a passive matrix type organic EL display.
- a switching thin film transistor (TFT: Thin Film Transistor) is provided at the intersection of a plurality of scanning lines and a plurality of data lines, and a gate of a driving element is connected to the switching TFT, and the switching TFT is turned on through the selected scanning line. Then, a data signal is input to the drive element from the signal line.
- TFT Thin Film Transistor
- a device in which an organic EL element is driven by this drive element is called an active matrix type organic EL display device.
- a passive matrix type organic EL display device an organic EL element connected to the row electrode (scanning line) emits light only during a period in which each row electrode (scanning line) is selected.
- the active matrix organic EL display device can cause the organic EL element to emit light until the next scanning (selection). For this reason, even if the number of scanning lines increases, the luminance of the display does not decrease. Therefore, the active matrix organic EL display device can be driven at a low voltage and can reduce power consumption.
- the luminance differs due to the difference in the current flowing through the organic EL element in each pixel even if the same data signal is given due to the variation in the characteristics of the drive transistor. There is a disadvantage that uneven brightness occurs.
- Patent Document 1 discloses a method of compensating for characteristic variation for each pixel using a simple pixel circuit as a method for compensating luminance unevenness due to variations in characteristics of drive transistors.
- FIG. 29 is a block diagram showing a configuration of a conventional display device described in Patent Document 1.
- the display device 500 shown in the figure includes a pixel array unit 502 and a drive unit that drives the pixel array unit 502.
- the pixel array unit 502 includes scanning lines 701 to 70m arranged for each row, signal lines 601 to 60n arranged for each column, matrix-like light emitting pixels 501 arranged at a portion where both intersect, And feeder lines 801 to 80m arranged for each.
- the driving unit includes a signal selector 503, a scanning line driving unit 504, and a power feeding line driving unit 505.
- the scanning line driving unit 504 sequentially supplies the control signals to the scanning lines 701 to 70m at a horizontal period (1H) to scan the light emitting pixels 501 line by line.
- the feeder line drive unit 505 supplies a power supply voltage to be switched between the first voltage and the second voltage to each of the feeder lines 801 to 80m in accordance with the line sequential scanning.
- the signal selector 503 switches between a signal voltage to be a video signal and a reference voltage in accordance with the line sequential scanning and supplies them to the column-like signal lines 601 to 60n.
- two columnar signal lines 601 to 60n are arranged for each column, and one signal line supplies a reference voltage and a signal voltage to the odd-numbered rows of light emitting pixels 501 and the other signal line. Supplies a reference voltage and a signal voltage to the light emitting pixels 501 in even rows.
- FIG. 30 is a circuit configuration diagram of a light emitting pixel included in the conventional display device described in Patent Document 1.
- the light emitting pixels 501 in the first row and the first column are shown.
- a scanning line 701, a power supply line 801, and a signal line 601 are arranged for the light emitting pixel 501. Note that one of the two signal lines 601 is connected to the light emitting pixel 501.
- the light-emitting pixel 501 includes a switching transistor 511, a drive transistor 512, a storage capacitor element 513, and a light-emitting element 514.
- the switching transistor 511 has a gate connected to the scanning line 701, one of the source and the drain connected to the signal line 601, and the other connected to the gate of the driving transistor 512.
- the drive transistor 512 has a source connected to the anode of the light emitting element 514 and a drain connected to the power supply line 801.
- the light emitting element 514 has a cathode connected to the ground wiring 515.
- the storage capacitor element 513 is connected to the source and gate of the drive transistor 512.
- the feeder line drive unit 505 switches the feeder line 801 from the first voltage (high voltage) to the second voltage (low voltage) while the signal line 601 is at the reference voltage.
- the scanning line driving unit 504 sets the voltage of the scanning line 701 to the “H” level to make the switching transistor 511 conductive, and applies the reference voltage to the gate of the driving transistor 512.
- the source of the drive transistor 512 is set to the second voltage that is a reset voltage.
- the feed line driver 505 switches the voltage of the feed line 801 from the second voltage to the first voltage in the correction period before the voltage of the signal line 601 is switched from the reference voltage to the signal voltage, so that the drive transistor 512 A voltage corresponding to the threshold voltage Vth is held in the holding capacitor element 513.
- the voltage of the switching transistor 511 is set to the “H” level, and the signal voltage is held in the holding capacitor element 513. That is, this signal voltage is added to the voltage corresponding to the threshold voltage Vth of the drive transistor 512 held previously and written to the storage capacitor element 513.
- the drive transistor 512 receives supply of current from the power supply line 801 at the first voltage, and flows a drive current corresponding to the holding voltage to the light emitting element 514.
- FIG. 31 is an operation timing chart of the display device described in Patent Document 1.
- the scanning signal applied to the scanning line is sequentially shifted for each line by one horizontal period (1H).
- a scanning signal applied to one scanning line includes two pulses.
- the first pulse has a long time width and is 1H or more.
- the second pulse has a narrow time width and is a part of 1H.
- the first pulse corresponds to the initialization period and the threshold correction period described above
- the second pulse corresponds to the signal voltage sampling period and the mobility correction period.
- the power supply pulse supplied to the power supply line is also shifted for each line at a cycle of 1H.
- each signal line is applied with a signal voltage once every 2H, and a time zone at the reference voltage can be secured for 1H or more.
- the conventional display device described in Patent Document 1 has many on / off signal levels of scanning lines and power supply lines arranged for each light emitting pixel row. For example, the reset period and the threshold correction period must be set for each light emitting pixel row. Further, when the signal voltage is sampled from the signal line through the switching transistor, a light emission period must be provided subsequently. Therefore, it is necessary to set the initialization period, the threshold correction timing, and the light emission timing for each pixel row. For this reason, as the display panel is increased in area, the number of rows also increases, so that more signals are output from each drive circuit, and the frequency of the signal switching is increased, and the scanning line drive circuit and the feed line are increased. The signal output load of the drive circuit increases.
- the number of signal lines for each light emitting pixel column is increased, the number of outputs of the signal line driving circuit is increased, resulting in an increase in the size and cost of the driving circuit and a reduction in mounting yield.
- the conventional display device described in Patent Document 1 has a limit as a display device that requires high-precision correction because the drive transistor initialization period and the threshold voltage Vth correction period are less than 2H. .
- the present invention provides a display device in which an initialization period of a driving transistor and a period in which a threshold voltage can be corrected with high accuracy are ensured, and an output load of the driving circuit is reduced, and a control method thereof. With the goal.
- a display device is a display device including a plurality of light-emitting pixels arranged in a matrix, and outputs light to an output line provided for each light-emitting pixel column.
- a signal line driving circuit that outputs a signal voltage that determines the luminance of the pixel, a first signal line and a second signal line that are arranged for each light emitting pixel column and that supplies the signal voltage to the light emitting pixel, and outputs from the output line
- the signal voltage to be selectively supplied to either the first signal line or the second signal line, a first selector arranged for each light emitting pixel column, and a fixed voltage supplied from a fixed voltage source.
- the second selector disposed for each light emitting pixel column, which is selectively supplied to either the first signal line or the second signal line, and the first signal line and the second signal line,
- the signal voltage and the fixed voltage are mutually exclusive
- the light emitting pixels constitute two or more driving blocks each having a plurality of light emitting pixel rows as one driving block, and each of the plurality of light emitting pixels has one terminal connected to the second power supply line, and the signal voltage Is connected to the other terminal of the first power supply line and the light emitting element, and the signal voltage is applied to convert the signal voltage into the signal current.
- a current control unit that holds a voltage corresponding to a threshold voltage or an initialization voltage when the fixed voltage is applied, and the light emitting pixel belonging to the k-th drive block (k is a natural number)
- the gate is connected to the scanning line, one of the source and the drain is connected to the first signal line, the other of the source and the drain is connected to the current controller, and the first signal line, the current controller,
- the light-emitting pixel belonging to the (k + 1) th drive block further has a gate connected to the scanning line, and one of a source and a drain is the second signal line And the other of the source and the drain is connected to the current control unit, and includes a second switching transistor that switches between conduction and non-conduction between the second signal line and the current control unit,
- a threshold detection period in which the threshold voltage is detected by applying the fixed voltage to the current control unit and the current At least one of the initialization periods in which the control unit is initialized is shared, and at least one of the threshold detection period and
- the initialization period of the drive transistor and the threshold voltage correction period can be matched in the drive block. Therefore, the initialization period and the correction period are equal to one frame period. It can take a big inside. Therefore, the drive current corrected with high accuracy flows to the light emitting element, and the image display quality is improved. Further, the number of switching of the signal level output from the driving circuit in the above period can be reduced by the driving block, and the signal line driving circuit is further selected by a selector arranged between the signal line driving circuit and the signal line. The number of outputs from can be reduced. Therefore, the output load and mounting cost of the drive circuit can be reduced, and the mounting yield can be improved.
- FIG. 1 is a block diagram showing an electrical configuration of a display device according to an embodiment of the present invention.
- FIG. 2A is a circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to the embodiment of the present invention.
- FIG. 2B is a circuit configuration diagram of the light-emitting pixels of the even drive block in the display device according to the embodiment of the present invention.
- FIG. 3 is a circuit configuration diagram of the selector circuit and its peripheral circuits included in the display device according to the embodiment of the present invention.
- FIG. 4 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 1 of the present invention.
- FIG. 1 is a block diagram showing an electrical configuration of a display device according to an embodiment of the present invention.
- FIG. 2A is a circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to the embodiment of the present invention.
- FIG. 2B is a circuit configuration
- FIG. 5 is an operation timing chart of the driving method of the display device according to the first embodiment of the present invention.
- FIG. 6 is a state transition diagram of the light-emitting pixel included in the display device according to Embodiment 1 of the present invention.
- FIG. 7 is an operation flowchart of the display device according to the first embodiment of the present invention.
- FIG. 8 is an operation timing chart for driving the selector circuit according to the embodiment of the present invention.
- FIG. 9A is a state transition diagram of the selector circuit in the periods T1 to T2 described in FIG.
- FIG. 9B is a state transition diagram of the selector circuit in the periods T0 to T1 described in FIG.
- FIG. 10 is a diagram for explaining the waveform characteristics of the scanning lines and the signal lines.
- FIG. 9A is a state transition diagram of the selector circuit in the periods T1 to T2 described in FIG.
- FIG. 9B is a state transition diagram of the selector circuit in the periods T0 to T1 described in FIG.
- FIG. 11 is a state transition diagram of a drive block that emits light by the drive method according to the embodiment of the present invention.
- FIG. 12 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 2 of the present invention.
- FIG. 13 is an operation timing chart of the display device driving method according to Embodiment 2 of the present invention.
- FIG. 14 is a state transition diagram of a drive block that emits light by the drive method according to the second embodiment of the present invention.
- FIG. 15A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 3 of the present invention.
- FIG. 15B is a specific circuit configuration diagram of the light-emitting pixels of the even-numbered drive block in the display device according to Embodiment 3 of the present invention.
- FIG. 16 is a circuit configuration diagram showing a part of a display panel included in the display device according to Embodiment 3 of the present invention.
- FIG. 17 is an operation timing chart of the display device driving method according to Embodiment 3 of the present invention.
- FIG. 18 is a state transition diagram of a luminescent pixel included in the display device according to Embodiment 3 of the present invention.
- FIG. 19 is an operation flowchart of the display device according to the third embodiment of the present invention.
- FIG. 20 is an operation timing chart for driving the selector circuit according to the third embodiment of the present invention.
- FIG. 21A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 4 of the present invention.
- FIG. 21B is a specific circuit configuration diagram of the light-emitting pixels of the even-numbered drive block in the display device according to Embodiment 4 of the present invention.
- FIG. 22 is an operation timing chart of the display device driving method according to Embodiment 4 of the present invention.
- FIG. 23 is an operation flowchart of the display device according to the fourth embodiment of the present invention.
- FIG. 24A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 5 of the present invention.
- FIG. 24B is a specific circuit configuration diagram of the light-emitting pixels of the even-numbered drive block in the display device according to Embodiment 5 of the present invention.
- FIG. 25 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 5 of the present invention.
- FIG. 26 is an operation timing chart of the display device driving method according to Embodiment 5 of the present invention.
- FIG. 27 is an operation flowchart of the display device according to the embodiment of the present invention.
- FIG. 28 is an external view of a thin flat TV incorporating the image display device of the present invention.
- FIG. 29 is a block diagram showing a configuration of a conventional display device described in Patent Document 1.
- FIG. 30 is a circuit configuration diagram of a light emitting pixel included in a conventional display device described in Patent Document 1.
- FIG. 31 is an operation timing chart of the display device described in Patent Document 1.
- a display device is a display device including a plurality of light-emitting pixels arranged in a matrix, and outputs light to an output line provided for each light-emitting pixel column.
- a signal line driving circuit that outputs a signal voltage that determines the luminance of the pixel, a first signal line and a second signal line that are arranged for each light emitting pixel column and that supplies the signal voltage to the light emitting pixel, and outputs from the output line
- the signal voltage to be selectively supplied to either the first signal line or the second signal line, a first selector arranged for each light emitting pixel column, and a fixed voltage supplied from a fixed voltage source.
- the second selector disposed for each light emitting pixel column, which is selectively supplied to either the first signal line or the second signal line, and the first signal line and the second signal line,
- the signal voltage and the fixed voltage are mutually exclusive
- the light emitting pixels constitute two or more driving blocks each having a plurality of light emitting pixel rows as one driving block, and each of the plurality of light emitting pixels has one terminal connected to the second power supply line, and the signal voltage Is connected to the other terminal of the first power supply line and the light emitting element, and the signal voltage is applied to convert the signal voltage into the signal current.
- a current control unit that holds a voltage corresponding to a threshold voltage or an initialization voltage when the fixed voltage is applied, and the light emitting pixel belonging to the k-th drive block (k is a natural number)
- the gate is connected to the scanning line, one of the source and the drain is connected to the first signal line, the other of the source and the drain is connected to the current controller, and the first signal line, the current controller,
- the light-emitting pixel belonging to the (k + 1) th drive block further has a gate connected to the scanning line, and one of a source and a drain is the second signal line And the other of the source and the drain is connected to the current control unit, and includes a second switching transistor that switches between conduction and non-conduction between the second signal line and the current control unit,
- a threshold detection period in which the threshold voltage is detected by applying the fixed voltage to the current control unit and the current At least one of the initialization periods in which the control unit is initialized is shared, and at least one of the threshold detection period and
- the threshold voltage correction period and / or the initialization period of the drive transistor can be matched with the timing in the drive block, so that the signal level from the scanning line, the signal line, and the power supply line to the pixel circuit The number of switching from ON to OFF or from OFF to ON can be reduced, and the load on the drive circuit for driving the pixel circuit is reduced. Further, the threshold voltage correction period and / or the initialization period of the drive transistor can be made large in one frame period by the above-described drive block formation and the two signal lines arranged for each light emitting pixel column. An accurate driving current flows through the light emitting element, and the image display quality is improved.
- the signal line driving circuit has one output line for two signal lines arranged for one light emitting pixel column, the signal line driving circuit can be reduced in size, and the output line As a result, the cost of the driving circuit can be reduced and the panel mounting yield can be improved.
- the first selector includes a first switch element that switches between conduction and non-conduction between the output line and the first signal line, and the output line and the second signal.
- a second switch element that switches between conduction and non-conduction with a line, wherein the second selector switches a third switch element that switches between conduction and non-conduction between the fixed voltage source and the first signal line, and the fixed voltage.
- a fourth switch element that switches between conduction and non-conduction between the source and the second signal line, and the selector control unit includes the first switch element, the second switch element, the third switch element, and the fourth switch element.
- the first selector and the second selector may be controlled by turning on or off a switch element.
- the first selector selectively supplies the signal voltage to either the first signal line or the second signal line by the two switch elements.
- the second selector selectively supplies a fixed voltage to one of the first signal line and the second signal line by two switch elements. Therefore, the selector circuit can be realized with a simple circuit configuration that does not require a complicated circuit configuration.
- a control line for turning on or off the first switch element and a control line for turning on or off the fourth switch element are shared.
- the selector control unit is configured so that the control line for turning on or off the second switch element and the control line for turning on or off the third switch element are shared.
- ON / OFF of the switch element and the fourth switch element are synchronized, ON / OFF of the second switch element and the third switch element are synchronized, and ON / OFF of the first switch element and the fourth switch element are
- the switch element and the third switch element may be exclusively turned on / off.
- the signal voltage and the fixed voltage can be exclusively supplied to the first signal line and the second signal line by the selector circuit having a simple circuit configuration.
- the control unit does not need to individually output control signals to the four switch elements, and outputs a common control signal to the first switch element and the fourth switch element, and the second switch element and the third switch element. Since a common control signal may be output to the switch elements, the output load for switching the signal level from the control line to the selector circuit from on to off or from off to on can be reduced.
- the display device further includes a first control line arranged for each light emitting pixel row and connected to the current control unit, and the first control line is the same drive block. All of the light emitting pixels are shared, and may be independent between the different drive blocks.
- the timing of the first control line signal can be matched in the drive block. Therefore, the load on the drive circuit that outputs a signal for controlling the drive current flowing through the light emitting element is reduced.
- the drive control and the two signal lines arranged for each light emitting pixel column allow the control operation period of the current control unit by the first control line to be long in one frame period, high accuracy is achieved. As a result, a large driving current flows through the light emitting element, and the image display quality can be improved.
- the display device further includes a second control line arranged for each light emitting pixel row and connected to the current control unit, wherein the current control unit has one of a source and a drain.
- a driving transistor that is connected to the other terminal of the light emitting element and converts the signal voltage applied between the gate and the source into the signal current that is a drain current, and one terminal that is connected to the gate of the driving transistor.
- a gate connected to the second control line, a source and a drain inserted between the first power supply line and the other terminal of the light emitting element, and a drain of the driving transistor.
- a third switching transistor for switching on / off of the current the first switching transistor having a gate connected to the scanning line, one of a source and a drain connected to the first signal line, and the other of the source and the drain Is connected to the gate of the driving transistor, the gate of the second switching transistor is connected to the scanning line, one of the source and the drain is connected to the second signal line, and the other of the source and the drain is the driving transistor. It may be connected to the gate.
- the current control unit stabilizes the drive transistor that converts the signal voltage into the signal current, the first capacitor element that holds the voltage corresponding to the signal voltage and the fixed voltage, and the gate and source potentials of the drive transistor. And a third switching transistor that switches on / off of the drain current.
- the threshold voltage correction period of the drive transistor and its timing can be matched in the same drive block by the circuit configuration of the current control unit and the arrangement of the control line, the scanning line, and the signal line to each light emitting pixel that is made into a drive block. It becomes possible. Therefore, the load of the drive circuit that outputs the signal for controlling the current path and controls the signal voltage is reduced.
- the threshold voltage correction period of the drive transistor is greatly increased in one frame period Tf, which is the time for rewriting all the light-emitting pixels, due to the drive block and the two signal lines arranged for each light-emitting pixel column. Can take.
- Tf the time for rewriting all the light-emitting pixels
- the threshold voltage correction period is not divided for each light emitting pixel row but for each drive block. Therefore, the larger the display area, the longer the threshold voltage correction period relative to one frame period can be set without decreasing the light emission duty.
- the light emitting operation of the light emitting element can be controlled by the third switching transistor independently of the application timing of the signal voltage to the driving transistor.
- the second control line is shared by all the light-emitting pixels in the same drive block, and may be independent between different drive blocks.
- the display device further includes a second control line disposed for each light emitting pixel row, and the current control unit includes one of a source and a drain connected to the other terminal of the light emitting element.
- a drive transistor that is connected and converts the signal voltage applied between the gate and the source into the signal current that is a drain current; one terminal connected to the gate of the drive transistor; and the other terminal connected to the drive transistor
- a third capacitance element connected to the source of the first transistor, a fourth capacitor element having one terminal connected to the source of the drive transistor and the other terminal connected to the first control line, and a gate being the second control element.
- a first switching transistor having a gate connected to the scanning line, one of a source and a drain connected to the first signal line, and the other of the source and the drain being a gate of the driving transistor.
- the second switching transistor has a gate connected to the scanning line, one of a source and a drain connected to the second signal line, and the other of the source and the drain connected to the gate of the driving transistor. May be.
- the current control unit stabilizes the drive transistor that converts the signal voltage into the signal current, the third capacitor element that holds the voltage corresponding to the signal voltage and the fixed voltage, and the gate and source potentials of the drive transistor. And a fourth switching transistor that switches between conduction and non-conduction between the source of the driving transistor and the third capacitance element.
- the threshold voltage correction period of the drive transistor and its timing can be matched in the same drive block by the circuit configuration of the current control unit and the arrangement of the control line, the scanning line, and the signal line to each light emitting pixel that is made into a drive block. It becomes possible. Therefore, the load of the drive circuit that outputs the signal for controlling the current path and controls the signal voltage is reduced.
- the threshold voltage correction period of the drive transistor is greatly increased in one frame period Tf, which is the time for rewriting all the light-emitting pixels, due to the drive block and the two signal lines arranged for each light-emitting pixel column. Can take.
- Tf the time for rewriting all the light-emitting pixels
- a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the arrangement of the fourth switching transistor makes it possible to hold the voltage corresponding to the accurate signal voltage in the third capacitor element.
- the current control unit includes one of a source and a drain connected to the first power supply line, the other of the source and the drain connected to the other terminal of the light-emitting element, A driving transistor that converts the signal voltage applied between the gate and the source into the signal current; a fifth capacitor having one terminal connected to the gate of the driving transistor; and a gate connected to the scanning line; One of a source and a drain is connected to one terminal of the fifth capacitor element, the other of the source and the drain is connected to a reference power line, a gate is connected to the first control line, and the source And one of the drain and the drain is connected to the other terminal of the fifth capacitive element, and the other of the source and the drain is connected to the source of the driving transistor.
- the first switching transistor has a gate connected to the scanning line, one of a source and a drain connected to the other terminal of the fifth capacitor, and the other of the source and the drain connected to the first
- the second switching transistor has a gate connected to the scanning line, one of a source and a drain connected to the other terminal of the fifth capacitor, and the other of the source and the drain connected to the second line. It may be connected to a signal line.
- the current control unit applies the reference potential to the drive transistor that converts the signal voltage into the signal current, the fifth capacitor element that holds the voltage corresponding to the signal voltage and the fixed voltage, and the gate of the drive transistor. And a sixth switching transistor for switching between conduction and non-conduction between the source of the drive transistor and the fifth capacitive element.
- the initialization period of the drive transistor and its timing can be matched in the same drive block by the circuit configuration of the current control unit and the arrangement of the control line, scanning line, and signal line to each light emitting pixel in the drive block. It becomes. Therefore, the load of the drive circuit that outputs the signal for controlling the current path and controls the signal voltage is reduced.
- the drive transistor reset period is made larger in one frame period Tf, which is the time for rewriting all the light-emitting pixels, by using the drive block and the two signal lines arranged for each light-emitting pixel column. Can do.
- Tf the time for rewriting all the light-emitting pixels
- the drive block and the two signal lines arranged for each light-emitting pixel column Can do.
- a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the arrangement of the sixth switching transistor makes it possible to cause the fifth capacitor to hold a voltage corresponding to an accurate signal voltage.
- the first power supply line is arranged for each light emitting pixel row, and is a first voltage that is lower than the fixed voltage and a voltage higher than the fixed voltage.
- a second voltage, and the current control unit includes one of a source and a drain connected to the other terminal of the light emitting element, the other of the source and the drain connected to the first power supply line, and a gate-source A driving transistor that converts the signal voltage applied between the two to a signal current that is a drain current, one terminal is connected to the gate of the driving transistor, and the other terminal is one of a source and a drain of the driving transistor
- a sixth capacitor element that holds at least a voltage corresponding to the signal voltage or the fixed voltage
- the first switching transistor includes a gate Is connected to the scanning line, one of the source and the drain is connected to the first signal line, the other of the source and the drain is connected to the gate of the driving transistor, and the gate of the second switching transistor is the scanning line One of the source and the drain is
- the current control unit includes the driving transistor that converts the signal voltage into the signal current, and the sixth capacitor element that holds the voltage corresponding to the signal voltage and the fixed voltage.
- the threshold voltage correction period and timing of the drive transistor are matched in the same drive block by the circuit configuration of the current control unit and the arrangement of the control line, scan line, signal line, and power supply line to each light emitting pixel in the drive block. It becomes possible to make it. Therefore, the load of the drive circuit that outputs the signal for controlling the current path and controls the signal voltage is reduced.
- the threshold voltage correction period of the drive transistor is greatly increased in one frame period Tf, which is the time for rewriting all the light-emitting pixels, due to the drive block and the two signal lines arranged for each light-emitting pixel column. Can take.
- Tf the time for rewriting all the light-emitting pixels
- the light-emitting element may be an organic EL (Electro Luminescence) element that emits light according to the signal voltage.
- organic EL Electro Luminescence
- the initialization period and the threshold voltage correction period can be increased in one frame period by the drive block formation and the arrangement of the selector circuit.
- the output load and cost can be reduced, and the mounting yield can be improved.
- the present invention can be realized not only as a display device including such characteristic means, but also as a display device control method using the characteristic means included in the display device as a step. .
- FIG. 1 is a block diagram showing an electrical configuration of a display device according to Embodiment 1 of the present invention.
- the display device 1 in the figure is a display device having a plurality of light emitting pixels arranged in a matrix, and includes a display panel 10 and a control circuit 20.
- the display panel 10 includes a plurality of light emitting pixels 11A and 11B, a signal line group 12, a control line group 13, a scanning / control line driving circuit 14, a signal line driving circuit 15, and a selector circuit 16.
- the light emitting pixels 11A and 11B are arranged on the display panel 10 in a matrix.
- the light emitting pixels 11A and 11B constitute two or more drive blocks having a plurality of light emitting pixel rows as one drive block.
- the light emitting pixel 11A constitutes a k (k is a natural number) th drive block
- the light emitting pixel 11B constitutes a (k + 1) th drive block.
- the display panel 10 is divided into N drive blocks, (k + 1) is a natural number equal to or less than N.
- the signal line group 12 is composed of a plurality of signal lines arranged for each light emitting pixel column.
- two signal lines (the first signal line 151 and the second signal line 152) are arranged for each light emitting pixel column, and the light emitting pixels of the odd-numbered driving blocks are connected to the first signal line, and the even number.
- the light emitting pixels of the second drive block are connected to a second signal line different from the first signal line.
- the two signal lines (the first signal line 151 and the second signal line 152) are arranged for each light emitting pixel column, in order to detect the threshold voltage of the driving transistor and to initialize the driving transistor.
- the fixed voltage and the signal voltage for determining the luminance of the light emitting pixel are given to the light emitting pixels 11A and 11B.
- the control line group 13 includes a scanning line, a control line, and a power line arranged for each light emitting pixel.
- the scanning / control line drive circuit 14 drives the circuit elements of the light emitting pixels by outputting a scanning signal to each scanning line of the control line group 13 and a control signal to each control line of the control line group 13.
- the signal line driving circuit 15 outputs a signal voltage for determining the luminance of the light emitting pixels to an output line provided for each light emitting pixel column. Specifically, the signal line drive circuit 15 drives a circuit element included in the light emitting pixel by outputting a signal voltage for determining light emission luminance to each signal line of the signal line group 12 via the selector circuit 16. .
- the selector circuit 16 selectively supplies the signal voltage output from the signal line driving circuit 15 to either the first signal line or the second signal line, and also supplies the fixed voltage supplied from the fixed voltage source. It has a function of selectively supplying either the first signal line or the second signal line. Further, the selector circuit 16 exclusively supplies the signal voltage and the fixed voltage to the first signal line and the second signal line. Since details will be described later, a description thereof is omitted here.
- the control circuit 20 controls the output timing and voltage level of the scanning signal and control signal output from the scanning / control line driving circuit 14. Further, the control circuit 20 controls the timing at which the signal voltage output from the signal line driving circuit 15 is output. Further, the control circuit 20 uses the selector circuit 16 so that the signal voltage and the fixed voltage are supplied to the first signal line and the second signal line exclusively by the control signal output from the scanning / control line driving circuit 14. It is also a selector control unit that controls the signal line selection operation. That is, a fixed voltage is output to the second signal line while the signal voltage is being output to the first signal line, and a fixed voltage is applied to the first signal line while the signal voltage is being output to the second signal line. Is output.
- the control circuit 20 and the scanning / control line drive circuit 14 constitute a control unit that controls the operation of each light emitting pixel.
- the control circuit 20 applies at least a threshold voltage detection period for detecting a threshold voltage of the pixel circuit by applying a fixed voltage to each light emitting pixel and an initialization period for initializing the pixel circuit.
- One is made common, and at least one of the threshold detection period and the initialization period made common within the drive blocks is made different between different drive blocks.
- to share at least one of the threshold detection period and the initialization period in the same drive block is to make the start time and end time of the period coincide in each light emitting pixel in the same drive block.
- different at least one of the threshold detection period and the initialization period shared in the drive block between different drive blocks means that the light emission between the drive blocks with different start time and end time of the period. This means that the period is different between pixels and the period is not overlapped between different driving blocks.
- FIG. 2A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 1 of the present invention
- FIG. 2B is an even-number drive in the display device according to Embodiment 1 of the present invention. It is a specific circuit block diagram of the light emitting pixel of a block. Each of the light emitting pixels 11A and 11B described in FIGS.
- 2A and 2B includes an organic EL (Electro Luminescence) element 113, a driving transistor 114, switching transistors 115 and 116, electrostatic holding capacitors 117 and 118, A second control line 131, a first control line 132, a scanning line 133, a first signal line 151, and a second signal line 152 are provided.
- the drive transistor 114, the switching transistor 116, and the electrostatic holding capacitors 117 and 118 constitute the current control unit 100.
- the current control unit 100 is connected to the power supply line 112, the other terminal of the organic EL element 113, and the first control line 132, and converts the signal voltage into a signal current.
- the current control unit 100 includes a power supply line 110 that is a first power supply line, an anode of the organic EL element 113, a second control line 131, a first control line 132, and one of a source and a drain of the switching transistor 115. Connected to the terminal.
- the current control unit 100 has a function of converting a signal voltage supplied from the first signal line 151 or the second signal line 152 into a signal current that is a source / drain current of the driving transistor 114.
- the organic EL element 113 emits light when one terminal is connected to the power line 112 and a signal current corresponding to the signal voltage flows.
- the light-emitting element has a cathode connected to the power supply line 112 which is the second power supply line and an anode connected to the source of the drive transistor 114, and emits light when a drive current of the drive transistor 114 flows.
- the drive transistor 114 is included in the current control unit of the present invention, and one of the source and the drain is connected to the other terminal of the organic EL element 113, and a signal voltage applied between the gate and the source is a signal that is a drain current. Convert to current. Specifically, when a voltage corresponding to the signal voltage is applied between the gate and the source, the voltage is converted into a drain current corresponding to the voltage. This drain current is supplied to the organic EL element 113 as a drive current.
- the drive transistor 114 is composed of, for example, an n-type thin film transistor (n-type TFT).
- the switching transistor 115 is a third switching transistor in which the scanning line 133 is connected to the gate electrode, one of the source and the drain is connected to the first signal line 151, and the other of the source and the drain is connected to the current control unit, Switching between conduction and non-conduction between the first signal line 151 and the current control unit is performed.
- the gate is connected to the scanning line 133, and one of the source and the drain is connected to the gate of the driving transistor 114.
- the other of the source and the drain is connected to the first signal line 151 in the light emitting pixel 11A of the odd drive block and functions as a first switching transistor, and the second signal in the light emission pixel 11B of the even drive block. It is connected to the line 152 and functions as a second switching transistor.
- the switching transistor 116 is a third switching transistor having a gate connected to the second control line 131 and the other of the source and the drain connected to the power supply line 110 which is a positive power supply line.
- the switching transistor 116 has a function of turning on and off the drain current of the driving transistor 114.
- the source and drain of the switching transistor 116 only need to be connected between the power supply line 110 and the anode of the organic EL element 113. With this arrangement, the drain current of the driving transistor 114 can be turned on / off.
- the switching transistors 115 and 116 are composed of, for example, n-type thin film transistors (n-type TFTs).
- the electrostatic storage capacitor 117 is a first capacitor element having one terminal connected to the gate of the drive transistor 114 and the other terminal connected to the source of the drive transistor 114.
- the electrostatic holding capacitor 117 holds electric charge corresponding to the signal voltage supplied from the first signal line 151 or the second signal line 152. For example, after the switching transistor 115 is turned off, the electrostatic holding capacitor 117 is driven from the driving transistor 114 to the organic voltage. It has a function of controlling a signal current supplied to the EL element 113.
- the electrostatic storage capacitor 118 is a second capacitive element connected between the other terminal of the electrostatic storage capacitor 117 and the first control line 132.
- the electrostatic storage capacitor 118 first stores the source potential of the drive transistor 114 in a steady state. Even when a signal voltage is applied from the switching transistor 115, the information on the source potential is stored in the electrostatic storage capacitor 117 and the electrostatic storage capacitor. 118 remains in the node between. Note that the source potential at this timing is a threshold voltage of the driving transistor 114. Thereafter, even if the timing from the holding of the signal voltage to the light emission differs for each light emitting pixel row, the potential of the other terminal of the electrostatic holding capacitor 117 is determined, so that the gate voltage of the driving transistor 114 is determined. On the other hand, since the source potential of the driving transistor 114 is already in a steady state, the electrostatic storage capacitor 118 has a function of holding the source potential of the driving transistor 114 as a result.
- the second control line 131 is arranged for each light emitting pixel row, is shared by all the light emitting pixels in the same drive block, and is independent between different drive blocks.
- the second control line 131 is shared by all the light emitting pixels in the same drive block.
- the one control signal output from the scanning / control line drive circuit 14 is in the same drive block. Are simultaneously supplied to the second control line 131.
- one control line connected to the scanning / control line drive circuit 14 branches to the second control line 131 arranged for each light emitting pixel row.
- the second control line 131 is independent between different drive blocks that the individual control signals output from the scanning / control line drive circuit 14 are supplied to a plurality of drive blocks.
- the second control line 131 is individually connected to the scanning / control line drive circuit 14 for each drive block. Specifically, the second control line 131 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B. Thus, the second control line 131 has a function of supplying timing for turning on and off the drain current of the driving transistor 114.
- the first control line 132 is arranged for each light emitting pixel row, is shared by all the light emitting pixels in the same drive block, and is independent between different drive blocks. Specifically, the first control line 132 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B. Thus, the first control line 132 has a function of adjusting the environment for detecting the threshold voltage of the drive transistor 114 by switching the voltage level.
- the scanning line 133 has a function of supplying a timing for writing a signal voltage or a fixed voltage for detecting the threshold voltage of the driving transistor 114 to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B.
- the first signal line 151 and the second signal line 152 are connected to the selector circuit 16 and are connected to each light emitting pixel belonging to the pixel column including the light emitting pixels 11A and 11B, respectively, to detect the threshold voltage of the driving transistor 114. And a signal voltage for determining the light emission intensity.
- the power supply line 110 and the power supply line 112 are also connected to other light emitting pixels and connected to a voltage source.
- FIG. 3 is a circuit configuration diagram of a selector circuit and its peripheral circuits included in the display device according to the embodiment of the present invention.
- the selector circuit 16 shown in the figure includes switching transistors 161 to 164 for each light emitting pixel column.
- the signal line driver circuit 15 includes a data driver 153 for each light emitting pixel column.
- the data driver 153 is an IC that outputs a signal voltage corresponding to an input signal from the control circuit 20 to a connected light emitting pixel column.
- the selector circuit 16 includes switching transistors 161 to
- the signal line driver circuit 15 includes a data driver 153 for each sub-pixel column.
- FIG. 3 also shows a part of the light-emitting pixels of the display panel 10. Two rows constitute one drive block, and the light-emitting pixels 11B (two rows) in the final block and one block in the final block. The light emitting pixel 11A (only one row) of the previous block is described.
- the switching transistor 161 is a fourth switch element whose gate is connected to the control line 141, one of the source and drain is connected to the second signal line 152, and the other of the source and drain is connected to the fixed voltage line 119.
- the switching transistor 162 is a third switch element whose gate is connected to the control line 142, one of the source and drain is connected to the first signal line 151, and the other of the source and drain is connected to the fixed voltage line 119.
- the fixed voltage line 119 is connected to a fixed voltage source of the display device 1 and is arranged in the vicinity of or inside the selector circuit 16.
- the fixed voltage is 0 V
- the fixed voltage source and the fixed voltage line 119 are not installed, and the power supply line 112 is connected instead of the fixed voltage line 119 as a connection destination of the switching transistors 161 and 162. It may be used. In this case, the mounting cost and the mounting area can be reduced.
- the switching transistors 161 and 162 selectively supply a fixed voltage supplied from a fixed voltage source to either the first signal line 151 or the second signal line 152.
- the second selector is arranged for each light emitting pixel column. 16B is configured.
- the switching transistor 163 is a second switch element whose gate is connected to the control line 143, one of the source and drain is connected to the second signal line 152, and the other of the source and drain is connected to the data driver 153.
- the switching transistor 164 is a first switch element whose gate is connected to the control line 144, one of the source and drain is connected to the first signal line 151, and the other of the source and drain is connected to the data driver 153.
- the switching transistors 163 and 164 are arranged for each light emitting pixel column that selectively supplies the signal voltage output from the signal line driving circuit 15 to either the first signal line 151 or the second signal line 152.
- One selector 16A is configured.
- control line 141 and the control line 144 are connected and shared, and are a single control line. Further, the control line 142 and the control line 143 are connected and shared, and form a single control line. Thereby, one control signal is simultaneously output from the scanning / control line driving circuit 14 to the control line 141 and the control line 144, so that the on / off of the switching transistors 161 and 164 is synchronized. Similarly, when one control signal is simultaneously output from the scanning / control line drive circuit 14 to the control line 142 and the control line 143, the on / off states of the switching transistors 162 and 163 are synchronized.
- the scanning / control line driving circuit 14 exclusively changes the voltage level of the control signal applied to the control line 141 and the control line 144 and the voltage level of the control signal applied to the control line 142 and the control line 143.
- the switching transistors 161 and 164 are exclusively turned on / off and the switching transistors 162 and 163 are exclusively turned on / off.
- the signal voltage and the fixed voltage are exclusively supplied to the first signal line 151 and the second signal line 152. Details of the driving method of the selector circuit 16 will be described later with reference to FIGS. 8, 9A and 9B.
- the selector circuit 16 is disposed between the signal line driving circuit 15 and the signal line group 12, so that the two signal lines disposed for one light emitting pixel column can be compared with the signal line. Since the output line of the drive circuit 15 is one, the signal line drive circuit 15 can be reduced in size, and the number of data drivers 153 to be mounted and the cost reduction for mounting the drive circuit due to the decrease in the output lines can be reduced. The mounting yield can be improved.
- control line 141 and the control line 144 are not shared, but are individually controlled by the scanning / control line drive circuit 14, and the control line 142 and the control line 143 are not shared, and the scanning / control line drive circuit 14 May be individually controlled.
- the scanning / control line drive circuit 14 synchronizes the on / off states of the switching transistors 161 and 164 by synchronizing the control signal output to the control line 141 and the control signal output to the control line 144.
- the scanning / control line drive circuit 14 synchronizes the on / off states of the switching transistors 162 and 163 by synchronizing the control signal output to the control line 142 and the control signal output to the control line 143.
- FIG. 4 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 1 of the present invention.
- two adjacent drive blocks, control lines, scanning lines and signal lines are shown.
- each control line, each scanning line, and each signal line is represented by “code (block number, row number in the block)” or “code (block number)”.
- the drive block is composed of a plurality of light emitting pixel rows, and two or more drive blocks exist in the display panel 10.
- each drive block shown in FIG. 4 is composed of m light emitting pixel rows.
- the second control line 131 (k) is connected in common to the gates of the switching transistors 116 of all the light emitting pixels 11A in the drive block.
- the first control line 132 (k) is connected in common to the electrostatic holding capacitor 118 included in all the light emitting pixels 11A in the driving block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected for each light emitting pixel row.
- the (k + 1) th drive block shown in the lower part of FIG. 5 is connected in the same manner as the kth drive block.
- the second control line 131 (k) connected to the k-th drive block and the second control line 131 (k + 1) connected to the (k + 1) -th drive block are different control lines. Individual control signals are output from the control line driving circuit 14. Also, the first control line 132 (k) connected to the kth drive block and the first control line 132 (k + 1) connected to the (k + 1) th drive block are different control lines. Individual control signals are output from the control line driving circuit 14.
- the first signal line 151 is connected to the other of the source and the drain of the switching transistor 115 included in all the light emitting pixels 11A in the drive block.
- the second signal line 152 is connected to the other of the source and drain of the switching transistors 115 included in all the light emitting pixels 11B in the driving block.
- the number of second control lines 131 for controlling on / off of voltage application to the drain of the drive transistor 114 is reduced by performing the drive block. Further, the number of first control lines 132 that control the Vth detection circuit that detects the threshold voltage Vth of the drive transistor 114 is reduced. Therefore, the number of outputs of the scanning / control line drive circuit 14 that outputs drive signals to these control lines is reduced, and the circuit scale can be reduced.
- FIG. 5 is an operation timing chart of the driving method of the display device according to the first embodiment of the present invention.
- the horizontal axis represents time.
- a waveform diagram of the voltage generated in (k) and the first control line 132 (k) is shown.
- FIG. 6 is a state transition diagram of the light emitting pixels included in the display device according to Embodiment 1 of the present invention.
- FIG. 7 is an operation flowchart of the display device according to Embodiment 1 of the present invention.
- the voltage levels of the scanning lines 133 (k, 1) to 133 (k, m) are all LOW, and the first control line 132 (k) and the second control line 131 (k) are also used.
- LOW As shown in FIG. 6A, the switching transistor 116 is turned off from the moment when the second control line 131 (k) is set to LOW. Thereby, the organic EL element 113 is extinguished, and the simultaneous light emission of the light emitting pixels in the k block ends. At the same time, the non-light emission period in the k block starts.
- the scanning / control line driving circuit 14 changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH at the same time so that the switching transistor 115 is turned on. To do. However, at this time, the second control line 131 (k) is already LOW and the switching transistor 116 is OFF (S11 in FIG. 7), and the signal line driving circuit 15 sets the voltage of the first signal line 151 to The signal voltage is changed to a fixed voltage at which the driving transistor 114 is turned off (S12 in FIG. 7).
- FIG. 8 is an operation timing chart for driving the selector circuit according to Embodiment 1 of the present invention.
- the horizontal axis represents time.
- the scanning lines 133 (1, 1) and 133 (1, m) of the first driving block and the scanning lines 133 (2, 1) and 133 (2, m) of the second driving block are sequentially arranged from the top.
- Scanning lines 133 (3, 1) and 133 (3, m) of the third driving block scanning lines 133 (4, 1) and 133 (4, m) of the fourth driving block, the first signal line 151
- a waveform diagram of voltages generated in the second signal line 152, the control line 143, the control line 144, and the signal line driving circuit 15 is shown.
- FIG. 9A is a state transition diagram of the selector circuit in the periods T1 to T2 shown in FIG. 8, and FIG. 9B is a state transition diagram of the selector circuit in the periods T0 to T1 shown in FIG.
- the number of drive blocks is four in order to facilitate understanding of the selector circuit operation.
- a period T0 to a period T1 are threshold voltage detection periods of the first drive block
- a period T1 to a period T2 are threshold voltage detection periods of the second drive block
- a period T2 to a period T3 are threshold voltage detections of the third drive block.
- the periods T3 to T4 correspond to the threshold voltage detection period of the fourth drive block. Therefore, the voltage levels of the scanning lines 133 (1, 1) to 133 (1, m) are HIGH in the periods T0 to T1, and the scanning lines 133 (2, 1) to 133 are in the periods T1 to T2.
- the voltage level of 133 (2, m) is HIGH, and the voltage levels of the scanning lines 133 (3, 1) to 133 (3, m) are HIGH during the periods T2 to T3, and the period T3 In the period T4, the voltage levels of the scanning lines 133 (4, 1) to 133 (4, m) are HIGH.
- the voltage of the first signal line 151 is a fixed voltage because the control line 144 is at the LOW level and the control line 143 is at the HIGH level. .
- the control line 144 is in the HIGH level and the control line 143 is in the LOW level, so that the voltage of the second signal line 152 is a fixed voltage.
- a signal voltage is always output from the signal line driving circuit 15.
- Times T0 and T2 in FIG. 8 correspond to time t0 in FIG. 5.
- the voltage levels of the scanning lines 133 (1, 1) to 133 (1, m) are simultaneously changed from LOW to HIGH
- the voltage levels of the scanning lines 133 (3, 1) to 133 (3, m) are simultaneously changed from LOW to HIGH.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from HIGH to LOW, and changes the voltage level of the control line 143 from LOW to HIGH. Due to the change in the voltage level at times T0 and T2, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9B.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned on, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned off.
- the voltage of the first signal line 151 to which the light emitting pixels 11A of the first driving block and the third driving block are connected changes to a fixed voltage, and the voltage of the second signal line 152 becomes Changes to signal voltage.
- the fixed voltage is applied to the gates of all the drive transistors 114 included in the kth drive block.
- the scanning / control line driving circuit 14 changes the voltage level of the first control line 132 (k) from LOW to HIGH, and after a predetermined period, changes to LOW at time t2 (FIG. 7 S13).
- the potential difference between the source electrode S (M) of the driving transistor 114 and the cathode electrode of the organic EL element 113 is Asymptotically approaches the threshold voltage of the organic EL element 113.
- the fixed voltage and the potential of the power supply line 112 are set to 0 V
- the potential difference (VgH ⁇ VgL) between the HIGH voltage level (VgH) and the LOW voltage level (VgL) of the first control line 132 (k) is ⁇ Vreset
- the capacitance value of the storage capacitor 118 is C2
- the capacitance and threshold voltage of the organic EL element 113 are C EL and V T (EL), respectively.
- the potential Vs of the source electrode S (M) of the driving transistor 114 is equal to the voltage distributed between C2 and CEL, and V Approximately equal to the sum of T (EL)
- the organic EL element 113 is self-discharged, so that Vs gradually approaches V T (EL) in a steady state. That is, Vs ⁇ VT (EL).
- the scanning / control line driving circuit 14 changes the voltage level of the first control line 132 (k) from HIGH to LOW, so that Vs is biased.
- Vgs which is the gate-source voltage of the drive transistor 114.
- ⁇ V reset is set as follows. That is, the potential difference generated in the electrostatic holding capacitor 117 is a potential difference at which the threshold voltage of the driving transistor 114 can be detected. In this way, preparation for the threshold voltage detection process is completed.
- the scanning / control line driving circuit 14 changes the voltage level of the second control line 131 (k) from LOW to HIGH to turn on the switching transistor 116.
- the driving transistor 114 is turned on, and the drain current flows to the electrostatic holding capacitors 117 and 118 and the organic EL element 113 that is turned off.
- Vs defined by Equation 2 gradually approaches ⁇ V th .
- the voltage between the gate and source of the drive transistor 114 is recorded in the electrostatic holding capacitors 117 and 118 and the organic EL element 113.
- the anode electrode potential of the organic EL element 113 that is, the source electrode potential of the drive transistor 114 is lower than ⁇ V th ( ⁇ 0), and the cathode potential of the organic EL element 113 is 0 V.
- the organic EL element 113 does not emit light and functions as a capacitance CEL .
- the circuit of the light emitting pixel 11A is in a steady state, and the electrostatic holding capacitors 117 and 118 hold a voltage corresponding to the threshold voltage Vth of the driving transistor 114. It should be noted that since a current flowing to hold the voltage corresponding to the threshold voltage Vth in the electrostatic holding capacitors 117 and 118 is very small, it takes time to reach a steady state. Therefore, the longer the period, the more stable the voltage held in the electrostatic holding capacitor 117. By ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the scanning / control line drive circuit 14 changes the voltage level of the second control line 131 (k) from HIGH to LOW (S14 in FIG. 7). Thereby, the current supply to the drive transistor 114 is stopped. At this time, a voltage corresponding to the threshold voltage Vth of the driving transistor 114 is simultaneously held in the electrostatic holding capacitors 117 and 118 included in all the light emitting pixels 11A of the kth driving block.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from HIGH to LOW to turn off the switching transistor 115. To do.
- the correction of the threshold voltage Vth of the drive transistor 114 is simultaneously performed in the kth drive block.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH to LOW. Then, the switching transistors 115 are sequentially turned on for each light emitting pixel row. At this time, the signal line drive circuit 15 changes the voltage of the first signal line 151 from the fixed voltage to the signal voltage Vdata (S15 in FIG. 7).
- Times T1 and T3 in FIG. 8 correspond to time t5 in FIG. 5.
- the voltage levels of the scanning lines 133 (1, 1) to 133 (1, m) are simultaneously changed from HIGH to LOW
- the voltage levels of the scanning lines 133 (3, 1) to 133 (3, m) are simultaneously changed from HIGH to LOW.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW. Due to the change in the voltage level at times T1 and T3, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9A.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned off, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned on.
- the voltage of the second signal line 152 to which the light emitting pixels 11B of the second drive block and the fourth drive block are connected is changed to a fixed voltage, and the voltage of the first signal line 151 is Changes to signal voltage.
- the signal voltage Vdata is applied to the gate of the drive transistor 114 as shown in FIG.
- the potential difference Vgs held in the electrostatic holding capacitor 117 is a difference between Vdata and the potential defined by the above equation 3.
- the writing of the corrected signal voltage is sequentially executed for each light emitting pixel row in the kth drive block.
- the voltage level of the second control line 131 (k) is changed from LOW to HIGH (S16 in FIG. 7).
- a drive current corresponding to the added voltage flows through the organic EL element 113. That is, light emission is started simultaneously in all the light emitting pixels 11A in the kth drive block.
- the drain current i d flowing through the driving transistor 114 the Vgs defined in Equation 4, using the voltage value obtained by subtracting the threshold voltage V th of the driving transistor 114,
- ⁇ is a characteristic parameter relating to mobility. From equation 5, the drain current i d for causing the light organic EL element 113, it can be seen that has a current that does not depend on the threshold voltage V th of the drive transistor 114.
- the threshold voltage Vth compensation of the driving transistor 114 is simultaneously performed in the driving block by forming the light emitting pixel row as the driving block. Further, the light emission of the organic EL element 113 is simultaneously performed in the drive block. Thereby, on / off control of the drive current of the drive transistor 114 can be synchronized in the drive block, and control of the current path after the source of the drive current can be synchronized in the drive block. Therefore, the first control line 132 and the second control line 131 can be shared in the drive block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected to the scanning / control line driving circuit 14, but the timing of the driving pulses is the same in the threshold voltage compensation period. It is. Therefore, since the scanning / control line driving circuit 14 can suppress an increase in the frequency of the output pulse signal, the output load of the driving circuit can be reduced. Further, the selector circuit 16 exclusively changes the voltage level of the control signal applied to the control line 144 and the voltage level of the control signal applied to the control line 143, thereby turning on / off the switching transistors 161 and 164 and switching transistor 162. And 163 are exclusively turned on and off, the signal voltage and the fixed voltage are exclusively supplied to the first signal line 151 and the second signal line 152.
- the signal line driving circuit 15 can be reduced in size and data
- the cost for mounting the driver circuit in accordance with the decrease in the number of drivers 153 and the number of output lines can be reduced, and the mounting yield can be improved.
- the above-described driving method with a small output load of the driving circuit is difficult to realize with the conventional display device 500 described in Patent Document 1.
- the threshold voltage Vth of the drive transistor 512 is compensated. After the voltage corresponding to the threshold voltage is held in the holding capacitor 513, the source potential of the drive transistor 512 is set. Fluctuates and is not fixed. For this reason, in the display device 500, after holding the threshold voltage Vth , it is necessary to immediately write the added voltage obtained by adding the signal voltage. Further, since the addition voltage is also affected by the variation of the source potential, the light emission operation must be immediately executed. That is, in the conventional display device 500, the above-described threshold voltage compensation, signal voltage writing, and light emission must be executed for each light emitting pixel row, and the light emitting pixel 501 illustrated in FIG.
- the switching transistor 116 is added to the drain of the driving transistor 114 as described above.
- the gate and source potentials of the drive transistor 114 are stabilized, and therefore, the time from voltage writing by threshold voltage correction to signal voltage addition writing or the time from the addition writing to light emission is set as the light emitting pixel row. It can be arbitrarily set for each. With this circuit configuration, a drive block can be formed, and the threshold voltage correction period and the light emission period in the same drive block can be matched.
- FIG. 10 is a diagram for explaining the waveform characteristics of the scanning lines and the signal lines.
- the detection period of the threshold voltage V th in the 1 horizontal period t IH of each pixel row corresponds to PW S scan line is the period of the on state.
- one horizontal period t IH includes a PW D is a period for supplying a signal voltage, and t D is the period for supplying a fixed voltage.
- the rise time and fall time of PW D, respectively, t R (D) and t F ( D) one horizontal period t 1H is expressed as follows.
- the light emission duty of a panel having a vertical resolution of 1080 scanning lines (+30 blanking) and driven at 120 Hz is compared.
- one horizontal period t 1H in the case of having two signal lines is twice that in the case of having one signal line.
- PW which is the detection period of V th S is 2.5 ⁇ S.
- the light emission duty of the display device having the drive block according to the present invention is obtained.
- the period A (threshold detection preparation period + threshold detection period) described in FIG. Corresponds to the above 1000 ⁇ S.
- the conventional display device using two signal lines is combined with block driving as in the present invention to ensure a longer light emission duty even if the same threshold detection period is set. be able to. Therefore, it is possible to realize a long-life display device in which sufficient light emission luminance is ensured and the output load of the drive circuit is reduced.
- the display device of the present invention is more It can be seen that a long threshold detection period is secured.
- threshold voltage correction of the drive transistor 114 in the (k + 1) th drive block is started.
- the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) are all LOW, and the first control line 132 (k + 1) and the second control line 131 (k + 1) are also used.
- LOW From the moment when the second control line 131 (k + 1) is set to LOW, the switching transistor 116 is turned off. Thereby, the organic EL element 113 is extinguished, and the simultaneous light emission of the light emitting pixels in the (k + 1) block is completed. At the same time, the non-light emission period in the (k + 1) block starts.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from LOW to HIGH, The switching transistor 115 is turned on. At this time, the second control line 131 (k + 1) is already LOW and the switching transistor 116 is OFF (S21 in FIG. 7). At this time, the signal line drive circuit 15 changes the voltage of the second signal line 152 from the signal voltage to the fixed voltage (S22 in FIG. 7).
- Times T1 and T3 in FIG. 8 correspond to time t8 in FIG. 5, and at time T1, the voltage levels of the scanning lines 133 (2, 1) to 133 (2, m) are simultaneously changed from LOW to HIGH. At T3, the voltage levels of the scanning lines 133 (4, 1) to 133 (4, m) are simultaneously changed from LOW to HIGH. At this time, the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW. Due to the change in the voltage level at times T1 and T3, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9A.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned off, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned on. Accordingly, at time T1 and T3, the voltage of the second signal line 152 to which the light emitting pixels 11B of the second driving block and the fourth driving block are connected is changed to a fixed voltage, and the voltage of the first signal line 151 is the signal voltage. To change.
- the fixed voltage is applied to the gates of all the drive transistors 114 included in the (k + 1) th drive block.
- the scanning / control line drive circuit 14 changes the voltage level of the first control line 132 (k + 1) from LOW to HIGH, and after a predetermined period, changes to LOW at time t10 (FIG. 7 S23).
- the potential difference between the source electrode S (M) of the driving transistor 114 and the cathode electrode of the organic EL element 113 is Asymptotically approaches the threshold voltage of the organic EL element 113.
- the potential difference stored in the electrostatic holding capacitor 117 of the current control unit 100 is set as a potential difference at which the threshold voltage of the drive transistor 114 can be detected. In this way, preparation for the threshold voltage detection process is completed.
- the scanning / control line driving circuit 14 changes the voltage level of the second control line 131 (k + 1) from LOW to HIGH to turn on the switching transistor 116.
- the driving transistor 114 is turned on, and the drain current flows to the electrostatic holding capacitors 117 and 118 and the organic EL element 113 that is turned off.
- the gate-source voltage of the driving transistor 114 is recorded in the electrostatic holding capacitors 117 and 118 and the organic EL element 113.
- the anode electrode potential of the organic EL element 113 that is, the source electrode potential of the drive transistor 114 is lower than ⁇ V th ( ⁇ 0), and the cathode potential of the organic EL element 113 is 0 V.
- the organic EL element 113 does not emit light and functions as a capacitance CEL .
- the circuit of the light emitting pixel 11B is in a steady state, and the electrostatic holding capacitors 117 and 118 hold a voltage corresponding to the threshold voltage Vth of the driving transistor 114.
- the detection accuracy of the threshold voltage Vth held in the electrostatic holding capacitors 117 and 118 is improved as the period is longer. Therefore, by ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the scanning / control line driving circuit 14 simultaneously changes the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from HIGH to LOW to turn off the switching transistor 115. (S24 in FIG. 7). As a result, the driving transistor 114 is turned off. At this time, a voltage corresponding to the threshold voltage Vth of the driving transistor 114 is simultaneously held in the electrostatic holding capacitors 117 included in all the light emitting pixels 11B of the (k + 1) th driving block.
- the scanning / control line driving circuit 14 changes the voltage level of the second control line 131 (k + 1) from HIGH to LOW.
- the correction of the threshold voltage Vth of the drive transistor 114 is performed simultaneously in the (k + 1) th drive block.
- the scanning / control line driving circuit 14 sequentially changes the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from LOW to HIGH to LOW, and the switching transistor 115 is started to be sequentially turned on for each light emitting pixel row.
- the signal line drive circuit 15 changes the voltage of the second signal line 152 from the fixed voltage to the signal voltage (S25 in FIG. 7).
- Times T2 and T4 in FIG. 8 correspond to time t13 in FIG. 5, and at time T2, the voltage levels of the scanning lines 133 (2, 1) to 133 (2, m) are simultaneously changed from HIGH to LOW, At T4, the voltage levels of the scanning lines 133 (4, 1) to 133 (4, m) are simultaneously changed from HIGH to LOW. At this time, the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW. Due to the change in the voltage level at times T2 and T4, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9B.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned on, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned off.
- the voltage of the second signal line 152 to which the light emitting pixels 11B of the second drive block and the fourth drive block are connected changes to the signal voltage, and the voltage of the first signal line 151 becomes Change to fixed voltage.
- a signal voltage is applied to the gate of the drive transistor 114 at time t13 illustrated in FIG.
- an addition voltage obtained by adding a voltage corresponding to the signal voltage Vdata and a voltage corresponding to the threshold voltage Vth of the drive transistor 114 held previously is written in the electrostatic holding capacitor 117.
- the writing of the corrected signal voltage is sequentially executed for each light emitting pixel row in the (k + 1) th drive block.
- the voltage level of the second control line 131 (k + 1) is changed from LOW to HIGH (S26 in FIG. 7).
- a drive current corresponding to the added voltage flows through the organic EL element 113. That is, all the light emitting pixels 11B in the (k + 1) th driving block start light emission at the same time.
- the light emission of the organic EL element 113 is simultaneously performed in the (k + 1) th drive block.
- FIG. 11 is a state transition diagram of a drive block that emits light by the drive method according to the first embodiment of the present invention.
- the light emission period and the non-light emission period for each drive block in a certain light emitting pixel column are shown.
- the vertical direction shows a plurality of drive blocks, and the horizontal axis shows the elapsed time.
- the non-light emission period includes the threshold voltage correction period and the signal voltage writing period described above.
- the light emission period is set simultaneously in the same drive block. Therefore, between the drive blocks, the light emission period appears stepwise in the row scanning direction.
- the threshold voltage correction period and the timing of the driving transistor 114 can be matched in the same driving block.
- the light emission period and its timing can be matched in the same drive block.
- the number of outputs from the signal line driving circuit 15 can be reduced by the selector circuit.
- the threshold voltage correction period of the drive transistor 114 is set within the one frame period Tf, which is the time for rewriting all the light emitting pixels, by the above-described driving block formation and the two signal lines arranged for each light emitting pixel column. It can be taken big. This is because a threshold voltage correction period is provided in the (k + 1) th drive block during a period in which the luminance signal is sampled in the kth drive block.
- the threshold voltage correction period is not divided for each light emitting pixel row but for each drive block. Therefore, even if the display area is enlarged, the relative threshold voltage correction period for one frame period can be set without increasing the number of outputs of the scanning / control line driving circuit 14 and without reducing the light emission duty. It can be set longer. As a result, a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the threshold correction period given to each light emitting pixel is Tf / N at the maximum.
- the threshold voltage correction period is set at different timing for each light emitting pixel row, if the light emitting pixel row is M rows (M >> N), the maximum Tf / M is obtained. Further, even when two signal lines as described in Patent Document 1 are arranged for each light emitting pixel column, the maximum is 2 Tf / M.
- the second control line for controlling on / off of voltage application to the drain of the driving transistor 114 and the first control line for controlling the current path after the source of the driving current are shared in the driving block by the driving block. Can be Therefore, the number of control lines output from the scanning / control line driving circuit 14 is reduced. Therefore, the load on the drive circuit is reduced.
- control lines feed line and scanning line
- the total number of control lines is 2M.
- the scanning / control line driving circuit 14 outputs one scanning line per light emitting pixel row and two control lines for each driving block. . Therefore, if the display device 1 is composed of M light emitting pixel rows, the total number of control lines (including scanning lines) is (M + 2N).
- the number of control lines of the display device 1 according to the present invention is the control of the conventional display device 500. Compared to the number of lines, it can be reduced to about 1 ⁇ 2.
- FIG. 12 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 2 of the present invention. In the figure, two adjacent drive blocks, control lines, scanning lines and signal lines are shown. In the drawings and the following description, each control line, each scanning line, and each signal line is represented by “code (block number, row number in the block)” or “code (block number)”.
- the display device shown in the figure has the same circuit configuration as each light-emitting pixel, but the second control line 131 is shared by each drive block. The only difference is that each light emitting pixel row is connected to a scanning / control line drive circuit 14 not shown.
- description of the same points as those of the display device 1 according to the second embodiment will be omitted, and only different points will be described.
- the second control lines 131 (k, 1) to 131 (k, m) are arranged for each light emitting pixel row in the drive block, and each light emission
- the pixel 11A is individually connected to the gate of the switching transistor 116.
- the first control line 132 (k) is connected in common to the electrostatic holding capacitor 118 included in all the light emitting pixels 11A in the driving block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected for each light emitting pixel row.
- the (k + 1) th drive block shown in the lower part of FIG. 12 is connected in the same way as the kth drive block.
- the first control line 132 (k) connected to the kth drive block and the first control line 132 (k + 1) connected to the (k + 1) th drive block are different control lines, and the scan / Individual control signals are output from the control line driving circuit 14.
- the first signal line 151 is connected to the other of the source and the drain of the switching transistor 115 included in all the light emitting pixels 11A in the drive block.
- the second signal line 152 is connected to the other of the source and drain of the switching transistors 115 included in all the light emitting pixels 11B in the driving block.
- the number of first control lines 132 for controlling the Vth detection circuit is reduced by forming the drive blocks. Therefore, the load on the scanning / control line drive circuit 14 that outputs drive signals to these control lines is reduced.
- the output line of the signal line driving circuit 15 is connected to the first signal line 151 and the second signal line 152 through the selector circuit 16.
- FIG. 13 is an operation timing chart of the display device driving method according to Embodiment 2 of the present invention.
- the horizontal axis represents time.
- Waveform diagrams of voltages generated at (k, 1) and 131 (k, m) and the first control line 132 (k) are shown.
- the driving method according to the present embodiment does not match the light emission period in the driving block, and the signal voltage is written for each light emitting pixel row. The only difference is that the period and the light emission period are set.
- the voltage levels of the scanning lines 133 (k, 1) to 133 (k, m) are all LOW, and the first control line 132 (k) and the second control line 131 (k, 1 ) To 131 (k, m) are also LOW.
- the switching transistor 116 is turned off from the moment when the second control lines 131 (k, 1) to 131 (k, m) are set to LOW.
- the organic EL element 113 is extinguished and light emission for each pixel row of the light emitting pixels in the k block ends.
- the non-light emission period in the k block starts.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH, and the switching transistor 115 is turned on. To do.
- the second control lines 131 (k, 1) to 131 (k, m) are already LOW, and the switching transistor 116 is in an OFF state (S11 in FIG. 7).
- the signal line drive circuit 15 changes the voltage of the first signal line 151 from the signal voltage to the fixed voltage (S12 in FIG. 7).
- FIG. 8 is an operation timing chart for driving the selector circuit according to the second embodiment of the present invention.
- Times T0 and T2 in FIG. 8 correspond to time t20 in FIG. 13.
- the voltage levels of the scanning lines 133 (1, 1) to 133 (1, m) are simultaneously changed from LOW to HIGH.
- the voltage levels of the scanning lines 133 (3, 1) to 133 (3, m) are simultaneously changed from LOW to HIGH.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from HIGH to LOW, and changes the voltage level of the control line 143 from LOW to HIGH.
- the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9B. That is, the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned on, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned off.
- the voltage of the first signal line 151 to which the light emitting pixels 11A of the first driving block and the third driving block are connected changes to a fixed voltage
- the voltage of the second signal line 152 becomes Changes to signal voltage.
- the fixed voltage is applied to the gates of all the drive transistors 114 included in the kth drive block.
- the scanning / control line driving circuit 14 changes the voltage level of the first control line 132 (k) from LOW to HIGH, and after a predetermined period, changes to LOW at time t22 (FIG. 7 S13).
- the source electrode S (M) of the driving transistor 114 and the organic EL element 113 The potential difference with the cathode electrode gradually approaches the threshold voltage of the organic EL element 113.
- the potential Vs of the source electrode S (M) of the driving transistor 114 is defined by Expression 2 described in Embodiment 1.
- the potential difference generated in the electrostatic holding capacitor 117 of the current control unit 100 is set to a potential difference at which the threshold voltage of the driving transistor 114 can be detected. In this way, preparation for the threshold voltage detection process is completed.
- the scanning / control line driving circuit 14 changes the voltage levels of the second control lines 131 (k, 1) to 131 (k, m) from LOW to HIGH at the same time, thereby switching the switching transistor 116. Turn on. As a result, the driving transistor 114 is turned on, and the drain current flows to the electrostatic holding capacitors 117 and 118 and the organic EL element 113 that is turned off. At this time, Vs defined by Equation 2 gradually approaches ⁇ V th . As a result, the voltage between the gate and source of the drive transistor 114 is recorded in the electrostatic holding capacitors 117 and 118 and the organic EL element 113.
- the anode electrode potential of the organic EL element 113 that is, the source electrode potential of the driving transistor 114 is lower than ⁇ V th ( ⁇ 0), and the cathode potential of the organic EL element 113 is 0 V, so that the reverse bias state is obtained.
- the organic EL element 113 does not emit light and functions as a capacitance CEL .
- the circuit of the light emitting pixel 11A is in a steady state, and the electrostatic holding capacitors 117 and 118 hold a voltage corresponding to the threshold voltage Vth of the driving transistor 114. It should be noted that since a current flowing to hold the voltage corresponding to the threshold voltage Vth in the electrostatic holding capacitors 117 and 118 is very small, it takes time to reach a steady state. Therefore, the longer the period, the more stable the voltage held in the electrostatic holding capacitors 117 and 118. By ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the scanning / control line driving circuit 14 changes the voltage levels of the second control lines 131 (k, 1) to 131 (k, m) simultaneously from HIGH to LOW (S14 in FIG. 7). ). Thereby, the current supply to the drive transistor 114 is stopped. At this time, a voltage corresponding to the threshold voltage Vth of the driving transistor 114 is simultaneously held in the electrostatic holding capacitors 117 and 118 included in all the light emitting pixels 11A of the kth driving block.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from HIGH to LOW to turn off the switching transistor 115. To do.
- the correction of the threshold voltage Vth of the drive transistor 114 is simultaneously performed in the kth drive block.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH to LOW, and the switching transistor 115 is sequentially turned on for each light emitting pixel row.
- the signal line drive circuit 15 changes the signal voltage of the first signal line 151 from the fixed voltage to the signal voltage V data (S15 in FIG. 7).
- Times T1 and T3 in FIG. 8 correspond to time t25 in FIG. 13, and at time T1, the voltage levels of the scanning lines 133 (1, 1) to 133 (1, m) are simultaneously changed from HIGH to LOW, At T3, the voltage levels of the scanning lines 133 (3, 1) to 133 (3, m) are simultaneously changed from HIGH to LOW. At this time, the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW. Due to the change in the voltage level at times T1 and T3, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9A.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned off, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned on.
- the voltage of the second signal line 152 to which the light emitting pixels 11B of the second drive block and the fourth drive block are connected is changed to a fixed voltage, and the voltage of the first signal line 151 is Changes to signal voltage.
- the signal voltage Vdata is applied to the gate of the drive transistor 114 at time t25 illustrated in FIG.
- the potential difference Vgs held in the electrostatic holding capacitor 117 is a difference between V data and the potential defined by Equation 3 described in Embodiment 1, and is defined by the relationship of Equation 4. That is, an added voltage obtained by adding a voltage corresponding to the signal voltage V data and a voltage corresponding to the threshold voltage V th of the driving transistor 114 held earlier is written in the electrostatic holding capacitor 117.
- the scanning / control line driving circuit 14 continues to set the voltage level of the second control line 131 (k, 1). Change from LOW to HIGH. This operation is sequentially repeated for each light emitting pixel row.
- the drain current id flowing through the drive transistor 114 is expressed by Equation 5 using a voltage value obtained by subtracting the threshold voltage Vth of the drive transistor 114 from V gs defined by Equation 4 described in the first embodiment. It is prescribed. From Equation 5, it can be seen that the drain current id for causing the organic EL element 113 to emit light is a current that does not depend on the threshold voltage Vth of the drive transistor 114.
- the threshold voltage Vth compensation of the drive transistor 114 is simultaneously performed in the drive block by forming the light emitting pixel row as the drive block. Thereby, control of the current path after the source of the drive current can be synchronized within the drive block. Therefore, the first control line 132 can be shared within the drive block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected to the scanning / control line driving circuit 14, but the timing of the driving pulses is the same in the threshold voltage compensation period. It is. Therefore, since the scanning / control line driving circuit 14 can suppress an increase in the frequency of the output pulse signal, the output load of the driving circuit can be reduced.
- the selector circuit 16 exclusively changes the voltage level of the control signal applied to the control line 144 and the voltage level of the control signal applied to the control line 143, thereby turning on / off the switching transistors 161 and 164 and switching transistor 162. And 163 are exclusively turned on and off, the signal voltage and the fixed voltage are exclusively supplied to the first signal line 151 and the second signal line 152.
- the signal line driving circuit 15 can be reduced in size and data
- the cost for mounting the driver circuit and the improvement of the panel mounting yield can be achieved as the number of drivers 153 mounted and the number of output lines decrease.
- the light emission duty is ensured longer than that of the conventional display device described in Patent Document 1 using two signal lines. There is an advantage that can be.
- the display device of the present invention has a threshold detection period. It can be seen that ensuring a long time.
- FIG. 14 is a state transition diagram of a drive block that emits light by the drive method according to the second embodiment of the present invention.
- the light emission period and the non-light emission period for each drive block in a certain light emitting pixel column are shown.
- the vertical direction shows a plurality of drive blocks, and the horizontal axis shows the elapsed time.
- the non-light emission period includes the threshold voltage correction period described above.
- the light emission period is sequentially set for each light emitting pixel row even in the same drive block. Therefore, even in the drive block, the light emission period appears continuously in the row scanning direction.
- the threshold voltage correction period and timing of the drive transistor 114 can be matched in the same drive block by the arrangement of the control line, the scan line, and the signal line for each light emitting pixel, and the control method. Further, the number of outputs from the signal line driving circuit 15 can be reduced by the selector circuit.
- the threshold voltage correction period of the drive transistor 114 is set within the one frame period Tf, which is the time for rewriting all the light emitting pixels, by the above-described driving block formation and the two signal lines arranged for each light emitting pixel column. It can be taken big. This is because a threshold voltage correction period is provided in the (k + 1) th drive block during a period in which the luminance signal is sampled in the kth drive block.
- the threshold voltage correction period is not divided for each light emitting pixel row but for each drive block. Therefore, the larger the display area, the longer the threshold voltage correction period relative to one frame period can be set without decreasing the light emission duty. As a result, a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the threshold correction period given to each light emitting pixel is Tf / N at the maximum.
- the electrical configuration of the display device according to this embodiment is the same as the configuration described in FIG. 1 except for the circuit configuration of the light emitting pixels. That is, the display device according to the present embodiment includes the display panel 10 and the control circuit 20.
- the display panel 10 includes a plurality of light emitting pixels 21A and 21B, which will be described later, a signal line group 12, a control line group 13, a scanning / control line drive circuit 14, a signal line drive circuit 15, and a selector circuit 16.
- the light emitting pixels 21A and 21B are arranged on the display panel 10 in a matrix.
- the light emitting pixels 21A and 21B constitute two or more drive blocks having a plurality of light emitting pixel rows as one drive block.
- the luminescent pixels 21A constitute odd-numbered drive blocks, and the luminescent pixels 21B constitute even-numbered drive blocks.
- FIG. 15A is a specific circuit configuration diagram of a light-emitting pixel of an odd-numbered drive block in the display device according to Embodiment 3 of the present invention
- FIG. 15B is an even-number drive in the display device according to Embodiment 3 of the present invention.
- It is a specific circuit block diagram of the light emitting pixel of a block.
- the pixel circuit described in FIGS. 15A and 15B is different from the pixel circuit described in FIGS. 2A and 2B in Embodiment 1 in that a switching transistor 216 is added instead of the switching transistor 116. Is different.
- the current control unit 200 is different from the current control unit 100 in the first embodiment in that a switching transistor 216 is added instead of the switching transistor 116.
- the description overlapping with the configuration of the display device described in FIGS. 2A and 2B will be omitted.
- the organic EL element 213 is, for example, a light emitting element whose cathode is connected to the power supply line 112 which is a negative power supply line and whose anode is connected to the source of the drive transistor 214. Emits light by flowing.
- the switching transistor 216 has a gate connected to the second control line 231, one of the source and the drain connected to the other terminal of the electrostatic holding capacitor 217, and the other of the source and the drain connected to the source of the driving transistor 214.
- the switching transistor 216 has a function of causing the electrostatic holding capacitor 217 to hold a voltage corresponding to an accurate signal voltage by being turned off during a signal voltage writing period from the signal line.
- the source of the driving transistor 214 is connected to the electrostatic storage capacitor 217 as the third capacitor element and the electrostatic storage capacitor 218 as the fourth capacitor element by being turned on in the threshold voltage detection period and the light emission period.
- the electrostatic holding capacitor 217 accurately holds charges corresponding to the threshold voltage and the signal voltage
- the driving transistor 214 has a function of supplying a driving current reflecting the voltage held in the electrostatic holding capacitor 217 to the light emitting element. .
- the second control line 231 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 21A and 21B. Accordingly, the second control line 231 has a function of generating a state in which the source of the driving transistor 214 and the node between the electrostatic storage capacitor 217 and the electrostatic storage capacitor 218 are made conductive or non-conductive.
- the first control line 232 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 21A and 21B.
- the first control line 232 has a function of adjusting the environment for detecting the threshold voltage of the driving transistor 214 by switching the voltage level.
- FIG. 16 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 3 of the present invention. In the figure, two adjacent drive blocks, control lines, scanning lines and signal lines are shown. In the drawings and the following description, each control line, each scanning line, and each signal line is represented by “code (block number, row number in the block)” or “code (block number)”.
- the drive block is composed of a plurality of light emitting pixel rows, and there are two or more drive blocks in the display panel 10.
- each drive block shown in FIG. 16 is composed of m light emitting pixel rows.
- the second control lines 231 (k, 1) to 231 (k, m) are arranged for each light emitting pixel row in the drive block, and each light emission
- the pixel 21A is individually connected to the gate of the switching transistor 216.
- the first control line 232 (k) is connected in common to the electrostatic holding capacitor 218 included in all the light emitting pixels 21A in the drive block.
- the scanning lines 233 (k, 1) to 233 (k, m) are individually connected for each light emitting pixel row.
- the (k + 1) -th drive block shown in the lower part of FIG. 16 is connected in the same way as the k-th drive block.
- the first control line 232 (k) connected to the kth drive block and the first control line 232 (k + 1) connected to the (k + 1) th drive block are different control lines. Individual control signals are output from the control line driving circuit 14.
- the first signal line 251 is connected to the other of the source and drain of the switching transistors 215 included in all the light emitting pixels 21A in the drive block.
- the second signal line 252 is connected to the other of the sources and drains of the switching transistors 215 included in all the light emitting pixels 21B in the driving block.
- the number of first control lines 232 for controlling the Vth detection circuit is reduced by forming the drive blocks. Therefore, the circuit scale of the scanning / control line drive circuit 14 that outputs drive signals to these control lines is reduced. Also it is possible to ensure a long detection time of V th, the detection accuracy of the V th increases, the result display quality is improved.
- FIG. 17 is an operation timing chart of the display device driving method according to Embodiment 3 of the present invention.
- the horizontal axis represents time.
- the scanning lines 233 (k, 1), 233 (k, 2) and 233 (k, m) of the kth drive block, the second control lines 231 (k, 1), A waveform diagram of voltages generated on 231 (k, 2) and 231 (k, m), the first control line 232 (k) and the first signal line 251 is shown.
- FIG. 18 is a state transition diagram of the luminescent pixels included in the display device according to Embodiment 3 of the present invention.
- FIG. 19 is an operation flowchart of the display device according to the third embodiment of the present invention.
- the voltage level of the scanning line 233 (k, 1) is changed to HIGH, and a fixed voltage is applied from the first signal line 251 to the gate of the driving transistor 214 (S31 in FIG. 19).
- the signal line driving circuit 15 changes the voltage of the first signal line 251 from the signal voltage to the fixed voltage.
- FIG. 20 is an operation timing chart for driving the selector circuit according to the third embodiment of the present invention.
- the horizontal axis represents time.
- the scanning lines 233 (1, 1) and 233 (1, m) of the first driving block and the scanning lines 233 (2, 1) and 233 (2, m) of the second driving block are sequentially arranged from the top.
- a waveform diagram of voltages generated in the second signal line 252, the control line 143, the control line 144, and the signal line driving circuit 15 is shown.
- FIG. 9A corresponds to the state transition diagram of the selector circuit in the periods T10 to T11 and the periods T12 to T13 described in FIG. 20, and FIG. 9B illustrates the periods T11 to T12 and the periods T13 to T described in FIG. It is a state transition diagram of the selector circuit at T14.
- the number of drive blocks is four in order to facilitate understanding of the selector circuit operation.
- the period T10 to period T11 are the threshold voltage detection period of the first drive block
- the period T11 to period T12 are the threshold voltage detection period of the second drive block
- the period T12 to period T13 are the threshold voltage detection of the third drive block.
- the periods T13 to T14 correspond to the threshold voltage detection period of the fourth drive block. Therefore, the voltage levels of the scanning lines 233 (1, 1) to 233 (1, m) are HIGH in the periods T10 to T11, and the scanning lines 233 (2, 1) to 233 are in the periods T11 to T12. The voltage level of 233 (2, m) is HIGH.
- the voltage levels of the scanning lines 233 (3, 1) to 233 (3, m) are HIGH
- the period T13 In the period T14 the voltage levels of the scanning lines 233 (4, 1) to 233 (4, m) are HIGH.
- the voltage of the first signal line 251 is a fixed voltage because the control line 144 is at the LOW level and the control line 143 is at the HIGH level. .
- the voltage of the second signal line 252 is a fixed voltage because the control line 144 is in the HIGH level and the control line 143 is in the LOW level.
- a signal voltage is always output from the signal line driving circuit 15.
- Times T12 and T14 in FIG. 20 correspond to time t40 in FIG. 17, and during the period from time T12 to T13, the voltage levels of the scanning lines 233 (1, 1) to 233 (1, m) are LOW ⁇
- the voltage level of the scanning lines 233 (3, 1) to 233 (3, m) is changed from LOW to HIGH to LOW in the row order after time T14.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from HIGH to LOW, and changes the voltage level of the control line 143 from LOW to HIGH. Due to the change in voltage level at times T12 and T14, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9B.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned on, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned off.
- the voltage of the first signal line 251 to which the light emitting pixels 21A of the first drive block and the third drive block are connected is changed to a fixed voltage, and the voltage of the second signal line 252 is Changes to signal voltage.
- the fixed voltage is applied to the gates of all the drive transistors 214 included in the kth drive block.
- the fixed voltage is, for example, 0V.
- the voltage level of the scanning line 233 (k, 1) is changed to LOW.
- the voltage level of the scanning line 233 is maintained while the first signal line 251 is maintained at a fixed voltage in the k block.
- the organic EL element 213 is extinguished in the pixel row order. That is, the light emission of the light emitting pixels in the k block ends in the pixel row order.
- the non-light emission period in the k block starts in the pixel row order.
- the scanning / control line drive circuit 14 changes the voltage level of the first control line 232 (k) from LOW to HIGH, and after a predetermined period, changes to LOW (S32 in FIG. 19). ).
- the voltage levels of the second control lines 231 (k, 1) to 231 (k, m) are kept HIGH.
- the switching transistor 215 is off, the first control line 232 (k) is changed by ⁇ V reset (> 0), the electrostatic capacitance value of the electrostatic holding capacitor 218 is C2, and the electrostatic capacitance of the organic EL element 213 is changed.
- the capacitance and the threshold voltage be C EL and V T (EL), respectively.
- the organic EL element 213 is self-discharged, whereby Vs gradually approaches V T (EL) in a steady state.
- the scanning / control line driving circuit 14 changes the voltage levels of the scanning lines 233 (k, 1) to 233 (k, m) simultaneously to HIGH.
- the signal line driving circuit 15 changes the voltage of the first signal line 251 from the signal voltage to the fixed voltage.
- the method of changing the voltage of the first signal line 251 from the signal voltage to the fixed voltage using the selector circuit 16 is the same as the method of changing the voltage of the first signal line 251 from the signal voltage to the fixed voltage at time t40. Therefore, the description is omitted here.
- Vgs which is the gate-source voltage of the drive transistor 214. That is, the potential difference generated in the electrostatic holding capacitor 217 is set to a potential difference that can detect the threshold voltage of the driving transistor 214, and preparation for the threshold voltage detection process is completed.
- the drive transistor 214 is turned on, and the drain-source current flows to the electrostatic holding capacitors 217 and 218 and the organic EL element 213. At this time, Vs defined by Expression 12 gradually approaches -Vth .
- Vth of the drive transistor 214 is recorded in the electrostatic holding capacitors 217 and 218.
- the current flowing to the organic EL element 213 has an anode electrode potential lower than ⁇ V th and a cathode potential of 0 V, so that the organic EL element 213 is in a reverse bias state. It is not a current for causing the EL element 213 to emit light.
- the circuit of the light emitting pixel 21A is in a steady state, and the electrostatic holding capacitors 217 and 218 hold a voltage corresponding to the threshold voltage Vth of the driving transistor 214.
- the current that flows to hold the voltage corresponding to the threshold voltage Vth in the electrostatic holding capacitors 217 and 218 is very small, it takes time to reach a steady state. Therefore, the longer the period, the more stable the voltage held in the electrostatic holding capacitor 217. By ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the scanning / control line driving circuit 14 changes the voltage levels of the scanning lines 233 (k, 1) to 233 (k, m) simultaneously from HIGH to LOW (S33 in FIG. 19). .
- the recording of Vth of the drive transistor 214 to the electrostatic holding capacitors 217 and 218 is completed.
- a voltage corresponding to the threshold voltage Vth of the drive transistor 214 is simultaneously held in the electrostatic holding capacitors 217 and 218 included in all the light emitting pixels 21A of the kth drive block.
- the second control lines 231 (k, 1) to 231 (k, m) are also simultaneously set to the LOW level, and the switching transistor 216 is in the OFF state.
- the correction of the threshold voltage Vth of the drive transistor 214 is simultaneously performed in the kth drive block.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 233 (k, 1) to 233 (k, m) from LOW ⁇ HIGH ⁇ LOW,
- the switching transistors 215 are sequentially turned on for each light emitting pixel row.
- the signal line drive circuit 15 changes the signal voltage of the first signal line 251 to the signal voltage Vdata corresponding to the luminance value of each pixel (S34 in FIG. 19).
- Times T11 and T13 in FIG. 20 correspond to time t44 in FIG. 17, and during the period from time T11 to T12, the voltage levels of the scanning lines 233 (1, 1) to 233 (1, m) are sequentially changed to LOW ⁇
- the voltage level of the scanning lines 233 (3, 1) to 233 (3, m) is changed from LOW to HIGH to LOW in the row order in the period from time T13 to T14.
- the scanning / control line drive circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW.
- the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9A. That is, the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned off, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned on.
- the voltage of the first signal line 251 to which the light emitting pixels 21A of the first drive block and the third drive block are connected is changed to the signal voltage
- the voltage of the second signal line 252 is Change to fixed voltage.
- the signal voltage Vdata is applied to the gate of the drive transistor 214 as shown in FIG.
- the potential V M at the contact point M of the electrostatic holding capacitors 217 and 218 is the sum of the voltage Vdata divided by C1 and C2 and ⁇ V th that is the Vs potential at time t44.
- the potential difference V gM held in the electrostatic holding capacitor 217 is a difference between Vdata and the potential defined by the above equation 13.
- the scanning / control line drive circuit 14 sequentially changes the voltage levels of the second control lines 231 (k, 1) to 231 (k, m) from LOW to HIGH to perform switching.
- the transistors 216 are sequentially turned on for each light emitting pixel row (S35 in FIG. 19).
- the voltage shown in Expression 13 is applied between the gate and source of the drive transistor 214, and the drain current shown in FIG. 18E flows, so that light emission corresponding to the threshold-corrected signal voltage is emitted. , For each pixel row.
- the writing and light emission of the corrected signal voltage are sequentially executed for each light emitting pixel row in the kth drive block.
- the drain current id flowing through the drive transistor 214 is obtained by using a voltage value obtained by subtracting the threshold voltage Vth of the drive transistor 214 from V gM defined by Expression 14.
- ⁇ is a characteristic parameter relating to mobility. From Expression 15, it can be seen that the drain current id for causing the organic EL element 213 to emit light does not depend on the threshold voltage Vth of the driving transistor 214 and is a current not related to the capacitance component of the organic EL element 213. .
- the threshold voltage Vth compensation of the drive transistor 214 is simultaneously performed in the drive block by forming the light emitting pixel row as the drive block. Thereby, control of the current path after the source of the drive current can be synchronized within the drive block. Therefore, the first control line 232 can be shared within the drive block.
- the scanning lines 233 (k, 1) to 233 (k, m) are individually connected to the scanning / control line driving circuit 14, but the timing of the driving pulse is the same in the threshold voltage compensation period. It is. Therefore, since the scanning / control line driving circuit 14 can suppress an increase in the frequency of the output pulse signal, the output load of the driving circuit can be reduced.
- the selector circuit 16 exclusively changes the voltage level of the control signal applied to the control line 144 and the voltage level of the control signal applied to the control line 143, thereby turning on / off the switching transistors 161 and 164 and switching transistor 162. And the signal voltage and the fixed voltage are exclusively supplied to the first signal line 251 and the second signal line 252 by performing ON / OFF of 163 and 163 exclusively.
- the signal line driving circuit 15 can be reduced in size and data
- the cost for mounting the driver circuit and the improvement of the panel mounting yield can be achieved as the number of drivers 153 mounted and the number of output lines decrease.
- the light emission duty is ensured longer than that of the conventional display device described in Patent Document 1 using two signal lines. There is an advantage that can be.
- the display device of the present invention has a threshold detection period. It can be seen that ensuring a long time.
- state transition diagram of the drive block that emits light by the control method according to the present embodiment is the same as the state transition diagram shown in FIG.
- the threshold voltage correction period and timing of the drive transistor 214 can be matched in the same drive block by the arrangement of the control line, the scanning line, and the signal line for each light emitting pixel, and the control method. Further, the number of outputs from the signal line driving circuit 15 can be reduced by the selector circuit.
- the threshold voltage correction period of the drive transistor 214 is set within the one frame period Tf, which is the time for rewriting all the light-emitting pixels, by the drive block and the two signal lines arranged for each light-emitting pixel column. It can be taken big. This is because a threshold voltage correction period is provided in the (k + 1) th drive block during a period in which the luminance signal is sampled in the kth drive block.
- the threshold voltage correction period is not divided for each light emitting pixel row but for each drive block. Therefore, the larger the display area, the longer the threshold voltage correction period relative to one frame period can be set without decreasing the light emission duty. As a result, a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the threshold correction period given to each light emitting pixel is Tf / N at the maximum.
- the electrical configuration of the display device according to this embodiment is the same as the configuration described in FIG. 1 except for the circuit configuration of the light emitting pixels. That is, the display device according to the present embodiment includes the display panel 10 and the control circuit 20.
- the display panel 10 includes a plurality of light emitting pixels 31A and 31B, which will be described later, a signal line group 12, a control line group 13, a scanning / control line drive circuit 14, a signal line drive circuit 15, and a selector circuit 16.
- the control line group 13 includes a scanning line, a control line, and a power line arranged for each light emitting pixel.
- the scanning / control line driving circuit 14 emits light by outputting a scanning signal to each scanning line of the control line group 13, a control signal to each control line of the control line group 13, and a variable voltage to each power supply line. A circuit element included in the pixel is driven.
- the light emitting pixels 31A and 31B are arranged in a matrix on the display panel 10.
- the light emitting pixels 31A and 31B constitute two or more drive blocks having a plurality of light emitting pixel rows as one drive block.
- the luminescent pixels 31A constitute odd-numbered drive blocks, and the luminescent pixels 31B constitute even-numbered drive blocks.
- FIG. 21A is a specific circuit configuration diagram of a light-emitting pixel of an odd-numbered drive block in the display device according to Embodiment 4 of the present invention
- FIG. 21B is an even-number drive in the display device according to Embodiment 4 of the present invention.
- It is a specific circuit block diagram of the light emitting pixel of a block.
- Each of the light emitting pixels 31A and 31B described in FIGS. 21A and 21B includes an organic EL element 313, a drive transistor 314, a switching transistor 315, electrostatic holding capacitors 316 and 317, a scanning line 333, One signal line 351 and a second signal line 352 are provided.
- the drive transistor 314 and the electrostatic holding capacitors 316 and 317 form a current control unit 300.
- the current control unit 300 has a function of converting a signal voltage supplied from the first signal line 351 or the second signal line 352 into a signal current that is a source / drain current of the driving transistor 314.
- the pixel circuit described in FIGS. 21A and 21B is different from the pixel circuit described in FIGS. 2A and 2B in that the switching transistor 116 is not provided.
- the description overlapping with the configuration of the display device described in FIGS. 2A and 2B will be omitted.
- the organic EL element 313 is, for example, a light emitting element whose cathode is connected to the power supply line 312 which is the second power supply line and whose anode is connected to the source of the drive transistor 314, and emits light when the drive current of the drive transistor 314 flows. .
- the driving transistor 314 has a drain connected to the power supply line 310 that is the first power supply line, and a gate connected to the first electrode of the electrostatic storage capacitor 316.
- the drive transistor 314 is converted into a drain current corresponding to the voltage when a voltage corresponding to the signal voltage is applied to the gate. This drain current is supplied to the organic EL element 313 as a drive current.
- the drive transistor 314 is composed of, for example, an n-type thin film transistor (n-type TFT).
- the switching transistor 315 has a gate connected to the scanning line 333 and one of a source and a drain connected to the gate of the driving transistor 314.
- the other of the source and the drain is connected to the first signal line 351 in the light emitting pixel 31A of the odd driving block and functions as a first switching transistor, and the second signal is output in the light emitting pixel 31B of the even driving block. It is connected to the line 352 and functions as a second switching transistor.
- the electrostatic storage capacitor 316 is a sixth capacitor element having one terminal connected to the gate of the drive transistor 314 and the other terminal connected to the source of the drive transistor 314.
- the electrostatic storage capacitor 316 holds electric charge corresponding to the signal voltage supplied from the first signal line 351 or the second signal line 352. For example, after the switching transistor 115 is turned off, the electrostatic holding capacitor 316 is driven from the driving transistor 314 to the organic voltage. It has a function of controlling the drive current supplied to the EL element 313.
- the electrostatic holding capacitor 316 is connected to the gate of the driving transistor 314 and the switching transistor 115 and has a function of detecting the threshold voltage of the driving transistor 314.
- the electrostatic storage capacitor 317 is connected between the other terminal of the electrostatic storage capacitor 316 and a reference voltage source (referred to as the reference voltage V ref in FIGS. 21A and 21B may be the power supply line 312). Holding capacitance element.
- the electrostatic storage capacitor 317 first stores the source potential of the drive transistor 314 in a steady state, and even when a signal voltage is applied from the switching transistor 115, the information on the source potential is stored in the electrostatic storage capacitor 316 and the electrostatic storage capacitor. It remains in the node between 317. Note that the source potential at this timing is a threshold voltage of the driving transistor 314.
- the potential of the other terminal of the electrostatic holding capacitor 316 is determined, so the gate voltage of the driving transistor 314 is determined.
- the electrostatic storage capacitor 317 has a function of holding the source potential of the drive transistor 314 as a result.
- the electrostatic holding capacitor 317 does not need to be added as an independent circuit element, and may be a parasitic capacitance that the organic EL element 313 has.
- the power supply line 310 supplies the first voltage or the second voltage to the drain of the driving transistor 314.
- the first voltage is a voltage lower than the fixed voltage supplied from the first signal line 351 and the second signal line 352, and the voltage is applied to the drain of the drive transistor 314, whereby the source of the drive transistor 314 is obtained.
- the potential can be reset.
- the second voltage is higher than the fixed voltage, and the voltage is applied to the drain of the driving transistor 314, thereby causing the electrostatic holding capacitor 316 to hold a voltage corresponding to the threshold voltage, or
- the organic EL element 313 can be caused to emit light by a driving current corresponding to the signal voltage.
- control circuit 20 controls the supply timing of the first voltage and the second voltage.
- Each driving block is assumed to be composed of m light emitting pixel rows.
- FIG. 22 is an operation timing chart of the display device driving method according to Embodiment 4 of the present invention.
- the horizontal axis represents time.
- the scanning line 333 (k, 1) arranged in the first row of the k-th driving block, the scanning line 330 (k, 2) arranged in the second row, and m rows.
- the scanning line 333 (k, m) arranged in the eye, the first signal line 351, the power line 310 (k, 1) arranged in the first row of the k-th driving block, and the power source arranged in the second row
- a waveform diagram of voltages generated on the line 310 (k, 2) and the power line 310 (k, m) arranged in the m-th row is shown.
- FIG. 23 is an operation flowchart of the display device according to the fourth embodiment of the present invention.
- the control circuit 20 sequentially sets the voltage levels of the power supply lines 310 (k, 1) to 310 (k, m) to LOW, which is the first voltage lower than the fixed voltage, and the drive transistor The source potential of 314 is reset (S51 in FIG. 23).
- the first voltage is, for example, ⁇ 10V
- the source potential of the driving transistor 314 is reset to ⁇ 10V.
- the control circuit 20 changes the voltage level of the scanning lines 333 (k, 1) to 333 (k, m) from LOW to HIGH at the same time, and turns on the switching transistor 315 (FIG. 23). S52). At this time, the control circuit 20 changes the voltage level of the first signal line 351 from the signal voltage to the fixed voltage.
- FIG. 8 is an operation timing chart for driving the selector circuit according to the fourth embodiment of the present invention.
- Times T0 and T2 in FIG. 8 correspond to time t62 in FIG. 22, and at time T0, the voltage levels of the scanning lines 333 (1, 1) to 133 (1, m) are simultaneously changed from LOW to HIGH.
- the voltage levels of the scanning lines 333 (3, 1) to 333 (3, m) are simultaneously changed from LOW to HIGH.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from HIGH to LOW, and changes the voltage level of the control line 143 from LOW to HIGH.
- the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9B. That is, the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned on, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned off.
- the voltage of the first signal line 351 to which the light emitting pixels 31A of the first drive block and the third drive block are connected is changed to a fixed voltage
- the voltage of the second signal line 352 is Changes to signal voltage.
- the fixed voltage is applied to the gates of all the drive transistors 314 included in the kth drive block.
- the fixed voltage is, for example, 0V.
- the control circuit 20 changes the voltage level of the power supply lines 310 (k, 1) to 310 (k, m) from the first voltage to the second voltage higher than the fixed voltage (FIG. 23). S53).
- the second voltage is, for example, 10V.
- the circuit of the light emitting pixel 31A is in a steady state, and a voltage corresponding to the threshold voltage Vth of the driving transistor 314 is held in the electrostatic holding capacitor 316 by time t64.
- a current flowing to hold the voltage corresponding to the threshold voltage Vth in the electrostatic holding capacitor 316 is very small, it takes time to reach a steady state. Therefore, the longer the period, the more stable the voltage held in the electrostatic holding capacitor 316. By ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the control circuit 20 simultaneously changes the voltage level of the scanning lines 333 (k, 1) to 333 (k, m) from HIGH to LOW to turn off the switching transistor 315 (FIG. 23). S54).
- the application of the fixed voltage to the drive transistor 314 is stopped.
- a voltage corresponding to the threshold voltage Vth of the drive transistor 314 is simultaneously held in the electrostatic holding capacitors 316 of all the light emitting pixels 31A of the kth drive block, and the threshold voltage of the drive transistor 314 to be compensated for. Vth is determined.
- the correction of the threshold voltage Vth of the drive transistor 314 is simultaneously performed in the kth drive block.
- the control circuit 20 changes the voltage level of the first signal line 351 from the fixed voltage to the signal voltage.
- Times T1 and T3 in FIG. 8 correspond to time t64 in FIG. 22, and at time T1, the voltage levels of the scanning lines 333 (1, 1) to 133 (1, m) are simultaneously changed from HIGH to LOW. At T3, the voltage levels of the scanning lines 333 (3, 1) to 333 (3, m) are simultaneously changed from HIGH to LOW. At this time, the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW. Due to the change in the voltage level at times T1 and T3, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9A.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned off, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned on.
- the voltage of the first signal line 351 to which the light emitting pixels 31A of the first drive block and the third drive block are connected changes to the signal voltage
- the voltage of the second signal line 352 is Change to fixed voltage.
- the signal voltage is applied to the gates of all the drive transistors 314 included in the kth drive block.
- the signal voltage is, for example, 0V to 5V.
- the control circuit 20 sequentially changes the voltage level of the scanning lines 333 (k, 1) to 333 (k, m) from LOW to HIGH to LOW, and the switching transistor 315 Are sequentially turned on for each light emitting pixel row (S55 in FIG. 23). Thereby, a signal voltage is applied to the gate of the drive transistor 314. At this time, an addition voltage obtained by adding a voltage corresponding to the signal voltage and a voltage corresponding to the threshold voltage Vth of the drive transistor 314 held previously is written in the electrostatic holding capacitor 316. At the same time, the drive current of the drive transistor 314 flows to the organic EL element 313, and the organic EL element 313 emits light in the order of the light emitting pixel rows.
- the writing and light emission of the signal voltage corrected with high accuracy are executed in the order of the light emitting pixel rows in the kth drive block.
- control circuit 20 changes the voltage levels of the power supply lines 310 (k, 1) to 310 (k, m) in the kth drive block from the second voltage to the first voltage in the order of the light emitting pixel rows. By changing, the light is extinguished in the order of the light emitting pixel rows.
- the control circuit 20 can simultaneously control within the drive block during the threshold voltage detection period, that is, can output the same control signal to the same drive block.
- the selector circuit 16 exclusively changes the voltage level of the control signal applied to the control line 144 and the voltage level of the control signal applied to the control line 143, thereby turning on / off the switching transistors 161 and 164 and switching transistor 162. And 163 are exclusively turned on and off, the signal voltage and the fixed voltage are exclusively supplied to the first signal line 351 and the second signal line 352.
- the signal line driving circuit 15 can be reduced in size and data
- the cost for mounting the driver circuit and the improvement of the panel mounting yield can be achieved as the number of drivers 153 mounted and the number of output lines decrease.
- the light emission duty is ensured longer than that of the conventional display device described in Patent Document 1 using two signal lines. There is an advantage that can be.
- the display device of the present invention has a threshold detection period. It can be seen that ensuring a long time.
- state transition diagram of the drive block that emits light by the control method according to the present embodiment is the same as the state transition diagram shown in FIG.
- the threshold voltage correction period and timing of the drive transistor 314 can be matched in the same drive block by the arrangement of the scanning line, power supply line, and signal line to the pixel and the above control method. Further, the number of outputs from the signal line driving circuit 15 can be reduced by the selector circuit. Therefore, the load on the scanning / control line driving circuit 14 for outputting a signal for controlling the current path and the signal line driving circuit 15 for controlling the signal voltage is reduced, the cost of the driving circuit is reduced, and the panel mounting yield is improved. .
- the threshold voltage correction period of the drive transistor 314 is set within the one frame period Tf, which is the time for rewriting all the light-emitting pixels, by the above-described drive block formation and two signal lines arranged for each light-emitting pixel column. It can be taken big. This is because a threshold voltage correction period is provided in the (k + 1) th drive block during a period in which the luminance signal is sampled in the kth drive block. Therefore, the threshold voltage correction period is not divided for each light emitting pixel row but for each drive block. Therefore, the larger the display area, the longer the threshold voltage correction period relative to one frame period can be set without decreasing the light emission duty. As a result, a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the threshold correction period given to each light emitting pixel is Tf / N at the maximum.
- the electrical configuration of the display device according to this embodiment is the same as the configuration described in FIG. 1 except for the circuit configuration of the light emitting pixels. That is, the display device according to the present embodiment includes the display panel 10 and the control circuit 20.
- the display panel 10 includes a plurality of light emitting pixels 41A and 41B, which will be described later, a signal line group 12, a control line group 13, a scanning / control line drive circuit 14, a signal line drive circuit 15, and a selector circuit 16.
- the light emitting pixels 41A and 41B are arranged on the display panel 10 in a matrix.
- the light emitting pixels 41A and 41B constitute two or more drive blocks having a plurality of light emitting pixel rows as one drive block.
- the light emitting pixels 41A constitute odd-numbered drive blocks, and the light-emitting pixels 41B constitute even-numbered drive blocks.
- FIG. 24A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 5 of the present invention
- FIG. 24B is an even-number drive in the display device according to Embodiment 5 of the present invention.
- It is a specific circuit block diagram of the light emitting pixel of a block.
- Each of the light emitting pixels 41A and 41B described in FIGS. 24A and 24B includes an organic EL element 413, a driving transistor 414, switching transistors 415, 416, and 417, an electrostatic storage capacitor 418, a control line 431, and the like.
- the drive transistor 414, the switching transistors 416, 417, and 418, and the electrostatic storage capacitor 418 constitute a current control unit 400.
- the current control unit 400 has a function of converting a signal voltage supplied from the first signal line 451 or the second signal line 452 into a signal current that is a source / drain current of the driving transistor 414.
- the switching transistor 416 has a gate connected to the scanning line 433, and one of a source and a drain connected to the first electrode which is the gate of the driving transistor 414 and one terminal of the electrostatic storage capacitor 418.
- the other of the source and the drain is a fifth switching transistor connected to the reference power line 419.
- the switching transistor 416 has a function of determining the timing at which the reference voltage V REF of the reference power supply line 419 is applied to the gate of the driving transistor 414.
- the switching transistor 417 has a gate connected to the control line 431, one of the source and the drain connected to the other terminal of the electrostatic storage capacitor 418 that is the fifth capacitor element, and the other of the source and the drain connected to the source of the drive transistor 414.
- a sixth switching transistor connected to the. Since the switching transistor 417 is turned off during a signal voltage writing period from the signal line, a leakage current from the electrostatic storage capacitor 418 to the source of the driving transistor 414 does not occur during the period, so the electrostatic storage capacitor 418 Has a function of holding a voltage corresponding to an accurate signal voltage.
- the source of the drive transistor 414 has a function of setting the initialization potential, and the drive transistor 414 and the organic EL element 413 can be instantaneously reset.
- the switching transistors 415, 416, and 417 are composed of, for example, n-type thin film transistors (n-type TFTs).
- the initialization period is a period for resetting the gate potential and the source potential of the driving transistor 414 to the initialization potential before the voltage corresponding to the signal voltage is written to the electrostatic storage capacitor 418. is there.
- the initialization period is set before the threshold voltage detection period described in the first to fourth embodiments, continuously with the threshold voltage detection period, or instead of the threshold voltage detection period.
- the control line 431 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 41A and 41B. Accordingly, the control line 431 has a function of generating a state in which the source of the driving transistor 414 and the second electrode of the electrostatic storage capacitor 418 are turned on or off.
- the first signal line 451 and the second signal line 452 are connected to the signal line driving circuit 15 and connected to each light emitting pixel belonging to the pixel column including the light emitting pixels 41A and 41B, respectively, and fixed for resetting the driving transistor. It has a function of supplying a voltage and a signal voltage for determining the emission intensity.
- the power supply line 110 and the power supply line 112 are a positive power supply line and a negative power supply line, respectively, and are connected to other light emitting pixels and connected to a voltage source.
- the reference power line 419 is also connected to other light emitting pixels, and is connected to a voltage source having a potential of V REF .
- FIG. 25 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 5 of the present invention.
- two adjacent drive blocks, control lines, scanning lines and signal lines are shown.
- each control line, each scanning line, and each signal line are represented by “code (block number, row number in the block)” or “code (block number)”.
- the drive block is composed of a plurality of light emitting pixel rows, and there are two or more drive blocks in the display panel 10.
- each drive block shown in FIG. 25 is composed of m light emitting pixel rows.
- control line 431 (k) is connected in common to the gates of the switching transistors 417 included in all the light emitting pixels 41A in the drive block.
- scanning lines 433 (k, 1) to 433 (k, m) are individually connected for each light emitting pixel row.
- the (k + 1) -th drive block shown in the lower part of FIG. 25 is connected in the same way as the k-th drive block.
- the control line 431 (k) connected to the kth drive block and the control line 431 (k + 1) connected to the (k + 1) th drive block are different control lines, and the scanning / control line drive circuit. 14, individual control signals are output.
- the first signal line 451 is connected to the other of the source and drain of the switching transistors 415 included in all the light emitting pixels 41A in the drive block.
- the second signal line 452 is connected to the other of the sources and drains of the switching transistors 415 included in all the light emitting pixels 41B in the drive block.
- control lines 431 for controlling the connection between the source of the drive transistor 414 and the second electrode of the electrostatic storage capacitor 418 is reduced by the above drive block. Therefore, the number of outputs of the scanning / control line drive circuit 14 that outputs drive signals to these control lines is reduced, and the circuit scale can be reduced.
- FIG. 26 is an operation timing chart of the display device driving method according to the fifth embodiment of the present invention.
- the horizontal axis represents time.
- the scanning lines 433 (k, 1), 433 (k, 2) and 433 (k, m), the first signal line 451 and the control line 431 (k) of the k-th driving block are sequentially arranged from the top.
- the scanning lines 433 (k + 1, 1), 433 (k + 1, 2) and 433 (k + 1, m), the second signal line 452 and the control line 431 (k + 1) of the (k + 1) th driving block are connected.
- a waveform diagram of the generated voltage is shown.
- FIG. 27 is an operation flowchart of the display device according to the embodiment of the present invention.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 433 (k, 1) to 433 (k, m) from LOW to HIGH to emit light belonging to the kth driving block.
- the switching transistor 415 included in the pixel 41A is turned on. Further, the switching transistor 416 is simultaneously turned on by the above change in the voltage level of the scanning lines 433 (k, 1) to 433 (k, m) (S71 in FIG. 27).
- the voltage level of the control line 431 (k) is already HIGH, and the switching transistor 417 is in the on state.
- the signal line driving circuit 15 changes the voltage of the first signal line 451 from the signal voltage to the fixed voltage VR1.
- FIG. 8 is an operation timing chart for driving the selector circuit according to the fifth embodiment of the present invention.
- Times T0 and T2 in FIG. 8 correspond to time t81 in FIG. 26.
- the voltage levels of the scanning lines 433 (1, 1) to 433 (1, m) are simultaneously changed from LOW to HIGH
- the voltage levels of the scanning lines 433 (3, 1) to 433 (3, m) are simultaneously changed from LOW to HIGH.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from HIGH to LOW, and changes the voltage level of the control line 143 from LOW to HIGH.
- the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9B. That is, the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned on, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned off.
- the voltage of the first signal line 451 to which the light emitting pixels 41A of the first drive block and the third drive block are connected is changed to a fixed voltage
- the voltage of the second signal line 452 is Changes to signal voltage.
- the reference voltage V REF of the reference power supply line 419 is applied to the gate of the driving transistor 414 and the first electrode of the electrostatic storage capacitor 418, and the switching transistor 417 is turned on.
- the fixed voltage VR1 of the first signal line 451 is applied to the source of the driving transistor 414 and the second electrode of the electrostatic storage capacitor 418. That is, the gate potential and the source potential of the driving transistor 414 are initialized with VREF and VR1, respectively.
- the operation of applying the reference voltage VREF and the fixed voltage VR1 to the gate and source of the drive transistor 414 described above corresponds to the first initialization voltage application step.
- the reference voltage V REF and the fixed voltage VR1, respectively, are set in advance so as to satisfy the relation represented by Formula 16 and Formula 17.
- V REF V REF ⁇ V CAT ⁇ V th + Vt (EL) (Formula 16)
- Vth and Vt (EL) are threshold voltages of the driving transistor 414 and the organic EL element 413, respectively, and VCAT is a cathode voltage of the organic EL element 413.
- the above equation 16 is a condition that current does not flow in the current path of the reference power supply line 419 ⁇ the drive transistor 414 ⁇ the organic EL element 413 ⁇ the power supply line 112 at time t81.
- Expression 17 is a condition that current does not flow in a current path of the first signal line 451 ⁇ the switching transistor 415 ⁇ the switching transistor 417 ⁇ the organic EL element 413 ⁇ the power supply line 112.
- the light emission of the organic EL element 413 included in the light emitting pixel 41A belonging to the kth drive block is stopped, and the initialization operation of the drive transistor 414 is started.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 433 (k, 1) to 433 (k, m) from HIGH to LOW, and belongs to the kth driving block.
- the switching transistor 415 included in the light emitting pixel 41A is turned off (S72 in FIG. 27).
- the switching transistor 416 is simultaneously turned off by the above change in the voltage level of the scanning lines 433 (k, 1) to 433 (k, m).
- the reset operation of the drive transistor 414 started from time t81 is completed.
- the operation of turning off switching transistors 415 and 416 at time t82 corresponds to the first non-conduction step.
- the first initialization voltage application step and the first non-conduction step described above correspond to the first initialization step.
- the characteristics of the gate-source voltage and the drain current applied to the driving transistor 414 have hysteresis, it is necessary to sufficiently initialize the gate potential and the source potential by sufficiently securing the reset period described above. There is. If the threshold correction or writing operation is performed with the initialization period being insufficient, the fluctuation history of the threshold voltage or mobility for each light emitting pixel will remain for a long time due to the above hysteresis, etc. It is not suppressed and display deterioration such as afterimage cannot be suppressed. Further, by ensuring this initialization period sufficiently long, the gate potential and the source potential of the driving transistor 414 are stabilized, and a highly accurate initialization operation is realized.
- the initialization operation of the drive transistor 414 is performed simultaneously in the kth drive block, and the gates of the drive transistors 414 included in all the light emitting pixels 41A of the kth drive block and V REF and VR1, which are stable initialization voltages, are set in the source.
- the scanning / control line driving circuit 14 changes the voltage level of the control line 431 (k) from HIGH to LOW, and turns off the switching transistor 417 included in the light emitting pixel 41A belonging to the kth driving block. State. Accordingly, in the signal voltage writing period starting from time t84, the switching transistor 417 becomes non-conductive, so that no leakage current from the electrostatic storage capacitor 418 to the source of the driving transistor 414 occurs in the period.
- the electrostatic holding capacitor 418 can hold a voltage corresponding to an accurate signal voltage.
- the scanning / control line driving circuit 14 changes the voltage level of the scanning line 433 (k, 1) from LOW to HIGH to LOW, and the light emitting pixels in the first row are changed.
- the switching transistor 415 is turned on (S73 in FIG. 27).
- the switching transistor 416 is turned on at the same time by the above change in the voltage level of the scanning line 433 (k, 1).
- the signal line driving circuit 15 changes the signal voltage of the first signal line 451 from the fixed voltage to the signal voltage Vdata.
- Times T1 and T3 in FIG. 8 correspond to time t82 in FIG. 26, and at time T1, the voltage levels of the scanning lines 433 (1, 1) to 433 (1, m) are simultaneously changed from HIGH to LOW. At T3, the voltage levels of the scanning lines 433 (3, 1) to 433 (3, m) are simultaneously changed from HIGH to LOW. At this time, the scanning / control line driving circuit 14 changes the voltage level of the control line 144 from LOW to HIGH, and changes the voltage level of the control line 143 from HIGH to LOW. Due to the change in the voltage level at times T1 and T3, the circuit state in one light emitting pixel column of the selector circuit 16 is as shown in FIG. 9A.
- the switching transistors 162 and 163 whose gates are connected to the control line 143 are turned off, and the switching transistors 161 and 164 whose gates are connected to the control line 144 are turned on. Accordingly, at times T1 and T3, the voltage of the first signal line 451 to which the light emitting pixels 41A of the first drive block and the third drive block are connected changes to the signal voltage, and the voltage of the second signal line 452 is Change to fixed voltage.
- V data -5V ⁇ 0V.
- the switching transistor 417 is non-conductive, and the source potential of the driving transistor 414 is maintained at VR1, which is the potential in the initialization period.
- the light emission current does not flow in the forward direction.
- a voltage corresponding to the signal voltage V data is written in the electrostatic holding capacitor 418 after both electrodes are initialized with high accuracy.
- the voltage writing operation corresponds to the first luminance holding step.
- the above-described writing operation from time t84 to time t85 is executed in a row-sequential manner for the light-emitting pixels from the second row to the m-th row belonging to the k-th drive block.
- the scanning / control line drive circuit 14 changes the voltage level of the control line 431 (k) from LOW to HIGH, and the switching transistor 417 included in the light emitting pixel 41A belonging to the kth drive block is changed.
- the on state is set (S74 in FIG. 27).
- the switching transistors 415 and 416 are non-conductive. Therefore, the voltage held in the electrostatic storage capacitor 418 in the writing period from time t84 to time t86 becomes V gs which is the gate-source voltage of the driving transistor 414, and is expressed by Expression 18.
- V gs (V REF ⁇ V data ) (Formula 18)
- V gs (V REF ⁇ V data ) (Formula 18)
- V gs is, for example, 0 V to 5 V
- the driving transistor 414 is turned on, and the drain current flows into the organic EL element 413.
- the above equation 18 The light is emitted all at once according to the V gs specified in. This simultaneous light emission operation corresponds to the first light emission step.
- the source potential of the drive transistor 414 is higher than the cathode potential V CAT of the organic EL element 413 by Vt (EL), and is expressed by Expression 19.
- V S Vt (EL) + V CAT (Equation 19) Further, the gate potential of the driving transistor 414 is expressed by Expression 20 from V gs defined by Expression 18 and the source potential defined by Expression 19.
- V G (V REF ⁇ V data ) + Vt (EL) + V CAT (Equation 20)
- the initialization operation of the drive transistor 414 is simultaneously performed in the drive block by making the light emitting pixel row into the drive block. Further, by forming the light emitting pixel row as a drive block, the control line 431 can be shared in the drive block.
- the scanning lines 433 (k, 1) to 433 (k, m) are individually connected to the scanning / control line driving circuit 14, but the timing of the driving pulses is the same in the reset period. . Therefore, since the scanning / control line driving circuit 14 can suppress an increase in the frequency of the output pulse signal, the output load of the driving circuit can be reduced.
- the switching transistor 416 is added between the gate of the driving transistor 414 and the reference power supply line 419, and the source of the driving transistor 414 and the electrostatic storage capacitance A switching transistor 417 is added between the second electrode 418. Accordingly, the gate and source potentials of the driving transistor 414 are stabilized, so that the time from the completion of initialization to the writing of the signal voltage and the time from the writing to the light emission are arbitrarily set for each light emitting pixel row. It becomes possible. With this circuit configuration, a drive block can be formed, and the threshold voltage correction period and the light emission period in the same drive block can be matched.
- the selector circuit 16 exclusively changes the voltage level of the control signal applied to the control line 144 and the voltage level of the control signal applied to the control line 143, thereby turning on / off the switching transistors 161 and 164 and switching transistor 162. And 163 are exclusively turned on and off, the signal voltage and the fixed voltage are exclusively supplied to the first signal line 451 and the second signal line 452.
- the signal line driving circuit 15 can be reduced in size and data
- the cost for mounting the driver circuit and the improvement of the panel mounting yield can be achieved as the number of drivers 153 mounted and the number of output lines decrease.
- the light emission duty is ensured longer than that of the conventional display device described in Patent Document 1 using two signal lines. There is an advantage that can be.
- the display device of the present invention has the drive transistor 414. It can be seen that a long initialization period for initializing the gate potential and the source potential is secured.
- the state transition diagram of the drive block that emits light by the control method according to the present embodiment is the same as the state transition diagram shown in FIG.
- the light emitting pixel circuit in which the switching transistors 416 and 417 are disposed, the selector circuit 16 disposed between the signal line driving circuit 15 and the signal line group 12, and each light emitting pixel in the drive block form.
- the initialization period and timing of the drive transistor 414 can be matched in the same drive block.
- the number of outputs from the signal line driving circuit 15 can be reduced by the selector circuit. Therefore, the load on the scanning / control line driving circuit 14 for outputting a signal for controlling the current path and the signal line driving circuit 15 for controlling the signal voltage is reduced, the cost of the driving circuit is reduced, and the panel mounting yield is improved.
- the drive transistor 414 has an initialization period larger than one frame period Tf, which is a time for rewriting all the light-emitting pixels, by the drive block and the two signal lines arranged for each light-emitting pixel column. Can take. This is because an initialization period is provided in the (k + 1) th drive block during a period in which the luminance signal is sampled in the kth drive block. Therefore, the initialization period is not divided for each light emitting pixel row but for each drive block. Therefore, even if the display area is increased, the relative initialization period for one frame period is lengthened without significantly increasing the number of outputs of the scanning / control line driving circuit 14 and without reducing the light emission duty. It becomes possible to set. As a result, a drive current based on the signal voltage corrected with high accuracy flows through the light emitting element, and the image display quality is improved.
- the initialization period given to each light emitting pixel is Tf / N at the maximum.
- the initialization period is set at a different timing for each light emitting pixel row, if the light emitting pixel row is M rows (M >> N), the maximum Tf / M is obtained. Further, even when two signal lines as described in Patent Document 1 are arranged for each light emitting pixel column, the maximum is 2 Tf / M.
- a control line for controlling conduction between the source of the drive transistor 414 and the second electrode of the electrostatic holding capacitor 418 can be made common in the drive block. Therefore, the number of control lines output from the scanning / control line driving circuit 14 is reduced. Therefore, the load on the drive circuit is reduced.
- control lines feed line and scanning line
- the total number of control lines is 2M.
- the scanning / control line driving circuit 14 outputs one scanning line per light emitting pixel row and one control line for each driving block. Therefore, if the display device 1 is composed of M light emitting pixel rows, the total number of control lines (including scanning lines) is (M + N).
- the number of control lines of the display device 1 according to the present invention is the control of the conventional display device 500. Compared to the number of lines, it can be reduced to about 1 ⁇ 2.
- the display device according to the present invention is not limited to the above-described embodiments.
- the n-type transistor that is turned on when the voltage level of the gate of the switching transistor is HIGH is described.
- the drive blocking described in the embodiment can be applied, and the same effects as those of the above-described embodiments can be obtained.
- the driving transistor 414, the switching transistors 415, 416, and 417 are p-type transistors, the power supply line 110 side is a negative voltage, and the power supply line 112 is a positive voltage.
- the organic EL element 413 the organic EL element is connected between the drain of the driving transistor and the power supply line 110 so that the direction from the driving transistor to the power supply line 110 is the forward direction.
- the polarity of the scanning line is reversed.
- the display device also has the same effect as that of the fifth embodiment.
- the display device according to the present invention is built in a thin flat TV as shown in FIG.
- a thin flat TV capable of displaying a highly accurate image reflecting a video signal is realized.
- the display device and its control method of the present invention are particularly useful as an active organic EL flat panel display that changes the luminance by controlling the light emission intensity of the pixel by the pixel signal current and the control method thereof.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of El Displays (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
Description
以下、本発明の実施の形態1について、図面を参照しながら説明する。
となる。ここで、この第1制御線132(k)のHIGHからLOWへの変化により、駆動トランジスタ114のゲートソース間電圧であるVgsには、駆動トランジスタ114の閾値電圧Vthよりも大きな電圧が発生するようにΔVresetを設定している。つまり、静電保持容量117に発生する電位差を駆動トランジスタ114の閾値電圧が検出できる電位差としている。このようにして、閾値電圧の検出過程への準備が完了する。
これにより、図5に記載された時刻t5において、図6(d)に示すように、駆動トランジスタ114のゲートに信号電圧Vdataが印加される。このとき、静電保持容量117及び118の接点Mにおける電位VM(=Vs)は、信号電圧の変化量ΔVdataがC1及びC2で分配された電圧と、時刻t4におけるVs電位である-Vthとの和となり、
と表される。ここで、βは移動度に関する特性パラメータである。式5から、有機EL素子113を発光させるためのドレイン電流idは、駆動トランジスタ114の閾値電圧Vthに依存しない電流となっていることが解る。
t1H={1秒/(120Hz×1110本)}×2=7.5μS×2=15μS
となる。ここで、tR(D)=tF(D)=2μS、tR(S)=tF(S)=1.5μSとし、これらを式10に代入すると、Vthの検出期間であるPWSは、2.5μSとなる。
以下、本発明の実施の形態2について、図面を参照しながら説明する。
以下、本発明の実施の形態について、図面を参照しながら説明する。
と表される。ここで、βは移動度に関する特性パラメータである。式15から、有機EL素子213を発光させるためのドレイン電流idは、駆動トランジスタ214の閾値電圧Vthに依存せず、さらに有機EL素子213の容量成分に関係しない電流となっていることが解る。
以下、本発明の実施の形態について、図面を参照しながら説明する。
以下、本発明の実施の形態について、図面を参照しながら説明する。
VREF-VCAT<Vth+Vt(EL) (式16)
VR1-VCAT<Vt(EL) (式17)
上記式16及び式17を満たす数値例として、例えば、VREF=VCAT=VR1=0Vである。
Vgs=(VREF-Vdata) (式18)
ここで、Vgsは、例えば、0V~5Vとなるため、駆動トランジスタ414はオン状態となり、ドレイン電流が有機EL素子413へと流れ込み、k番目の駆動ブロックに属する発光画素41Aでは、上記式18に規定されたVgsに応じて一斉に発光する。この一斉発光動作は、第1発光ステップに相当する。
VS=Vt(EL)+VCAT (式19)
また、上記式18で規定されるVgs及び式19で規定されるソース電位から、駆動トランジスタ414のゲート電位は、式20で表される。
VG=(VREF-Vdata)+Vt(EL)+VCAT (式20)
10 表示パネル
11A、11B、21A、21B、31A、31B、41A、41B、501 発光画素
12 信号線群
13 制御線群
14 走査/制御線駆動回路
15 信号線駆動回路
16 セレクタ回路
16A 第1セレクタ
16B 第2セレクタ
20 制御回路
100、200、300、400 電流制御部
110、112、310、312 電源線
113、213、313、413 有機EL素子
114、214、314、414、512 駆動トランジスタ
115、116、161、162、163、164、215、216、315、415、416、417、511 スイッチングトランジスタ
117、118、217、218、316、317、418 静電保持容量
119 固定電圧線
131、231 第2制御線
132、232 第1制御線
133、233、333、433、701、702、703 走査線
141、142、143、144、431 制御線
151、251、351、451 第1信号線
152、252、352、452 第2信号線
153 データドライバ
419 参照電源線
502 画素アレイ部
503 信号セレクタ
504 走査線駆動部
505 給電線駆動部
513 保持容量素子
514 発光素子
515 接地配線
601、602、60n 信号線
801、802、803 給電線
Claims (11)
- マトリクス状に配置された複数の発光画素を有する表示装置であって、
発光画素列ごとに設けられた出力線に、発光画素の輝度を決定する信号電圧を出力する信号線駆動回路と、
発光画素列ごとに配置され、前記信号電圧を前記発光画素に与える第1信号線及び第2信号線と、
前記出力線から出力される前記信号電圧を、前記第1信号線及び第2信号線のいずれかに選択的に供給する、発光画素列ごとに配置された第1セレクタと、
固定電圧源から供給される固定電圧を、前記第1信号線及び第2信号線のいずれかに選択的に供給する、発光画素列ごとに配置された第2セレクタと、
前記第1信号線及び前記第2信号線に対して、前記信号電圧及び前記固定電圧が互いに排他的に供給されるよう、前記第1セレクタ及び前記第2セレクタを制御するセレクタ制御部と、
第1電源線及び第2電源線と、
発光画素行ごとに配置された走査線とを備え、
前記複数の発光画素は、複数の発光画素行を一駆動ブロックとした2以上の駆動ブロックを構成し、
前記複数の発光画素のそれぞれは、
一方の端子が前記第2電源線に接続され、前記信号電圧に応じた信号電流が流れることにより発光する発光素子と、
前記第1電源線及び前記発光素子の他方の端子に接続され、前記信号電圧が印加されることにより前記信号電圧を前記信号電流に変換し、前記固定電圧が印加されることにより閾値電圧に応じた電圧または初期化電圧を保持する電流制御部とを備え、
k(kは自然数)番目の駆動ブロックに属する前記発光画素は、さらに、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第1信号線に接続され、ソース及びドレインの他方が前記電流制御部に接続され、前記第1信号線と前記電流制御部との導通及び非導通を切り換える第1スイッチングトランジスタを備え、
(k+1)番目の駆動ブロックに属する前記発光画素は、さらに、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第2信号線に接続され、ソース及びドレインの他方が前記電流制御部に接続され、前記第2信号線と前記電流制御部との導通及び非導通を切り換える第2スイッチングトランジスタを備え、
同一の前記駆動ブロック内の全ての発光画素では、前記電流制御部に前記固定電圧が印加されることにより前記閾値電圧が検出される閾値検出期間及び前記電流制御部が初期化される初期化期間の少なくとも一方が共通化されており、異なる前記駆動ブロック間では、前記駆動ブロック内で共通化された前記閾値検出期間及び前記初期化期間の少なくとも一方が独立している
表示装置。 - 前記第1セレクタは、前記出力線と前記第1信号線との導通及び非導通を切り換える第1スイッチ素子と、前記出力線と前記第2信号線との導通及び非導通を切り換える第2スイッチ素子とを備え、
前記第2セレクタは、前記固定電圧源と前記第1信号線との導通及び非導通を切り換える第3スイッチ素子と、前記固定電圧源と前記第2信号線との導通及び非導通を切り換える第4スイッチ素子とを備え、
前記セレクタ制御部は、前記第1スイッチ素子、前記第2スイッチ素子、前記第3スイッチ素子及び前記第4スイッチ素子をオンまたはオフさせることにより、前記第1セレクタ及び前記第2セレクタを制御する
請求項1に記載の表示装置。 - 前記第1スイッチ素子をオンまたはオフさせるための制御線と、前記第4スイッチ素子をオンまたはオフさせるための制御線とが共通化されており、前記第2スイッチ素子をオンまたはオフさせるための制御線と、前記第3スイッチ素子をオンまたはオフさせるための制御線とが共通化されていることにより、
前記セレクタ制御部は、前記第1スイッチ素子と前記第4スイッチ素子とのオンオフを同期させ、前記第2スイッチ素子と前記第3スイッチ素子とのオンオフを同期させ、前記第1スイッチ素子及び前記第4スイッチ素子のオンオフと前記第2スイッチ素子及び前記第3スイッチ素子のオンオフとを排他的に行う
請求項2に記載の表示装置。 - さらに、発光画素行ごとに配置され、前記電流制御部に接続された第1制御線を備え、
前記第1制御線は、同一の前記駆動ブロック内の全ての発光画素では共通化されており、異なる前記駆動ブロック間では独立している
請求項1~3のいずれか1項に記載の表示装置。 - さらに、発光画素行ごとに配置され、前記電流制御部に接続された第2制御線を備え、
前記電流制御部は、
ソース及びドレインの一方が前記発光素子の他方の端子に接続され、ゲート-ソース間に印加される前記信号電圧を、ドレイン電流である前記信号電流に変換する駆動トランジスタと、
一方の端子が前記駆動トランジスタのゲートに接続され、他方の端子が前記駆動トランジスタのソースに接続された第1容量素子と、
一方の端子が前記駆動トランジスタのソースに接続され、他方の端子が前記第1制御線に接続された第2容量素子と、
ゲートが前記第2制御線に接続され、ソース及びドレインが前記第1電源線と前記発光素子の他方の端子との間に挿入され、前記駆動トランジスタのドレイン電流のオンオフを切り換える第3スイッチングトランジスタとを備え、
前記第1スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第1信号線に接続され、ソース及びドレインの他方が前記駆動トランジスタのゲートに接続され、
前記第2スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第2信号線に接続され、ソース及びドレインの他方が前記駆動トランジスタのゲートに接続されている
請求項4に記載の表示装置。 - 前記第2制御線は、同一駆動ブロック内の全ての発光画素では共通化されており、異なる駆動ブロック間では独立している
請求項5に記載の表示装置。 - さらに、発光画素行ごとに配置された第2制御線を備え、
前記電流制御部は、
ソース及びドレインの一方が前記発光素子の他方の端子に接続され、ゲート-ソース間に印加される前記信号電圧を、ドレイン電流である前記信号電流に変換する駆動トランジスタと、
一方の端子が前記駆動トランジスタのゲートに接続され、他方の端子が前記駆動トランジスタのソースに接続された第3容量素子と、
一方の端子が前記駆動トランジスタのソースに接続され、他方の端子が前記第1制御線に接続された第4容量素子と、
ゲートが前記第2制御線に接続され、ソース及びドレインの一方が前記第3容量素子の他方の端子に接続され、ソース及びドレインの他方が前記駆動トランジスタのソースに接続された第4スイッチングトランジスタとを備え、
前記第1スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第1信号線に接続され、ソース及びドレインの他方が前記駆動トランジスタのゲートに接続され、
前記第2スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第2信号線に接続され、ソース及びドレインの他方が前記駆動トランジスタのゲートに接続されている
請求項4に記載の表示装置。 - 前記電流制御部は、
ソース及びドレインの一方が第1電源線に接続され、ソース及びドレインの他方が前記発光素子の他方の端子に接続され、ゲート-ソース間に印加される前記信号電圧を前記信号電流に変換する駆動トランジスタと、
一方の端子が前記駆動トランジスタのゲートに接続された第5容量素子と、
ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第5容量素子の一方の端子に接続され、ソース及びドレインの他方が参照電源線に接続された第5スイッチングトランジスタと、
ゲートが前記第1制御線に接続され、ソース及びドレインの一方が前記第5容量素子の他方の端子に接続され、ソース及びドレインの他方が前記駆動トランジスタのソースに接続された第6スイッチングトランジスタとを備え、
前記第1スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第5容量素子の他方の端子に接続され、ソース及びドレインの他方が前記第1信号線に接続され、
前記第2スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第5容量素子の他方の端子に接続され、ソース及びドレインの他方が前記第2信号線に接続されている
請求項4に記載の表示装置。 - 前記第1電源線は、発光画素行ごとに配置され、前記固定電圧よりも低い電圧である第1電圧と、前記固定電圧よりも高い電圧である第2電圧とを供給し、
前記電流制御部は、
ソース及びドレインの一方が前記発光素子の他方の端子に接続され、ソース及びドレインの他方が前記第1電源線に接続され、ゲート-ソース間に印加される前記信号電圧を、ドレイン電流である前記信号電流に変換する駆動トランジスタと、
一方の端子が前記駆動トランジスタのゲートに接続され、他方の端子が前記駆動トランジスタのソース及びドレインの一方に接続され、少なくとも前記信号電圧あるいは前記固定電圧に対応した電圧を保持する第6容量素子とを備え、
前記第1スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第1信号線に接続され、ソース及びドレインの他方が前記駆動トランジスタのゲートに接続され、
前記第2スイッチングトランジスタは、ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第2信号線に接続され、ソース及びドレインの他方が前記駆動トランジスタのゲートに接続され、
同一の前記駆動ブロック内の全ての発光画素に対し、前記閾値検出期間及び前記初期化期間の少なくとも一方においては前記第1電圧及び前記第2電圧の供給を同じタイミングで制御し、異なる前記駆動ブロック間では、前記タイミングと異なるタイミングで前記第1電圧及び前記第2電圧の供給を制御する制御部を備える
請求項1~3のいずれか1項に記載の表示装置。 - 前記発光素子は、前記信号電圧に応じて発光する有機EL(Electro Luminescence)素子である
請求項1~9のいずれか1項に記載の表示装置。 - 発光画素列ごとに配置された第1信号線及び第2信号線のうちいずれかの信号線から供給された信号電圧を当該電圧に対応した信号電流に変換する駆動トランジスタを有する電流制御部と、前記信号電流が流れることにより発光する発光素子とを備える発光画素がマトリクス状に配置され、複数の前記発光画素行を一駆動ブロックとした2以上の駆動ブロックを構成する表示装置の制御方法であって、
前記信号電圧を出力する信号線駆動回路と前記第1信号線とを非接続とし前記固定電圧を出力する固定電圧源と前記第1信号線とを接続することにより、k(kは自然数)番目の駆動ブロックの有する全ての前記電流制御部に、前記固定電圧源から前記第1信号線を介して前記固定電圧を同時に印加し、前記駆動トランジスタの閾値電圧またはリセット電圧に対応した電圧を同時に保持させる第1電圧保持ステップと、
前記第1電圧保持ステップの後、前記固定電圧源と前記第1信号線とを非接続とし前記信号線駆動回路と前記第1信号線とを接続することにより、前記k番目の駆動ブロックの有する前記発光画素において、前記電流制御部に、前記信号線駆動回路から前記第1信号線を介して前記信号電圧を印加し、当該信号電圧に対応する電圧を発光画素行順に保持させる第1輝度保持ステップと、
前記第1電圧保持ステップの後、前記信号線駆動回路と前記第2信号線とを非接続とし前記固定電圧源と前記第2信号線とを接続することにより、(k+1)番目の駆動ブロックの有する全ての前記電流制御部に、前記固定電圧源から前記第2信号線を介して前記固定電圧を同時に印加し、前記駆動トランジスタの閾値電圧またはリセット電圧に対応した電圧を同時に保持させる第2電圧保持ステップとを含む
表示装置の制御方法。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2010/005466 WO2012032565A1 (ja) | 2010-09-06 | 2010-09-06 | 表示装置及びその制御方法 |
CN201080045999.1A CN102576512B (zh) | 2010-09-06 | 2010-09-06 | 显示装置及其控制方法 |
KR1020127009562A KR101319702B1 (ko) | 2010-09-06 | 2010-09-06 | 표시 장치 및 그 제어 방법 |
JP2011551143A JP5284492B2 (ja) | 2010-09-06 | 2010-09-06 | 表示装置及びその制御方法 |
US13/443,233 US8305310B2 (en) | 2010-09-06 | 2012-04-10 | Display device and method of controlling the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2010/005466 WO2012032565A1 (ja) | 2010-09-06 | 2010-09-06 | 表示装置及びその制御方法 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/443,233 Continuation US8305310B2 (en) | 2010-09-06 | 2012-04-10 | Display device and method of controlling the same |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2012032565A1 true WO2012032565A1 (ja) | 2012-03-15 |
Family
ID=45810195
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2010/005466 WO2012032565A1 (ja) | 2010-09-06 | 2010-09-06 | 表示装置及びその制御方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US8305310B2 (ja) |
JP (1) | JP5284492B2 (ja) |
KR (1) | KR101319702B1 (ja) |
CN (1) | CN102576512B (ja) |
WO (1) | WO2012032565A1 (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2018116282A (ja) * | 2012-05-09 | 2018-07-26 | 株式会社半導体エネルギー研究所 | 表示装置 |
WO2022050059A1 (ja) * | 2020-09-01 | 2022-03-10 | ソニーセミコンダクタソリューションズ株式会社 | 表示装置、表示装置の駆動方法、及び、電子機器 |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2012032567A1 (ja) * | 2010-09-06 | 2012-03-15 | パナソニック株式会社 | 表示装置及びその制御方法 |
CN105144274B (zh) * | 2013-04-23 | 2017-07-11 | 夏普株式会社 | 显示装置及其驱动电流检测方法 |
CN105096819B (zh) * | 2015-04-21 | 2017-11-28 | 北京大学深圳研究生院 | 一种显示装置及其像素电路 |
CN105609048B (zh) * | 2016-01-04 | 2018-06-05 | 京东方科技集团股份有限公司 | 一种像素补偿电路及其驱动方法、显示装置 |
CN109830199B (zh) * | 2019-04-10 | 2022-06-28 | 京东方科技集团股份有限公司 | 显示面板周边电路、显示面板及检测方法 |
KR102717975B1 (ko) * | 2019-05-14 | 2024-10-17 | 삼성디스플레이 주식회사 | 표시 장치 및 이의 구동 방법 |
US11741891B2 (en) * | 2021-12-29 | 2023-08-29 | Lg Display Co., Ltd. | Display device and driving method thereof |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003186439A (ja) * | 2001-12-21 | 2003-07-04 | Matsushita Electric Ind Co Ltd | El表示装置とその駆動方法および情報表示装置 |
WO2003063124A1 (fr) * | 2002-01-17 | 2003-07-31 | Nec Corporation | Dispositif a semi-conducteur comprenant des circuits d'attaque a charge de courant de type reseau et procede d'attaque |
JP2006284716A (ja) * | 2005-03-31 | 2006-10-19 | Casio Comput Co Ltd | 表示駆動装置及びその駆動制御方法、並びに、表示装置及びその駆動制御方法 |
JP2008122633A (ja) * | 2006-11-13 | 2008-05-29 | Sony Corp | 表示装置 |
WO2008152817A1 (ja) * | 2007-06-15 | 2008-12-18 | Panasonic Corporation | 画像表示装置 |
JP2009008874A (ja) * | 2007-06-28 | 2009-01-15 | Sony Corp | 表示装置及び表示装置の駆動方法 |
JP2009237041A (ja) * | 2008-03-26 | 2009-10-15 | Sony Corp | 画像表示装置及び画像表示方法 |
WO2010041426A1 (ja) * | 2008-10-07 | 2010-04-15 | パナソニック株式会社 | 画像表示装置およびその制御方法 |
WO2010100938A1 (ja) * | 2009-03-06 | 2010-09-10 | パナソニック株式会社 | 画像表示装置およびその駆動方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004318093A (ja) * | 2003-03-31 | 2004-11-11 | Sanyo Electric Co Ltd | 発光ディスプレイ及びその駆動方法及びエレクトロルミネッセンス表示回路及びエレクトロルミネッセンスディスプレイ |
GB0323767D0 (en) * | 2003-10-10 | 2003-11-12 | Koninkl Philips Electronics Nv | Electroluminescent display devices |
US20060290611A1 (en) | 2005-03-01 | 2006-12-28 | Toshiba Matsushita Display Technology Co., Ltd. | Display device using self-luminous element and driving method of same |
US7626565B2 (en) | 2005-03-01 | 2009-12-01 | Toshiba Matsushita Display Technology Co., Ltd. | Display device using self-luminous elements and driving method of same |
JP2007263989A (ja) | 2005-03-01 | 2007-10-11 | Toshiba Matsushita Display Technology Co Ltd | 自発光素子を用いた表示装置、及びその駆動方法 |
US7907137B2 (en) | 2005-03-31 | 2011-03-15 | Casio Computer Co., Ltd. | Display drive apparatus, display apparatus and drive control method thereof |
JP4935979B2 (ja) * | 2006-08-10 | 2012-05-23 | カシオ計算機株式会社 | 表示装置及びその駆動方法、並びに、表示駆動装置及びその駆動方法 |
JP5055963B2 (ja) | 2006-11-13 | 2012-10-24 | ソニー株式会社 | 表示装置及び表示装置の駆動方法 |
JP4470955B2 (ja) * | 2007-03-26 | 2010-06-02 | カシオ計算機株式会社 | 表示装置及びその駆動方法 |
JP2009015276A (ja) | 2007-06-05 | 2009-01-22 | Sony Corp | El表示パネル駆動方法、el表示パネル、el表示パネル駆動装置及び電子機器 |
JP2009192854A (ja) * | 2008-02-15 | 2009-08-27 | Casio Comput Co Ltd | 表示駆動装置、並びに、表示装置及びその駆動制御方法 |
JP5230806B2 (ja) * | 2009-05-26 | 2013-07-10 | パナソニック株式会社 | 画像表示装置およびその駆動方法 |
KR101291433B1 (ko) * | 2010-09-06 | 2013-07-30 | 파나소닉 주식회사 | 표시 장치 및 그 구동 방법 |
-
2010
- 2010-09-06 CN CN201080045999.1A patent/CN102576512B/zh active Active
- 2010-09-06 WO PCT/JP2010/005466 patent/WO2012032565A1/ja active Application Filing
- 2010-09-06 KR KR1020127009562A patent/KR101319702B1/ko not_active Expired - Fee Related
- 2010-09-06 JP JP2011551143A patent/JP5284492B2/ja active Active
-
2012
- 2012-04-10 US US13/443,233 patent/US8305310B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003186439A (ja) * | 2001-12-21 | 2003-07-04 | Matsushita Electric Ind Co Ltd | El表示装置とその駆動方法および情報表示装置 |
WO2003063124A1 (fr) * | 2002-01-17 | 2003-07-31 | Nec Corporation | Dispositif a semi-conducteur comprenant des circuits d'attaque a charge de courant de type reseau et procede d'attaque |
JP2006284716A (ja) * | 2005-03-31 | 2006-10-19 | Casio Comput Co Ltd | 表示駆動装置及びその駆動制御方法、並びに、表示装置及びその駆動制御方法 |
JP2008122633A (ja) * | 2006-11-13 | 2008-05-29 | Sony Corp | 表示装置 |
WO2008152817A1 (ja) * | 2007-06-15 | 2008-12-18 | Panasonic Corporation | 画像表示装置 |
JP2009008874A (ja) * | 2007-06-28 | 2009-01-15 | Sony Corp | 表示装置及び表示装置の駆動方法 |
JP2009237041A (ja) * | 2008-03-26 | 2009-10-15 | Sony Corp | 画像表示装置及び画像表示方法 |
WO2010041426A1 (ja) * | 2008-10-07 | 2010-04-15 | パナソニック株式会社 | 画像表示装置およびその制御方法 |
WO2010100938A1 (ja) * | 2009-03-06 | 2010-09-10 | パナソニック株式会社 | 画像表示装置およびその駆動方法 |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2018116282A (ja) * | 2012-05-09 | 2018-07-26 | 株式会社半導体エネルギー研究所 | 表示装置 |
US10416466B2 (en) | 2012-05-09 | 2019-09-17 | Semiconductor Energy Laboratory Co., Ltd. | Display device and electronic device |
WO2022050059A1 (ja) * | 2020-09-01 | 2022-03-10 | ソニーセミコンダクタソリューションズ株式会社 | 表示装置、表示装置の駆動方法、及び、電子機器 |
US12198635B2 (en) | 2020-09-01 | 2025-01-14 | Sony Semiconductor Solutions Corporation | Display device, driving method of display device, and electronic equipment |
Also Published As
Publication number | Publication date |
---|---|
KR101319702B1 (ko) | 2013-10-29 |
CN102576512A (zh) | 2012-07-11 |
KR20120064111A (ko) | 2012-06-18 |
US8305310B2 (en) | 2012-11-06 |
US20120194576A1 (en) | 2012-08-02 |
JP5284492B2 (ja) | 2013-09-11 |
JPWO2012032565A1 (ja) | 2013-10-31 |
CN102576512B (zh) | 2014-11-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5282146B2 (ja) | 表示装置及びその制御方法 | |
JP5627694B2 (ja) | 表示装置 | |
JP5414724B2 (ja) | 画像表示装置およびその駆動方法 | |
CN102428508B (zh) | 图像显示装置及其驱动方法 | |
JP5284492B2 (ja) | 表示装置及びその制御方法 | |
JP5456901B2 (ja) | 表示装置およびその駆動方法 | |
JP5415565B2 (ja) | 表示装置およびその駆動方法 | |
JP5414808B2 (ja) | 表示装置およびその駆動方法 | |
WO2015029422A1 (ja) | 駆動方法および表示装置 | |
JP5399521B2 (ja) | 表示装置およびその駆動方法 | |
KR20140041046A (ko) | 유기발광 표시장치와 그 게이트 신호 전압 변조 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201080045999.1 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2011551143 Country of ref document: JP |
|
ENP | Entry into the national phase |
Ref document number: 20127009562 Country of ref document: KR Kind code of ref document: A |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10856919 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 10856919 Country of ref document: EP Kind code of ref document: A1 |