WO2012032559A1 - 表示装置およびその駆動方法 - Google Patents
表示装置およびその駆動方法 Download PDFInfo
- Publication number
- WO2012032559A1 WO2012032559A1 PCT/JP2010/005453 JP2010005453W WO2012032559A1 WO 2012032559 A1 WO2012032559 A1 WO 2012032559A1 JP 2010005453 W JP2010005453 W JP 2010005453W WO 2012032559 A1 WO2012032559 A1 WO 2012032559A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- voltage
- light emitting
- drive
- signal
- transistor
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims description 37
- 239000003990 capacitor Substances 0.000 claims abstract description 105
- 239000011159 matrix material Substances 0.000 claims description 13
- 238000005401 electroluminescence Methods 0.000 description 49
- 238000010586 diagram Methods 0.000 description 30
- 238000001514 detection method Methods 0.000 description 24
- 230000007704 transition Effects 0.000 description 6
- 238000002360 preparation method Methods 0.000 description 5
- 230000008569 process Effects 0.000 description 4
- 230000004044 response Effects 0.000 description 4
- 239000010409 thin film Substances 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 230000008859 change Effects 0.000 description 2
- 239000004973 liquid crystal related substance Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 230000003466 anti-cipated effect Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 210000002858 crystal cell Anatomy 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/123—Connection of the pixel electrodes to the thin film transistors [TFT]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/10—Intensity circuits
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3233—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/121—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0819—Several active elements per pixel in active matrix panels used for counteracting undesired variations, e.g. feedback or autozeroing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0852—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor being a dynamic memory with more than one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0861—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor with additional control of the display period without amending the charge stored in a pixel memory, e.g. by means of additional select electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/04—Maintaining the quality of display appearance
- G09G2320/043—Preventing or counteracting the effects of ageing
Definitions
- the present invention relates to a display device and a driving method thereof, and more particularly to a display device using a current-driven light emitting element and a driving method thereof.
- a display device using an organic electroluminescence (EL) element As a display device using a current-driven light emitting element, a display device using an organic electroluminescence (EL) element is known.
- the organic EL display device using the self-emitting organic EL element does not require a backlight necessary for a liquid crystal display device, and is optimal for thinning the device. Moreover, since there is no restriction
- organic EL elements constituting pixels are usually arranged in a matrix.
- An organic EL element is provided at the intersection of a plurality of row electrodes (scanning lines) and a plurality of column electrodes (data lines), and a voltage corresponding to a data signal is applied between the selected row electrodes and the plurality of column electrodes.
- a device for driving an organic EL element is called a passive matrix type organic EL display.
- a switching thin film transistor (TFT: Thin Film Transistor) is provided at the intersection of a plurality of scanning lines and a plurality of data lines, and a gate of a driving element is connected to the switching TFT, and the switching TFT is turned on through the selected scanning line. Then, a data signal is input to the drive element from the signal line.
- TFT Thin Film Transistor
- a device in which an organic EL element is driven by this drive element is called an active matrix type organic EL display device.
- An active matrix organic EL display device differs from a passive matrix organic EL display device in which an organic EL element connected thereto emits light only during a period when each row electrode (scanning line) is selected. Since the organic EL element can emit light until the selection), the luminance of the display is not reduced even if the duty ratio is increased. Therefore, the active matrix organic EL display device can be driven at a low voltage and can reduce power consumption.
- the active matrix type organic EL display has a drawback that even if the same data signal is given due to variations in the characteristics of the drive transistors, the luminance of the organic EL element is different in each pixel and uneven luminance occurs. .
- Patent Document 1 discloses a method of compensating for characteristic variation for each pixel using a simple pixel circuit as a method for compensating luminance unevenness due to variations in characteristics of drive transistors.
- FIG. 12 is a block diagram showing a configuration of a conventional image display device described in Patent Document 1.
- the image display device 500 shown in the figure includes a pixel array unit 502 and a drive unit that drives the pixel array unit 502.
- the pixel array unit 502 includes scanning lines 701 to 70m arranged for each row, signal lines 601 to 60n arranged for each column, matrix-like light emitting pixels 501 arranged at a portion where both intersect, And feeder lines 801 to 80m arranged for each.
- the driving unit includes a signal selector 503, a scanning line driving unit 504, and a power feeding line driving unit 505.
- the scanning line driving unit 504 sequentially supplies the control signals to the scanning lines 701 to 70m at a horizontal period (1H) to scan the light emitting pixels 501 line by line.
- the feeder line drive unit 505 supplies a power supply voltage that switches between the first voltage and the second voltage to each of the feeder lines 801 to 80m in accordance with the line sequential scanning.
- the signal selector 503 switches the luminance signal voltage to be a video signal and the reference voltage in accordance with the line sequential scanning, and supplies them to the column-like signal lines 601 to 60n.
- two columnar signal lines 601 to 60n are arranged for each column, and one signal line supplies the reference voltage and the luminance signal voltage to the light emitting pixels 501 in the odd rows, and the other signal.
- the line supplies the reference voltage and the luminance signal voltage to the light emitting pixels 501 in even rows.
- FIG. 13 is a circuit configuration diagram of a light emitting pixel included in a conventional image display device described in Patent Document 1.
- the light emitting pixels 501 in the first row and the first column are shown.
- a scanning line 701, a power supply line 801, and a signal line 601 are arranged for the light emitting pixel 501. Note that one of the two signal lines 601 is connected to the light emitting pixel 501.
- the light-emitting pixel 501 includes a switching transistor 511, a drive transistor 512, a storage capacitor 513, and a light-emitting element 514.
- the switching transistor 511 has a gate connected to the scanning line 701, one of the source and the drain connected to the signal line 601, and the other connected to the gate of the driving transistor 512.
- the drive transistor 512 has a source connected to the anode of the light emitting element 514 and a drain connected to the power supply line 801.
- the light emitting element 514 has a cathode connected to the ground wiring 515.
- the storage capacitor 513 is connected to the source and gate of the drive transistor 512.
- the feed line driving unit 505 switches the feed line 801 from the first voltage (high voltage) to the second voltage (low voltage) while the signal line 601 is at the reference voltage.
- the scanning line driving unit 504 sets the voltage of the scanning line 701 to the “H” level to make the switching transistor 511 conductive, and applies the reference voltage to the gate of the driving transistor 512.
- the source of the driving transistor 512 is set to the second voltage.
- the power supply line driving unit 505 switches the voltage of the power supply line 801 from the second voltage to the first voltage in the correction period before the voltage of the signal line 601 switches from the reference voltage to the luminance signal voltage.
- a voltage corresponding to the threshold voltage Vth of 512 is held in the holding capacitor 513.
- the voltage of the switching transistor 511 is set to the “H” level, and the luminance signal voltage is held in the holding capacitor 513. That is, this luminance signal voltage is added to the voltage corresponding to the threshold voltage Vth of the driving transistor 512 held previously and written to the holding capacitor 513.
- the drive transistor 512 receives supply of current from the power supply line 801 at the first voltage, and flows a drive current corresponding to the holding voltage to the light emitting element 514.
- FIG. 14 is an operation timing chart of the image display device described in Patent Document 1.
- the scanning signal applied to the scanning line is sequentially shifted for each line by one horizontal period (1H).
- a scanning signal applied to one scanning line includes two pulses.
- the first pulse has a long time width and is 1H or more.
- the second pulse has a narrow time width and is a part of 1H.
- the first pulse corresponds to the threshold correction period described above, and the second pulse corresponds to the signal voltage sampling period and the mobility correction period. Further, the power supply pulse supplied to the power supply line is also shifted for each line at a cycle of 1H. On the other hand, each signal line is applied with a signal voltage once every 2H, and a time zone at the reference voltage can be secured for 1H or more.
- the conventional image display device described in Patent Document 1 often has on / off signal levels of scanning lines and power supply lines arranged for each light emitting pixel row.
- the threshold correction period must be set for each light emitting pixel row.
- a light emission period must be provided subsequently. Therefore, it is necessary to set the threshold correction timing and the light emission timing for each pixel row. For this reason, as the display panel is increased in area, the number of rows also increases, so that more signals are output from each drive circuit, and the frequency of the signal switching is increased, and the scanning line drive circuit and the feed line are increased. The signal output load of the drive circuit increases.
- the conventional image display device described in Patent Document 1 has a limit as a display device that requires high-precision correction because the drive transistor threshold voltage Vth correction period is less than 2H.
- an object of the present invention is to provide a display device in which the output load of a drive circuit is reduced and the display quality is improved by highly accurate threshold voltage correction.
- a display device is a display device including a plurality of light-emitting pixels arranged in a matrix, and is provided for each light-emitting pixel column.
- the plurality of light-emitting pixels constitute two or more drive blocks each having a plurality of light-emitting pixel rows as one drive block, and each of the plurality of light-emitting pixels is provided with a first control line and a second control line.
- a driving transistor that converts a signal voltage into the signal current a first capacitor element having one terminal connected to the gate of the driving transistor, and one terminal connected to one terminal or the other terminal of the first capacitor element
- a first switching transistor having the other drain connected to the drain of the drive transistor; a gate connected to the first control line; and a source and a drain connected to the other of the source and drain of the drive transistor and the other of the light emitting element.
- a second switching transistor inserted between the terminal and the kth (k is a natural number) drive
- a gate is connected to the scanning line, one of a source and a drain is connected to the first signal line, and the other of the source and the drain is connected to the other terminal of the first capacitor.
- the light-emitting pixel including a third switching transistor connected to the (k + 1) th drive block, further having a gate connected to the scan line and one of a source and a drain connected to the second signal line;
- a fourth switching transistor having the other of the source and the drain connected to the other terminal of the first capacitive element is provided, and the second control line is shared by all the light emitting pixels in the same drive block, and is driven differently.
- the blocks are independent.
- the threshold correction period and timing of the driving transistor can be matched in the driving block, so that the number of signal level switching from on to off or off to on is reduced. This reduces the load on the driving circuit that drives the circuit of the light emitting pixel.
- the drive block threshold correction period of the drive transistor can be increased with respect to one frame period by the drive block and the two signal lines arranged for each light emitting pixel column, so that a highly accurate drive current flows to the light emitting element. The image display quality is improved.
- FIG. 1 is a block diagram showing an electrical configuration of a display device according to Embodiment 1 of the present invention.
- FIG. 2A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 1 of the present invention.
- FIG. 2B is a specific circuit configuration diagram of the light-emitting pixels of the even-numbered drive block in the display device according to Embodiment 1 of the present invention.
- FIG. 3 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 1 of the present invention.
- FIG. 4A is an operation timing chart of the display device driving method according to Embodiment 1 of the present invention.
- FIG. 4A is an operation timing chart of the display device driving method according to Embodiment 1 of the present invention.
- FIG. 4B is a state transition diagram of a drive block that emits light by the drive method according to Embodiment 1 of the present invention.
- FIG. 5 is a state transition diagram of the luminescent pixels included in the display device according to Embodiment 1 of the present invention.
- FIG. 6 is an operation flowchart of the display device according to the first embodiment of the present invention.
- FIG. 7 is a diagram for explaining the waveform characteristics of the scanning lines and the signal lines.
- FIG. 8 is a circuit configuration diagram showing a part of a display panel included in the display device according to Embodiment 2 of the present invention.
- FIG. 9A is an operation timing chart of the display device driving method according to Embodiment 2 of the present invention.
- FIG. 9B is a state transition diagram of a drive block that emits light by the drive method according to Embodiment 2 of the present invention.
- FIG. 10A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 3 of the present invention.
- FIG. 10B is a specific circuit configuration diagram of the light-emitting pixels of the even-numbered drive block in the display device according to Embodiment 3 of the present invention.
- FIG. 11 is an external view of a thin flat TV incorporating the display device of the present invention.
- FIG. 12 is a block diagram showing a configuration of a conventional image display device described in Patent Document 1.
- FIG. 13 is a circuit configuration diagram of a light-emitting pixel included in a conventional image display device described in Patent Document 1.
- FIG. 14 is an operation timing chart of the image display device described in Patent Document 1.
- a display device is a display device including a plurality of light-emitting pixels arranged in a matrix, and is provided for each light-emitting pixel column.
- the plurality of light-emitting pixels constitute two or more drive blocks each having a plurality of light-emitting pixel rows as one drive block, and each of the plurality of light-emitting pixels is provided with a first control line and a second control line.
- a driving transistor that converts a signal voltage into the signal current a first capacitor element having one terminal connected to the gate of the driving transistor, and one terminal connected to one terminal or the other terminal of the first capacitor element
- a first switching transistor having the other drain connected to the drain of the drive transistor; a gate connected to the first control line; and a source and a drain connected to the other of the source and drain of the drive transistor and the other of the light emitting element.
- a second switching transistor inserted between the terminal and the kth (k is a natural number) drive
- a gate is connected to the scanning line, one of a source and a drain is connected to the first signal line, and the other of the source and the drain is connected to the other terminal of the first capacitor.
- the light-emitting pixel including a third switching transistor connected to the (k + 1) th drive block, further having a gate connected to the scan line and one of a source and a drain connected to the second signal line;
- a fourth switching transistor having the other of the source and the drain connected to the other terminal of the first capacitive element is provided, and the second control line is shared by all the light emitting pixels in the same drive block, and is driven differently.
- the blocks are independent.
- the first switching transistor inserted between the gate and the drain of the driving transistor, the second switching transistor connecting the current path from the driving transistor to the light emitting pixel, the first capacitive element, and the second capacitive element are arranged.
- the control pixel, the scanning line, and the signal line for each light emitting pixel circuit that is formed into a driving block the threshold correction period of the driving transistor and the timing thereof can be matched in the same driving block. . Therefore, the load of the drive circuit that outputs the signal for controlling the current path and controls the signal voltage is reduced.
- the threshold correction period of the drive transistor is made larger in one frame period Tf, which is the time for rewriting all the light emitting pixels, by using the drive block and the two signal lines arranged for each light emitting pixel column. Can do.
- Tf the time for rewriting all the light emitting pixels
- the threshold correction period is provided in the (k + 1) th drive block during the period in which the luminance signal voltage is sampled in the kth drive block. Therefore, the threshold correction period is not divided for each light emitting pixel row, but is divided for each drive block. Therefore, the larger the display area, the longer the relative threshold correction period for one frame period can be set without reducing the light emission duty. As a result, a drive current based on the luminance signal voltage corrected with high accuracy flows to the light emitting element, and the image display quality is improved.
- the first control line may be shared by all the light emitting pixels in the same drive block, and may be independent between different drive blocks.
- simultaneous light emission in the same block is realized by simultaneously controlling the second switching transistor connecting the current path from the drive transistor to the light emitting pixel in the same block by the first control line. Becomes possible. Furthermore, the load on the drive circuit that outputs a signal for controlling the second switching transistor to the first control line is reduced.
- the display device further controls the first signal line, the second signal line, the first control line, the second control line, and the scan line to control the light emitting pixel.
- a driving circuit for driving wherein the driving circuit turns on the three switching transistors by a scanning signal from the scanning line in a state where the second switching transistor is turned on by a control signal from the first control line;
- the gate-source voltage of the drive transistor becomes an initial value that is equal to or higher than the threshold voltage. Simultaneously applying the gate voltage to the gates of all of the driving transistors of the kth driving block, and the first and third switching transistors.
- All the second switching transistors of the kth drive block are turned off at the same time in the on state, and the second switching transistors are turned on by a control signal from the first control line.
- the fourth switching transistor is turned on by the scanning signal of (2), and all the first switching transistors of the (k + 1) th driving block are turned on by the control signal from the second control line, An initialization voltage at which the gate-source voltage of the driving transistor is equal to or higher than the threshold voltage is simultaneously applied to the gates of all the driving transistors included in the (k + 1) th driving block, and the first and fourth switching transistors are turned on. All the (k + 1) th driving blocks in the state The switching transistor may be simultaneously turned off.
- the drive circuit that controls the voltages of the first signal line, the second signal line, the first control line, the second control line, and the scanning line includes a threshold correction period and a signal voltage writing period. And the light emission period is controlled.
- the signal voltage includes a luminance signal voltage for causing the light emitting element to emit light, and a voltage corresponding to a threshold voltage of the driving transistor.
- the display device further includes a signal line driver circuit that outputs the signal voltage to the first signal line and the second signal line, and the signal line driver circuit includes the signal voltage.
- a timing control circuit that controls timing for outputting a voltage, and the timing control circuit outputs the luminance signal voltage to the first signal line while the signal line driving circuit outputs the luminance signal voltage to the second signal line.
- the reference voltage may be output to the first signal line while the reference voltage is output to the second signal line and the luminance signal voltage is output to the second signal line.
- the threshold correction period is provided in the (k + 1) th drive block during the period in which the luminance signal voltage is sampled in the kth drive block. Therefore, the threshold correction period is not divided for each light emitting pixel row but for each drive block. Therefore, the larger the display area, the longer the threshold correction period relative to one frame period can be provided.
- the time for detecting the threshold voltage of the driving transistor is Tf at the maximum. / N may be sufficient.
- the present invention can be realized not only as a display device having such characteristic means, but also as a display device driving method using the characteristic means included in the display device as a step.
- the display device in this embodiment is a display device having a plurality of light-emitting pixels arranged in a matrix, and includes a first signal line and a second signal line arranged for each light-emitting pixel column, and each light-emitting pixel row.
- the plurality of light emitting pixels constitute two or more driving blocks each having a plurality of light emitting pixel rows as a unit, and each of the plurality of light emitting pixels includes: A light emitting element that emits light when a signal current corresponding to the signal voltage flows, a drive transistor that converts a signal voltage applied between the gate and the source into a signal current, and a first terminal connected to the gate of the drive transistor.
- An odd-numbered drive block and a first switching transistor that is turned off and a second switching transistor that is inserted between the drain of the drive transistor and the light emitting element and that is turned on and off according to a control signal from the first control line.
- the light emitting pixel further includes a third switching transistor inserted between the first signal line and the gate of the driving transistor, and the light emitting pixel belonging to the even-numbered driving block further drives the second signal line and the driving transistor.
- a fourth switching transistor inserted between the gates of the transistors; the first control line and the second control line are shared by all the light-emitting pixels of the same drive block; Yes.
- the threshold correction period and the light emission period of the driving transistor can be matched in the driving block. Therefore, the burden load on the drive circuit is reduced. In addition, since the threshold correction period can be increased with respect to one frame period, the image display quality is improved.
- FIG. 1 is a block diagram showing an electrical configuration of a display device according to Embodiment 1 of the present invention.
- the display device 1 in FIG. 1 includes a display panel 10, a timing control circuit 20, and a voltage control circuit 30.
- the display panel 10 includes a plurality of light emitting pixels 11A and 11B, a signal line group 12, a control line group 13, a scanning / control line driving circuit 14, and a signal line driving circuit 15.
- the light emitting pixels 11A and 11B are arranged on the display panel 10 in a matrix.
- the light emitting pixels 11A and 11B constitute two or more drive blocks having a plurality of light emitting pixel rows as one drive block.
- the luminescent pixel 11A constitutes the k (k is a natural number) th drive block
- the luminescent pixel 11B constitutes the (k + 1) th drive block.
- (k + 1) is a natural number equal to or less than N.
- the light emitting pixels 11A constitute odd-numbered drive blocks and the light-emitting pixels 11B constitute even-numbered drive blocks.
- the kth drive block and the (k + 1) th drive block are illustrated as an odd-numbered drive block and an even-numbered drive block, respectively.
- the signal line group 12 is composed of a plurality of signal lines arranged for each light emitting pixel column.
- two signal lines are arranged for each light emitting pixel column, the light emitting pixels of the odd-numbered drive block are connected to the first signal line, and the light-emitting pixels of the even-numbered drive block are connected to the first signal line.
- the control line group 13 includes scanning lines and control lines arranged for each light emitting pixel.
- the scanning / control line driving circuit 14 drives the circuit elements of the light emitting pixels by outputting a scanning signal to each scanning line of the control line group 13 and a control signal to each control line.
- the signal line driving circuit 15 drives a circuit element of the light emitting pixel by outputting a luminance signal or a reference signal to each signal line of the signal line group 12.
- the signal line drive circuit 15 outputs a signal voltage composed of a luminance signal and a reference signal to each signal line.
- the luminance signal is a voltage for causing the light emitting element to emit light, and specifically, a voltage corresponding to the luminance of the light emitting element.
- the reference signal is a voltage for storing a voltage corresponding to the threshold voltage of the driving transistor in the first capacitor element and the second capacitor element. Note that the luminance signal may be referred to as a luminance signal voltage, and the reference signal may be referred to as a reference voltage.
- the timing control circuit 20 controls the output timing of the scanning signal and the control signal output from the scanning / control line driving circuit 14.
- the timing control circuit 20 controls the timing of outputting the luminance signal or the reference signal output from the signal line driving circuit 15 to the first signal line and the second signal line, and outputs the luminance signal to the first signal line.
- the reference voltage is output to the second signal line while the reference signal is output, and the reference voltage is output to the first signal line while the luminance signal is output to the second signal line.
- the voltage control circuit 30 controls the voltage level of the scanning signal and the control signal output from the scanning / control line driving circuit 14.
- the scanning / control line driving circuit 14, the signal line driving circuit 15, the timing control circuit 20, and the voltage control circuit 30 correspond to the driving circuit of the present invention.
- FIG. 2A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 1 of the present invention
- FIG. 2B is an even-number drive in the display device according to Embodiment 1 of the present invention.
- It is a specific circuit block diagram of the light emitting pixel of a block.
- Each of the light emitting pixels 11A and 11B described in FIGS. 2A and 2B includes an organic EL (electroluminescence) element 113, a driving transistor 114, electrostatic holding capacitors C1 and C2, and switching transistors 115, 116, and 117.
- the organic EL element 113 is a light emitting element whose cathode is connected to the power supply line 112 which is a negative power supply line and whose anode is connected to the drain of the drive transistor 114 via the switching transistor 116. Light is emitted when the drive current 114 flows.
- the drive transistor 114 has a source connected to the power supply line 110 that is a positive power supply line, and a drain connected to the anode of the organic EL element 113 via the switching transistor 116.
- the drive transistor 114 converts the signal voltage applied between the gate and the source into a drain current corresponding to the signal voltage. Then, this drain current is supplied to the organic EL element 113 as a drive current.
- the drive transistor 114 is composed of a p-type thin film transistor (TFT).
- the electrostatic storage capacitor C1 corresponds to the first capacitor element of the present invention, one terminal is connected to the gate of the drive transistor 114, and the other terminal is connected to the first signal line 151 or the second signal via the switching transistor 115. Connected to line 152.
- the electrostatic holding capacitor C2 corresponds to the second capacitive element of the present invention, and one terminal is connected to the other terminal of the electrostatic holding capacitor C1, and the other terminal is connected to the source of the driving transistor 114. That is, the other terminal of the electrostatic holding capacitor C ⁇ b> 2 is connected to the power supply line 110.
- the electrostatic holding capacitors C1 and C2 hold the luminance signal voltage for causing the organic EL element 113 to emit light and the threshold voltage of the driving transistor 114. Specifically, the electrostatic holding capacitor C1 holds a voltage corresponding to the threshold voltage of the driving transistor 114. Thereafter, even when the luminance signal voltage is applied from the first signal line 151 or the second signal line 152 via the switching transistor 115 and the luminance signal voltage is held in the electrostatic holding capacitor C2, the electrostatic holding capacitor C1 A voltage corresponding to the held threshold voltage is held. Therefore, when the luminance signal voltage is applied, the voltage held in the electrostatic holding capacitors C1 and C2 is a voltage corresponding to the luminance signal voltage in which the threshold voltage of the driving transistor 114 is corrected.
- the switching transistor 115 has a gate connected to the scanning line 133, one of a source and a drain connected to the first signal line 151 or the second signal line 152, and the other of the source and the drain connected to the other terminal of the electrostatic holding capacitor C1. It is connected to the.
- the switching transistor 115 included in the light emitting pixel 11 ⁇ / b> A of the odd drive block corresponds to a third switching transistor of the present invention, and the other of the source and the drain of the switching transistor 115 is connected to the first signal line 151.
- the switching transistor 115 included in the light emitting pixel 11B of the even drive block corresponds to the fourth switching transistor of the present invention, and the other of the source and the drain of the switching transistor 115 is connected to the second signal line 152.
- the switching transistor 116 corresponds to the second switching transistor of the present invention, the gate is connected to the first control line 131, and the source and drain are inserted between the drain of the driving transistor 114 and the anode of the organic EL element 113. Yes.
- the switching transistor 116 makes the drain of the drive transistor 114 and the anode of the organic EL element 113 conductive and non-conductive in response to a control signal from the first control line 131. That is, the supply of drive current to the organic EL element 113 is controlled.
- the switching transistor 117 corresponds to the first switching transistor of the present invention, the gate is connected to the second control line 132, one of the source and the drain is connected to the gate of the driving transistor 114, and the other of the source and the drain is the driving transistor. 114 is connected to the drain.
- the switching transistor 117 makes the gate and drain of the driving transistor 114 conductive and non-conductive in response to a control signal from the second control line 132.
- the switching transistor 117 is turned on in a reset period, which is a period for performing an initialization operation for detecting a threshold voltage before the threshold voltage detection period, so that the gate transistor ⁇
- the drain is made conductive, and the gate voltage of the drive transistor 114 is set to an initialization voltage VR2 at which the gate-source voltage of the drive transistor 114 is equal to or higher than the threshold voltage.
- the switching transistor 117 is turned on during the threshold voltage detection period, thereby holding the electrostatic holding capacitor C1 at a voltage corresponding to the threshold voltage.
- These switching transistors 115, 116, and 117 are p-type thin film transistors (p-type TFTs).
- the first control line 131 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B. Thereby, the first control line 131 has a function of controlling the timing of supplying the drain current of the driving transistor 114 to the organic EL element 113.
- the second control line 132 is connected to the scanning / control line driving circuit 14 and connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B.
- the second control line 132 has a function of adjusting the environment for detecting the threshold voltage of the drive transistor 114.
- the second control line 132 controls the timing at which the gate voltage of the drive transistor 114 is set to the initialization voltage (VR2) at which the gate-source voltage of the drive transistor 114 is equal to or higher than the threshold voltage.
- the scanning line 133 has a function of supplying a timing for writing a luminance signal voltage or a signal voltage that is a reference voltage to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B.
- the first signal line 151 and the second signal line 152 are connected to the signal line driving circuit 15 and connected to each light emitting pixel belonging to the pixel column including the light emitting pixels 11A and 11B, respectively, and detect the threshold voltage of the driving TFT. And a function of supplying a luminance signal voltage for determining the emission intensity.
- the power supply line 110 and the power supply line 112 are also connected to other light emitting pixels and connected to a voltage source.
- the power line 110 corresponds to the first power line of the present invention
- the power line 112 corresponds to the second power line of the present invention.
- FIG. 3 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 1 of the present invention.
- two adjacent drive blocks, control lines, scanning lines and signal lines are shown.
- each control line, each scanning line, and each signal line is represented by “code (block number, row number in the block)” or “code (block number)”.
- the drive block is composed of a plurality of light emitting pixel rows, and there are two or more drive blocks in the display panel 10.
- each drive block shown in FIG. 3 is composed of m light emitting pixel rows.
- the first control line 131 (k) is connected in common to the gates of the switching transistors 116 of all the light emitting pixels 11A in the drive block.
- the second control line 132 (k) is connected in common to the gates of the switching transistors 117 included in all the light emitting pixels 11A in the drive block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected for each light emitting pixel row.
- the first control line 131 is connected to the scanning / control line driving circuit 14 and is connected to each light emitting pixel belonging to the pixel row including the light emitting pixels 11A and 11B.
- the (k + 1) th drive block shown in the lower part of FIG. 3 is connected in the same way as the kth drive block.
- the first control line 131 (k) connected to the kth drive block and the first control line 131 (k + 1) connected to the (k + 1) th drive block are different control lines, and the scan / Individual control signals are output from the control line driving circuit 14.
- the second control line 132 (k) connected to the kth drive block and the second control line 132 (k + 1) connected to the (k + 1) th drive block are different control lines. Individual control signals are output from the control line driving circuit 14. That is, the first control line 131 and the second control line 132 are common to all the light emitting pixels in the same drive block, and are independent between different drive blocks.
- the common control line in the same drive block means that one control signal output from the scanning / control line drive circuit 14 is simultaneously supplied to the control line in the same drive block. That means.
- one control line connected to the scanning / control line drive circuit 14 branches to the first control line 131 arranged for each light emitting pixel row.
- the control lines are independent between different drive blocks means that individual control signals output from the scanning / control line drive circuit 14 are supplied to a plurality of drive blocks.
- the first control line 131 is individually connected to the scanning / control line drive circuit 14 for each drive block.
- the first signal line 151 is connected to the other of the source and the drain of the switching transistor 115 included in all the light emitting pixels 11A in the drive block.
- the second signal line 152 is connected to the other of the source and drain of the switching transistors 115 included in all the light emitting pixels 11B in the driving block.
- the number of the first control lines 131 for controlling the connection between the organic EL element 113 and the drain of the drive transistor 114 is reduced by the drive block. Further, the second control line 132 for conducting between the gate and the drain of the drive transistor 114 in the reset period in which the gate voltage of the drive transistor 114 is set to the initialization voltage (VR2) and the threshold voltage detection period. The number is reduced. Therefore, the number of outputs of the scanning / control line drive circuit 14 that outputs drive signals to these control lines is reduced, and the circuit scale can be reduced.
- FIG. 4A a driving method of the display device 1 according to the present embodiment will be described with reference to FIG. 4A.
- a driving method for the display device having the specific circuit configuration described in FIGS. 2A and 2B will be described in detail.
- FIG. 4A is an operation timing chart of the driving method of the display device according to Embodiment 1 of the present invention.
- the horizontal axis represents time.
- the scanning lines 133 (k, 1), 133 (k, 2) and 133 (k, m) of the k-th drive block, the first signal line 151, and the first control line 131 are arranged.
- a waveform diagram of the voltage generated in (k) and the second control line 132 (k) is shown.
- FIG. 5 is a state transition diagram of the luminescent pixels included in the display device according to Embodiment 1 of the present invention.
- FIG. 6 is an operation flowchart of the display device according to the first embodiment of the present invention.
- the voltage levels of the scanning lines 133 (k, 1) to 133 (k, m) are all HIGH, the first control line 131 (k) is LOW, and the second control line 132 (K) is HIGH. That is, the electrostatic holding capacitors C1 and C2 hold a voltage corresponding to the sum of the threshold voltage of the driving transistor 114 and the luminance signal voltage in the immediately preceding frame period, and the organic EL element 113 has an electrostatic holding capacitor. Light is emitted at a luminance corresponding to the voltage held in C1 and C2.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from HIGH to LOW to turn on the switching transistor 115. To do.
- the voltage control circuit 30 changes the signal voltage of the first signal line 151 from the luminance signal voltage to the reference voltage. Accordingly, when the reference voltage is VR1, the voltage at the voltage dividing point M, which is a connection point between the electrostatic holding capacitor C1 and the electrostatic holding capacitor C2, becomes VR1 at time t0. That is, the reference voltage of the first signal line 151 is applied to the voltage dividing point M (step S11 in FIG. 6). At this time, a through current starts to flow from the power supply line 110 to the power supply line 112.
- the scanning / control line drive circuit 14 changes the voltage level of the second control line 132 (k) from HIGH to LOW, so that all of the light emitting pixels 11A belonging to the kth drive block are changed.
- the switching transistor 117 is turned on (step S12 in FIG. 6).
- a current flows from the gate of the drive transistor 114 to the power supply line 112 via the switching transistor 117 together with the through current flowing from the power supply line 110 to the power supply line 112.
- the gate voltage of the drive transistor 114 is reset to the initialization voltage (VR2) at which the gate-source voltage of the drive transistor 114 is equal to or higher than the threshold voltage.
- the gate-source voltage of the drive transistor 114 is set to a potential difference that allows the threshold voltage of the drive transistor 114 to be detected, and preparation for the threshold voltage detection process is completed.
- time t1 to time t2 and steps S11 and S12 in FIG. 6 each correspond to a first initialization step of the present invention.
- the scanning / control line drive circuit 14 changes the voltage level of the first control line 131 (k) from LOW to HIGH, so that all the light emitting pixels 11A belonging to the kth drive block 11A.
- the switching transistor 116 is turned off (step S13 in FIG. 6).
- the driving transistor 114 since the driving transistor 114 is continuously turned on, the drain current of the driving transistor 114 flows from the drain of the driving transistor 114 to the gate of the driving transistor 114. .
- the voltage level of the gate of the drive transistor 114 gradually approaches VDD-Vth, which is a voltage lower than the voltage level (VDD) of the source of the drive transistor 114 by the threshold voltage (Vth).
- the period from time t2 to time t3 and step S13 in FIG. 6 correspond to the first non-conduction step of the present invention.
- the period from time t1 to time t3 and step S11 to step S13 in FIG. 6 correspond to the first threshold value holding step of the present invention.
- the scanning / control line driving circuit 14 changes the second control line 132 (k) from LOW to HIGH, and simultaneously includes the switching transistors 117 included in all the light emitting pixels 11A of the kth driving block.
- An off state is set (step S14 in FIG. 6). Thereby, the threshold value detection operation of the light emitting pixels 11A belonging to the kth drive block is completed.
- the correction of the threshold voltage Vth of the drive transistor 114 is simultaneously performed in the kth drive block, and the electrostatic storage capacitance C1 included in all the light emitting pixels 11A of the kth drive block.
- the voltage corresponding to the threshold voltage Vth of the driving transistor 114 is simultaneously held.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH, thereby turning off the switching transistor 115. .
- the supply of the reference voltage VR1 to the voltage dividing point M is stopped.
- the timing for changing the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH is not limited to this, and the luminance signal voltage is supplied from the first signal line 151 after time t3. Any period may be used.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH.
- the switching transistors 115 are sequentially turned on for each light emitting pixel row.
- the signal line driving circuit 15 changes the signal voltage of the first signal line 151 from the reference voltage VR1 to the luminance signal voltage Vdata. That is, as shown in FIG. 5E, the luminance signal voltage Vdata is applied to the voltage dividing point (step S15 in FIG. 6).
- Vgs Vdata ⁇ VR1 ⁇ Vth (Formula 4) It becomes. That is, as the gate-source voltage Vgs of the driving transistor 114, a luminance signal voltage with a corrected threshold voltage is written. That is, the electrostatic holding capacitor C1 and the electrostatic holding capacitor C2 inserted between the gate and source of the driving transistor 114 hold an added voltage obtained by adding a voltage corresponding to the luminance signal voltage to a voltage corresponding to the threshold voltage. To do.
- the writing of the corrected luminance signal voltage is sequentially executed for each light emitting pixel row in the kth drive block.
- the period from time t4 to time t6 and steps S14 and S15 in FIG. 6 correspond to the first luminance maintaining step of the present invention.
- the voltage level of the first control line 131 (k) is changed from HIGH to LOW. That is, the switching transistors 116 of all the light emitting pixels 11A in the kth drive block are simultaneously turned on (step S16 in FIG. 6). As a result, as shown in FIG. 5A, a drive current corresponding to the added voltage flows through the organic EL element 113. That is, light emission is started simultaneously in all the light emitting pixels 11A in the kth drive block.
- the light emission of the organic EL element 113 is simultaneously performed in the kth drive block.
- the period after time t6 and step S16 in FIG. 6 correspond to the first light emission step of the present invention.
- the threshold voltage Vth compensation of the drive transistor 114 is simultaneously performed in the drive block by forming the light emitting pixel row as the drive block. Further, the light emission of the organic EL element 113 is simultaneously performed in the drive block. Thereby, on / off control of the drive current of the drive transistor 114 can be synchronized within the drive block. Therefore, the first control line 131 and the second control line 132 can be shared in the drive block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected to the scanning / control line driving circuit 14, but from the scanning / control line driving circuit 14 in the threshold correction period.
- the HIGH level period and LOW level period of the output drive pulse (control signal) and the timing are the same. Therefore, since the scanning / control line driving circuit 14 can suppress the high frequency of the driving pulse to be output, the output load of the driving circuit can be reduced.
- the switching transistor 117 is added between the drain and gate of the drive transistor 114, and the drain of the drive transistor 114 and the organic EL element 113 are added.
- a switching transistor 116 is added between the two.
- the gate potential with respect to the source potential of the driving transistor 114 is stabilized. It can be arbitrarily set for each pixel row. With this circuit configuration, drive blocks can be formed, and the threshold correction period and the light emission period in the same drive block can be matched.
- the light emission duty defined by the threshold voltage detection period in the conventional image display device using two signal lines described in Patent Document 1 and the display device 1 in the drive block of the present invention make a comparison.
- FIG. 7 is a diagram for explaining the waveform characteristics of the scanning lines and the signal lines.
- the detection period of the threshold voltage Vth in one horizontal period t1H of each pixel row is a period in which the reference voltage is applied to the electrostatic storage capacitor of each pixel, and the scanning line is in the HIGH level state. It corresponds to a certain PW S.
- the waveform characteristics of the scanning line shown in FIG. 7 when the switching transistor for connecting the signal line and the electrostatic storage capacitor is p-type, the waveform of the scanning line has a HIGH level and a LOW level. The waveform is inverted from the level.
- one horizontal period t IH includes a PW D is a period for supplying a signal voltage, and t D is the period for supplying the reference voltage.
- the rise time and fall time of PW S, respectively, t and R (S) and t F (S) the rise time and fall time of PW D, respectively, t R (D) and t F ( D) , one horizontal period t 1H is expressed as follows.
- t 1H t D + PW D + t R (D) + t F (D) ( Equation 5)
- PW D t D
- t D + PW D + t R (D) + t F (D) 2t D + t R (D) + t F (D) ( Equation 6)
- t D (t 1H ⁇ t R (D) ⁇ t F (D) ) / 2 (Formula 7) It becomes.
- the Vth detection period must start and end within the reference voltage generation period, it is assumed that the Vth detection time is secured at the maximum.
- the light emission duty of a panel having a vertical resolution of 1080 scanning lines (+30 blanking) and driven at 120 Hz is compared.
- one horizontal period t 1H in the case of having two signal lines is twice that in the case of having one signal line.
- PW S which is the detection period of Vth Is 2.5 ⁇ S.
- the light emission duty of the display device having the drive block according to the present invention is obtained.
- the reset period + threshold detection period described in FIG. 4A (hereinafter referred to as period A) ) Corresponds to the above 1000 ⁇ S.
- the light emission duty of the display device according to the present invention which is made into a drive block is (1 frame time ⁇ 2000 ⁇ S) / 1 frame time, and (1 second / 120 Hz) is substituted as 1 frame time, which is 76% or less. Obviously, the light emission duty of the display device according to the present invention which is made into a drive block is (1 frame time ⁇ 2000 ⁇ S) / 1 frame time, and (1 second / 120 Hz) is substituted as 1 frame time, which is 76% or less. Become.
- the conventional image display device using two signal lines is combined with the block drive as in the present invention to ensure a longer light emission duty even if the same threshold detection period is set. can do. Therefore, it is possible to realize a long-life display device in which sufficient light emission luminance is ensured and the output load of the drive circuit is reduced.
- the display device 1 of the present invention has the same light emission duty. It can be seen that a longer threshold detection period can be secured.
- threshold voltage correction of the drive transistor 114 in the (k + 1) th drive block is started.
- the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) are all HIGH, and the first control line 131 (k + 1) is LOW and the second control line 132 (k + 1). ) Is HIGH.
- the reference voltage is written into the light emitting pixel 11B. Thereby, the organic EL element 113 is extinguished, and the simultaneous light emission of the light emitting pixels in the (k + 1) block is completed.
- the voltage control circuit 30 changes the signal voltage of the second signal line 152 from the luminance signal voltage to a reference voltage at which the gate-source voltage of the driving transistor 114 is equal to or higher than the threshold voltage. Accordingly, when the reference voltage is VR1, the voltage at the voltage dividing point M, which is a connection point between the electrostatic holding capacitor C1 and the electrostatic holding capacitor C2, becomes VR1 at time t0. That is, the reference voltage of the first signal line 151 is applied to the voltage dividing point M (step S21 in FIG. 6).
- the scanning / control line drive circuit 14 changes the voltage level of the second control line 132 (k) from HIGH to LOW, so that all the light emitting pixels belonging to the (k + 1) th drive block.
- the switching transistor 117 of 11B is turned on (step S22 in FIG. 6).
- a current flows from the gate of the drive transistor 114 to the power supply line 112 via the switching transistor 117 together with the through current flowing from the power supply line 110 to the power supply line 112.
- the gate voltage of the drive transistor 114 is reset to the initialization voltage (VR2) at which the gate-source voltage of the drive transistor 114 is equal to or higher than the threshold voltage.
- the gate-source voltage of the drive transistor 114 is set to a potential difference that allows the threshold voltage of the drive transistor 114 to be detected, and preparation for the threshold voltage detection process is completed.
- time t8 to time t9 and steps S21 and S22 in FIG. 6 correspond to the second initialization step of the present invention.
- the scanning / control line drive circuit 14 changes the voltage level of the first control line 131 (k) from LOW to HIGH, whereby all the light emitting pixels belonging to the (k + 1) th drive block.
- the switching transistor 116 of 11B is turned off (step S23 in FIG. 6).
- the voltage level of the gate of the drive transistor 114 gradually approaches VDD-Vth, which is a voltage lower than the voltage level (VDD) of the source of the drive transistor 114 by the threshold voltage (Vth).
- the correction of the threshold voltage Vth of the drive transistor 114 is performed simultaneously in the (k + 1) th drive block, and all the light emitting pixels 11A of the (k + 1) th drive block have.
- a voltage corresponding to the threshold voltage Vth of the driving transistor 114 is simultaneously held in the electrostatic holding capacitor C1. That is, the period from time t9 to time t10 and step S23 in FIG. 6 correspond to the second non-conduction step of the present invention. Further, the period from time t8 to time t10 and steps S21 to S23 in FIG. 6 correspond to the second threshold value holding step of the present invention, respectively.
- the scanning / control line driving circuit 14 changes the second control line 132 (k + 1) from LOW to HIGH, and the switching transistors 117 included in all the light emitting pixels 11B of the (k + 1) th driving block. Are simultaneously turned off (step S24 in FIG. 6). Thereby, the threshold value detection operation of the light emitting pixels 11B belonging to the (k + 1) th driving block is completed.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from LOW to HIGH, and turns off the switching transistor 115. .
- the supply of the reference voltage VR1 to the voltage dividing point M is stopped. Note that the timing of changing the voltage level of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from LOW to HIGH is not limited to this, and the luminance signal voltage is supplied from the second signal line 152 after time t10. Any period may be used.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from HIGH to LOW to HIGH. Then, the switching transistors 115 are sequentially turned on for each light emitting pixel row. At this time, the signal line driving circuit 15 changes the signal voltage of the second signal line 152 from the reference voltage VR1 to the luminance signal voltage Vdata. That is, as shown in FIG. 5E, the luminance signal voltage Vdata is applied to the voltage dividing point (step S25 in FIG. 6).
- the gate-source voltage Vgs of the drive transistor 114 of the (k + 1) th drive block becomes a voltage as shown in the above equation (4). That is, the electrostatic holding capacitor C1 and the electrostatic holding capacitor C2 inserted between the gate and source of the driving transistor 114 hold an added voltage obtained by adding a voltage corresponding to the luminance signal voltage to a voltage corresponding to the threshold voltage. To do.
- the writing of the corrected luminance signal voltage is sequentially executed for each light emitting pixel row in the (k + 1) th driving block. That is, the period from time t11 to time t12 and steps S24 and S25 in FIG. 6 respectively correspond to the second luminance maintaining step of the present invention.
- the voltage level of the first control line 131 (k + 1) is changed from HIGH to LOW). That is, the switching transistors 116 of all the light emitting pixels 11B in the (k + 1) th driving block are simultaneously turned on (step S26 in FIG. 6). As a result, a drive current corresponding to the added voltage flows through the organic EL element 113. That is, all the light emitting pixels 11B in the (k + 1) th driving block start light emission at the same time.
- the light emission of the organic EL element 113 is simultaneously performed in the (k + 1) th drive block. That is, the period after time t13 and step S26 in FIG. 6 correspond to the second light emission step of the present invention.
- FIG. 4B is a state transition diagram of a drive block that emits light by the drive method according to Embodiment 1 of the present invention.
- the light emission period and the non-light emission period for each drive block in a certain light emitting pixel column are shown.
- the vertical direction shows a plurality of drive blocks, and the horizontal axis shows the elapsed time.
- the non-light emitting period is a period in which the light emitting pixels 11A and 11B emit light at a voltage other than the voltage corresponding to the luminance signal voltage supplied from the first signal line 151 or the second signal line 152. It includes a threshold correction period and a luminance signal voltage writing period.
- the light emission period is set all at once in the same drive block. Therefore, between the drive blocks, the light emission period appears stepwise in the row scanning direction.
- the threshold correction period and timing of the drive transistor 114 can be matched in the same drive block.
- the light emission period and its timing can be matched in the same drive block. Therefore, the load on the scanning / control line drive circuit 14 that outputs a signal that controls conduction and non-conduction of each switch element and a signal that controls the current path and the signal line drive circuit 15 that controls the signal voltage are reduced.
- the threshold correction period of the drive transistor 114 is made larger in one frame period Tf, which is the time for rewriting all the light-emitting pixels, by the drive block and the two signal lines arranged for each light-emitting pixel column. be able to.
- Tf the time for rewriting all the light-emitting pixels
- the threshold correction period is provided in the (k + 1) th drive block during the period in which the luminance signal is sampled in the kth drive block. Therefore, the threshold correction period is not divided for each light emitting pixel row but for each drive block. Therefore, even if the display area is increased, the relative threshold correction period for one frame period is lengthened without significantly increasing the number of outputs of the scanning / control line driving circuit 14 and without reducing the light emission duty. It becomes possible to set. As a result, a drive current based on the luminance signal voltage corrected with high accuracy flows to the light emitting element, and the display quality is improved.
- the threshold correction period given to each light emitting pixel is Tf / N at the maximum.
- the threshold correction period is a combination of the reset period and the threshold detection period shown in FIG. 4A.
- the threshold correction period is set at a different timing for each light emitting pixel row, if the light emitting pixel row is M rows (M >> N), the maximum Tf / M is obtained. Further, even when two signal lines as described in Patent Document 1 are arranged for each light emitting pixel column, the maximum is 2 Tf / M.
- the drive block includes a first control line for controlling conduction between the drain of the drive transistor 114 and the organic EL element 113 and a second control line for controlling conduction between the drain and gate of the drive transistor 114.
- control lines feed line and scanning line
- the total number of control lines is 2M.
- the scanning / control line driving circuit 14 outputs one scanning line per light emitting pixel row and two control lines for each driving block. . Therefore, if the display device 1 is composed of M light emitting pixel rows, the total number of control lines (including scanning lines) is (M + 2N).
- the number of control lines of the display device 1 according to the present invention is the same as that of the conventional image display device 500.
- the number of control lines can be reduced to about 1 ⁇ 2.
- FIG. 8 is a circuit configuration diagram showing a part of the display panel included in the display device according to Embodiment 2 of the present invention. In the figure, two adjacent drive blocks, control lines, scanning lines and signal lines are shown. In the drawings and the following description, each control line, each scanning line, and each signal line is represented by “code (block number, row number in the block)” or “code (block number)”.
- the display device shown in the figure has the same circuit configuration as each light-emitting pixel as compared with the display device 1 shown in FIG. 3, but the first control line 131 is shared for each drive block. The only difference is that each light emitting pixel row is connected to a scanning / control line drive circuit 14 not shown.
- description of the same points as those of the display device 1 according to the first embodiment described in FIG. 3 will be omitted, and only different points will be described.
- the first control lines 131 (k, 1) to 131 (k, m) are arranged for each light emitting pixel row in the drive block, and each light emission
- the pixel 11A is individually connected to the gate of the switching transistor 116.
- the second control line 132 (k) is commonly connected to the gate of the switching transistor 117 in the drive block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected for each light emitting pixel row.
- the (k + 1) th drive block shown in the lower part of FIG. 8 is connected in the same way as the kth drive block.
- the second control line 132 (k) connected to the kth drive block and the second control line 132 (k + 1) connected to the (k + 1) th drive block are different control lines, and the scanning / Individual control signals are output from the control line driving circuit 14.
- the first signal line 151 is connected to the other terminal of the electrostatic holding capacitor C1 included in all the light emitting pixels 11A in the driving block.
- the second signal line 152 is connected to the other terminal of the electrostatic holding capacitor C1 included in all the light emitting pixels 11B in the drive block.
- the number of second control lines 132 for controlling the light emitting pixels 11A and 11B is reduced by the above drive block. Therefore, the load on the scanning / control line drive circuit 14 that outputs drive signals to these control lines is reduced.
- FIG. 9A is an operation timing chart of the display device driving method according to Embodiment 2 of the present invention.
- the horizontal axis represents time.
- the scanning lines 133 (k, 1), 133 (k, 2) and 133 (k, m) of the k-th drive block, the first signal line 151, and the first control line 131 are arranged.
- Waveform diagrams of voltages generated in (k, 1), 131 (k, 2) and 131 (k, m) and the second control line 132 (k) are shown.
- the scanning lines 133 (k + 1, 1), 133 (k + 1, 2) and 133 (k + 1, m) of the (k + 1) th drive block, the second signal line 152, the first control line 131 (k + 1) 1), 131 (k + 1, 2) and 131 (k + 1, m), and a waveform diagram of voltages generated on the second control line 132 (k + 1) are shown.
- the driving method according to the present embodiment does not match the light emission period in the driving block, and the signal voltage is written for each light emitting pixel row. The only difference is that the period and the light emission period are set.
- the voltage levels of the scanning lines 133 (k, 1) to 133 (k, m) are all HIGH, and the first control lines 131 (k, 1) to 131 (k, m) are All are LOW, and the second control line 132 (k) is HIGH. That is, the electrostatic holding capacitors C1 and C2 hold a voltage corresponding to the sum of the threshold voltage of the driving transistor 114 and the luminance signal voltage in the immediately preceding frame period, and the organic EL element 113 has the structure shown in FIG. ), The light is emitted at a luminance corresponding to the voltage held in the electrostatic holding capacitors C1 and C2.
- the scanning / control line drive circuit 14 changes the voltage level of the first control line 131 (k, 1) from LOW to HIGH, and turns off the switching transistor 116. Thereby, the drive current from the drive transistor 114 of the light emitting pixel 11A belonging to the first row of the kth drive block to the organic EL element 113 is cut off, and the organic EL element 113 is extinguished. Thereafter, the scanning / control line driving circuit 14 belongs to the kth driving block by sequentially changing the voltage level of the scanning lines 133 (k, 2) to 133 (k, m) from HIGH to LOW. The light emitting pixels are extinguished in a row sequential manner. That is, the non-light emitting period in the k block starts.
- the scanning / control line driving circuit 14 sets the voltage levels of the scanning lines 133 (k, 1) to 133 (k, m).
- the switching transistor 115 is turned on by changing from HIGH to LOW.
- the first control lines 131 (k, 1) to 131 (k, m) are already LOW and the switching transistor 116 is turned on, and the signal line driver circuit 15
- the signal voltage 151 is changed from the luminance signal voltage to the reference voltage. Thereby, the reference voltage is applied to the voltage dividing point M (step S11 in FIG. 6).
- the timing at which the first control lines 131 (k, 1) to 131 (k, m) are simultaneously changed from HIGH to LOW may be simultaneously with the timing at which the second control line 132 (k) is set to the LOW level state. That is, it may be time t21.
- the scanning / control line drive circuit 14 changes the voltage level of the second control line 132 (k) from HIGH to LOW, thereby turning on the switching transistor 117 (step of FIG. 6). S12).
- the gate voltage of the drive transistor 114 is between the gate and the source of the drive transistor 114.
- the voltage is reset to an initialization voltage (VR2) that is equal to or higher than the threshold voltage.
- VR2 initialization voltage
- the scanning / control line driving circuit 14 changes the voltage levels of the first control lines 131 (k, 1) to 131 (k, m) from LOW to HIGH at the same time, thereby switching the switching transistor 116.
- An off state is set (step S13 in FIG. 6).
- the driving transistor 114 since the driving transistor 114 is continuously turned on, the drain current of the driving transistor 114 flows from the drain of the driving transistor 114 to the gate of the driving transistor 114. .
- the voltage level of the gate of the drive transistor 114 is VDD ⁇ Vth which is a voltage lower than the voltage level (VDD) of the source of the drive transistor 114 as defined by the above equation (1) by the threshold voltage (Vth).
- the voltage VC1 held by the electrostatic holding capacitor C1 is a voltage defined by the above equation (2).
- the circuit of the light emitting pixel 11A is in a steady state, and the voltage corresponding to the threshold voltage Vth of the driving transistor 114 is held in the electrostatic holding capacitor C1.
- the current that flows to hold the voltage corresponding to the threshold voltage Vth in the electrostatic holding capacitor C1 is very small, it takes time to reach a steady state. Therefore, as the period is longer, the voltage held in the electrostatic holding capacitor C1 becomes more stable. By ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the scanning / control line driving circuit 14 changes the second control line 132 (k) from LOW to HIGH, and simultaneously includes the switching transistors 117 included in all the light emitting pixels 11A of the kth driving block.
- An off state is set (step S14 in FIG. 6). Thereby, the threshold value detection operation of the light emitting pixels 11A belonging to the kth drive block is completed.
- the correction of the threshold voltage Vth of the drive transistor 114 is performed simultaneously in the kth drive block, and the electrostatic storage capacitance C1 of all the light emitting pixels 11A of the kth drive block.
- the voltage corresponding to the threshold voltage Vth of the driving transistor 114 is simultaneously held.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH to turn off the switching transistor 115. .
- the supply of the reference voltage VR1 to the voltage dividing point M is stopped. Note that the timing of changing the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from LOW to HIGH is not limited to this, and the luminance signal voltage is supplied from the first signal line 151 after time t23. Any period may be used.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 133 (k, 1) to 133 (k, m) from HIGH ⁇ LOW ⁇ HIGH, and the switching transistor 115 is sequentially turned on for each light emitting pixel row.
- the signal line driving circuit 15 changes the signal voltage of the first signal line 151 from the reference voltage VR1 to the luminance signal voltage Vdata. That is, as shown in FIG. 5E, the luminance signal voltage Vdata is applied to the voltage dividing point M (step S15 in FIG. 6).
- the gate voltage of the drive transistor 114 becomes Vg as defined by the above equation (3). That is, the luminance signal voltage in which the threshold voltage defined by the above equation (4) is corrected is written in the gate-source voltage Vgs of the driving transistor 114.
- the scanning / control line driving circuit 14 changes the voltage level of the scanning line 133 (k, 1) from HIGH ⁇ LOW ⁇ HIG, and then continues to the voltage level of the first control line 131 (k, 1). Is changed from HIGH to LOW. That is, the switching transistors 116 of all the light emitting pixels 11A in the kth drive block are sequentially turned on for each light emitting pixel row (step S16 in FIG. 6).
- This operation is sequentially repeated for each light emitting pixel row.
- the threshold voltage Vth compensation of the drive transistor 114 is simultaneously performed in the drive block by forming the light emitting pixel row as the drive block. Thereby, control of the current path after the drain of the drive current can be synchronized within the drive block. Therefore, the second control line 132 can be shared within the drive block.
- the scanning lines 133 (k, 1) to 133 (k, m) are individually connected to the scanning / control line driving circuit 14, but from the scanning / control line driving circuit 14 in the threshold correction period.
- the HIGH level period and LOW level period of the output drive pulse (control signal) and the timing are the same. Therefore, since the scanning / control line driving circuit 14 can suppress the high frequency of the driving pulse to be output, the output load of the driving circuit can be reduced.
- the light emission duty is ensured longer than that in the conventional image display device using two signal lines described in Patent Document 1. There is an advantage that you can.
- the display device of the present invention detects the threshold value. It can be seen that a long period is secured.
- threshold voltage correction of the drive transistor 114 in the (k + 1) th drive block is started.
- the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) are all HIGH, and the first control lines 131 (k + 1, 1) to 131 (k + 1, m) are All are LOW, and the second control line 132 (k + 1) is HIGH. That is, as shown in FIG. 5A, the organic EL element 113 emits light with luminance according to the voltage held in the electrostatic holding capacitors C1 and C2.
- the scanning / control line drive circuit 14 changes the voltage level of the first control line 131 (k + 1, 1) from LOW to HIGH, and turns off the switching transistor 116.
- the drive current from the drive transistor 114 to the organic EL element 113 of the light emitting pixel 11B belonging to the first row of the (k + 1) th drive block is cut off, and the organic EL element 113 is extinguished.
- the scanning / control line driving circuit 14 sequentially changes the voltage level of the scanning lines 133 (k + 1, 2) to 133 (k + 1, m) from HIGH to LOW, thereby (k + 1) -th driving block.
- the light emitting pixels belonging to are extinguished in a row sequential manner. That is, the non-light emission period in the (k + 1) block starts.
- the scanning / control line driving circuit 14 sets the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) by time t28 when the second control line 132 (k + 1) is set to the LOW level state.
- the switching transistor 115 is turned on by changing from HIGH to LOW.
- the first control lines 131 (k + 1, 1) to 131 (k + 1, m) are already LOW and the switching transistor 116 is in the ON state, and the signal line driving circuit 15 is connected to the second signal line.
- the signal voltage 152 is changed from the luminance signal voltage to the reference voltage. Thereby, the reference voltage is applied to the voltage dividing point M (step S21 in FIG. 6).
- the timing at which the first control lines 131 (k + 1, 1) to 131 (k + 1, m) are simultaneously changed from HIGH to LOW may be the same as the timing at which the second control line 132 (k + 1) is set to the LOW level state. That is, it may be time t28.
- the scanning / control line drive circuit 14 changes the voltage level of the second control line 132 (k + 1) from HIGH to LOW to turn on the switching transistor 117 (step in FIG. 6). S22).
- the gate voltage of the driving transistor 114 is between the gate and the source of the driving transistor 114.
- the voltage is reset to an initialization voltage (VR2) that is equal to or higher than the threshold voltage.
- VR2 initialization voltage
- the gate-source voltage of the drive transistor 114 is set to a potential difference that can be detected by the threshold voltage Vth of the drive transistor 114, and preparation for the threshold voltage Vth detection process is completed.
- the scanning / control line driving circuit 14 changes the voltage levels of the first control lines 131 (k + 1, 1) to 131 (k + 1, m) from LOW to HIGH at the same time, thereby switching the switching transistor 116.
- An off state is set (step S23 in FIG. 6).
- the drive transistor 114 is turned on.
- the voltage level of the gate of the drive transistor 114 is VDD ⁇ Vth, which is a voltage lower than the voltage level (VDD) of the source of the drive transistor 114 by the threshold voltage (Vth).
- VDD ⁇ Vth the voltage level of the source of the drive transistor 114 by the threshold voltage (Vth).
- Vth threshold voltage
- the circuit of the light emitting pixel 11B is in a steady state, and a voltage corresponding to the threshold voltage Vth of the driving transistor 114 is held in the electrostatic holding capacitor C1.
- the current that flows to hold the voltage corresponding to the threshold voltage Vth in the electrostatic holding capacitor C1 is very small, it takes time to reach a steady state. Therefore, as the period is longer, the voltage held in the electrostatic holding capacitor C1 becomes more stable. By ensuring this period sufficiently long, highly accurate voltage compensation is realized.
- the scanning / control line driving circuit 14 changes the second control line 132 (k + 1 from LOW to HIGH, and the switching transistors 117 included in all the light emitting pixels 11B of the (k + 1) th driving block. At the same time, it is turned off (step S24 in FIG. 6), thereby completing the threshold detection operation of the light emitting pixels 11B belonging to the (k + 1) th drive block.
- the correction of the threshold voltage Vth of the drive transistor 114 is performed simultaneously in the (k + 1) th drive block, and the static light possessed by all the light emitting pixels 11B of the (k + 1) th drive block.
- a voltage corresponding to the threshold voltage Vth of the drive transistor 114 is simultaneously held in the electricity storage capacitor C1.
- the scanning / control line driving circuit 14 simultaneously changes the voltage level of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from LOW to HIGH, and turns off the switching transistor 115. .
- the supply of the reference voltage VR1 to the voltage dividing point M is stopped.
- the timing for changing the voltage level of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from LOW to HIGH is not limited to this, and the luminance signal voltage is supplied from the second signal line 152 after time t30. Any period may be used.
- the scanning / control line driving circuit 14 sequentially changes the voltage levels of the scanning lines 133 (k + 1, 1) to 133 (k + 1, m) from HIGH ⁇ LOW ⁇ HIGH, so that the switching transistor 115 is sequentially turned on for each light emitting pixel row.
- the signal line driving circuit 15 changes the signal voltage of the second signal line 152 from the reference voltage to the luminance signal voltage. That is, the luminance signal voltage Vdata is applied to the voltage dividing point M (step S25 in FIG. 6).
- a voltage corresponding to the luminance signal voltage Vdata and the threshold voltage Vth is written to the gate of the driving transistor 114. That is, the luminance signal voltage with the corrected threshold voltage is written in the gate-source voltage Vgs of the driving transistor 114.
- the scanning / control line driving circuit 14 changes the voltage level of the scanning line 133 (k + 1, 1) from HIGH ⁇ LOW ⁇ HIGH, and then continues to the voltage level of the first control line 131 (k + 1, 1). Is changed from HIGH to LOW. That is, the switching transistors 116 of all the light emitting pixels 11B of the (k + 1) th driving block are sequentially turned on for each light emitting pixel row (step S26 in FIG. 6).
- This operation is sequentially repeated for each light emitting pixel row.
- writing of the corrected luminance signal voltage and light emission are sequentially executed for each light emitting pixel row in the (k + 1) th drive block.
- FIG. 9B is a state transition diagram of a drive block that emits light by the drive method according to Embodiment 2 of the present invention.
- the light emission period and the non-light emission period for each drive block in a certain light emitting pixel column are shown.
- the vertical direction shows a plurality of drive blocks, and the horizontal axis shows the elapsed time.
- the non-light emitting period includes the above-described threshold correction period.
- the light emission period is sequentially set for each light emitting pixel row even in the same drive block. Therefore, even in the drive block, the light emission period appears continuously in the row scanning direction.
- the light emitting pixel circuit in which the switching transistors 116 and 117 and the electrostatic holding capacitors C1 and C2 are arranged, the control line, the scanning line, and the signal line to each light emitting pixel in the drive block form.
- the threshold correction period and timing of the driving transistor 114 can be matched in the same driving block. Therefore, the load on the scanning / control line driving circuit 14 for outputting a signal for controlling the current path and the signal line driving circuit 15 for controlling the signal voltage is reduced.
- the threshold correction period of the drive transistor 114 is made larger in one frame period Tf, which is the time for rewriting all the light-emitting pixels, by the drive block and the two signal lines arranged for each light-emitting pixel column. be able to.
- Tf the time for rewriting all the light-emitting pixels
- the threshold correction period is provided in the (k + 1) th drive block during the period in which the luminance signal is sampled in the kth drive block. Therefore, the threshold correction period is not divided for each light emitting pixel row but for each drive block. Therefore, the larger the display area, the longer the relative threshold correction period for one frame period can be set without reducing the light emission duty.
- a drive current based on the luminance signal voltage corrected with high accuracy flows to the light emitting element, and the image display quality is improved.
- the threshold correction period given to each light emitting pixel is Tf / N at the maximum.
- the display device according to the third embodiment of the present invention is substantially the same as the display device 1 according to the first embodiment, but the configuration of the light emitting pixels is different.
- one end of the electrostatic holding capacitor C2 is connected to a terminal different from the terminal connected to the driving transistor 114 of the electrostatic holding capacitor C1, but in the third embodiment, The difference is that one end of the electrostatic holding capacitor C2 is connected to a terminal connected to the driving transistor 114 of the electrostatic holding capacitor C1.
- FIG. 10A is a specific circuit configuration diagram of the light-emitting pixels of the odd-numbered drive block in the display device according to Embodiment 3 of the present invention
- FIG. 10B is the even-number drive in the display device according to Embodiment 3 of the present invention. It is a specific circuit block diagram of the light emitting pixel of a block.
- the light emitting pixel 21A shown in FIG. 10A is substantially the same as the light emitting pixel 11A shown in FIG. 2A, but the position where the electrostatic storage capacitor C1 is arranged is different.
- the light emitting pixel 21B shown in FIG. 10B is substantially the same as the light emitting pixel 11B shown in FIG. Specifically, in each of the light emitting pixel 21A and the light emitting pixel 21B, one end of the electrostatic storage capacitor C2 is connected to a terminal connected to the drive transistor 114 of the electrostatic storage capacitor C1.
- the operation timing chart of the driving method of the display device according to the present embodiment is the same as the operation timing chart of the driving method of the display device 1 according to the first embodiment shown in FIG. 4A.
- the operation flowchart of the display device according to the present embodiment is almost the same as the operation flowchart of the display device 1 according to the first embodiment shown in FIG. 5, but steps S11, S15, and S21 in FIG. And the location to which the reference voltage and the luminance signal voltage shown in step S25 are applied is different.
- the reference voltage and the luminance signal voltage supplied from the first signal line 151 or the second signal line 152 are divided by the voltage dividing point M between the electrostatic holding capacitor C1 and the electrostatic holding capacitor C2.
- the signal voltage is supplied to a terminal different from the terminal connected to the electrostatic storage capacitor C2 of the electrostatic storage capacitor C1.
- the voltage corresponding to the threshold voltage Vth of the drive transistor 114 is held in the electrostatic holding capacitor C1, but in the present embodiment, the voltage between the electrostatic holding capacitor C1 and the electrostatic holding capacitor C2 is divided. The difference is that the pressure point M is held.
- the voltage applied to the gate of the drive transistor 114 is determined depending on the capacitance division between the electrostatic storage capacitor C1 and the electrostatic storage capacitor C2. In comparison, it is necessary to increase the amplitude of the luminance signal voltage. That is, the ratio of the luminance signal voltage with the maximum amplitude of the gate-source voltage to the driving transistor 114 with the maximum amplitude is lower than that in the first embodiment.
- the display device according to the present embodiment can match the threshold correction period and timing of the drive transistor 114 within the drive block.
- the display device according to the present invention is not limited to the above-described embodiments.
- the display device according to the third embodiment has the same configuration as the display device according to the first embodiment except for the configuration of the light emitting pixels 21A and 21B, but the configuration of the light emitting pixels 21A and 21B. 8 has the same configuration as that of the display device according to the second embodiment as shown in FIG. 8, and operates in accordance with the operation timing chart of the display device according to the second embodiment shown in FIG. And the structure which extinguishes may be sufficient.
- the switching transistor is described as a p-type transistor that is turned on when the voltage level of the gate of the switching transistor is LOW. Even in the display device in which the polarity of the above is reversed, the same effects as those of the above-described embodiments can be obtained.
- the organic EL element is connected with the cathode side shared with other pixels.
- the anode side is shared and the cathode side is connected to the drive transistor 114 via the switching transistor 116. Even in the display device connected to the above, the same effects as those of the above-described embodiments can be obtained.
- the voltage levels of the first control lines 131 (k, 1) to 131 (k, m) of the kth drive block are simultaneously changed from HIGH to LOW by the time t21.
- the lines may be changed sequentially without changing them.
- the voltage levels of the first control lines 131 (k + 1, 1) to 131 (k + 1, m) of the (k + 1) th driving block were simultaneously changed from HIGH to LOW. Instead, it may be changed in line order.
- the display device according to the present invention is built in a thin flat TV as shown in FIG.
- a thin flat TV capable of displaying a highly accurate image reflecting a video signal is realized.
- the present invention is particularly useful for an active organic EL flat panel display in which the luminance is varied by controlling the light emission intensity of the pixel by the pixel signal current.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Geometry (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of El Displays (AREA)
- Electroluminescent Light Sources (AREA)
- Transforming Electric Information Into Light Information (AREA)
Abstract
Description
(実施の形態1)
本実施の形態における表示装置は、マトリクス状に配置された複数の発光画素を有する表示装置であって、発光画素列ごとに配置された第1信号線及び第2信号線と、発光画素行ごとに配置された第1制御線及び第2制御線とを備え、複数の発光画素は、複数の発光画素行を一単位とした2以上の駆動ブロックを構成し、複数の発光画素のそれぞれは、信号電圧に応じた信号電流が流れることにより発光する発光素子と、ゲート-ソース間に印加される信号電圧を信号電流に変換する駆動トランジスタと、一方の端子が駆動トランジスタのゲートに接続された第1容量素子と、一方の端子が第1容量素子の他方の端子に接続された第2容量素子と、駆動トランジスタのゲート-ドレイン間に挿入され、第2制御線からの制御信号に応じてオン及びオフする第1スイッチングトランジスタと、駆動トランジスタのドレインと発光素子との間に挿入され第1制御線からの制御信号に応じてオン及びオフする第2スイッチングトランジスタとを備え、奇数番目の駆動ブロックに属する発光画素は、さらに、第1信号線と駆動トランジスタのゲートとの間に挿入された第3スイッチングトランジスタを備え、偶数番目の駆動ブロックに属する発光画素は、さらに、第2信号線と駆動トランジスタのゲートとの間に挿入された第4スイッチングトランジスタを備え、第1制御線及び第2制御線は、同一駆動ブロックの全発光画素では共通化されており、異なる駆動ブロック間では独立している。
Vg=VDD-Vth (式1)
となっている。
VC1=VDD-Vth-VR1 (式2)
となる。つまり、静電保持容量C1が保持している電圧VC1は、閾値電圧に対応する電圧である。
Vg=Vdata-VR1+VDD-Vth (式3)
となる。
Vgs=Vdata-VR1-Vth (式4)
となる。つまり、駆動トランジスタ114のゲート-ソース間電圧Vgsは、閾値電圧が補正された輝度信号電圧が書き込まれる。すなわち、駆動トランジスタ114のゲート-ソース間に挿入されている静電保持容量C1及び静電保持容量C2は、閾値電圧に対応した電圧に輝度信号電圧に対応した電圧が加算された加算電圧を保持する。
t1H=tD+PWD+tR(D)+tF(D) (式5)
さらに、PWD=tDと仮定すると、
tD+PWD+tR(D)+tF(D)=2tD+tR(D)+tF(D) (式6)
となる。式5及び式6より、
tD=(t1H-tR(D)-tF(D))/2 (式7)
となる。また、Vth検出期間は基準電圧発生期間内に開始し終了しなければならないので、Vth検出時間を最大で確保したとして、
tD=PWS+tR(S)+tF(S) (式8)
となり、式7及び式8より、
PWS=(t1H-tR(D)-tF(D)-2tR(S)-2tF(S))/2 (式9)
が得られる。
t1H={1秒/(120Hz×1110本)}×2=7.5μS×2=15μS
となる。ここで、tR(D)=tF(D)=2μS、tR(S)=tF(S)=1.5μSとし、これらを式9に代入すると、Vthの検出期間であるPWSは、2.5μSとなる。
以下、本発明の実施の形態について、図面を参照しながら説明する。
本発明の実施の形態3に係る表示装置は、実施の形態1に係る表示装置1とほぼ同じであるが、発光画素の構成が異なる。
10 表示パネル
11A、11B、21A、21B、501 発光画素
12 信号線群
13 制御線群
14 走査/制御線駆動回路
15 信号線駆動回路
20 タイミング制御回路
30 電圧制御回路
110、112 電源線
113 有機EL素子
114、512 駆動トランジスタ
115、116、117、511 スイッチングトランジスタ
C1、C2 静電保持容量
131 第1制御線
132 第2制御線
133、701、702、703 走査線
151 第1信号線
152 第2信号線
500 画像表示装置
502 画素アレイ部
503 信号セレクタ
504 走査線駆動部
505 給電線駆動部
513 保持容量
514 発光素子
515 接地配線
601 信号線
801、802、803 給電線
Claims (9)
- マトリクス状に配置された複数の発光画素を有する表示装置であって、
発光画素列ごとに配置され、発光画素の輝度を決定する信号電圧を前記発光画素に与える第1信号線及び第2信号線と、
第1電源線及び第2電源線と、
発光画素行ごとに配置された走査線と、
発光画素行ごとに配置された、第1制御線及び第2制御線とを備え、
前記複数の発光画素は、複数の発光画素行を一駆動ブロックとした2以上の駆動ブロックを構成し、
前記複数の発光画素のそれぞれは、
一方の端子が前記第2電源線に接続され、前記信号電圧に応じた信号電流が流れることにより発光する発光素子と、
ソース及びドレインの一方が前記第1電源線に接続され、ゲート-ソース間に印加される前記信号電圧を前記信号電流に変換する駆動トランジスタと、
一方の端子が前記駆動トランジスタのゲートに接続された第1容量素子と、
一方の端子が前記第1容量素子の一方の端子または他方の端子に接続され、他方の端子が前記駆動トランジスタのソースに接続された第2容量素子と、
ゲートが前記第2制御線に接続され、ソース及びドレインの一方が前記駆動トランジスタのゲートに接続され、ソース及びドレインの他方が前記駆動トランジスタのドレインに接続された第1スイッチングトランジスタと、
ゲートが前記第1制御線に接続され、ソース及びドレインが前記駆動トランジスタのソース及びドレインの他方と前記発光素子の他方の端子との間に挿入された第2スイッチングトランジスタとを備え、
k(kは自然数)番目の駆動ブロックに属する前記発光画素は、さらに、
ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第1信号線に接続され、ソース及びドレインの他方が前記第1容量素子の他方の端子に接続された第3スイッチングトランジスタを備え、
(k+1)番目の駆動ブロックに属する前記発光画素は、さらに、
ゲートが前記走査線に接続され、ソース及びドレインの一方が前記第2信号線に接続され、ソース及びドレインの他方が前記第1容量素子の他方の端子に接続された第4スイッチングトランジスタを備え、
前記第2制御線は、同一駆動ブロック内の全発光画素では共通化されており、異なる駆動ブロック間では独立している
表示装置。 - さらに、前記第1制御線は、同一駆動ブロック内の全発光画素では共通化されており、異なる駆動ブロック間では独立している
請求項1に記載の表示装置。 - さらに、前記第1信号線、前記第2信号線、前記第1制御線、前記第2制御線及び前記走査線を制御して前記発光画素を駆動する駆動回路を具備し、
前記駆動回路は、
前記第1制御線からの制御信号により前記第2スイッチングトランジスタをオンした状態で、前記走査線からの走査信号により前記3スイッチングトランジスタをオン状態、かつ、前記第2制御線からの制御信号によりk番目の駆動ブロックの有する全ての前記第1スイッチングトランジスタをオン状態とすることで、前記駆動トランジスタのゲート-ソース間電圧が閾値電圧以上となる初期化電圧をk番目の駆動ブロックの有する全ての前記駆動トランジスタのゲートに同時に印加し、
前記第1及び第3スイッチングトランジスタをオンした状態でk番目の駆動ブロックの有する全ての前記第2スイッチングトランジスタを同時にオフ状態とし、
前記第1制御線からの制御信号により前記第2スイッチングトランジスタをオンした状態で、前記走査線からの走査信号により前記第4スイッチングトランジスタをオン状態、かつ、前記第2制御線からの制御信号により(k+1)番目の駆動ブロックの有する全ての前記第1スイッチングトランジスタをオン状態とすることで、前記駆動トランジスタのゲート-ソース間電圧が閾値電圧以上となる初期化電圧を(k+1)番目の駆動ブロックの有する全ての前記駆動トランジスタのゲートに同時に印加し、
前記第1及び第4スイッチングトランジスタをオンした状態で(k+1)番目の駆動ブロックの有する全ての前記第2スイッチングトランジスタを同時にオフ状態とする
請求項1または2に記載の表示装置。 - 前記信号電圧は、前記発光素子を発光させるための輝度信号電圧、及び、前記駆動トランジスタの閾値電圧に対応した電圧を前記第1及び第2容量素子に記憶させるための基準電圧からなり、
前記表示装置は、さらに、
前記信号電圧を前記第1信号線及び前記第2信号線に出力する信号線駆動回路と、
前記信号線駆動回路が前記信号電圧を出力するタイミングを制御するタイミング制御回路とを備え、
前記タイミング制御回路は、前記信号線駆動回路に前記第1信号線へ前記輝度信号電圧を出力させている間には前記第2信号線へ前記基準電圧を出力させ、前記第2信号線へ前記輝度信号電圧を出力させている間には前記第1信号線へ前記基準電圧を出力させる
請求項1~3のうちいずれか1項に記載の表示装置。 - 全ての前記発光画素を書き換える時間をTfとし、前記駆動ブロックの総数をNとすると、
前記駆動トランジスタの閾値電圧を検出する時間は、
最大でTf/Nである
請求項1~4のうちいずれか1項に記載の表示装置。 - 複数の信号線のうち一の信号線から供給された輝度信号電圧または基準電圧を当該電圧に対応した信号電流に変換する駆動トランジスタと、前記信号電流が流れることにより発光する発光素子とを備える発光画素がマトリクス状に配置され、複数の前記発光画素行を一駆動ブロックとした2以上の駆動ブロックを構成する表示装置の駆動方法であって、
k(kは自然数)番目の駆動ブロックの有する全ての前記第1容量素子または前記第2容量素子に、前記駆動トランジスタの閾値電圧に対応した電圧を同時に保持させる第1閾値保持ステップと、
前記第1閾値保持ステップの後、k番目の駆動ブロックの有する前記発光画素において、前記第1容量素子及び前記第2容量素子に、前記閾値電圧に対応した電圧に前記輝度信号電圧に対応した電圧が加算された加算電圧を発光画素行順に保持させる第1輝度保持ステップと、
前記第1閾値保持ステップの後、(k+1)番目の駆動ブロックの有する全ての前記第1容量素子または前記第2容量素子に、前記駆動トランジスタの閾値電圧に対応した電圧を同時に保持させる第2閾値保持ステップとを含み、
前記第1閾値保持ステップは、
発光画素列ごとに配置された第1信号線から前記基準電圧が供給されることにより前記駆動トランジスタのゲート-ソース間電圧が閾値電圧以上となる初期化電圧をk番目の駆動ブロックの有する全ての前記駆動トランジスタのゲートに同時に印加する第1初期化ステップと、
前記第1初期化ステップの後、前記k番目の駆動ブロックの有する全ての前記駆動トランジスタと前記発光素子とを同時に非導通とする第1非導通ステップとを含み、
前記第2閾値保持ステップは、
発光画素列ごとに配置された、前記第1信号線と異なる第2信号線から前記基準電圧が供給されることにより前記初期化電圧を(k+1)番目の駆動ブロックの有する全ての前記駆動トランジスタのゲートに同時に印加する第2初期化ステップと、
前記第2初期化ステップの後、前記(k+1)番目の駆動ブロックの有する全ての前記駆動トランジスタと前記発光素子とを同時に非導通とする第2非導通とする第2非導通ステップとを含む
表示装置の駆動方法。 - 前記駆動トランジスタは、ソース及びドレインの一方が第1電源線に接続され、
前記発光素子は、一方の端子が第2電源線に接続され、他方の端子が、ゲートが発光画素行ごとに配置された第1制御線に接続され、ソース及びドレインが前記駆動トランジスタのソース及びドレインの他方と前記発光素子の他方の端子との間に挿入された第2スイッチングトランジスタを介して前記駆動トランジスタのソース及びドレインの他方に接続され、
前記第1初期化ステップでは、
前記第2スイッチングトランジスタを導通とした状態で、
ゲートが発光画素行ごとに配置された走査線に接続され、ソース及びドレインの一方が前記第1信号線に接続され、ソース及びドレインの他方が前記第1容量素子の他方の端子に接続された、第3スイッチングトランジスタを導通させ、さらに、ゲートが前記発光画素行ごとに配置された第2制御線に接続され、ソース及びドレインの一方が前記駆動トランジスタのゲートに接続され、ソース及びドレインの他方が前記駆動トランジスタのドレインに接続された第1スイッチングトランジスタを導通させることにより、前記初期化電圧をk番目の駆動ブロックの有する全ての前記駆動トランジスタのゲートに同時に印加し、
前記第1非導通ステップでは、
k番目の駆動ブロックの有する全ての前記第2スイッチングトランジスタを非導通とすることにより、k番目の駆動ブロックの有する全ての駆動トランジスタの閾値電圧を検出し、検出した閾値電圧を前記第1容量素子または前記第2容量素子に保持させ、
前記第2初期化ステップでは、
ゲートが発光画素行ごとに配置された第1制御線に接続され、ソース及びドレインが前記駆動トランジスタのソース及びドレインの他方と前記発光素子の他方の端子との間に挿入された第2スイッチングトランジスタを導通とした状態で、
ゲートが発光画素行ごとに配置された走査線に接続され、ソース及びドレインの一方が前記第2信号線に接続され、ソース及びドレインの他方が前記第1容量素子の他方の端子に接続された、第4スイッチングトランジスタを導通させ、さらに、ゲートが前記発光画素行ごとに配置された第2制御線に接続され、ソース及びドレインの一方が前記駆動トランジスタのゲートに接続され、ソース及びドレインの他方が前記駆動トランジスタのドレインに接続された第1スイッチングトランジスタを導通させることにより、前記初期化電圧を(k+1)番目の駆動ブロックの有する全ての前記駆動トランジスタのゲートに印加し、
前記第2非導通ステップでは、
(k+1)番目の駆動ブロックの有する全ての前記第2スイッチングトランジスタを非導通とすることにより、(k+1)番目の駆動ブロックの有する全ての駆動トランジスタの閾値電圧を検出し、検出した閾値電圧を前記第1容量素子または前記第2容量素子に保持させ、
前記第1輝度保持ステップでは、
前記第3スイッチングトランジスタを導通させることにより、前記第1信号線から供給された前記輝度信号電圧に対応した電圧を前記駆動トランジスタのゲートに印加する
請求項6に記載の表示装置の駆動方法。 - さらに、
前記第1輝度保持ステップの後、前記駆動トランジスタのドレイン電流として、k番目の駆動ブロックの有する全ての前記発光素子に、同時に前記信号電流を流して発光させる第1発光ステップを含む
請求項6または7に記載の表示装置の駆動方法。 - さらに、
前記第2閾値保持ステップの後、(k+1)番目の駆動ブロックの有する前記発光画素において、前記第1容量素子及び前記第2容量素子に、前記閾値電圧に対応した電圧に前記輝度信号電圧に対応した電圧が加算された加算電圧を発光画素行順に保持させる第2輝度保持ステップと、
前記第2輝度保持ステップの後、前記駆動トランジスタのドレイン電流として、(k+1)番目の駆動ブロックの有する全ての前記発光素子に、同時に前記信号電流を流して発光させる第2発光ステップとを含む
請求項6~8のうちいずれか1項に記載の表示装置の駆動方法。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2012532724A JP5456901B2 (ja) | 2010-09-06 | 2010-09-06 | 表示装置およびその駆動方法 |
KR1020137004010A KR101809300B1 (ko) | 2010-09-06 | 2010-09-06 | 표시 장치 및 그 구동 방법 |
PCT/JP2010/005453 WO2012032559A1 (ja) | 2010-09-06 | 2010-09-06 | 表示装置およびその駆動方法 |
CN201080068950.8A CN103080996B (zh) | 2010-09-06 | 2010-09-06 | 显示装置的驱动方法 |
US13/778,201 US9111481B2 (en) | 2010-09-06 | 2013-02-27 | Display device and method of driving the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2010/005453 WO2012032559A1 (ja) | 2010-09-06 | 2010-09-06 | 表示装置およびその駆動方法 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/778,201 Continuation US9111481B2 (en) | 2010-09-06 | 2013-02-27 | Display device and method of driving the same |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2012032559A1 true WO2012032559A1 (ja) | 2012-03-15 |
Family
ID=45810189
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2010/005453 WO2012032559A1 (ja) | 2010-09-06 | 2010-09-06 | 表示装置およびその駆動方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US9111481B2 (ja) |
JP (1) | JP5456901B2 (ja) |
KR (1) | KR101809300B1 (ja) |
CN (1) | CN103080996B (ja) |
WO (1) | WO2012032559A1 (ja) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150187265A1 (en) * | 2013-12-31 | 2015-07-02 | Xiamen Tianma Micro-Electronics Co., Ltd. | Amoled display panel and organic light emitting diode display device |
WO2016103896A1 (ja) * | 2014-12-22 | 2016-06-30 | ソニー株式会社 | 表示装置、駆動回路、および駆動方法 |
JPWO2019150224A1 (ja) * | 2018-02-01 | 2021-03-25 | 株式会社半導体エネルギー研究所 | 表示装置および電子機器 |
JP2023094542A (ja) * | 2021-12-23 | 2023-07-05 | エルジー ディスプレイ カンパニー リミテッド | 有機発光ダイオードディスプレイ装置およびその駆動方法 |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101362002B1 (ko) * | 2011-12-12 | 2014-02-11 | 엘지디스플레이 주식회사 | 유기발광 표시장치 |
KR102077661B1 (ko) * | 2013-05-07 | 2020-02-17 | 삼성디스플레이 주식회사 | 유기 발광 표시 장치 및 그 구동 방법 |
KR102068263B1 (ko) * | 2013-07-10 | 2020-01-21 | 삼성디스플레이 주식회사 | 유기 발광 표시 장치 및 그 구동 방법 |
KR102193782B1 (ko) * | 2014-06-10 | 2020-12-23 | 삼성디스플레이 주식회사 | 화소 및 이를 이용한 유기전계발광 표시장치 |
KR20150144396A (ko) * | 2014-06-16 | 2015-12-28 | 삼성디스플레이 주식회사 | 유기전계발광 표시장치 및 그의 구동방법 |
US9805652B2 (en) * | 2014-07-29 | 2017-10-31 | Lg Display Co., Ltd. | Organic light emitting display device and method of driving the same |
KR102301325B1 (ko) * | 2015-06-30 | 2021-09-14 | 엘지디스플레이 주식회사 | 유기발광 표시장치에 구비된 구동 tft의 문턱전압 센싱장치 및 센싱방법 |
CN106157890B (zh) * | 2016-08-15 | 2018-03-30 | 京东方科技集团股份有限公司 | 一种纹路识别显示装置及驱动方法 |
CN108470537B (zh) * | 2018-06-14 | 2020-04-17 | 京东方科技集团股份有限公司 | 子像素电路、像素电路及其驱动方法和显示装置 |
CN110379371B (zh) * | 2019-01-28 | 2022-05-27 | 苹果公司 | 包括具有氧化物晶体管阈值电压补偿的显示器的电子设备 |
CN110189704B (zh) * | 2019-06-28 | 2021-10-15 | 上海天马有机发光显示技术有限公司 | 一种电致发光显示面板、其驱动方法及显示装置 |
KR102814635B1 (ko) * | 2020-05-28 | 2025-06-02 | 삼성디스플레이 주식회사 | 표시 장치 |
KR102773247B1 (ko) | 2020-07-23 | 2025-02-28 | 삼성디스플레이 주식회사 | 화소 및 이를 포함하는 표시 장치 |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003186439A (ja) * | 2001-12-21 | 2003-07-04 | Matsushita Electric Ind Co Ltd | El表示装置とその駆動方法および情報表示装置 |
JP2003195809A (ja) * | 2001-12-28 | 2003-07-09 | Matsushita Electric Ind Co Ltd | El表示装置とその駆動方法および情報表示装置 |
JP2003202834A (ja) * | 2001-10-24 | 2003-07-18 | Semiconductor Energy Lab Co Ltd | 半導体装置およびその駆動方法 |
JP2006133731A (ja) * | 2004-11-08 | 2006-05-25 | Samsung Sdi Co Ltd | 発光表示装置及びその駆動方法 |
JP2008122633A (ja) * | 2006-11-13 | 2008-05-29 | Sony Corp | 表示装置 |
JP2009139928A (ja) * | 2007-11-14 | 2009-06-25 | Sony Corp | 表示装置及びその駆動方法と電子機器 |
JP2009237041A (ja) * | 2008-03-26 | 2009-10-15 | Sony Corp | 画像表示装置及び画像表示方法 |
JP2010054564A (ja) * | 2008-08-26 | 2010-03-11 | Sony Corp | 画像表示装置及び画像表示装置の駆動方法 |
WO2010100938A1 (ja) * | 2009-03-06 | 2010-09-10 | パナソニック株式会社 | 画像表示装置およびその駆動方法 |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6229506B1 (en) | 1997-04-23 | 2001-05-08 | Sarnoff Corporation | Active matrix light emitting diode pixel structure and concomitant method |
JP4251377B2 (ja) | 1997-04-23 | 2009-04-08 | 宇東科技股▲ふん▼有限公司 | アクティブマトリックス発光ダイオードピクセル構造及び方法 |
US7365713B2 (en) | 2001-10-24 | 2008-04-29 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and driving method thereof |
JP2004318093A (ja) | 2003-03-31 | 2004-11-11 | Sanyo Electric Co Ltd | 発光ディスプレイ及びその駆動方法及びエレクトロルミネッセンス表示回路及びエレクトロルミネッセンスディスプレイ |
GB0400213D0 (en) * | 2004-01-07 | 2004-02-11 | Koninkl Philips Electronics Nv | Electroluminescent display devices |
JP5081374B2 (ja) * | 2005-01-17 | 2012-11-28 | 株式会社ジャパンディスプレイイースト | 画像表示装置 |
KR100821055B1 (ko) * | 2006-12-27 | 2008-04-08 | 삼성에스디아이 주식회사 | 유기전계발광 표시장치와 그의 구동방법 |
KR101517110B1 (ko) | 2007-11-14 | 2015-05-04 | 소니 주식회사 | 표시장치 및 그 구동 방법과 전자기기 |
WO2009087746A1 (ja) | 2008-01-07 | 2009-07-16 | Panasonic Corporation | 表示装置、電子装置及び駆動方法 |
KR101291396B1 (ko) | 2010-09-06 | 2013-07-30 | 파나소닉 주식회사 | 표시 장치 및 그 구동 방법 |
JP5415565B2 (ja) | 2010-09-06 | 2014-02-12 | パナソニック株式会社 | 表示装置およびその駆動方法 |
CN102687192B (zh) | 2010-09-06 | 2014-10-22 | 松下电器产业株式会社 | 显示装置及其驱动方法 |
-
2010
- 2010-09-06 CN CN201080068950.8A patent/CN103080996B/zh not_active Expired - Fee Related
- 2010-09-06 KR KR1020137004010A patent/KR101809300B1/ko not_active Expired - Fee Related
- 2010-09-06 JP JP2012532724A patent/JP5456901B2/ja active Active
- 2010-09-06 WO PCT/JP2010/005453 patent/WO2012032559A1/ja active Application Filing
-
2013
- 2013-02-27 US US13/778,201 patent/US9111481B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003202834A (ja) * | 2001-10-24 | 2003-07-18 | Semiconductor Energy Lab Co Ltd | 半導体装置およびその駆動方法 |
JP2003186439A (ja) * | 2001-12-21 | 2003-07-04 | Matsushita Electric Ind Co Ltd | El表示装置とその駆動方法および情報表示装置 |
JP2003195809A (ja) * | 2001-12-28 | 2003-07-09 | Matsushita Electric Ind Co Ltd | El表示装置とその駆動方法および情報表示装置 |
JP2006133731A (ja) * | 2004-11-08 | 2006-05-25 | Samsung Sdi Co Ltd | 発光表示装置及びその駆動方法 |
JP2008122633A (ja) * | 2006-11-13 | 2008-05-29 | Sony Corp | 表示装置 |
JP2009139928A (ja) * | 2007-11-14 | 2009-06-25 | Sony Corp | 表示装置及びその駆動方法と電子機器 |
JP2009237041A (ja) * | 2008-03-26 | 2009-10-15 | Sony Corp | 画像表示装置及び画像表示方法 |
JP2010054564A (ja) * | 2008-08-26 | 2010-03-11 | Sony Corp | 画像表示装置及び画像表示装置の駆動方法 |
WO2010100938A1 (ja) * | 2009-03-06 | 2010-09-10 | パナソニック株式会社 | 画像表示装置およびその駆動方法 |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150187265A1 (en) * | 2013-12-31 | 2015-07-02 | Xiamen Tianma Micro-Electronics Co., Ltd. | Amoled display panel and organic light emitting diode display device |
WO2016103896A1 (ja) * | 2014-12-22 | 2016-06-30 | ソニー株式会社 | 表示装置、駆動回路、および駆動方法 |
JPWO2016103896A1 (ja) * | 2014-12-22 | 2017-09-28 | ソニー株式会社 | 表示装置、駆動回路、および駆動方法 |
US10621917B2 (en) | 2014-12-22 | 2020-04-14 | Sony Corporation | Display device, driver circuit, and driving method |
JPWO2019150224A1 (ja) * | 2018-02-01 | 2021-03-25 | 株式会社半導体エネルギー研究所 | 表示装置および電子機器 |
JP7245788B2 (ja) | 2018-02-01 | 2023-03-24 | 株式会社半導体エネルギー研究所 | 表示装置 |
US11626082B2 (en) | 2018-02-01 | 2023-04-11 | Semiconductor Energy Laboratory Co., Ltd. | Display device and electronic device |
US12106729B2 (en) | 2018-02-01 | 2024-10-01 | Semiconductor Energy Laboratory Co., Ltd. | Display device and electronic device |
JP7622285B2 (ja) | 2018-02-01 | 2025-01-27 | 株式会社半導体エネルギー研究所 | 表示装置 |
JP2023094542A (ja) * | 2021-12-23 | 2023-07-05 | エルジー ディスプレイ カンパニー リミテッド | 有機発光ダイオードディスプレイ装置およびその駆動方法 |
JP7531563B2 (ja) | 2021-12-23 | 2024-08-09 | エルジー ディスプレイ カンパニー リミテッド | 有機発光ダイオードディスプレイ装置およびその駆動方法 |
Also Published As
Publication number | Publication date |
---|---|
US20130169702A1 (en) | 2013-07-04 |
KR101809300B1 (ko) | 2018-01-18 |
JPWO2012032559A1 (ja) | 2013-10-31 |
CN103080996A (zh) | 2013-05-01 |
CN103080996B (zh) | 2015-12-09 |
US9111481B2 (en) | 2015-08-18 |
KR20130108533A (ko) | 2013-10-04 |
JP5456901B2 (ja) | 2014-04-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5456901B2 (ja) | 表示装置およびその駆動方法 | |
JP5414724B2 (ja) | 画像表示装置およびその駆動方法 | |
JP5230806B2 (ja) | 画像表示装置およびその駆動方法 | |
JP5415565B2 (ja) | 表示装置およびその駆動方法 | |
JP5627694B2 (ja) | 表示装置 | |
JP5282146B2 (ja) | 表示装置及びその制御方法 | |
JP5414808B2 (ja) | 表示装置およびその駆動方法 | |
JP5284492B2 (ja) | 表示装置及びその制御方法 | |
JP5399521B2 (ja) | 表示装置およびその駆動方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201080068950.8 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10856913 Country of ref document: EP Kind code of ref document: A1 |
|
DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
ENP | Entry into the national phase |
Ref document number: 2012532724 Country of ref document: JP Kind code of ref document: A |
|
ENP | Entry into the national phase |
Ref document number: 20137004010 Country of ref document: KR Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 10856913 Country of ref document: EP Kind code of ref document: A1 |