Quasi-delay-insensitive computing device: methodological aspects and practical implementation
Abstract
References
Recommendations
A Low Power Zero-Overhead Self-Timed Division and Square Root Unit Combining a Single-Rail Static Circuit with a Dual-Rail Dynamic Circuit
ASYNC '97: Proceedings of the 3rd International Symposium on Advanced Research in Asynchronous Circuits and SystemsAn asynchronous pipeline scheme that combines a low power static circuit with a high-speed dual-rail dynamic circuit is proposed. The scheme utilizes a dual-rail circuit only in the critical path of an SRT division and square root calculation unit. The ...
30-ns 55-b Radix 2 Division and Square Root Using a Self-Timed Circuit
ARITH '95: Proceedings of the 12th Symposium on Computer ArithmeticA shared radix 2 division and square root implementation using a self-timed circuit is presented. The same execution time for division and square root is achieved by using an on-the-fly digit decoding and a root multiple generation technique. Most of ...
Power Efficient Division and Square Root Unit
Although division and square root are not frequent operations, most processors implement them in hardware to not compromise the overall performance. Two classes of algorithms implement division or square root: digit-recurrence and multiplicative (e.g., ...
Comments
Please enable JavaScript to view thecomments powered by Disqus.Information & Contributors
Information
Published In
Sponsors
- NIRICT Design Lab: NIRICT Design Lab
- IEEE
- Cadence Design Systems
Publisher
Springer-Verlag
Berlin, Heidelberg
Publication History
Author Tags
Qualifiers
- Article
Contributors
Other Metrics
Bibliometrics & Citations
Bibliometrics
Article Metrics
- 0Total Citations
- 0Total Downloads
- Downloads (Last 12 months)0
- Downloads (Last 6 weeks)0