Nothing Special   »   [go: up one dir, main page]

skip to main content
10.5555/580736.835158guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Estimation of Switching Noise on Power Supply Lines in Deep Sub-micron CMOS Circuits

Published: 04 January 2000 Publication History

Abstract

To achieve high performance and high integration density, the transistor dimensions are aggressively scaled down while lower power dissipation is achieved by scaling down the supply voltage. However, power distribution has become a challenging issue due to the severe switching noise on the power distribution network. Estimation of the worst case switching noise is essential to ensure the proper functionality of the VLSI circuits.In this paper, we propose a probabilistic approach to determine the worst case switching noise on power supply lines. The proposed algorithm traces the worst case input patterns which will induce the steepest maximum switching current spike and therefore the maximum switching noise. The worst case input patterns are used in the HSPICE simulation to extract the exact switching current waveforms. The estimated maximum switching current spike matches well with the peak current obtained from the HSPICE simulation. The worst case switching noise due to the lumped inductance (including the packaging inductance) and the lumped resistance on the power supply grid is also extracted from the HSPICE simulation. The magnitude of the worst case switching noise for the benchmark circuits implemented with 0.25 micron technology can be as high as 35\% of the Vdd. The switching noise can be suppressed effectively with properly placed decoupling capacitors.

Cited By

View all
  • (2011)Modeling and estimation of power supply noise using linear programmingProceedings of the International Conference on Computer-Aided Design10.5555/2132325.2132450(537-542)Online publication date: 7-Nov-2011
  • (2010)Layout-aware pseudo-functional testing for critical paths considering power supply noise effectsProceedings of the Conference on Design, Automation and Test in Europe10.5555/1870926.1871271(1432-1437)Online publication date: 8-Mar-2010
  • (2010)Novel physical unclonable function with process and environmental variationsProceedings of the Conference on Design, Automation and Test in Europe10.5555/1870926.1871187(1065-1070)Online publication date: 8-Mar-2010
  • Show More Cited By
  1. Estimation of Switching Noise on Power Supply Lines in Deep Sub-micron CMOS Circuits

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image Guide Proceedings
    VLSID '00: Proceedings of the 13th International Conference on VLSI Design
    January 2000
    ISBN:0769504876

    Publisher

    IEEE Computer Society

    United States

    Publication History

    Published: 04 January 2000

    Author Tags

    1. IR voltage drop
    2. Ldi/dt noise
    3. maximum switching current
    4. switching noise

    Qualifiers

    • Article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 17 Jan 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2011)Modeling and estimation of power supply noise using linear programmingProceedings of the International Conference on Computer-Aided Design10.5555/2132325.2132450(537-542)Online publication date: 7-Nov-2011
    • (2010)Layout-aware pseudo-functional testing for critical paths considering power supply noise effectsProceedings of the Conference on Design, Automation and Test in Europe10.5555/1870926.1871271(1432-1437)Online publication date: 8-Mar-2010
    • (2010)Novel physical unclonable function with process and environmental variationsProceedings of the Conference on Design, Automation and Test in Europe10.5555/1870926.1871187(1065-1070)Online publication date: 8-Mar-2010
    • (2010)Pattern grading for testing critical paths considering power supply noise and crosstalk using a layout-aware quality metricProceedings of the 20th symposium on Great lakes symposium on VLSI10.1145/1785481.1785512(127-130)Online publication date: 16-May-2010
    • (2008)Layout-aware, IR-drop tolerant transition fault pattern generationProceedings of the conference on Design, automation and test in Europe10.1145/1403375.1403661(1172-1177)Online publication date: 10-Mar-2008
    • (2003)3D direct vertical interconnect microprocessors test vehicleProceedings of the 13th ACM Great Lakes symposium on VLSI10.1145/764808.764846(141-146)Online publication date: 28-Apr-2003
    • (2002)Signal IntegrityJournal of Electronic Testing: Theory and Applications10.1023/A:101651412929618:4-5(539-554)Online publication date: 1-Aug-2002
    • (2001)Testing Interconnects for Noise and Skew in Gigahertz SoCsProceedings of the 2001 IEEE International Test Conference10.5555/839296.843865Online publication date: 30-Oct-2001
    • (2001)Built-in self-test for signal integrityProceedings of the 38th annual Design Automation Conference10.1145/378239.379068(792-797)Online publication date: 22-Jun-2001

    View Options

    View options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media