WO2011037102A1 - アクティブマトリクス基板及びその製造方法並びに画像表示装置 - Google Patents
アクティブマトリクス基板及びその製造方法並びに画像表示装置 Download PDFInfo
- Publication number
- WO2011037102A1 WO2011037102A1 PCT/JP2010/066299 JP2010066299W WO2011037102A1 WO 2011037102 A1 WO2011037102 A1 WO 2011037102A1 JP 2010066299 W JP2010066299 W JP 2010066299W WO 2011037102 A1 WO2011037102 A1 WO 2011037102A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- protective film
- semiconductor active
- electrode
- layer
- matrix substrate
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 198
- 239000011159 matrix material Substances 0.000 title claims abstract description 122
- 238000000034 method Methods 0.000 title claims description 95
- 238000004519 manufacturing process Methods 0.000 title claims description 28
- 239000010410 layer Substances 0.000 claims abstract description 312
- 239000010408 film Substances 0.000 claims abstract description 260
- 239000004065 semiconductor Substances 0.000 claims abstract description 156
- 239000011229 interlayer Substances 0.000 claims abstract description 91
- 239000010409 thin film Substances 0.000 claims abstract description 49
- 230000001681 protective effect Effects 0.000 claims description 197
- 238000005530 etching Methods 0.000 claims description 20
- 238000000059 patterning Methods 0.000 claims description 16
- 239000004020 conductor Substances 0.000 claims description 11
- 239000011810 insulating material Substances 0.000 claims description 11
- 239000011241 protective layer Substances 0.000 claims description 10
- 239000004973 liquid crystal related substance Substances 0.000 claims description 9
- 229910044991 metal oxide Inorganic materials 0.000 claims description 8
- 150000004706 metal oxides Chemical class 0.000 claims description 8
- 238000007639 printing Methods 0.000 claims description 7
- 238000005401 electroluminescence Methods 0.000 claims description 3
- 238000000638 solvent extraction Methods 0.000 claims description 3
- 238000001962 electrophoresis Methods 0.000 claims description 2
- 230000001678 irradiating effect Effects 0.000 claims description 2
- 239000000463 material Substances 0.000 description 53
- 239000003990 capacitor Substances 0.000 description 40
- 238000001755 magnetron sputter deposition Methods 0.000 description 21
- 238000000206 photolithography Methods 0.000 description 17
- 239000004372 Polyvinyl alcohol Substances 0.000 description 15
- 229920002451 polyvinyl alcohol Polymers 0.000 description 15
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 12
- -1 polyethylene Polymers 0.000 description 12
- 229910052710 silicon Inorganic materials 0.000 description 12
- 239000010703 silicon Substances 0.000 description 12
- 239000004793 Polystyrene Substances 0.000 description 11
- 229920003229 poly(methyl methacrylate) Polymers 0.000 description 11
- 239000004926 polymethyl methacrylate Substances 0.000 description 11
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 10
- 238000004544 sputter deposition Methods 0.000 description 10
- 238000005229 chemical vapour deposition Methods 0.000 description 9
- 229910010272 inorganic material Inorganic materials 0.000 description 9
- 239000011147 inorganic material Substances 0.000 description 9
- 238000001771 vacuum deposition Methods 0.000 description 9
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- 239000003513 alkali Substances 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 8
- 238000011161 development Methods 0.000 description 8
- 238000004050 hot filament vapor deposition Methods 0.000 description 8
- 238000007733 ion plating Methods 0.000 description 8
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 238000010030 laminating Methods 0.000 description 7
- 238000000608 laser ablation Methods 0.000 description 7
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 7
- 238000001020 plasma etching Methods 0.000 description 7
- 238000007650 screen-printing Methods 0.000 description 7
- 229910052814 silicon oxide Inorganic materials 0.000 description 7
- 239000004925 Acrylic resin Substances 0.000 description 6
- 229920000178 Acrylic resin Polymers 0.000 description 6
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 239000004642 Polyimide Substances 0.000 description 6
- 239000011651 chromium Substances 0.000 description 6
- 238000003618 dip coating Methods 0.000 description 6
- 229910000449 hafnium oxide Inorganic materials 0.000 description 6
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 6
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 6
- 238000005192 partition Methods 0.000 description 6
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 6
- 229920000058 polyacrylate Polymers 0.000 description 6
- 229920001721 polyimide Polymers 0.000 description 6
- 229920002223 polystyrene Polymers 0.000 description 6
- 238000004528 spin coating Methods 0.000 description 6
- 229910001936 tantalum oxide Inorganic materials 0.000 description 6
- 239000010936 titanium Substances 0.000 description 6
- 239000004593 Epoxy Substances 0.000 description 5
- 229920001665 Poly-4-vinylphenol Polymers 0.000 description 5
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 5
- 229910007541 Zn O Inorganic materials 0.000 description 5
- 230000004888 barrier function Effects 0.000 description 5
- 239000007789 gas Substances 0.000 description 5
- 239000011521 glass Substances 0.000 description 5
- 229910052735 hafnium Inorganic materials 0.000 description 5
- 229920000728 polyester Polymers 0.000 description 5
- 239000011347 resin Substances 0.000 description 5
- 229920005989 resin Polymers 0.000 description 5
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 5
- 238000002834 transmittance Methods 0.000 description 5
- 239000003086 colorant Substances 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- AJNVQOSZGJRYEI-UHFFFAOYSA-N digallium;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[Ga+3].[Ga+3] AJNVQOSZGJRYEI-UHFFFAOYSA-N 0.000 description 4
- 238000000469 dry deposition Methods 0.000 description 4
- 229910001195 gallium oxide Inorganic materials 0.000 description 4
- 239000010931 gold Substances 0.000 description 4
- 238000003384 imaging method Methods 0.000 description 4
- 229910003437 indium oxide Inorganic materials 0.000 description 4
- NJWNEWQMQCGRDO-UHFFFAOYSA-N indium zinc Chemical compound [Zn].[In] NJWNEWQMQCGRDO-UHFFFAOYSA-N 0.000 description 4
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 239000007788 liquid Substances 0.000 description 4
- 238000009832 plasma treatment Methods 0.000 description 4
- 229910052715 tantalum Inorganic materials 0.000 description 4
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 4
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 3
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 3
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 3
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 229910052804 chromium Inorganic materials 0.000 description 3
- 150000001875 compounds Chemical class 0.000 description 3
- 239000013078 crystal Substances 0.000 description 3
- 239000007772 electrode material Substances 0.000 description 3
- 229910052733 gallium Inorganic materials 0.000 description 3
- 238000003475 lamination Methods 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 229910052750 molybdenum Inorganic materials 0.000 description 3
- 239000011733 molybdenum Substances 0.000 description 3
- 239000000049 pigment Substances 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- XOLBLPGZBRYERU-UHFFFAOYSA-N tin dioxide Chemical compound O=[Sn]=O XOLBLPGZBRYERU-UHFFFAOYSA-N 0.000 description 3
- 229910001887 tin oxide Inorganic materials 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 3
- WEAMLHXSIBDPGN-UHFFFAOYSA-N (4-hydroxy-3-methylphenyl) thiocyanate Chemical compound CC1=CC(SC#N)=CC=C1O WEAMLHXSIBDPGN-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229920001609 Poly(3,4-ethylenedioxythiophene) Polymers 0.000 description 2
- 239000004695 Polyether sulfone Substances 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- WGLPBDUCMAPZCE-UHFFFAOYSA-N Trioxochromium Chemical compound O=[Cr](=O)=O WGLPBDUCMAPZCE-UHFFFAOYSA-N 0.000 description 2
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- CXKCTMHTOKXKQT-UHFFFAOYSA-N cadmium oxide Inorganic materials [Cd]=O CXKCTMHTOKXKQT-UHFFFAOYSA-N 0.000 description 2
- CFEAAQFZALKQPA-UHFFFAOYSA-N cadmium(2+);oxygen(2-) Chemical compound [O-2].[Cd+2] CFEAAQFZALKQPA-UHFFFAOYSA-N 0.000 description 2
- 239000006229 carbon black Substances 0.000 description 2
- 229910000423 chromium oxide Inorganic materials 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 239000000470 constituent Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000006866 deterioration Effects 0.000 description 2
- 239000003365 glass fiber Substances 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000011777 magnesium Substances 0.000 description 2
- 239000007769 metal material Substances 0.000 description 2
- 239000003094 microcapsule Substances 0.000 description 2
- 238000002156 mixing Methods 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 239000004417 polycarbonate Substances 0.000 description 2
- 229920000515 polycarbonate Polymers 0.000 description 2
- 229920006393 polyether sulfone Polymers 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 238000003980 solgel method Methods 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 239000011701 zinc Substances 0.000 description 2
- 229910021355 zirconium silicide Inorganic materials 0.000 description 2
- 229910018072 Al 2 O 3 Inorganic materials 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229920000089 Cyclic olefin copolymer Polymers 0.000 description 1
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 1
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 1
- 239000004698 Polyethylene Substances 0.000 description 1
- 239000004743 Polypropylene Substances 0.000 description 1
- 229910004298 SiO 2 Inorganic materials 0.000 description 1
- 229910006404 SnO 2 Inorganic materials 0.000 description 1
- UCKMPCXJQFINFW-UHFFFAOYSA-N Sulphide Chemical compound [S-2] UCKMPCXJQFINFW-UHFFFAOYSA-N 0.000 description 1
- XBDYBAVJXHJMNQ-UHFFFAOYSA-N Tetrahydroanthracene Natural products C1=CC=C2C=C(CCCC3)C3=CC2=C1 XBDYBAVJXHJMNQ-UHFFFAOYSA-N 0.000 description 1
- HCHKCACWOHOZIP-UHFFFAOYSA-N Zinc Chemical compound [Zn] HCHKCACWOHOZIP-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- IEJHYFOJNUCIBD-UHFFFAOYSA-N cadmium(2+) indium(3+) oxygen(2-) Chemical compound [O-2].[Cd+2].[In+3] IEJHYFOJNUCIBD-UHFFFAOYSA-N 0.000 description 1
- BEQNOZDXPONEMR-UHFFFAOYSA-N cadmium;oxotin Chemical compound [Cd].[Sn]=O BEQNOZDXPONEMR-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000004040 coloring Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 125000004122 cyclic group Chemical group 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 238000005566 electron beam evaporation Methods 0.000 description 1
- 229920000840 ethylene tetrafluoroethylene copolymer Polymers 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 238000007429 general method Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 238000007641 inkjet printing Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000007644 letterpress printing Methods 0.000 description 1
- 230000031700 light absorption Effects 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 239000013081 microcrystal Substances 0.000 description 1
- 229910021424 microcrystalline silicon Inorganic materials 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 239000002159 nanocrystal Substances 0.000 description 1
- QGLKJKCYBOYXKC-UHFFFAOYSA-N nonaoxidotritungsten Chemical compound O=[W]1(=O)O[W](=O)(=O)O[W](=O)(=O)O1 QGLKJKCYBOYXKC-UHFFFAOYSA-N 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- NQBRDZOHGALQCB-UHFFFAOYSA-N oxoindium Chemical compound [O].[In] NQBRDZOHGALQCB-UHFFFAOYSA-N 0.000 description 1
- KYKLWYKWCAYAJY-UHFFFAOYSA-N oxotin;zinc Chemical compound [Zn].[Sn]=O KYKLWYKWCAYAJY-UHFFFAOYSA-N 0.000 description 1
- SLIUAWYAILUBJU-UHFFFAOYSA-N pentacene Chemical compound C1=CC=CC2=CC3=CC4=CC5=CC=CC=C5C=C4C=C3C=C21 SLIUAWYAILUBJU-UHFFFAOYSA-N 0.000 description 1
- 229920003207 poly(ethylene-2,6-naphthalate) Polymers 0.000 description 1
- 229920000553 poly(phenylenevinylene) Polymers 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920000573 polyethylene Polymers 0.000 description 1
- 239000011112 polyethylene naphthalate Substances 0.000 description 1
- 229920000139 polyethylene terephthalate Polymers 0.000 description 1
- 239000005020 polyethylene terephthalate Substances 0.000 description 1
- 229920002098 polyfluorene Polymers 0.000 description 1
- 229920000098 polyolefin Polymers 0.000 description 1
- 229920005672 polyolefin resin Polymers 0.000 description 1
- 229920001155 polypropylene Polymers 0.000 description 1
- 229920002620 polyvinyl fluoride Polymers 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 238000001552 radio frequency sputter deposition Methods 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 description 1
- IFLREYGFSNHWGE-UHFFFAOYSA-N tetracene Chemical compound C1=CC=CC2=CC3=CC4=CC=CC=C4C=C3C=C21 IFLREYGFSNHWGE-UHFFFAOYSA-N 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 229910001930 tungsten oxide Inorganic materials 0.000 description 1
- 229910052725 zinc Inorganic materials 0.000 description 1
- ZVWKZXLXHLZXLS-UHFFFAOYSA-N zirconium nitride Chemical compound [Zr]#N ZVWKZXLXHLZXLS-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/123—Connection of the pixel electrodes to the thin film transistors [TFT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/124—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41733—Source or drain electrodes for field effect devices for thin film transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
- H01L29/6675—Amorphous silicon or polysilicon transistors
- H01L29/66765—Lateral single gate single channel transistors with inverted structure, i.e. the channel layer is formed after the gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1222—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
- H01L27/1225—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/121—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements
- H10K59/1213—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements the pixel elements being TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/124—Insulating layers formed between TFT elements and OLED elements
Definitions
- the present invention relates to an active matrix substrate in which thin film transistors are arranged in an array on a substrate, and a layer display device using the active matrix substrate.
- a color filter is generally used to display a color image, and a liquid crystal layer is formed between an active matrix substrate on which a semiconductor circuit is formed and the color filter substrate.
- an image display element such as an electrophoretic particle layer.
- the image display device having such a structure has a problem that the area where the TFT (thin film transistor) is formed is small because the area of the display element to be driven is small and the aperture ratio is low. Furthermore, in the case of a liquid crystal display device, a light shielding layer is formed to be large in order to provide a margin for alignment errors in order to prevent light leakage failure due to alignment errors between the active matrix substrate and the color filter substrate. Therefore, there is a problem that the aperture ratio is lowered.
- a method using microcapsules as an electrophoretic particle layer is generally used. However, since the thickness of the microcapsule layer is as thick as about 40 ⁇ m, the positions of the active matrix substrate and the color filter substrate are There is a problem that alignment is difficult and yield decreases.
- an interlayer insulating layer is formed on the TFT, a pixel electrode is formed on the interlayer insulating layer, and the drain electrode and the pixel are connected through a through hole portion provided in the interlayer insulating layer.
- An active matrix substrate having a configuration in which electrodes are connected is known.
- an active matrix substrate having a COA (Color Filter On Array) structure in which a color filter layer is formed on a TFT is used as an image display device structure using such an active matrix substrate.
- Patent Document 1 discloses a method for improving an error in alignment of a filter substrate and improving an aperture ratio.
- through holes are provided in the color filter layer and the interlayer insulating layer in order to electrically connect the drain electrode and the pixel electrode.
- the film thickness of the interlayer insulating layer is about 1 ⁇ m to 3 ⁇ m, and the pixel size becomes smaller as the TFT pattern becomes higher definition. Therefore, the through-hole portion should be provided so that the drain electrode and the pixel electrode are in contact with each other. There is a problem that it becomes difficult to form well and the yield decreases.
- the present invention has been made in view of these problems, and provides an active matrix substrate and an image display device that can easily connect a drain electrode and a pixel electrode in a TFT (thin film transistor) and have a high aperture ratio. It is.
- a first invention made to solve the above problems is connected to a gate electrode, a gate insulating layer on the gate electrode, a semiconductor active layer on the gate insulating layer, and a semiconductor active layer on the substrate.
- a thin film transistor including a source electrode and a drain electrode, a pixel electrode connected to the drain electrode, and an interlayer insulating layer for insulating the source electrode and the pixel electrode constitutes a pixel and is formed by arranging a plurality of the pixels.
- a protective film is formed on the semiconductor active layer so as to divide the semiconductor active layer into two exposed regions, and a source electrode is provided in one of the two exposed regions, and a drain electrode is provided in the other.
- the active matrix substrate is connected to the active layer, and the drain electrode is connected to the pixel electrode on the protective film.
- the plurality of thin film transistors are arranged in a straight line, the plurality of independent semiconductor active layers constituting the plurality of thin film transistors are arranged in a straight line, and the protective film
- An active matrix substrate characterized in that a plurality of semiconductor active layers are formed in a stripe shape across a plurality of semiconductor active layers so as to be divided into two exposed regions, respectively.
- the second invention it is possible to easily connect the drain electrode and the pixel electrode by electrically contacting the drain electrode and the pixel electrode on the protective film provided on the semiconductor active layer. , Can improve the yield.
- One stripe-like protective film can also serve as a protective film for a plurality of TFTs.
- the protective film in the first invention, is formed so as to divide the semiconductor active layer into two exposed regions, and is formed in a lattice shape for partitioning pixels, and has a light shielding property.
- An active matrix substrate is formed. According to the third invention, it is possible to easily connect the drain electrode and the pixel electrode by electrically contacting the drain electrode and the pixel electrode on the protective film provided on the semiconductor active layer. , Can improve the yield.
- a single light-blocking grid-like protective film can serve as a protective film for a plurality of TFTs and a black matrix.
- a fourth invention is an active matrix substrate according to any one of the first to third inventions, wherein the shape of the protective film is a forward tapered shape.
- a fifth invention is an active matrix substrate according to any one of the first to fourth inventions, wherein the protective film is made of an organic insulating material.
- a sixth invention is an active matrix substrate according to any one of the first to fourth inventions, wherein the protective film is composed of a plurality of layers and at least one layer in contact with the semiconductor active layer contains an inorganic insulating material.
- a seventh invention is an active matrix substrate according to any one of the first to sixth inventions, wherein the interlayer insulating layer is colored in a predetermined color.
- the fifth aspect of the present invention it is possible to obtain a color filter on array structure in which a color filter array is formed on a thin film transistor by coloring the interlayer insulating layer in a predetermined color.
- the color filter-on-array structure With the color filter-on-array structure, the alignment of the semiconductor circuit and the color filter is facilitated, and an active matrix substrate having a high aperture ratio can be provided.
- An eighth invention is an active matrix substrate according to any one of the first to seventh inventions, wherein the semiconductor active layer is made of a metal oxide.
- a ninth invention is an image display device using an active matrix substrate according to any one of the first to eighth inventions, wherein the image display method is any one of a liquid crystal method, an organic electroluminescence method, and an electrophoresis method.
- the image display method is any one of a liquid crystal method, an organic electroluminescence method, and an electrophoresis method.
- a thin film transistor having a connected pixel electrode and an interlayer insulating layer for insulating the source electrode and the pixel electrode constitutes a pixel, and is a method of manufacturing an active matrix substrate formed by arranging a plurality of the pixels.
- An active matrix comprising: a step of forming on the entire surface; a step of providing an opening in an interlayer insulating layer on the protective film; and a step of forming a pixel electrode on the interlayer insulating layer to establish conduction between the pixel electrode and the drain electrode.
- the step of forming a protective film on the semiconductor active layer so as to divide the semiconductor active layer into two exposed regions is performed on each semiconductor active layer constituting a plurality of thin film transistors.
- a method of manufacturing an active matrix substrate comprising: forming a protective film in stripes so as to divide the semiconductor active layer into two exposed regions.
- a twelfth aspect of the invention is an active matrix substrate manufacturing method according to the eleventh aspect of the invention, wherein the protective layer is formed in a stripe shape by using a printing method.
- the step of forming a protective film on the semiconductor active layer so as to divide the semiconductor active layer into two exposed regions comprises the step of forming the semiconductor active layer on the semiconductor active layer.
- the step of forming the protective film includes the step of forming the first protective film on the entire surface of the substrate and the semiconductor active layer divided into two exposed regions.
- An active matrix substrate manufacturing method comprising: a step of forming a second protective film; and a step of removing the first protective film exposed from the second protective film by etching.
- a fifteenth aspect of the invention is characterized in that, in the tenth to fourteenth aspects of the invention, after the step of forming the protective film, a step of irradiating the region exposed from the protective film of the semiconductor active layer with plasma is performed. 9. A method for producing an active matrix substrate according to 9, wherein
- an active matrix substrate and an image having a high yield and a high aperture ratio can be obtained because the connection between the drain electrode and the pixel electrode in the semiconductor circuit is easy and the alignment of the semiconductor circuit and the color filter is easy.
- a display device can be provided.
- FIG. 1 is a schematic cross-sectional view of approximately one pixel of an image display device according to an embodiment of the present invention.
- 2A to 2D are schematic cross-sectional views and plan views showing a manufacturing process of the active matrix substrate according to the first embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower).
- FIG. 3E is a schematic cross-sectional view and a plan view of the manufacturing process of the active matrix substrate according to the first embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower).
- FIG. 10 is a schematic cross-sectional view and plan views (a) to (d) showing an example of a manufacturing process of an active matrix substrate according to another embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower).
- FIG. 10 is a schematic cross-sectional view and plan views (e) to (h) showing a manufacturing process of an active matrix substrate according to another embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower). It is the schematic sectional drawing (A) and top view (B) of the active matrix substrate which concern on the 2nd Embodiment of this invention.
- the schematic cross-sectional view (A) is a cross section cut along the line I-I 'of the plan view (B).
- FIG. 6 is a schematic cross-sectional view and plan views (a) to (d) showing a manufacturing process of an active matrix substrate according to a second embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower).
- FIG. 7 is a schematic cross-sectional view and plan views (e) to (g) showing a manufacturing process of an active matrix substrate according to a second embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower). It is the schematic sectional drawing (A) and top view (B) of the active matrix substrate which concern on the 2nd Embodiment of this invention which used the interlayer insulation layer as the color filter layer.
- the schematic cross-sectional view (A) is a cross section cut along the line I-I 'of the plan view (B). It is the schematic sectional drawing (A) and top view (B) of the active matrix substrate which concern on the 3rd Embodiment of this invention.
- the schematic cross-sectional view (A) is a cross section cut along the line I-I 'of the plan view (B).
- FIG. 10 is a schematic cross-sectional view and plan views (a) to (d) showing a manufacturing process of an active matrix substrate according to a third embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower).
- FIG. 10 is a schematic cross-sectional view and plan views (e) to (f) showing a manufacturing process of an active matrix substrate according to a third embodiment of the present invention.
- the schematic cross-sectional view (upper) is a cross-section cut along the line I-I 'in the plan view (lower).
- FIG. 1 is a schematic sectional view showing almost one pixel of the image display apparatus according to the embodiment of the present invention.
- the image display device of the present invention includes an active matrix substrate 101, a counter substrate 13 on which a counter electrode 12 is formed, and an image display element 11 sandwiched between the counter electrode and the pixel electrode 10 on the active matrix substrate 101. I have.
- the active matrix substrate of the present invention is configured by arranging a thin film transistor 102 and pixel electrodes connected to the interlayer insulating layer 9 with the interlayer insulating layer 9 interposed therebetween. Each thin film transistor is electrically wired by a wiring including a gate wiring connected to the gate electrode, a source wiring connected to the source electrode, and the like to constitute a TFT array circuit.
- the thin film transistor constituting the present invention includes a gate electrode 2, a gate insulating layer 4 formed on the gate electrode so as to cover the gate electrode, a semiconductor active layer 5 on the gate insulating layer, and a semiconductor active layer.
- Source electrode 7 and drain electrode 8 connected to each other.
- a protective film 6 is formed on the semiconductor active layer so as to divide the semiconductor active layer into two regions, and the source electrode and the drain electrode are in contact with each divided semiconductor active layer region and are electrically connected. Yes. Further, the drain electrode is connected to the pixel electrode 10 so as to cover a part of the protective film.
- a capacitor electrode 3 is formed under the drain electrode with the gate insulating layer interposed therebetween.
- the present invention is divided into first to third embodiments depending on the form of the protective film 6, and the same material and forming method are used for the protective film 6 and parts other than the structure resulting from the protective film 6. Can be formed.
- FIG. 1 is a schematic cross-sectional view showing approximately one pixel of the image display device according to the first embodiment of the present invention.
- the image display device of the present invention includes an active matrix substrate 101, a counter substrate 13 on which a counter electrode 12 is formed, and an image display element 11 sandwiched between the counter electrode and the pixel electrode 10 on the active matrix substrate 101. I have.
- the active matrix substrate of the present invention is configured by arranging a thin film transistor 102 and pixel electrodes connected to the interlayer insulating layer 9 with the interlayer insulating layer 9 interposed therebetween. Each thin film transistor is electrically wired by a wiring including a gate wiring connected to the gate electrode, a source wiring connected to the source electrode, and the like to constitute a TFT array circuit.
- the thin film transistor constituting the present invention includes a gate electrode 2, a gate insulating layer 4 formed on the gate electrode so as to cover the gate electrode, a semiconductor active layer 5 on the gate insulating layer, and a semiconductor active layer.
- Source electrode 7 and drain electrode 8 connected to each other.
- a protective film 6 is formed on the semiconductor active layer so as to divide the semiconductor active layer into two regions, and the source electrode and the drain electrode are in contact with each divided semiconductor active layer region and are electrically connected. Yes. Further, the drain electrode is connected to the pixel electrode 10 so as to cover a part of the protective film.
- a capacitor electrode 3 is formed under the drain electrode with the gate insulating layer interposed therebetween.
- the protective film 6 is formed in an island shape on the semiconductor active layer.
- FIG. 5 as another embodiment of the present invention, a configuration having a plurality of protective film layers may be employed.
- a second protective film 6b having a different characteristic from that of the protective film 6a or made of a different material is laminated.
- the semiconductor active layer 5 can be protected by the lower protective film, so that the degree of freedom of the material of the upper protective film is increased.
- the lower protective film can be patterned using the upper protective film, which is advantageous in the manufacturing process.
- the display element 11 can be configured to display an image that is viewed from the active matrix substrate side. it can.
- each wiring, electrode, and gate insulating layer of the active matrix substrate are substantially transparent.
- a metal oxide semiconductor that can also make the semiconductor active layer substantially transparent is preferred.
- each component in the display region of the display device may be substantially transparent.
- substantially transparent means that the transmittance is 70% or more within the wavelength range of 400 nm to 700 nm that is visible light.
- the protective film 6 may be substantially transparent, colored or light-shielding depending on the active matrix substrate configuration.
- the substrate 1 specifically, polymethyl methacrylate, polyacrylate, polycarbonate, polystyrene, polyethylene sulfide, polyethersulfone, polyolefin, polyethylene terephthalate, polyethylene naphthalate, cycloolefin polymer, poly Ether sulfone, polyvinyl fluoride film, ethylene-tetrafluoroethylene copolymer resin, weather resistant polypropylene, glass fiber reinforced acrylic resin film, glass fiber reinforced polycarbonate, transparent polyimide, fluororesin, cyclic polyolefin resin, glass, quartz, etc.
- the present invention is not limited to these. These may be used as a single substantially transparent substrate 1, but can also be used as a composite substantially transparent substrate 1 in which two or more kinds are laminated.
- a transparent gas barrier layer (not shown) is formed to improve the durability of the element on the active matrix substrate.
- the gas barrier layer include aluminum oxide (Al 2 O 3 ), silicon oxide (SiO 2 ), silicon nitride (SiN), silicon oxynitride (SiON), silicon carbide (SiC), and diamond-like carbon (DLC).
- Al 2 O 3 aluminum oxide
- SiO 2 silicon oxide
- SiN silicon nitride
- SiON silicon oxynitride
- SiC silicon carbide
- DLC diamond-like carbon
- the present invention is not limited to these.
- These gas barrier layers can also be used by laminating two or more layers.
- the gas barrier layer may be formed only on one side of the substantially transparent substrate 1 using an organic film, or may be formed on both sides.
- the gas barrier layer can be formed using a vacuum deposition method, an ion plating method, a sputtering method, a laser ablation method, a plasma CVD (Chemical Vapor Deposition) method, a hot wire CVD method, a sol-gel method, and the like. It is not limited.
- a gate electrode and a capacitor electrode and respective wirings are formed on a substrate.
- the electrode portion and the wiring portion do not need to be clearly separated, and in the present invention, the constituent elements of each thin film transistor are particularly called electrodes. When there is no need to distinguish between the electrode and the wiring, they are collectively described as a gate, a source, a drain, a capacitor, and the like.
- FIG. 2A is a schematic plan view at the stage where the gate and the capacitor are formed, and a schematic cross-sectional view taken along line I-I ′ of the plan view.
- the source electrode and the source wiring, and the capacitor electrode and the capacitor wiring are formed in an integrated stripe shape. Therefore, an array of thin film transistors can be arranged on the gate and capacitor lines.
- oxide material such as Moreover, what doped this oxide material with the impurity is used suitably.
- indium tin oxide commonly known as ITO
- tin (Sn) is doped in indium oxide is particularly preferably used because of high transparency and low resistivity.
- the conductive oxide material and gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chromium (Cr), aluminum (Al), nickel ( A laminate of a plurality of thin films of metals such as Ni), tungsten (W), platinum (Pt), and titanium (Ti) can also be used.
- a three-layer structure in which a conductive oxide thin film / metal thin film / conductive oxide thin film is laminated in order in order to prevent oxidation or deterioration with time of the metal material is particularly preferably used.
- the metal thin film layer it is preferable to make the metal thin film layer as thin as possible so that light reflection and light absorption at the metal thin film layer do not disturb the visibility of the display device. Specifically, it is desirably 1 nm or more and 20 nm or less.
- An organic conductive material such as PEDOT (polyethylenedioxythiophene) can also be suitably used. When transparency is not required, a light-shielding metal may be used.
- the above-mentioned gold (Au), silver (Ag), copper (Cu), cobalt (Co), tantalum (Ta), molybdenum (Mo), chromium (Cr), aluminum (Al), nickel (Ni) Metal such as tungsten (W), platinum (Pt), and titanium (Ti) can be used.
- Au gold
- silver Ag
- Cu copper
- Mo molybdenum
- Cr chromium
- Al aluminum
- Ni nickel
- platinum (Pt) platinum
- Ti titanium
- the gate and the source are formed in a region other than the display region, such as a black matrix region, the light-shielding metal material may be used.
- the gate, capacitor, source, drain, and pixel electrode may be made of the same material, or may be made of different materials. However, in order to reduce the number of processes, it is more desirable that the gate and the capacitor, and the source and the drain are made of the same material.
- These wirings and electrodes can be formed by vacuum deposition, ion plating, sputtering, laser ablation, plasma CVD, photo CVD, hot wire CVD or screen printing, letterpress printing, ink jet printing, etc. However, it is not limited to these, and a publicly known general method can be used. Patterning can be performed, for example, by forming a protective film on a pattern forming portion using a photolithography method and removing an unnecessary portion by etching. However, this is not limited to this method, and a known general patterning method is used. Can be used.
- an insulating layer 4 is formed so as to cover the gate electrode. It can be formed on the entire surface of the substrate.
- the material used for the gate insulating film 4 according to the embodiment of the present invention is not particularly limited, but silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium aluminate, Examples include inorganic materials such as zirconia oxide and titanium oxide, or polyacrylates such as PMMA (polymethyl methacrylate), PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol, and polyvinyl alcohol. However, it is not limited to these.
- the resistivity of the insulating material is desirably 10 11 ⁇ cm or more, more preferably 10 14 ⁇ cm or more.
- the gate insulating film 4 may be formed by a vacuum deposition method, an ion plating method, a sputtering method, a laser ablation method, a dry film forming method such as a plasma CVD, a photo CVD method, a hot wire CVD method, a spin coating method, a dip coating method, a screen.
- a wet film forming method such as a printing method is appropriately used depending on the material.
- These gate insulating films 4 may be used as a single layer or may be used by stacking two or more layers. Further, the composition may be inclined in the growth direction.
- the semiconductor active layer 5 is formed at a position on the insulator layer 4 immediately above the gate electrode 2.
- an oxide semiconductor material containing a metal oxide as a main component can be used.
- the oxide semiconductor material is zinc oxide (ZnO) which is an oxide containing one or more elements of zinc (Zn), indium (In), tin (Sn), tungsten (W), magnesium (Mg), and gallium. ), Indium oxide (InO), indium zinc oxide (In—Zn—O), tin oxide (SnO), tungsten oxide (WO), and zinc gallium indium oxide (In—Ga—Zn—O). It is done.
- the structure of these materials may be any of single crystal, polycrystal, microcrystal, mixed crystal of crystal and amorphous, nanocrystal scattered amorphous, and amorphous.
- other inorganic materials that can be used include silicon semiconductors such as hydrogenated amorphous silicon, microcrystalline silicon, polycrystalline silicon, and single crystal silicon. These materials are formed using a method such as a CVD method, a sputtering method, a pulse laser deposition method, a vacuum evaporation method, or a sol-gel method.
- Examples of CVD include hot wire CVD, plasma CVD, sputtering include RF magnetron sputtering, DC sputtering, and vacuum deposition include heat evaporation, electron beam evaporation, ion plating, and the like. It is not something.
- Examples of semiconductor active layers using organic materials include low molecular organic semiconductors such as tetracene, pentacene, oligothiophene derivatives, phthalocyanines, and berylene derivatives, and high molecular organic semiconductors such as polyfluorene, polyphenylene vinylene, and polytriallylamine. However, it is not limited to these. These materials are formed using spin coating, dip coating, screen printing, an ink jet method, or the like.
- the film thickness of the semiconductor active layer 5 is preferably 20 nm or more.
- a protective film 6 is formed.
- the protective film 6 is formed in an island shape so as to protect the channel region of the semiconductor active layer 5, except for the contact portion between the source electrode 7 and the drain electrode 8 of the semiconductor active layer 5. It is something to cover.
- the region where the protective film is formed is not particularly limited except that a part of the region is exposed so as to divide the semiconductor active layer 5 into two regions.
- the shape of the protective film is preferably such that at least the end located on the semiconductor active layer has a forward tapered shape. Even in a highly linear film forming method, the source electrode 7 and the drain electrode 8 can be formed on the protective film 6 without being disconnected.
- the protective film 6 in a forward tapered shape, when it is made of a resin compound, a tapered shape can be easily obtained by using proximity exposure or the like if it is a thermal reflow or photosensitive material.
- the angle of the tapered shape can be controlled by controlling the etching conditions by a method such as reactive ion etching (RIE).
- the protective film 6 includes an inorganic material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium aluminate, zirconia oxide, and titanium oxide.
- polyacrylate such as PMMA (polymethyl methacrylate), PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol, polyvinyl alcohol, etc. can be used, but are not limited thereto. It is not something.
- the protective film 6 preferably has a resistivity of 10 11 ⁇ cm or more, particularly 10 14 ⁇ cm or more so as not to electrically affect the semiconductor active layer of the thin film transistor according to the present invention.
- the protective film 6 is formed by a dry deposition method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser ablation method, a plasma CVD method, a photo CVD method, a hot wire CVD method, a spin coating method, a dip coating method, or a screen printing method.
- the wet film forming method such as the above is used as appropriate depending on the material.
- These protective films 6 may be used by stacking two or more layers, or an organic insulating material mixed with an inorganic insulating material.
- the protective film 6 functions as an etching stopper, and after the protective film 6 is patterned, only the connection portion between the source wiring 7 and the drain electrode 8 can be subjected to plasma treatment while protecting the channel region of the semiconductor active layer 5. Is possible. Thereby, the conductivity of the connection portion between the source wiring 7 and the drain electrode 8 of the semiconductor active layer 5 exposed from the protective film 6 can be improved, and the contact between the semiconductor active layer 5 and the source wiring 7 and the drain electrode 8 can be improved. Resistance can be reduced.
- the protective film can have a multilayer structure.
- the lower protective film 6b can be easily patterned by using the upper protective film 6a as an etching stopper or a resist. Specifically, first, the protective film 6b is formed on the entire surface of the substrate. Then, a protective film 6a is patterned on the semiconductor active layer. Due to the presence of the protective film 6b, when the protective film 6a is patterned, it is possible to avoid the deterioration of the semiconductor active layer due to the developer in the photolithography process or etching. Next, using the protective film 6a as an etching stopper or a resist, the region of the protective film 6b that is not covered with the protective film 6a is removed.
- a multi-layered protective film can be easily formed by the above steps.
- the protective film 6b can be formed into a multilayer protective film 6b by forming it in multiple layers.
- the semiconductor characteristics are greatly influenced by the composition of the protective film covering the surface, but the upper protective film 6 b and the lower protective film 6 b in contact with the semiconductor active layer 5 are used.
- the method of forming the upper protective film and the degree of freedom of the material are increased, and further, the characteristics of the semiconductor active layer can be maintained and improved by the lower protective film 6b.
- a metal oxide insulator material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, or hafnium oxide can be used. Also, by controlling the oxygen partial pressure when forming these materials, the oxygen concentration in the film can be adjusted, the carrier concentration of the semiconductor active layer can be changed, and the TFT characteristics can be improved.
- a source and a drain are formed.
- a conductive material of wiring / electrode material is formed on the entire surface of the substrate and covered with the protective film 6.
- the source electrode and the drain electrode cover the exposed surfaces of the two semiconductor active layers 5, respectively, and are patterned so as to be electrically connected.
- the drain electrode By patterning the drain electrode so as to be on the top of the protective film 6, it can be connected to a pixel electrode described later at the highest part of the protective film.
- the material and formation method of the source and drain are as described above.
- the source electrode and the source wiring are integrally formed in a stripe shape.
- the drain electrode has the pixel electrode connection portion on the protective film 6 as described above, and is formed in such a shape that the drain electrode is also located immediately above the capacitor electrode.
- the interlayer insulating layer 9 is made of an inorganic material such as silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium aluminate, zirconia oxide, titanium oxide, etc.
- polyacrylate such as PMMA (polymethyl methacrylate), PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol, polyvinyl alcohol, etc.
- the interlayer insulating layer 9 preferably has a resistivity of 10 11 ⁇ cm or more, particularly 10 14 ⁇ cm or more.
- the interlayer insulating layer 9 is formed by a dry deposition method such as vacuum deposition, ion plating, sputtering, laser ablation, plasma CVD, photo CVD, hot wire CVD, spin coating, dip coating, or screen printing.
- a wet film forming method such as a method is appropriately used depending on the material.
- These interlayer insulating layers 9 may be used by stacking two or more layers. Further, the composition may be inclined toward the growth direction.
- the interlayer insulating layer 9 has an opening on the protective film 6, and the drain electrode 8 and the pixel electrode 10 can be connected on the protective film.
- the opening is provided using a known method such as photolithography or etching at the same time as or after the formation of the protective film.
- a color filter material containing a pigment or dye such as red, green, and blue can be used.
- a COA substrate in which a color filter is formed on a thin film transistor can be manufactured. In the COA substrate, the alignment of the thin film transistor and the color filter is easy and the alignment error can be reduced, so that an improvement in the aperture ratio and the yield can be expected.
- a conductive material is formed on the interlayer insulating layer 9 and patterned into a predetermined pixel shape to form the pixel electrode 10, thereby forming the active matrix substrate of the present invention.
- the height of the drain electrode 8 formed on the top of the protective film 6 matches the surface of the interlayer insulating layer, but this is not restrictive.
- an opening is formed in the interlayer insulating film so that the drain electrode is exposed as shown in FIG.
- Conductivity can be obtained by forming an electrode (FIG. 4B).
- the drain electrode protrudes on the interlayer insulating layer, so that conduction is easy.
- the drain electrode and the pixel electrode may be electrically connected, and the source electrode may be covered and insulated by the interlayer insulating layer, so long as the display element 11 is not hindered.
- the image display device as shown in FIGS. 1 and 5 can be obtained by laminating the image display element 11 and the counter electrode 12 on the active matrix substrate of the present invention thus created.
- the image display element include an electrophoretic display medium (electronic paper), a liquid crystal display medium, an organic EL, an inorganic EL, and the like.
- the active matrix substrate of the present invention is bonded to the laminate of the counter substrate 13, the counter electrode, and the image display element, or the image display element, the counter electrode, and the counter substrate are mounted on the active matrix substrate of the present invention. What is necessary is just to select suitably by the kind of image display element, such as the method of laminating sequentially.
- FIG. 8 is a plan view and a schematic cross-sectional view showing a configuration example of a TFT array of the active matrix substrate of the present invention.
- the protective film 6 is formed in a stripe shape.
- the column of one TFT array formed on a straight line includes an independent semiconductor active layer constituting each TFT of the column.
- the gate 2, the capacitor 3, and the source 7 are also formed in stripes without distinction between the electrode region and the wiring region.
- the display element 11 is formed.
- the image display can be configured to be viewed from the active matrix substrate side.
- each wiring, electrode, and gate insulating layer of the active matrix substrate are substantially transparent.
- a metal oxide semiconductor that can also make the semiconductor active layer substantially transparent is preferred.
- each component in the display region of the display device may be substantially transparent.
- substantially transparent means that the transmittance is 70% or more within the wavelength range of 400 nm to 700 nm that is visible light.
- a color filter is formed by forming a colored layer in the interlayer insulating layer, an active matrix substrate having a COA structure is obtained.
- the same material as that of the first embodiment can be used.
- FIG. 9A is a schematic plan view at the stage where the gate and the capacitor are formed, and a schematic cross-sectional view taken along line I-I ′ of the plan view.
- the source electrode and the source wiring, and the capacitor electrode and the capacitor wiring are formed in an integrated stripe shape. Therefore, an array of thin film transistors can be arranged on the gate and capacitor lines.
- Each electrode (gate electrode, source electrode, drain electrode, capacitor electrode, pixel electrode) and each wiring according to the second embodiment of the present invention are formed by the same material and forming method as those of the first embodiment. be able to.
- the semiconductor active layer 5 is formed at a position immediately above the gate electrode 2 on the insulator layer 4.
- the semiconductor active layer 5 according to the second embodiment of the present invention can be formed by the same material and formation method as in the first embodiment.
- a protective film 6 is formed.
- the protective film 6 is formed so as to protect the channel region of the semiconductor active layer 5 and covers the portion other than the contact portion of the semiconductor active layer 5 with the source electrode 7 and the drain electrode 8. is there. Therefore, when the semiconductor active layer has a rectangular shape with long sides orthogonal to the stripe direction, the width of the protective film formed in the stripe shape is smaller than the length of the long sides of the semiconductor active layer.
- the shape of the protective film is preferably such that the end of the stripe edge has a forward taper shape. Even in a highly linear film forming method, the source electrode 7 and the drain electrode 8 can be formed on the protective film 6 without being disconnected.
- the protective film 6 in a forward tapered shape, when it is made of a resin compound, a tapered shape can be easily obtained by using proximity exposure or the like if it is a thermal reflow or photosensitive material.
- the angle of the tapered shape can be controlled by controlling the etching conditions by a method such as reactive ion etching (RIE).
- the protective film 6 according to the second embodiment of the present invention includes silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, tantalum oxide, yttrium oxide, hafnium oxide, hafnium aluminate, zirconia oxide, titanium oxide, and the like.
- Inorganic materials, or polyacrylates such as PMMA (polymethyl methacrylate), PVA (polyvinyl alcohol), PS (polystyrene), transparent polyimide, polyester, epoxy, polyvinylphenol, polyvinyl alcohol, etc. can be used. It is not limited to.
- the protective film 6 preferably has a resistivity of 10 11 ⁇ cm or more, particularly 10 14 ⁇ cm or more so as not to electrically affect the semiconductor active layer of the thin film transistor according to the present invention.
- the protective film 6 is formed by a dry deposition method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser ablation method, a plasma CVD method, a photo CVD method, a hot wire CVD method, a spin coating method, a dip coating method, or a screen printing method.
- the wet film forming method such as the above is used as appropriate depending on the material.
- These protective films 6 may be used by stacking two or more layers, or an organic insulating material mixed with an inorganic insulating material.
- the protective film 6 By forming the protective film 6 in the shape of a stripe, accurate alignment in the stripe direction is not necessary, so that the positional deviation to be noted during alignment can be suppressed in one direction, and the alignment accuracy is improved. Therefore, the active matrix substrate can be manufactured with a high yield.
- an organic insulating film is used as the protective film 6 and a printing method such as screen printing is used, if the protective film is formed with a small dot-like isolated pattern, it may be caused by ejection failure or transfer failure due to clogging of the printing plate.
- misalignment occurs in both the X-axis direction and the Y-axis direction, making it difficult to ensure alignment accuracy. It is preferable to form the protective film 6.
- the protective film 6 functions as an etching stopper, and after the protective film 6 is patterned, only the connection portion between the source wiring 7 and the drain electrode 8 can be subjected to plasma treatment while protecting the channel region of the semiconductor active layer 5. Is possible. Thereby, the conductivity of the connection portion between the source wiring 7 and the drain electrode 8 of the semiconductor active layer 5 exposed from the protective film 6 can be improved, and the contact between the semiconductor active layer 5 and the source wiring 7 and the drain electrode 8 can be improved. Resistance can be reduced.
- the protective film can have a multilayer structure, and in the second embodiment, the stripe-shaped protective film 6b is formed below the stripe-shaped protective film 6a. In this case, it can be formed in the same manner as in the first embodiment.
- a source and a drain are formed.
- a conductive material of wiring / electrode material is formed on the entire surface of the substrate and covered with the protective layer 6.
- the source electrode 7 and the drain electrode 8 cover the exposed surfaces of the two semiconductor active layers 5, respectively, and are patterned so as to be electrically connected.
- the drain electrode connected to the pixel electrode is preferably patterned so as to be on the top of the protective film (FIG. 10E).
- the material and formation method of the source and drain are as described above.
- the source electrode and the source wiring are integrally formed in a stripe shape.
- the drain electrode has the pixel electrode connection portion on the protective film 6 as described above, and is formed in such a shape that the drain electrode is also located immediately above the capacitor electrode.
- an interlayer insulating layer 9 for insulating the source electrode and the pixel electrode is formed on the substrate on which the source and drain are formed (FIG. 10F).
- the interlayer insulating layer 9 according to the second embodiment of the present invention can be formed in the same manner as in the first embodiment.
- the interlayer insulating layer 9 has an opening on the protective film 6, and the drain electrode 8 and the pixel electrode 10 can be connected on the protective film.
- the opening is provided using a known method such as photolithography or etching at the same time as or after the formation of the protective film.
- a color filter material containing a pigment or dye such as red, green, and blue can be used.
- a COA substrate in which a color filter is formed on a thin film transistor can be manufactured. In the COA substrate, the alignment of the thin film transistor and the color filter is easy and the alignment error can be reduced, so that an improvement in the aperture ratio and the yield can be expected.
- FIG. 11B shows an example of a configuration of an active matrix substrate in which the interlayer insulating layers are arranged as colored layers of respective colors (for example, red (R), green (G), and blue (B)) and are used as color filter layers. is there.
- the pixel electrode 10 is not shown.
- FIG. 11A is a cross-sectional view taken along the line I-I ′ of FIG.
- the protective film 6 can be used as a partition (partition) for the colored layer. Therefore, in particular, when the colored layers of the respective colors are separately formed using various printing methods, it is possible to form without mixing colors.
- a conductive material is formed on the interlayer insulating layer 9 and patterned into a predetermined pixel shape to form the pixel electrode 10, thereby forming the active matrix substrate of the present invention.
- the height of the drain electrode 8 formed on the top of the protective film 6 coincides with the surface of the interlayer insulating layer, but is not limited thereto.
- an opening is formed in the interlayer insulating film so that the drain electrode is exposed as shown in FIG.
- Conductivity can be obtained by forming an electrode (FIG. 4B).
- the drain electrode protrudes on the interlayer insulating layer, so that conduction is easy.
- the drain electrode and the pixel electrode may be electrically connected, and the source electrode may be covered and insulated by the interlayer insulating layer, so long as the display element 11 is not hindered.
- the image display device as shown in FIG. 8 can be obtained by laminating the image display element 11 and the counter electrode 12 on the active matrix substrate of the present invention thus created.
- the image display element include an electrophoretic display medium (electronic paper), a liquid crystal display medium, an organic EL, an inorganic EL, and the like.
- the active matrix substrate of the present invention is bonded to the laminate of the counter substrate 13, the counter electrode, and the image display element, or the image display element, the counter electrode, and the counter substrate are mounted on the active matrix substrate of the present invention. What is necessary is just to select suitably by the kind of image display element, such as the method of laminating sequentially.
- FIG. 12 is a schematic cross-sectional view and a plan view showing a configuration example of a TFT array of the active matrix substrate of the present invention.
- the protective film 6 constitutes a black matrix that partitions each pixel.
- the protective film is disposed so as to pass over the semiconductor active layer 5, a thin film transistor is formed on at least one side of the protective film formed in a lattice shape.
- a grid-like protective film is formed so that each independent semiconductor active layer constituting each TFT of the TFT array is divided into two exposed regions, and the protective film is provided with a light-shielding property.
- the protective film for all of the TFTs can also serve as a black matrix.
- the gate 2, the capacitor 3, and the source 7 are formed in stripes without distinction between the electrode region and the wiring region.
- the display element 11 can be an image display configured to be viewed from the active matrix substrate side.
- each wiring, electrode, and gate insulating layer of the active matrix substrate are substantially transparent.
- a metal oxide semiconductor that can also make the semiconductor active layer substantially transparent is preferred.
- each component in the display region of the display device may be substantially transparent.
- substantially transparent means that the transmittance is 70% or more within the wavelength range of 400 nm to 700 nm that is visible light.
- a color filter is formed by forming a colored layer in the interlayer insulating layer, an active matrix substrate having a COA structure is obtained.
- FIG. 12A is a cross-sectional view taken along line I-I ′ of the active matrix substrate of FIG. Since the pixels are partitioned by the protective film 6, by forming a colored layer of each color (for example, red (R), green (G), and blue (B)) for each partitioned region, the interlayer insulating layer is formed. An active matrix substrate having a COA structure also serving as a color filter layer is obtained.
- a colored layer of each color for example, red (R), green (G), and blue (B)
- the same material as that of the first embodiment can be used.
- FIG. 13A is a schematic plan view at the stage where the gate and the capacitor are formed, and a schematic cross-sectional view taken along line I-I ′ of the plan view.
- the source electrode and the source wiring, and the capacitor electrode and the capacitor wiring are formed in an integrated stripe shape. Therefore, an array of thin film transistors can be arranged on the gate and capacitor lines.
- Each electrode (gate electrode, source electrode, drain electrode, capacitor electrode, pixel electrode) and each wiring according to the third embodiment of the present invention are formed by the same material and forming method as in the first embodiment. it can.
- the semiconductor active layer 5 is formed at a position on the insulator layer 4 immediately above the gate electrode 2.
- the semiconductor active layer 5 according to the third embodiment of the present invention can be formed by the same material and formation method as in the first embodiment.
- the protective film 6 is formed.
- the protective film 6 is formed so as to protect the channel region of the semiconductor active layer 5 and covers the portion other than the contact portion of the semiconductor active layer 5 with the source electrode 7 and the drain electrode 8. is there. And as shown in FIG. 12, it forms in a grid
- the shape of the protective film is preferably such that the end of the side formed on the semiconductor active layer has a forward tapered shape. Even in a highly linear film forming method, the source electrode 7 and the drain electrode 8 can be formed on the protective film 6 without being disconnected.
- a tapered shape can be easily obtained by using proximity exposure or the like if it is a thermal reflow or photosensitive material.
- the angle of the tapered shape can be controlled by controlling the etching conditions by a method such as reactive ion etching (RIE).
- the protective film 6 according to the third embodiment of the present invention includes chromium (Cr), chromium oxide (CrOx), tantalum silicide (TaSi), tantalum nitride silicide (TaSiN), and oxide as light-shielding materials.
- Cr chromium
- CrOx chromium oxide
- TaSi tantalum silicide
- TaSiN tantalum nitride silicide
- oxide oxide as light-shielding materials.
- tantalum nitride tantalum (TaSiNO), zirconium silicide (ZrSi), zirconium nitride silicide (ZrSiN), or a resin in which carbon black is dispersed can be used.
- the transmittance in the near ultraviolet and visible light wavelength range of 350 nm to 700 nm is 1% or less, that is, the optical density (OD value) is 2 or more, preferably Preferably has a transmittance of 0.1% or less, that is, an OD value of 3 or more.
- the protective film 6 preferably has a resistivity of 10 11 ⁇ cm or more, particularly 10 14 ⁇ cm or more so as not to electrically affect the semiconductor active layer of the thin film transistor according to the present invention.
- the protective film 6 is formed by a dry deposition method such as a vacuum deposition method, an ion plating method, a sputtering method, a laser ablation method, a plasma CVD method, a photo CVD method, a hot wire CVD method, a spin coating method, a dip coating method, or a screen printing method.
- the wet film forming method such as the above is used as appropriate depending on the material.
- These protective films 6 may be used by stacking two or more layers, or an organic insulating material mixed with an inorganic insulating material.
- the protective film 6 functions as an etching stopper, and after the protective film 6 is patterned, only the connection portion between the source wiring 7 and the drain electrode 8 can be subjected to plasma treatment while protecting the channel region of the semiconductor active layer 5. Is possible. Thereby, the conductivity of the connection portion between the source wiring 7 and the drain electrode 8 of the semiconductor active layer 5 exposed from the protective film 6 can be improved, and the contact between the semiconductor active layer 5 and the source wiring 7 and the drain electrode 8 can be improved. Resistance can be reduced.
- the protective film can have a multilayer structure
- a lattice-shaped protective film 6b is formed below the lattice-shaped light-shielding protective film 6a.
- it can be formed in the same manner as in the first embodiment.
- a source and a drain are formed.
- a conductive material of wiring / electrode material is formed on the entire surface of the substrate and covered with the protective layer 6.
- the source electrode and the drain electrode cover the exposed surfaces of the two semiconductor active layers 5, respectively, and are patterned so as to be electrically connected.
- the drain electrode connected to the pixel electrode is preferably patterned so as to be on the top of the protective film (FIG. 13D).
- the material and formation method of the source and drain are as described above.
- the source electrode and the source wiring are integrally formed in a stripe shape.
- the drain electrode has the pixel electrode connection portion on the protective film 6 as described above, and is formed in such a shape that the drain electrode is also located immediately above the capacitor electrode.
- an interlayer insulating layer 9 for insulating the source electrode and the pixel electrode is formed on the substrate on which the source and drain are formed (FIG. 14E).
- the interlayer insulating layer 9 according to the third embodiment of the present invention can be formed in the same manner as in the first embodiment.
- the interlayer insulating layer 9 has an opening on the protective film 6, and the drain electrode 8 and the pixel electrode 10 can be connected on the protective film.
- the opening is provided using a known method such as photolithography or etching at the same time as or after the formation of the protective film.
- a color filter material containing a pigment or dye such as red, green, and blue can be used.
- a COA substrate in which a color filter is formed on a thin film transistor can be manufactured.
- the alignment of the thin film transistor and the color filter is easy and the alignment error can be reduced, so that an improvement in the aperture ratio and the yield can be expected.
- each colored layer of each color is separately formed using various printing methods. It is possible to form the colored layer of the pixel without mixing the colors.
- a conductive material is formed on the interlayer insulating layer 9 and patterned into a predetermined pixel shape to form the pixel electrode 10, thereby forming the active matrix substrate of the present invention.
- the height of the drain electrode 8 formed on the top of the protective film 6 is the same as that of the interlayer insulating layer, but this is not restrictive.
- an opening is formed in the interlayer insulating film so that the drain electrode is exposed as shown in FIG.
- Conductivity can be obtained by forming an electrode (FIG. 4B).
- the drain electrode protrudes on the interlayer insulating layer, so that conduction is easy.
- the drain electrode and the pixel electrode may be electrically connected, and the source electrode may be covered and insulated by the interlayer insulating layer, so long as the display element 11 is not hindered.
- an image display device as shown in FIG. 12 By laminating the image display element 11 and the counter electrode 12 on the active matrix substrate of the present invention thus created, an image display device as shown in FIG. 12 can be obtained.
- the image display element include an electrophoretic display medium (electronic paper), a liquid crystal display medium, an organic EL, an inorganic EL, and the like.
- the active matrix substrate of the present invention is bonded to the laminate of the counter substrate 13, the counter electrode, and the image display element, or the image display element, the counter electrode, and the counter substrate are mounted on the active matrix substrate of the present invention. What is necessary is just to select suitably by the kind of image display element, such as the method of laminating
- Example 1 Using a non-alkali glass 1737 made by Corning Inc. having a thickness of 0.7 mm as the substantially transparent substrate 1, ITO is formed to a thickness of 100 nm on one surface of the substantially transparent substrate 1 by a DC magnetron sputtering method. A film was formed and patterned into a desired shape by photolithography. Specifically, a positive resist is applied on the ITO film so as to have a film thickness of 1 ⁇ m, exposure is performed using a mask having a desired shape patterned, and then development is performed using an alkali developer. A resist pattern having a desired shape was formed. Then, the board
- silicon oxynitride SiON was formed on the substrate 1 on which the gate 2 and the capacitor 3 were formed to form a gate insulating film 4.
- Zinc—Ga—Zn—O zinc indium gallium oxide
- a photosensitive acrylic resin was applied to a thickness of 2 ⁇ m on the substrate on which the semiconductor active layer 5 was formed, and proximity exposure was performed to obtain a tapered shape. Thereafter, development and baking were performed to pattern the semiconductor active layer into the shape shown in FIG. 2C, thereby forming a protective film 6 for protecting the channel region of the semiconductor active layer.
- an ITO film having a thickness of 100 nm is formed on the substrate on which the protective film 6 has been formed by using a DC magnetron sputtering method, and is patterned by the photolithography method into the shape shown in FIG. 7 and drain 8 were formed.
- a photosensitive color filter material colored in red, green, and blue is applied to the substrate on which the source 7 and the drain 8 are formed as an interlayer insulating layer 9 so as to have a film thickness of 1.5 ⁇ m, and exposure is performed. Then, patterning was performed by developing, and an interlayer insulating layer 9 that also serves as a color filter layer was formed. In the above-described patterning of the interlayer insulating layer, an opening is formed in the interlayer insulating layer 9 on the drain electrode 8 formed on the protective film 6 in order to electrically connect the drain electrode 8 and the pixel electrode 10. Provided.
- ITO On the substrate, ITO was formed into a film having a thickness of 100 nm by DC magnetron sputtering, and patterned by photolithography to form the pixel electrode 10 to produce an active matrix substrate.
- the pixel electrode 10 is electrically connected to the drain electrode 8 at the opening of the interlayer insulating layer 9.
- Vizplex (registered trademark) Imaging Film manufactured by E Ink Co. was pasted as the image display element 11, the counter electrode 12, and the counter substrate 13 on the manufactured thin film transistor to obtain an image display device of Example 1.
- Example 2 Using a non-alkali glass 1737 made by Corning Inc. having a thickness of 0.7 mm as the substantially transparent substrate 1, ITO is formed to a thickness of 100 nm on one surface of the substantially transparent substrate 1 by a DC magnetron sputtering method. A film was formed and patterned into a desired shape by photolithography. Specifically, a positive resist is applied on the ITO film so as to have a film thickness of 1 ⁇ m, exposure is performed using a mask having a desired shape patterned, and then development is performed using an alkali developer. A resist pattern having a desired shape was formed. Then, the board
- a silicon oxynitride (SiON) film having a thickness of 300 nm was formed on the substrate 1 on which the gate 2 and the capacitor 3 were formed by an RF magnetron sputtering method.
- Zinc—Ga—Zn—O zinc indium gallium oxide
- An SiON film having a thickness of 80 nm was formed on the substrate on which the semiconductor active layer 5 was formed by RF sputtering (FIG. 6C).
- a photosensitive acrylic resin was applied thereon to a thickness of 2 ⁇ m, exposed and developed to form a protective film 6a pattern shown in FIG. 6D on the semiconductor active layer 5.
- the SiON film is etched by reactive ion etching, and the protective film 6 consisting of two layers of an inorganic lower protective film 6b and an organic film upper protective film 6b.
- Ar plasma treatment was performed on the portion of the semiconductor active layer 5 exposed from the protective film 6.
- ITO was formed into a film having a thickness of 100 nm using a DC magnetron sputtering method, and patterned into a shape shown in FIG. 6F by a photolithography method, thereby forming a source 7 and a drain electrode 8.
- interlayer insulating layer 9 a photosensitive color filter material colored in red, green and blue is applied to a thickness of 1.5 ⁇ m, exposed and developed to perform patterning, and the color filter An interlayer insulating layer 9 also serving as a layer was formed (FIG. 6G). Further, in order to electrically connect the drain electrode 8 and the pixel electrode 10, an opening is provided in the interlayer insulating layer 9 on the drain electrode 8 formed on the protective film 6.
- An ITO film was formed to a thickness of 100 nm by DC magnetron sputtering, and patterned by photolithography to form pixel electrode 10 and an active matrix substrate.
- the pixel electrode 10 is electrically connected to the drain electrode 8 in the opening of the interlayer insulating layer 9 (FIG. 6 (h)).
- Vizplex (registered trademark) Imaging Film manufactured by E Ink Co. was pasted as the image display element 11, the counter electrode 12, and the counter substrate 13 on the manufactured thin film transistor to obtain an image display device of Example 2.
- Example 3 Using a non-alkali glass 1737 made by Corning Inc. having a thickness of 0.7 mm as the substantially transparent substrate 1, ITO is formed to a thickness of 100 nm on one surface of the substantially transparent substrate 1 by a DC magnetron sputtering method. A film was formed and patterned into a desired shape by photolithography. Specifically, a positive resist is applied on the ITO film so as to have a film thickness of 1 ⁇ m, exposure is performed using a mask having a desired shape patterned, and then development is performed using an alkali developer. A resist pattern having a desired shape was formed. Then, the board
- silicon oxynitride SiON was formed on the substrate 1 on which the gate 2 and the capacitor 3 were formed to form a gate insulating film 4.
- Zinc—Ga—Zn—O zinc indium gallium oxide
- a photosensitive acrylic resin was applied to a thickness of 2 ⁇ m on the substrate on which the semiconductor active layer 5 was formed, and proximity exposure was performed to obtain a tapered shape. Thereafter, development and baking were performed to pattern the semiconductor active layer in a stripe shape as shown in FIG. 9C, thereby forming a protective layer 6 for protecting the channel region of the semiconductor active layer.
- an ITO film having a thickness of 100 nm is formed on the substrate on which the protective layer 6 has been formed using a DC magnetron sputtering method, and patterned into the shape shown in FIG. 7 and drain 8 were formed.
- a photosensitive color filter material colored in red, green, and blue is applied as an interlayer insulating layer 9 on the substrate on which the source 7 and the drain 8 are formed to a thickness of 1.5 ⁇ m,
- an interlayer insulating layer 9 that also serves as a color filter layer was formed.
- an opening is formed in the interlayer insulating layer 9 on the drain electrode 8 formed on the protective film 6 in order to electrically connect the drain electrode 8 and the pixel electrode 10.
- ITO On the substrate, ITO was formed into a film having a thickness of 100 nm by DC magnetron sputtering, and patterned by photolithography to form the pixel electrode 10 to produce an active matrix substrate.
- the pixel electrode 10 is electrically connected to the drain electrode 8 at the opening of the interlayer insulating layer 9.
- Vizplex (registered trademark) Imaging Film manufactured by E Ink Co. was pasted as the image display element 11, the counter electrode 12, and the counter substrate 13 on the manufactured thin film transistor to obtain an image display device of Example 3.
- Example 4 Using a non-alkali glass 1737 made by Corning Inc. having a thickness of 0.7 mm as the substantially transparent substrate 1, ITO is formed to a thickness of 100 nm on one surface of the substantially transparent substrate 1 by a DC magnetron sputtering method. A film was formed and patterned into a desired shape by photolithography. Specifically, a positive resist is applied on the ITO film so as to have a film thickness of 1 ⁇ m, exposure is performed using a mask having a desired shape patterned, and then development is performed using an alkali developer. A resist pattern having a desired shape was formed. Then, the board
- silicon oxynitride SiON was formed on the substrate 1 on which the gate 2 and the capacitor 3 were formed to form a gate insulating film 4.
- Zinc—Ga—Zn—O zinc indium gallium oxide
- a photosensitive acrylic resin in which carbon black is dispersed was applied to a thickness of 2 ⁇ m on the substrate on which the semiconductor active layer 5 was formed, and proximity exposure was performed to obtain a tapered shape. After that, development and baking were performed to pattern the lattice-shaped protective layer 6 on the semiconductor active layer so that one side corresponds to the protective layer 6 to protect the channel region of the semiconductor active layer.
- an ITO film having a thickness of 100 nm is formed on the substrate on which the protective layer 6 is formed by using a DC magnetron sputtering method, and is patterned by the photolithography method into the shape shown in FIG. 7 and drain 8 were formed.
- the interlayer insulating layer 9 on the substrate on which the source 7 and the drain 8 are formed photosensitive color filter materials colored in red, green, and blue are respectively formed in the openings of the protective layer 6 to a thickness of 1.5 ⁇ m.
- the interlayer insulating layer 9 that also serves as a color filter layer was formed by patterning by coating, exposing and developing. In the above-described patterning of the interlayer insulating layer, an opening is formed in the interlayer insulating layer 9 on the drain electrode 8 formed on the protective film 6 in order to electrically connect the drain electrode 8 and the pixel electrode 10. Was provided.
- ITO On the substrate, ITO was formed into a film having a thickness of 100 nm by DC magnetron sputtering, and patterned by photolithography to form the pixel electrode 10 to produce an active matrix substrate.
- the pixel electrode 10 is electrically connected to the drain electrode 8 at the opening of the interlayer insulating layer 9.
- Vizplex (registered trademark) Imaging Film manufactured by E Ink Co. was pasted as the image display element 11, the counter electrode 12, and the counter substrate 13 on the manufactured thin film transistor to obtain an image display device of Example 4.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Nonlinear Science (AREA)
- Optics & Photonics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Manufacturing & Machinery (AREA)
- Mathematical Physics (AREA)
- Liquid Crystal (AREA)
- Thin Film Transistor (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
Description
第1の発明によれば、ドレイン電極と画素電極が前記半導体活性層上に設けられた保護膜上で電気的に接することにより、ドレイン電極と画素電極とを容易に接続することが可能であり、歩留りを向上させることができる。
第2の発明は、上記第1の発明において、前記複数の薄膜トランジスタは直線状に配列され、前記複数の薄膜トランジスタを構成する独立した複数の半導体活性層は直線状に並列され、前記保護膜は前記複数の半導体活性層をそれぞれ二つの露出領域に分割するように複数の半導体活性層に渡ってストライプ状に形成されていることを特徴とするアクティブマトリクス基板である。
第2の発明によれば、ドレイン電極と画素電極が前記半導体活性層上に設けられた保護膜上で電気的に接することにより、ドレイン電極と画素電極とを容易に接続することが可能であり、歩留りを向上させることができる。また一つのストライプ状保護膜によって、複数のTFTの保護膜を兼ねることが可能となる。
第3の発明は、上記第1の発明において、前記保護膜は半導体活性層をそれぞれ二つの露出領域に分割するよう形成され、かつ画素を区画する格子状に形成され、かつ遮光性を持つよう形成されていることを特徴とするアクティブマトリクス基板である。
第3の発明によれば、ドレイン電極と画素電極が前記半導体活性層上に設けられた保護膜上で電気的に接することにより、ドレイン電極と画素電極とを容易に接続することが可能であり、歩留りを向上させることができる。また一つの遮光性の格子状保護膜によって、複数のTFTの保護膜と、ブラックマトリクスを兼ねることが可能となる。
第4の発明は、上記第1~3の発明において、保護膜の形状が順テーパー形状となっていることを特徴とするアクティブマトリクス基板である。
第5の発明は、第1~4の発明において、保護膜が有機絶縁材料からなることを特徴とするアクティブマトリクス基板である。
第6の発明は、第1~4の発明において、保護膜が複数の層からなり、少なくとも半導体活性層と接する一層に無機絶縁材料を含むことを特徴とするアクティブマトリクス基板である。
第7の発明は、第1~6の発明において、層間絶縁層が所定の色に着色されていることを特徴とするアクティブマトリクス基板である。第5の発明によれば、層間絶縁層を所定の色に着色することにより、薄膜トランジスタ上にカラーフィルタアレイを形成したカラーフィルタオンアレイ構造とすることができる。カラーフィルタオンアレイ構造とすることにより、半導体回路とカラーフィルタの位置合わせが容易になり、開口率の高いアクティブマトリクス基板を提供することができる。
第8の発明は、第1~7の発明において、半導体活性層が金属酸化物からなることを特徴とするアクティブマトリクス基板である。
第9の発明は、第1~8の発明において、画像表示方式が液晶方式、有機エレクトロルミネッセンス方式、電気泳動方式のいずれかであることを特徴とするアクティブマトリクス基板を用いた画像表示装置である。
第10の発明は、基板上に、ゲート電極と、ゲート電極上のゲート絶縁層と、ゲート絶縁層上の半導体活性層と、半導体活性層に接続されたソース電極及びドレイン電極と、ドレイン電極と接続された画素電極と、ソース電極と画素電極を絶縁するための層間絶縁層と、を有する薄膜トランジスタは画素を構成し、該画素を複数配列して形成されたアクティブマトリクス基板の製造方法であって、基板上にゲート電極を形成する工程と、ゲート電極上にゲート絶縁層を形成する工程と、ゲート絶縁層上に半導体活性層を形成する工程と、半導体活性層上に半導体活性層を二つの露出領域に分けるように保護膜を形成する工程と、保護膜上及び半導体活性層上及びゲート絶縁層上の全面に導電性材料からなる層を成膜する工程と、二つの露出領域の一方にソース電極が、他方にドレイン電極がそれぞれ半導体活性層と接続し、保護膜上にドレイン電極が残るように導電性材料からなる層をパターン形成する工程と、層間絶縁層を基板上の全面に形成する工程と、保護膜上の層間絶縁層に開口部を設ける工程と、画素電極を層間絶縁層上に形成し、画素電極とドレイン電極との導通を取る工程と、を有するアクティブマトリクス基板の製造方法である。
第11の発明は、上記第10の発明において、前記半導体活性層上に半導体活性層を二つの露出領域に分けるように保護膜を形成する工程は、複数の薄膜トランジスタを構成する各半導体活性層上に半導体活性層を二つの露出領域に分けるようにストライプ状に保護膜を形成する工程であることを特徴とするアクティブマトリクス基板の製造方法である。
第12の発明は、上記第11の発明において、印刷法を用いて前記保護層をストライプ状に形成することを特徴とするアクティブマトリクス基板の製造方法である。
第13の発明は、上記第10の発明において、前記半導体活性層上に半導体活性層を二つの露出領域に分けるように保護膜を形成する工程は、半導体活性層上に該半導体活性層をそれぞれ二つの露出領域に分割しかつ画素を区画する格子状の遮光性保護膜を形成する工程、であることを特徴とするアクティブマトリクス基板の製造方法である。
第14の発明は、上記第10~13の発明において、保護膜を形成する工程が、 第一の保護膜を基板の全面に形成する工程と、半導体活性層を二つの露出領域に分けるように第二の保護膜を形成する工程と、エッチングにより第二の保護膜から露出した第一の保護膜を除去する工程と、を有することを特徴とするアクティブマトリクス基板の製造方法である。
第15の発明は、上記第10~14の発明において、保護膜を形成する工程の後、半導体活性層の保護膜から露出した領域にプラズマ照射する工程を有することを特徴とする請求項8又は9記載のアクティブマトリクス基板の製造方法である。
本発明は保護膜6の形態によって第1~第3の実施の形態に分けられ、保護膜6及び保護膜6に起因する構造以外の部分についてはいずれの実施の形態も同様の材料・形成方法により形成することができる。
本発明の実施の形態に係る半導体活性層5としては、金属酸化物を主成分とする酸化物半導体材料が使用できる。酸化物半導体材料は亜鉛(Zn)、インジウム(In)、スズ(Sn)、タングステン(W)、マグネシウム(Mg)、及びガリウムのうち1種類以上の元素を含む酸化物である、酸化亜鉛(ZnO)、酸化インジウム(InO)、酸化インジウム亜鉛(In-Zn-O)、酸化スズ(SnO)、酸化タングステン(WO)、及び酸化亜鉛ガリウムインジウム(In-Ga-Zn-O)などの材料が挙げられる。これらの材料の構造は単結晶、多結晶、微結晶、結晶とアモルファスの混晶、ナノ結晶散在アモルファス、アモルファスのいずれであっても構わない。また半導体活性層に透明性が必要のない場合、用いることができるその他の無機材料としては、水素化アモルファスシリコン、微結晶シリコン、多結晶シリコン、単結晶シリコン等のシリコン半導体が挙げられる。これらの材料は、CVD法、スパッタ法、パルスレーザー堆積法、真空蒸着法、ゾルゲル法等の方法を用いて形成される。CVD法としてはホットワイヤーCVD法、プラズマCVD法、スパッタ法としてはRFマグネトロンスパッタ法、DCスパッタ法、真空蒸着としては加熱蒸着、電子ビーム蒸着、イオンプレーティング法などが挙げられるがこれらに限定されるものではない。また有機材料を用いた半導体活性層としては、テトラセン、ペンタセン、オリゴチオフェン誘導体、フタロシアニン類、ベリレン誘導体等の低分子有機半導体や、ポリフルオレン、ポリフェニレンビニレン、ポリトリアリルアミン等の高分子有機半導体も挙げられるがこれらに限定されるものではない。これらの材料はスピンコート、ディップコート、スクリーン印刷、インクジェット法等を用いて形成される。なお半導体活性層5の膜厚は20nm以上が好ましい。
本発明の実施の形態に係る層間絶縁層9は、酸化シリコン、窒化シリコン、シリコンオキシナイトライド、酸化アルミニウム、酸化タンタル、酸化イットリウム、酸化ハフニウム、ハフニウムアルミネート、酸化ジルコニア、酸化チタン等の無機材料、または、PMMA(ポリメチルメタクリレート)等のポリアクリレート、PVA(ポリビニルアルコール)、PS(ポリスチレン)、透明性ポリイミド、ポリエステル、エポキシ、ポリビニルフェノール、ポリビニルアルコール等を使用することができるがこれらに限定されるものではない。層間絶縁層9はソース配線7と画素電極10間を絶縁するために、その抵抗率が1011Ωcm以上、特に1014Ωcm以上であることが好ましい。層間絶縁層9は真空蒸着法、イオンプレーティング法、スパッタ法、レーザーアブレーション法、プラズマCVD、光CVD法、ホットワイヤーCVD法等のドライ成膜法や、スピンコート法、ディップコート法、スクリーン印刷法等のウェット成膜法を材料に応じて適宜用いて形成される。これらの層間絶縁層9は2層以上積層して用いても良い。また成長方向に向けて組成を傾斜したものとしても良い。
図3(g)では、保護膜6の頭頂部に形成されたドレイン電極8の高さが層間絶縁層の表面と一致しているが、これに限られるわけではない。例えば保護膜6の頭頂部の高さが層間絶縁層表面よりも低い場合、図4のようにドレイン電極が露出するように層間絶縁膜に開口部を形成し(図4A)、その上から画素電極を形成することにより導通を取ることができる(図4B)。一方、保護膜6の頭頂部の高さが層間絶縁層表面と同じレベルかそれ以上の高さだとドレイン電極が層間絶縁層上に突出するため導通が取りやすい。いずれの場合にしてもドレイン電極と画素電極の導通が取れ、ソース電極が層間絶縁層で覆われて絶縁されており、表示要素11に支障のない範囲であれば良い。
本発明の第2の実施の形態に係る半導体活性層5は、第1の実施の形態と同様の材料及び形成方法により形成することができる。
本発明の第2の実施の形態に係る層間絶縁層9は、第1の実施の形態と同様に形成することが出来る。
本発明の第3の実施の形態に係る半導体活性層5は、第1の実施の形態と同様の材料及び形成方法により形成することができる。
本発明の第3の実施の形態に係る層間絶縁層9は、第1の実施の形態と同様に形成することが出来る。
実質的に透明な基板1として、厚さ0.7mmのコーニング社製無アルカリガラス1737を用いて、実質的に透明な基板1の一方の面にDCマグネトロンスパッタリング法によりITOを100nmの膜厚に成膜し、フォトリソグラフィ法により所望の形状にパターニングした。具体的には、ITO膜上にポジ型レジストを膜厚1μmになるよう塗布し、所望の形状がパターニングされたマスクを用いて露光を行い、その後、アルカリ現像液を用いて現像を行うことで所望の形状のレジストパターンを形成した。その後、ITOエッチング液に基板1を浸漬し、不要なITOを溶解させた。レジスト剥離液を使用してレジストパターンを除去し、図2(a)に示した形状のゲート2およびキャパシタ3を形成した。
実質的に透明な基板1として、厚さ0.7mmのコーニング社製無アルカリガラス1737を用いて、実質的に透明な基板1の一方の面にDCマグネトロンスパッタリング法によりITOを100nmの膜厚に成膜し、フォトリソグラフィ法により所望の形状にパターニングした。具体的には、ITO膜上にポジ型レジストを膜厚1μmになるよう塗布し、所望の形状がパターニングされたマスクを用いて露光を行い、その後、アルカリ現像液を用いて現像を行うことで所望の形状のレジストパターンを形成した。その後、ITOエッチング液に基板1を浸漬し、不要なITOを溶解させた。レジスト剥離液を使用してレジストパターンを除去し、図6(a)に示した形状のゲート2およびキャパシタ3を形成した。
実質的に透明な基板1として、厚さ0.7mmのコーニング社製無アルカリガラス1737を用いて、実質的に透明な基板1の一方の面にDCマグネトロンスパッタリング法によりITOを100nmの膜厚に成膜し、フォトリソグラフィ法により所望の形状にパターニングした。具体的には、ITO膜上にポジ型レジストを膜厚1μmになるよう塗布し、所望の形状がパターニングされたマスクを用いて露光を行い、その後、アルカリ現像液を用いて現像を行うことで所望の形状のレジストパターンを形成した。その後、ITOエッチング液に基板1を浸漬し、不要なITOを溶解させた。レジスト剥離液を使用してレジストパターンを除去し、図9(a)に示した形状のゲート2およびキャパシタ3を形成した。
実質的に透明な基板1として、厚さ0.7mmのコーニング社製無アルカリガラス1737を用いて、実質的に透明な基板1の一方の面にDCマグネトロンスパッタリング法によりITOを100nmの膜厚に成膜し、フォトリソグラフィ法により所望の形状にパターニングした。具体的には、ITO膜上にポジ型レジストを膜厚1μmになるよう塗布し、所望の形状がパターニングされたマスクを用いて露光を行い、その後、アルカリ現像液を用いて現像を行うことで所望の形状のレジストパターンを形成した。その後、ITOエッチング液に基板1を浸漬し、不要なITOを溶解させた。レジスト剥離液を使用してレジストパターンを除去し、図13(a)に示した形状のゲート2およびキャパシタ3を形成した。
102・・・薄膜トランジスタ
1・・・透明な基板
2・・・ゲート電極(ゲート配線)
3・・・キャパシタ電極(キャパシタ配線)
4・・・ゲート絶縁膜
5・・・半導体活性層
6・・・保護膜
6a・・・上部保護膜
6b・・・下部保護膜
7・・・ソース電極(ソース配線)
8・・・ドレイン電極
9・・・層間絶縁層
10・・・画素電極
11・・・画像表示要素
12・・・対向電極
13・・・対向基板
Claims (15)
- 基板上に、ゲート電極と、ゲート電極上のゲート絶縁層と、ゲート絶縁層上の半導体活性層と、半導体活性層に接続されたソース電極及びドレイン電極と、ドレイン電極と接続された画素電極と、ソース電極と画素電極を絶縁するための層間絶縁層と、を有する薄膜トランジスタは画素を構成し、該画素を複数配列して形成されたアクティブマトリクス基板であって、
半導体活性層を二つの露出領域に分けるように半導体活性層上に保護膜が形成され、該二つの露出領域の一方にソース電極が、他方にドレイン電極がそれぞれ半導体活性層と接続され、ドレイン電極は保護膜上で画素電極と接続されることを特徴とするアクティブマトリクス基板。 - 請求項1に記載のアクティブマトリクス基板において、
前記複数の薄膜トランジスタは直線状に配列され、
前記複数の薄膜トランジスタを構成する独立した複数の半導体活性層は直線状に並列され、
前記保護膜は前記複数の半導体活性層をそれぞれ二つの露出領域に分割するように複数の半導体活性層に渡ってストライプ状に形成されていることを特徴とする請求項1に記載のアクティブマトリクス基板。 - 請求項1に記載のアクティブマトリクス基板において、
前記保護膜は半導体活性層をそれぞれ二つの露出領域に分割するよう形成され、かつ画素を区画する格子状に形成され、かつ遮光性を持つよう形成されていることを特徴とする請求項1に記載のアクティブマトリクス基板。 - 前記保護膜の形状が順テーパー形状となっていることを特徴とする請求項1乃至3のいずれかに記載のアクティブマトリクス基板。
- 前記保護膜が有機絶縁材料からなることを特徴とする請求項1乃至4のいずれかに記載のアクティブマトリクス基板。
- 前記保護膜が複数の層からなり、少なくとも半導体活性層と接する一層に無機絶縁材料を含むことを特徴とする請求項1乃至4のいずれかに記載のアクティブマトリクス基板。
- 前記層間絶縁層が所定の色に着色されていることを特徴とする請求項1乃至6のいずれかに記載のアクティブマトリクス基板。
- 前記半導体活性層が金属酸化物からなることを特徴とする1乃至7のいずれかに記載のアクティブマトリクス基板。
- 画像表示方式が液晶方式、有機エレクトロルミネッセンス方式、電気泳動方式のいずれかであることを特徴とする請求項1乃至8に記載のアクティブマトリクス基板を用いた画像表示装置。
- 基板上に、ゲート電極と、ゲート電極上のゲート絶縁層と、ゲート絶縁層上の半導体活性層と、半導体活性層に接続されたソース電極及びドレイン電極と、ドレイン電極と接続された画素電極と、ソース電極と画素電極を絶縁するための層間絶縁層と、を有する薄膜トランジスタは画素を構成し、該画素を複数配列して形成されたアクティブマトリクス基板の製造方法であって、
基板上にゲート電極を形成する工程と、
ゲート電極上にゲート絶縁層を形成する工程と、
ゲート絶縁層上に半導体活性層を形成する工程と、
半導体活性層上に半導体活性層を二つの露出領域に分けるように保護膜を形成する工程と、
保護膜上及び半導体活性層上及びゲート絶縁層上の全面に導電性材料からなる層を成膜する工程と、
二つの露出領域の一方にソース電極が、他方にドレイン電極がそれぞれ半導体活性層と接続し、保護膜上にドレイン電極が残るように導電性材料からなる層をパターン形成する工程と、
層間絶縁層を基板上の全面に形成する工程と、
保護膜上の層間絶縁層に開口部を設ける工程と、
画素電極を層間絶縁層上に形成し、画素電極とドレイン電極との導通を取る工程と、
を有するアクティブマトリクス基板の製造方法。 - 前記半導体活性層上に半導体活性層を二つの露出領域に分けるように保護膜を形成する工程は、
複数の薄膜トランジスタを構成する各半導体活性層上に半導体活性層を二つの露出領域に分けるようにストライプ状に保護膜を形成する工程
であることを特徴とする請求項10に記載のアクティブマトリクス基板の製造方法。 - 印刷法を用いて前記保護層をストライプ状に形成することを特徴とする請求項11に記載のアクティブマトリクス基板の製造方法。
- 前記半導体活性層上に半導体活性層を二つの露出領域に分けるように保護膜を形成する工程は、
半導体活性層上に該半導体活性層をそれぞれ二つの露出領域に分割しかつ画素を区画する格子状の遮光性保護膜を形成する工程、
であることを特徴とする請求項10に記載のアクティブマトリクス基板の製造方法。 - 前記保護膜を形成する工程は、
第一の保護膜を基板の全面に形成する工程と、
半導体活性層を二つの露出領域に分けるように第二の保護膜を形成する工程と、
エッチングにより第二の保護膜から露出した第一の保護膜を除去する工程と、
を有することを特徴とする請求項10乃至13のいずれかに記載のアクティブマトリクス基板の製造方法。 - 保護膜を形成する工程の後、半導体活性層の保護膜から露出した領域にプラズマ照射する工程を有することを特徴とする請求項10乃至14のいずれかに記載のアクティブマトリクス基板の製造方法。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201080042815.6A CN102576507B (zh) | 2009-09-28 | 2010-09-21 | 有源矩阵基板及其制造方法和图像显示装置 |
JP2011526316A JP4935963B2 (ja) | 2009-09-28 | 2010-09-21 | アクティブマトリクス基板及びその製造方法並びに画像表示装置 |
US13/431,935 US8848124B2 (en) | 2009-09-28 | 2012-03-27 | Active matrix substrate, manufacturing method thereof, and image display device |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2009-222683 | 2009-09-28 | ||
JP2009-222682 | 2009-09-28 | ||
JP2009-222684 | 2009-09-28 | ||
JP2009222682 | 2009-09-28 | ||
JP2009222683 | 2009-09-28 | ||
JP2009222684 | 2009-09-28 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/431,935 Continuation US8848124B2 (en) | 2009-09-28 | 2012-03-27 | Active matrix substrate, manufacturing method thereof, and image display device |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2011037102A1 true WO2011037102A1 (ja) | 2011-03-31 |
Family
ID=43795849
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2010/066299 WO2011037102A1 (ja) | 2009-09-28 | 2010-09-21 | アクティブマトリクス基板及びその製造方法並びに画像表示装置 |
Country Status (4)
Country | Link |
---|---|
US (1) | US8848124B2 (ja) |
JP (1) | JP4935963B2 (ja) |
CN (1) | CN102576507B (ja) |
WO (1) | WO2011037102A1 (ja) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2013025069A (ja) * | 2011-07-21 | 2013-02-04 | Seiko Epson Corp | 電気光学装置、投射型表示装置、電子機器、および電気光学装置の製造方法 |
JP2013201201A (ja) * | 2012-03-23 | 2013-10-03 | Toppan Printing Co Ltd | 薄膜トランジスタアレイ、薄膜トランジスタアレイ製造方法、画像表示装置 |
JP2013206994A (ja) * | 2012-03-27 | 2013-10-07 | Toppan Printing Co Ltd | 薄膜トランジスタおよび画像表示装置 |
WO2013183255A1 (ja) * | 2012-06-08 | 2013-12-12 | パナソニック株式会社 | 薄膜トランジスタ及び薄膜トランジスタの製造方法 |
JP2015082568A (ja) * | 2013-10-22 | 2015-04-27 | 凸版印刷株式会社 | 薄膜トランジスタおよびその製造方法ならびに画像表示装置 |
JP2015170819A (ja) * | 2014-03-10 | 2015-09-28 | 凸版印刷株式会社 | 薄膜トランジスタ、薄膜トランジスタアレイの製造方法及び画像表示装置 |
US9466726B2 (en) | 2011-09-29 | 2016-10-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP2018055097A (ja) * | 2016-09-23 | 2018-04-05 | 株式会社半導体エネルギー研究所 | 表示装置および電子機器 |
WO2020026786A1 (ja) * | 2018-07-31 | 2020-02-06 | 東レ株式会社 | 半導体装置、無線通信装置、センサー制御装置、および半導体装置の製造方法 |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5832780B2 (ja) * | 2011-05-24 | 2015-12-16 | 株式会社半導体エネルギー研究所 | 半導体装置の製造方法 |
TWI600958B (zh) * | 2012-03-09 | 2017-10-01 | 元太科技工業股份有限公司 | 電泳顯示面板及其製作方法 |
KR20140039570A (ko) * | 2012-09-24 | 2014-04-02 | 한국전자통신연구원 | 컬러 전자종이 디스플레이 및 그 제조 방법 |
US9000452B2 (en) * | 2012-09-28 | 2015-04-07 | Industrial Technology Research Institute | Display with filter structure |
JP6070073B2 (ja) * | 2012-10-31 | 2017-02-01 | 凸版印刷株式会社 | 薄膜トランジスタアレイ |
EP2911204A1 (en) * | 2014-02-19 | 2015-08-26 | Nederlandse Organisatie voor toegepast- natuurwetenschappelijk onderzoek TNO | Bottom gate thin film transistor device and circuit |
CN104576760A (zh) * | 2015-02-02 | 2015-04-29 | 合肥鑫晟光电科技有限公司 | 薄膜晶体管及其制备方法、阵列基板和显示装置 |
CN104716196B (zh) | 2015-03-18 | 2017-08-08 | 京东方科技集团股份有限公司 | 薄膜晶体管及其制作方法、阵列基板及显示装置 |
CN104851891B (zh) * | 2015-04-24 | 2017-12-29 | 京东方科技集团股份有限公司 | 一种阵列基板及其制备方法、显示装置 |
KR102408938B1 (ko) * | 2015-07-17 | 2022-06-14 | 삼성디스플레이 주식회사 | 유기 발광 표시 장치 |
US20170221930A1 (en) * | 2016-01-28 | 2017-08-03 | Shenzhen China Star Optoelectronics Technology Co. , Ltd. | Thin film transistor array substrate and method for manufacturing the same |
JP6716323B2 (ja) * | 2016-04-01 | 2020-07-01 | 株式会社ジャパンディスプレイ | 表示装置 |
CN108198824B (zh) * | 2018-01-17 | 2020-06-16 | 京东方科技集团股份有限公司 | 一种阵列基板的制备方法 |
CN109728058B (zh) * | 2019-01-03 | 2021-04-27 | 京东方科技集团股份有限公司 | 一种显示基板及其制备方法和显示面板 |
CN111312780B (zh) * | 2020-02-27 | 2022-12-23 | 深圳市华星光电半导体显示技术有限公司 | 一种具有高开口率的显示面板及其制作方法和显示装置 |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11190838A (ja) * | 1997-09-30 | 1999-07-13 | Toshiba Electronic Engineering Corp | 液晶表示装置および液晶表示装置の製造方法 |
JP2003017706A (ja) * | 2001-07-02 | 2003-01-17 | Idemitsu Kosan Co Ltd | Tft基板、それを用いた液晶表示装置及びその製造方法 |
JP2007140468A (ja) * | 2005-11-18 | 2007-06-07 | Lg Phillips Lcd Co Ltd | 液晶表示素子及びその製造方法 |
JP2007333809A (ja) * | 2006-06-12 | 2007-12-27 | Mitsubishi Electric Corp | 半透過型液晶表示装置 |
JP2009135380A (ja) * | 2007-05-30 | 2009-06-18 | Canon Inc | 酸化物半導体を用いた薄膜トランジスタの製造方法および表示装置 |
JP2009192667A (ja) * | 2008-02-13 | 2009-08-27 | Epson Imaging Devices Corp | 表示装置及び表示装置の製造方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3383047B2 (ja) | 1992-12-25 | 2003-03-04 | ソニー株式会社 | アクティブマトリクス基板 |
JPH08201853A (ja) * | 1994-11-24 | 1996-08-09 | Toshiba Electron Eng Corp | 電極基板および平面表示装置 |
JP3512955B2 (ja) * | 1996-09-09 | 2004-03-31 | 株式会社東芝 | 液晶表示装置 |
TW475078B (en) * | 1997-09-30 | 2002-02-01 | Toshiba Corp | Liquid crystal display device and production of liquid crystal display device |
JP2001119029A (ja) * | 1999-10-18 | 2001-04-27 | Fujitsu Ltd | 薄膜トランジスタ及びその製造方法及びそれを備えた液晶表示装置 |
JP2001242803A (ja) * | 2000-02-29 | 2001-09-07 | Sony Corp | 表示装置及びその製造方法 |
JP2002184998A (ja) * | 2000-12-14 | 2002-06-28 | Toshiba Corp | 表示装置用アレイ基板、この製造方法、及びこれを備える平面表示装置 |
JP2005166800A (ja) * | 2003-12-01 | 2005-06-23 | Seiko Epson Corp | プラズマ処理装置及びその処理方法 |
JP4670263B2 (ja) * | 2004-06-01 | 2011-04-13 | カシオ計算機株式会社 | 表示装置 |
KR20070019457A (ko) * | 2005-08-12 | 2007-02-15 | 삼성전자주식회사 | 박막 트랜지스터 표시판 및 이를 포함하는 액정표시장치 |
KR101346246B1 (ko) * | 2006-08-24 | 2013-12-31 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 표시장치 제작방법 |
WO2008069255A1 (en) * | 2006-12-05 | 2008-06-12 | Canon Kabushiki Kaisha | Method for manufacturing thin film transistor using oxide semiconductor and display apparatus |
KR20090069806A (ko) * | 2007-12-26 | 2009-07-01 | 삼성전자주식회사 | 표시 기판, 이를 포함하는 표시 장치 및 표시 기판의 제조방법 |
-
2010
- 2010-09-21 CN CN201080042815.6A patent/CN102576507B/zh not_active Expired - Fee Related
- 2010-09-21 JP JP2011526316A patent/JP4935963B2/ja not_active Expired - Fee Related
- 2010-09-21 WO PCT/JP2010/066299 patent/WO2011037102A1/ja active Application Filing
-
2012
- 2012-03-27 US US13/431,935 patent/US8848124B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11190838A (ja) * | 1997-09-30 | 1999-07-13 | Toshiba Electronic Engineering Corp | 液晶表示装置および液晶表示装置の製造方法 |
JP2003017706A (ja) * | 2001-07-02 | 2003-01-17 | Idemitsu Kosan Co Ltd | Tft基板、それを用いた液晶表示装置及びその製造方法 |
JP2007140468A (ja) * | 2005-11-18 | 2007-06-07 | Lg Phillips Lcd Co Ltd | 液晶表示素子及びその製造方法 |
JP2007333809A (ja) * | 2006-06-12 | 2007-12-27 | Mitsubishi Electric Corp | 半透過型液晶表示装置 |
JP2009135380A (ja) * | 2007-05-30 | 2009-06-18 | Canon Inc | 酸化物半導体を用いた薄膜トランジスタの製造方法および表示装置 |
JP2009192667A (ja) * | 2008-02-13 | 2009-08-27 | Epson Imaging Devices Corp | 表示装置及び表示装置の製造方法 |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2013025069A (ja) * | 2011-07-21 | 2013-02-04 | Seiko Epson Corp | 電気光学装置、投射型表示装置、電子機器、および電気光学装置の製造方法 |
US9466726B2 (en) | 2011-09-29 | 2016-10-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US9905702B2 (en) | 2011-09-29 | 2018-02-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP2013201201A (ja) * | 2012-03-23 | 2013-10-03 | Toppan Printing Co Ltd | 薄膜トランジスタアレイ、薄膜トランジスタアレイ製造方法、画像表示装置 |
JP2013206994A (ja) * | 2012-03-27 | 2013-10-07 | Toppan Printing Co Ltd | 薄膜トランジスタおよび画像表示装置 |
WO2013183255A1 (ja) * | 2012-06-08 | 2013-12-12 | パナソニック株式会社 | 薄膜トランジスタ及び薄膜トランジスタの製造方法 |
JPWO2013183255A1 (ja) * | 2012-06-08 | 2016-01-28 | 株式会社Joled | 薄膜トランジスタ及び薄膜トランジスタの製造方法 |
US9087904B2 (en) | 2012-06-08 | 2015-07-21 | Joled Inc. | Thin-film transistor having tapered organic etch-stopper layer |
JP2015082568A (ja) * | 2013-10-22 | 2015-04-27 | 凸版印刷株式会社 | 薄膜トランジスタおよびその製造方法ならびに画像表示装置 |
JP2015170819A (ja) * | 2014-03-10 | 2015-09-28 | 凸版印刷株式会社 | 薄膜トランジスタ、薄膜トランジスタアレイの製造方法及び画像表示装置 |
JP2018055097A (ja) * | 2016-09-23 | 2018-04-05 | 株式会社半導体エネルギー研究所 | 表示装置および電子機器 |
WO2020026786A1 (ja) * | 2018-07-31 | 2020-02-06 | 東レ株式会社 | 半導体装置、無線通信装置、センサー制御装置、および半導体装置の製造方法 |
JPWO2020026786A1 (ja) * | 2018-07-31 | 2021-07-01 | 東レ株式会社 | 半導体装置、無線通信装置、センサー制御装置、および半導体装置の製造方法 |
JP7354838B2 (ja) | 2018-07-31 | 2023-10-03 | 東レ株式会社 | 半導体装置、無線通信装置、センサー制御装置、および半導体装置の製造方法 |
Also Published As
Publication number | Publication date |
---|---|
JP4935963B2 (ja) | 2012-05-23 |
CN102576507A (zh) | 2012-07-11 |
CN102576507B (zh) | 2015-08-05 |
JPWO2011037102A1 (ja) | 2013-02-21 |
US8848124B2 (en) | 2014-09-30 |
US20120262642A1 (en) | 2012-10-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4935963B2 (ja) | アクティブマトリクス基板及びその製造方法並びに画像表示装置 | |
JP5540517B2 (ja) | 画像表示装置 | |
US8487308B2 (en) | Thin film transistor and image display unit | |
JP5312728B2 (ja) | 表示装置およびその製造方法 | |
JP5261979B2 (ja) | 画像表示装置 | |
KR101602635B1 (ko) | 표시 장치, 박막 트랜지스터 기판 및 이의 제조 방법 | |
KR101891841B1 (ko) | 박막 트랜지스터 및 그의 제조 방법, 박막 트랜지스터를 구비하는 화상 표시 장치 | |
US20070252928A1 (en) | Structure, transmission type liquid crystal display, reflection type display and manufacturing method thereof | |
WO2011122205A1 (ja) | 薄膜トランジスタの製造方法並びに薄膜トランジスタ及び画像表示装置 | |
JP2013196919A (ja) | 有機el表示装置、有機el表示装置の製造方法およびカラーフィルタ基板 | |
KR20110058076A (ko) | 산화물 박막 트랜지스터 및 그 제조방법 | |
JP2008076823A (ja) | 表示装置 | |
KR101039022B1 (ko) | 접촉부 및 그의 제조 방법, 박막 트랜지스터 표시판 및그의 제조방법 | |
KR20110056962A (ko) | 박막 트랜지스터 기판의 제조방법 | |
KR20150067974A (ko) | 유기전계 발광소자 및 이의 제조 방법 | |
US7864283B2 (en) | Liquid crystal display | |
JP5169896B2 (ja) | 薄膜トランジスタ及び画像表示装置 | |
JP5124976B2 (ja) | 表示装置およびその製造方法 | |
JP2014154701A (ja) | 薄膜トランジスタ及び画像表示装置 | |
JP2014154702A (ja) | 薄膜トランジスタ及び画像表示装置 | |
JP2007298602A (ja) | 構造体、透過型液晶表示装置、半導体回路の製造方法および透過型液晶表示装置の製造方法 | |
JP5782695B2 (ja) | 薄膜トランジスタ、薄膜トランジスタを備える画像表示装置、薄膜トランジスタの製造方法、画像表示装置の製造方法 | |
JP5609052B2 (ja) | 画像表示装置及びその製造方法並びにアクティブマトリクス基板 | |
JP6123413B2 (ja) | 薄膜トランジスタアレイおよび画像表示装置 | |
JP2014107280A (ja) | 薄膜トランジスタ及びその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201080042815.6 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10818775 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2011526316 Country of ref document: JP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 10818775 Country of ref document: EP Kind code of ref document: A1 |