US20140367749A1 - Nanochannel process and structure for bio-detection - Google Patents
Nanochannel process and structure for bio-detection Download PDFInfo
- Publication number
- US20140367749A1 US20140367749A1 US13/920,226 US201313920226A US2014367749A1 US 20140367749 A1 US20140367749 A1 US 20140367749A1 US 201313920226 A US201313920226 A US 201313920226A US 2014367749 A1 US2014367749 A1 US 2014367749A1
- Authority
- US
- United States
- Prior art keywords
- nanochannel
- dielectric layer
- feed channel
- sensor
- sacrificial line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000002090 nanochannel Substances 0.000 title claims abstract description 129
- 238000000034 method Methods 0.000 title abstract description 78
- 230000008569 process Effects 0.000 title description 14
- 238000001514 detection method Methods 0.000 title 1
- 239000000758 substrate Substances 0.000 claims description 25
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 15
- 239000000377 silicon dioxide Substances 0.000 claims description 7
- 235000012239 silicon dioxide Nutrition 0.000 claims description 5
- 230000000295 complement effect Effects 0.000 claims description 3
- 229910000449 hafnium oxide Inorganic materials 0.000 claims description 3
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 claims description 3
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 3
- 239000004020 conductor Substances 0.000 claims 2
- 229910044991 metal oxide Inorganic materials 0.000 claims 2
- 150000004706 metal oxides Chemical class 0.000 claims 2
- 238000005530 etching Methods 0.000 abstract description 40
- 239000007772 electrode material Substances 0.000 abstract description 7
- 230000015572 biosynthetic process Effects 0.000 description 39
- 239000012530 fluid Substances 0.000 description 13
- 239000000463 material Substances 0.000 description 13
- 238000000151 deposition Methods 0.000 description 11
- BLIQUJLAJXRXSG-UHFFFAOYSA-N 1-benzyl-3-(trifluoromethyl)pyrrolidin-1-ium-3-carboxylate Chemical compound C1C(C(=O)O)(C(F)(F)F)CCN1CC1=CC=CC=C1 BLIQUJLAJXRXSG-UHFFFAOYSA-N 0.000 description 10
- 239000012212 insulator Substances 0.000 description 10
- 230000008021 deposition Effects 0.000 description 9
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 8
- 239000010409 thin film Substances 0.000 description 4
- 239000012808 vapor phase Substances 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 230000005684 electric field Effects 0.000 description 3
- 238000010894 electron beam technology Methods 0.000 description 3
- 238000001459 lithography Methods 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- 241000894006 Bacteria Species 0.000 description 2
- 241000700605 Viruses Species 0.000 description 2
- 229910021419 crystalline silicon Inorganic materials 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 229920002521 macromolecule Polymers 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 239000012634 fragment Substances 0.000 description 1
- 238000001566 impedance spectroscopy Methods 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01N—INVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
- G01N27/00—Investigating or analysing materials by the use of electric, electrochemical, or magnetic means
- G01N27/26—Investigating or analysing materials by the use of electric, electrochemical, or magnetic means by investigating electrochemical variables; by using electrolysis or electrophoresis
- G01N27/403—Cells and electrode assemblies
- G01N27/414—Ion-sensitive or chemical field-effect transistors, i.e. ISFETS or CHEMFETS
- G01N27/4148—Integrated circuits therefor, e.g. fabricated by CMOS processing
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/031—Manufacture or treatment of data-storage electrodes
- H10D64/035—Manufacture or treatment of data-storage electrodes comprising conductor-insulator-conductor-insulator-semiconductor structures
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01N—INVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
- G01N27/00—Investigating or analysing materials by the use of electric, electrochemical, or magnetic means
- G01N27/26—Investigating or analysing materials by the use of electric, electrochemical, or magnetic means by investigating electrochemical variables; by using electrolysis or electrophoresis
- G01N27/403—Cells and electrode assemblies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0186—Manufacturing their interconnections or electrodes, e.g. source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- This invention relates to molecular sensors, and more particularly to nanochannel sensors and methods for constructing nanochannel sensors.
- Biosensors may be constructed by integrating nanochannels into complementary metal-oxide-semiconductor (CMOS) chips. These nanochannels may exhibit diameters of a few microns for cell and bacteria sensing. They may also range from tens of nanometers to a fraction of a nanometer in diameter for virus and biological macromolecule sensing.
- CMOS complementary metal-oxide-semiconductor
- Pairs of electrodes may line biosensor nanochannels and may be used to detect such objects as cells, cell fragments, bacteria, viruses and biological macromolecules in the nanochannels.
- the electrodes detect the objects in the solutions flowing within the nanochannels.
- the electrode pairs may also be used to generate electric fields in and around nanochannels. The electric fields may be used to manipulate charged objects in the solution within the nanochannels, for example aligning molecules with the length of the nanochannel, holding molecules in places, or moving molecules along the nanochannels.
- one example aspect of the present invention is a nanochannel sensor which includes a substrate, a dielectric layer, a nanochannel, a feed channel, and a pair of electrodes.
- the dielectric layer may be formed over the substrate.
- the nanochannel and the feed channel may be formed in the dielectric layer.
- the feed channel may include a bottom portion and a top portion.
- the top portion of the feed channel may have a greater cross-sectional width than the bottom portion of the feed channel.
- the pair of electrodes may be positioned on opposing sides of the nanochannel.
- nanochannel sensor which includes a substrate, a dielectric layer, a nanochannel, a feed channel, a pair of electrodes, and a second dielectric layer.
- the first dielectric layer may be formed over the substrate.
- the nanochannel and the feed channel may be formed in the dielectric layer.
- the pair of electrodes may be positioned on opposing sides of the nanochannel.
- the capping layer may cover the feed channel.
- the capping layer may also define a plurality of openings through the second dielectric layer leading to the feed channel.
- Yet another example aspect of the present invention is a method of aligning electrodes to a nanochannel sensor including forming a sacrificial line on an insulating layer, forming a dielectric layer, etching a pair of electrode trenches, forming a pair of electrodes, and removing the sacrificial line to form a nanochannel.
- the first dielectric layer may be formed on the substrate and around the sacrificial line.
- the pair of electrode trenches may be etched in the first dielectric layer on opposite sides of the sacrificial line.
- the pair of electrodes may be formed by filling the electrode trenches with electrode material.
- the sacrificial line may be removed by forming a nanochannel between the at least one pair of electrodes.
- FIGS. 1A , 1 B, and 1 C show a nanochannel sensor in accordance with one embodiment of the invention.
- FIGS. 2B and 2B show a continuous flow diagram illustrating a first example method for aligning electrodes to a nanochannel sensor in accordance with another embodiment of the invention.
- FIGS. 3A and 3B show a continuous flow diagram illustrating second example method of aligning electrodes to a nanochannel sensor, in accordance with yet another embodiment of the invention.
- FIGS. 4A and 4B show a cross-sectional view and a top view, respectively, of a sacrificial line deposition step, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 5A and 5B show a cross-sectional view and a top view, respectively, of a dielectric layer formation and planarization steps, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 6A and 6B show a cross-sectional view and a top view, respectively, of an electrode trench etching step, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 7A and 7B show a cross-sectional view and a top view, respectively, of an electrode formation step, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 8A and 8B show a cross-sectional view and a top view, respectively, of a second dielectric layer formation step, and the formation of openings in the second dielectric layer, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 9A and 9B show a cross-sectional view and a top view, respectively, of a sacrificial line removal step, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 10A and 10B show a cross-sectional view and a top view, respectively, of a pinch-off step, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIGS. 11A and 11B show a cross-sectional view and a top view, respectively, of inlet, outlet, and electrode exposure step, in accordance with the first example method for aligning electrodes to a nanochannel sensor.
- FIG. 12 shows flow diagram illustrating a third example method for constructing a nanochannel sensor, according to yet another embodiment of the invention.
- FIGS. 13A-13C show a nanochannel sensor including a fluid port region, feed channel region and a nanochannel region constructed according to the third example method.
- FIGS. 14A , 14 B and 14 C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a thick sacrificial line deposition step, in accordance with the third example method for constructing a nanochannel sensor.
- FIGS. 15A , 15 B and 15 C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a first dielectric layer formation and planarization steps, in accordance with the third example method for constructing a nanochannel sensor.
- FIGS. 16A , 16 B and 16 C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a thin sacrificial line deposition step, in accordance with the third example method for constructing a nanochannel sensor.
- FIGS. 17A , 17 B and 17 C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a second dielectric layer formation step, in accordance with the third example method for constructing a nanochannel sensor.
- FIGS. 18A , 18 B and 18 C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a sacrificial line removal step, in accordance with the third example method for constructing a nanochannel sensor.
- FIGS. 19A , 19 B and 19 C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a pinch off step, in accordance with the third example method for constructing a nanochannel sensor.
- FIG. 20 shows a cross-sectional view of a nanochannel sensor integrated with the back end of line (BEOL) wiring layers on a CMOS chip.
- BEOL back end of line
- FIGS. 1A-19C When referring to the figures, like structures and elements shown throughout are indicated with like reference numerals.
- FIGS. 1A , 1 B, and 1 C show a nanochannel sensor comprising a nanochannel sensor region 100 , a feed channel region 101 , and a port region 109 according to one embodiment of the invention.
- the nanochannel sensor region 100 includes a substrate 102 , a dielectric layer 103 , a nanochannel 106 and a pair of electrodes 112 .
- the nanochannel sensor region 100 may also include a capping layer 114 .
- the feed channel region 101 includes a feed channel 107 formed within the dielectric layer 103 .
- the port region 109 includes a fluid inlet/outlet port 121 formed within the dielectric layers 103 , 114 and 118 .
- the dielectric layer 103 may be formed over the substrate 102 .
- the dielectric layer 103 may be an insulating film.
- the dielectric layer 103 may contain silicon dioxide.
- the substrate 102 may also contain a layer of dielectric below the dielectric layer 103 and the feed channel 107 .
- the nanochannel 106 may be formed in the dielectric layer 103 .
- the feed channel 107 may also be formed in the dielectric layer 103 .
- the feed channel 107 may include a bottom portion 110 and a top portion 108 , with the top portion 108 having a greater cross-sectional width than the bottom portion 110 .
- the top portion 108 of the feed channel 107 and the nanochannel 106 may also have a smaller cross-sectional height than the bottom portion 110 of the feed channel 107 .
- the top portion 108 may also extend beyond the edges of the bottom portion 110 .
- the nanochannel 106 may be of the same height as the top portion 108 of the feed channel 107 , and formed from the same sacrificial layer as the top portion 108 of the feed channel 107 .
- the dielectric layer 103 may include a bottom dielectric layer 104 and a top dielectric layer 105 .
- the nanochannel 106 may be formed in the top dielectric layer 105 .
- the top portion 108 of the feed channel 107 may be formed in the top dielectric layer 105
- the bottom portion 110 of the feed channel 107 may be formed in the bottom dielectric layer 104 .
- Electrodes 112 may be positioned on opposing sides of the nanochannel 106 . Electrodes 112 may contain a thin palladium (Pd) layer, a titanium nitride (TiN) diffusion barrier, followed by a copper layer. The electrodes 112 may be formed in the top dielectric layer 105 .
- the nanochannel sensor may also include a capping layer 114 over the dielectric layer 103 .
- the capping layer 114 may cover the nanochannel 106 , the feed channel 107 , and the electrodes 112 .
- the capping layer 114 may also define a plurality of openings 116 through the capping layer 114 leading to the feed channel 107 and/or the nanochannel 106 .
- the capping layer 114 may also be a thin insulator layer.
- the nanochannel sensor may also include a conformal dielectric layer 120 between the nanochannel 106 and the electrodes 112 .
- the conformal dielectric layer 120 may contain aluminum oxide or hafnium oxide.
- a pinch-off layer 118 of dielectric material may “pinch-off” or seal the plurality of openings 116 in the capping layer 114 .
- the pinch-off layer maybe a thin non-conformal dielectric.
- the port region 109 shown in FIG. 1C which includes fluid inlet or outlet port 121 maybe formed simultaneously and by the same processes used to form the nanochannel channel sensor and feed channel regions where opening are provided through the bottom dielectric layer 104 , top dielectric layer 105 , and capping layer 114 .
- the fluid inlet port 121 is connected to (i.e., fluid communication with) the feed channel region 101 , which is connected to the nanochannel channel sensor region 100 , which is connected to another feed channel region, and which is connected to the fluid outlet port 121 .
- a non-conformal dielectric layer is used for the pinch-off layer.
- the pinch-off layer is deposited at the bottom of the fluid inlet or outlet ports, 121 , so the layer thickness should be less than the height of the feed channel (i.e., sum of the thickness of the bottom dielectric layer 104 and top dielectric layer 105 ).
- the substrate 102 may include an insulator layer, such as silicon dioxide (SiO 2 ), deposited on a wafer, such as a silicon wafer.
- the substrate 102 may also be a portion of a silicon-on-insulator (SOI) wafer.
- FIGS. 2A and 2B show a first example method 200 of aligning electrodes to a nanochannel sensor, in accordance with one embodiment of the invention.
- the method 200 is integrated with a back end of line (BEOL) chip fabrication process.
- FIG. 20 shows a CMOS substrate 2001 containing the active electronic devices, carrying the back end of line (BEOL) 2002 wiring layers that interconnect the active devices, and the nanochannel sensor 2003 .
- the wiring layers provide electrical connections between the nanochannel sensor 2003 and the active devices on the CMOS substrate 2001 .
- the method 200 may include forming a sacrificial line on a substrate 202 , forming a dielectric layer 204 , etching one pair of electrode trenches 206 , forming one pair of electrodes 208 , depositing a capping layer 210 , forming openings through the capping layer 212 , removing the sacrificial lines to form a nanochannel and a feed channel 214 , and depositing a pinch-off layer 216
- the method 200 involves a sacrificial line formation step 202 , as shown on FIGS. 4A and 4B .
- a sacrificial line 404 is deposited on an insulating layer 403 .
- the insulating layer 403 may include silicon dioxide (SiO 2 ), deposited on a wafer, such a silicon wafer.
- the insulating layer may also be part of a silicon-on-insulator (SOI) wafer, in which case the sacrificial line 404 may be formed by etching the thin silicon layer of the wafer above the insulator, resulting in the structures shown in FIGS. 4A and 4B .
- SOI silicon-on-insulator
- the sacrificial line 404 may contain sacrificial line material such as polysilicon, amorphous silicon, single crystalline silicon, or germanium.
- the dimensions of the sacrificial line 404 may be varied by changing the thickness and the line width of the sacrificial line materials.
- the sacrificial line may be formed from a thin film of the sacrificial line material.
- the sacrificial line 404 may be patterned using a reactive ion etch (RIE) process, conventional lithography, electron beam technology, or a sidewall transfer process. Following patterning, the sacrificial line material may also be partially oxidized to reduce the dimensions of the material.
- RIE reactive ion etch
- the method 200 proceeds to a dielectric layer formation step 204 , as shown on FIGS. 5A and 5B .
- the first dielectric layer 406 is formed on the insulating layer 403 and around the sacrificial line 404 .
- the dielectric layer 406 may be an insulating film. It may also contain silicon dioxide.
- the dielectric layer may be formed by using plasma enhanced chemical vapor deposition (PECVD) of an insulating material, followed by a chemical-mechanical polishing (CMP) step in order to planarize the material.
- PECVD plasma enhanced chemical vapor deposition
- CMP chemical-mechanical polishing
- the method 200 proceeds to an electrode trench etching step 206 , as shown on FIGS. 6A and 6B .
- the electrode trench etching step 206 At the electrode trench etching step 206 , at least one pair of electrode trenches 408 are etched in the dielectric layer 406 on opposite sides of the sacrificial line 404 .
- the electrode trench etching step 206 may also involve etching the dielectric layer at a faster etch rate than etching the sacrificial line.
- a RIE process maybe used, for example, to form the trench.
- the electrode trenches 408 may be perpendicular to the sacrificial line 404 , and may be etched into the dielectric layer 406 .
- the electrode trench etching step 206 may be accomplished with little or no etching of the sacrificial line 404 .
- the depth of the trenches may be controlled by controlling the etch time, or by building an etch stop in the first dielectric layer 406 , or below it.
- the electrode trench 406 may be etched into the insulating layer 403 .
- the method 200 proceeds to an electrode formation step 208 , as shown on FIGS. 7A and 7B .
- At the electrode formation step 208 at least one pair of electrodes 410 are formed by filling the electrode trenches 408 with electrode material.
- CMP may be used to planarize the electrode material.
- the electrodes may include multiple layers. For example, sensing electrodes may contain a thin palladium (Pd) layer, a titanium nitride (TiN) diffusion barrier, followed by a copper layer. If Pd is used, an Ar sputtering process may be used to etch exposed Pd if it is not removed by CMP.
- the method 200 proceeds to a capping layer formation step 210 , as shown on FIGS. 8A and 8B .
- a capping layer 412 is deposited.
- the capping layer 412 may cover the sacrificial line 404 and the electrodes 410 .
- the second dielectric layer 412 may also be a thin insulator layer.
- the method 200 proceeds to an opening etching step 212 .
- a plurality of openings or holes 414 are formed through the capping layer 412 . These openings 414 may lead to the sacrificial line 404 and expose the sacrificial line 404 . Note that if the sacrificial line was partially oxidized, the openings or holes would be etched through the oxidized layer along with the capping layer 412 to expose the sacrificial line 404 .
- the openings 414 are shown in FIGS. 8A and 8B .
- the method 200 proceeds to a sacrificial line removal step 214 , as shown on FIGS. 9A and 9B .
- the sacrificial line removal step 214 the sacrificial line 404 is removed in order to form a nanochannel 416 between the electrodes 410 .
- the sacrificial line removal step 214 may include introducing Xenon Difluoride (XeF 2 ) to the sacrificial line 404 through the plurality of openings 414 .
- XeF 2 may be introduced using a vapor phase etch process.
- the sacrificial line removal step 214 may involve minimal or no etching of components other than the sacrificial line 404 .
- the method 200 may also be used to form feed channels in addition to nanochannels 416 .
- Feed channels and nanochannels 416 may form long, continuous channels and may be formed simultaneously using the first example method 200 .
- Feed channels may include a bottom portion and a top portion.
- the top portion of the feed channel may have a greater width than the bottom portion.
- the top portion of the feed channel may also have a smaller height than the bottom portion of the feed channel.
- the overall cross-sectional area (i.e. height times width) of the bottom portion of the feed channel may be greater than the cross-sectional area of the top portion of the feed channel.
- each pair of electrodes 410 is self-aligned on opposite sides of the nanochannel 416 .
- the electrodes 410 may also be electrically isolated from the contents of nanochannel 416 .
- the electrodes 410 may be in direct electrical contact with the nanochannel 416 , for example, in Ohmic contact with the contents of the nanochannel 416 .
- the method 200 may proceed to a pinch-off step 216 , as shown on FIGS. 10A and 10B .
- a pinch-off layer 418 is deposited on the capping layer 412 .
- the pinch-off layer 418 may seal or “pinch off” the openings 414 leading to the sacrificial line 404 .
- the pinch-off layer 418 may be a thin non-conformal insulator layer.
- the pinch-off step 216 may be a conventional microelectromechanical systems (MEMS) fabrication step.
- MEMS microelectromechanical systems
- the method 200 may proceed to etching steps for exposing inlet reservoirs, outlet reservoirs, and electrodes, as shown in FIGS. 11A and 11B . These etching steps may be performed using a RIE process. Any inlets and outlets may be connected to nanochannel. Inlets and outlets may also contain biasing electrodes.
- the plurality of openings 414 leading to the sacrificial line may be located away from the sites designated for inlet and outlet reservoirs.
- removal of the sacrificial line 404 may be limited to the portions of the sacrificial line 404 away from the reservoirs.
- the etching steps for exposing inlet and outlet reservoirs may be selected to minimize etching of the surviving portions of the sacrificial line.
- the surviving portions of the sacrificial line may be removed, for example using vapor phase XeF 2 , forming a completed nanochannel.
- the openings 414 may also connect to sections of the sacrificial line away from the nanochannel segments of the sacrificial line. For example, the openings may connect to the feed channel segments of the sacrificial line.
- the completed nanochannel sensor constructed using the first example method 200 may be used to conduct impedance spectroscopy experiments.
- FIGS. 3A and 3B show a second example method 300 of aligning electrodes to a nanochannel sensor, in accordance with another embodiment of the invention. Many of the steps of the method 300 shown in FIGS. 3A and 3B are similar to the method shown in FIGS. 2A-2B .
- the method 300 involves a sacrificial line formation step 302 .
- a sacrificial line is formed on an insulating layer.
- the method 300 proceeds to a dielectric layer formation step 304 .
- a dielectric layer is formed on the substrate, around the sacrificial line, and planarized.
- the method 300 proceeds to an electrode trench etching step 306 .
- the method 200 proceeds to conformal dielectric layer deposition step 308 .
- a conformal high-k dielectric layer is deposited between the sacrificial line and the electrode trenches.
- the conformal high-k dielectric layer may be a thin film and may contain materials such as aluminum oxide or hafnium oxide.
- the conformal dielectric layer may be selected in order to allow etching during the opening etching step 314 but to minimize or prevent etching during the sacrificial line removal step 316 .
- the method 300 proceeds to an electrode formation step 310 .
- At the electrode formation step 310 at least one pair of electrodes is formed by filling the electrode trenches with electrode material.
- CMP may be used to planarize the electrode material.
- the electrodes may include multiple layers.
- the electrodes may contain a titanium nitride (TiN) diffusion barrier, followed by a copper layer.
- CMP may be used to planarize the electrode material.
- the method 300 proceeds to a capping layer formation step 312 .
- a capping layer is deposited.
- the capping layer may cover the conformal dielectric layer over the sacrificial line 404 , if it is not removed by the CMP process, and the electrodes.
- the method 300 proceeds to an opening etching step 314 .
- a plurality of openings are formed through the capping layer and leading to the sacrificial line.
- the openings may also be openings in the conformal dielectric layer.
- the sacrificial line removal step 316 the sacrificial line is removed in order to form a nanochannel between the electrodes.
- the sacrificial line removal step may include Xenon Difluoride etching of the sacrificial line through the plurality of openings.
- the method 300 may proceed to a pinch-off step 318 .
- a pinch-off layer is deposited on the capping layer.
- the pinch-off layer may seal or “pinch off” the openings leading to the sacrificial line.
- the pinch-off layer may be a thin non-conformal insulator layer.
- the pinch-off step may be a conventional MEMS fabrication step.
- the method 300 may proceed to etching steps for exposing electrodes contact pads. These etching steps may be performed using a RIE process. Any inlets and outlets may be connected to nanochannel. Inlets and outlets may also contain biasing electrodes.
- the method 300 may also be used to form feed channels in addition to nanochannels.
- Feed channels and nanochannels may form long, continuous channels and may be formed simultaneously using the second example method 300 .
- Feed channels may include a bottom portion and a top portion.
- the top portion of the feed channel may have a greater width than the bottom portion.
- the top portion of the feed channel may also have a smaller height than the bottom portion of the feed channel.
- the overall cross-sectional area (i.e. height times width) of the bottom portion of the feed channel may be greater than the cross-sectional area of the top portion of the feed channel.
- the plurality of openings leading to the sacrificial line may be located away from the sites designated for inlet and outlet reservoirs.
- removal of the sacrificial line may be limited to the portions of the sacrificial line away from the reservoirs.
- the etching steps for exposing inlet and outlet reservoirs may be selected to minimize etching of the surviving portions of the sacrificial line.
- the surviving portions of the sacrificial line may be removed, for example using vapor phase XeF 2 , forming a completed nanochannel.
- the openings may also connect to sections of the sacrificial line away from the nanochannel segments of the sacrificial line. For example, the openings may connect to the feed channel segments of the sacrificial line.
- electrodes may be used to create electric fields that have the ability to hold or move particles of interest within the nanochannel.
- FIG. 12 shows a third example method 500 for constructing a nanochannel sensor, according to yet another embodiment of the invention. Many of the steps of the method 500 shown in FIG. 12 are similar to the methods shown in FIGS. 2A , 2 B, 3 A and 3 B.
- the method 500 involves constructing a nanochannel sensor 600 with a feed channel region 602 and a nanochannel region 604 , as shown in FIGS. 13A-13C .
- FIG. 13A shows an integrated nanochannel sensor 600 implemented in a 40 ⁇ 40 mm CMOS chip.
- FIG. 13B shows a portion of the integrated channel sensor 600 , previously highlighted in FIG. 13A .
- FIG. 13B shows the fluid port regions 601 , feed channel regions 602 and nanochannel regions 604 of the chip 600 .
- FIG. 13C shows a portion of the integrated channel sensor, highlighted in FIG. 13B .
- Fluid generally flows in from one fluid port 601 , through a feed channel region 602 , through a nanochannel region 604 . Fluid may flow out through a reverse path, through a second nanochannel region 604 , through a second feed channel region 602 , and out through a second fluid port 601 .
- the feed channel region may also include a supporting mesh, possibly constructed of silicon oxide.
- the mesh may provide structural support to the feed channel region during fluid flow.
- the feed channels may have a much greater cross sectional area than the nanochannels. This may be accomplished by using an additional thick sacrificial layer in the feed channel region 602 .
- the sacrificial lines maybe formed of amorphous silicon or other materials which can be deposited at temperatures of about 400° C. or less and etched by Xenon Difluoride.
- the substrate would contain the CMOS circuits and may also contain one or more of the BEOL wiring layers.
- the method 500 begins with a thick sacrificial line formation step 502 , as shown on FIGS. 14A-14C .
- a thick sacrificial line formation step 502 one or more thick sacrificial lines 606 are formed on the feed channel region substrate 608 and the port region substrate 607 .
- the substrates 607 , 608 , and 610 may contain an insulating layer 605 on the surface.
- the thick sacrificial lines 606 may be formed from a thin film of the sacrificial line material. Furthermore, the thick sacrificial line 606 may be patterned using reactive ion etching (RIE), conventional lithography, electron beam technology, or a sidewall transfer process.
- RIE reactive ion etching
- the method 500 proceeds to a dielectric layer formation step 504 , as shown on FIGS. 15A-15C .
- a dielectric layer 612 is formed on the port region substrate 607 , feed channel region substrate 608 and the nanochannel region substrate 610 .
- the dielectric layer is also formed over the thick sacrificial line 606 .
- Chemical-mechanical polishing (CMP) may then be used to planarize the first dielectric layer and expose the top surface of the thick sacrificial line 606 .
- CMP chemical-mechanical polishing
- the method 500 proceeds to a thin sacrificial line deposition step 506 , as shown in FIGS. 16A-16C .
- a thin sacrificial line deposition step 506 thin layers of sacrificial lines 614 and 616 are deposited over the dielectric layer 612 or over the thick sacrificial lines 606 .
- thin, narrow sacrificial lines 616 are deposited over the first dielectric layer 612 .
- thin, wide sacrificial lines 614 are deposited over both the dielectric layer 612 and the thick sacrificial line 606 , and extend beyond the edges of the thick sacrificial lines 606 .
- the thin sacrificial lines 614 and 616 may have thinner cross sections than the thick sacrificial lines 606 .
- the thin, wide sacrificial lines 614 may have a wider cross section than the thin, narrow sacrificial lines 616 .
- the thin, wide sacrificial lines 614 may also have a wider cross section than the thick sacrificial lines 606 and extend beyond their edges.
- the thin and thick sacrificial lines 606 , 614 and 616 may contain sacrificial line material such as polysilicon, amorphous silicon, single crystalline silicon, germanium, tungsten, molybdenum, tantalum or tantalum nitride.
- the thin sacrificial lines 614 and 616 may be formed from a thin film of the sacrificial line material.
- the thin sacrificial lines 614 and 616 may be patterned using reactive ion etching (RIE), conventional lithography, electron beam technology, or a sidewall transfer process. Following patterning, the thin sacrificial line material may also be oxidized.
- RIE reactive ion etching
- the method 500 proceeds to a capping layer formation step 508 , as shown on FIGS. 17A-17C .
- a capping layer 618 is deposited.
- the capping layer 618 may cover the thin sacrificial lines 614 and 616 and the dielectric layer 612 .
- the capping layer 618 may also be a thin insulator layer. CMP may be used to planarize the surface of the second dielectric layer, possibly without removing enough material to expose the thin sacrificial lines.
- the method 500 proceeds to an opening etching step 510 .
- a plurality of openings or holes 609 and 620 are formed through the capping layer 618 in the feed channel region 602 and port region 601 , respectively. These openings 609 and 620 may lead to and expose the thin, wide sacrificial lines 614 , as shown on FIGS. 17A and 17C .
- the method 500 proceeds to a sacrificial line removal step 512 , as shown on FIGS. 18A-18C .
- the sacrificial lines 606 , 614 , and 616 are removed in order to form the port 620 , feed channels 622 and nanochannels 624 . Removal of the thick sacrificial lines and the thin, wide sacrificial lines creates feed channels 622 and removal of the thin, narrow sacrificial lines creates nanochannels.
- the sacrificial line removal step 512 may include introducing Xenon Difluoride (XeF 2 ) to the sacrificial lines 606 , 614 , and 616 through the plurality of openings 620 and 609 .
- XeF 2 may be introduced using a vapor phase etch process.
- the sacrificial line removal step 512 may involve etching minimal or no etching of components other than the sacrificial lines 606 , 614 , and 616 .
- a pinch-off layer 626 is deposited on the capping layer 618 .
- the pinch-off layer 626 may seal or “pinch off” the openings 609 over the feed channel region 602 but not pinch off the relatively larger opening 620 over the port region 601 leading to the sacrificial lines 606 , 614 , and 616 .
- the pinch-off layer 626 may be a thin non-conformal insulator layer.
Landscapes
- Engineering & Computer Science (AREA)
- Health & Medical Sciences (AREA)
- Life Sciences & Earth Sciences (AREA)
- Chemical & Material Sciences (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Analytical Chemistry (AREA)
- Electrochemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Molecular Biology (AREA)
- Biochemistry (AREA)
- General Health & Medical Sciences (AREA)
- Computer Hardware Design (AREA)
- Immunology (AREA)
- Pathology (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Micromachines (AREA)
Abstract
Description
- This invention relates to molecular sensors, and more particularly to nanochannel sensors and methods for constructing nanochannel sensors.
- Biosensors may be constructed by integrating nanochannels into complementary metal-oxide-semiconductor (CMOS) chips. These nanochannels may exhibit diameters of a few microns for cell and bacteria sensing. They may also range from tens of nanometers to a fraction of a nanometer in diameter for virus and biological macromolecule sensing.
- Pairs of electrodes may line biosensor nanochannels and may be used to detect such objects as cells, cell fragments, bacteria, viruses and biological macromolecules in the nanochannels. The electrodes detect the objects in the solutions flowing within the nanochannels. The electrode pairs may also be used to generate electric fields in and around nanochannels. The electric fields may be used to manipulate charged objects in the solution within the nanochannels, for example aligning molecules with the length of the nanochannel, holding molecules in places, or moving molecules along the nanochannels.
- Accordingly, one example aspect of the present invention is a nanochannel sensor which includes a substrate, a dielectric layer, a nanochannel, a feed channel, and a pair of electrodes. The dielectric layer may be formed over the substrate. The nanochannel and the feed channel may be formed in the dielectric layer. The feed channel may include a bottom portion and a top portion. The top portion of the feed channel may have a greater cross-sectional width than the bottom portion of the feed channel. The pair of electrodes may be positioned on opposing sides of the nanochannel.
- Another example aspect of the present invention is a nanochannel sensor which includes a substrate, a dielectric layer, a nanochannel, a feed channel, a pair of electrodes, and a second dielectric layer. The first dielectric layer may be formed over the substrate. The nanochannel and the feed channel may be formed in the dielectric layer. The pair of electrodes may be positioned on opposing sides of the nanochannel. The capping layer may cover the feed channel. The capping layer may also define a plurality of openings through the second dielectric layer leading to the feed channel.
- Yet another example aspect of the present invention is a method of aligning electrodes to a nanochannel sensor including forming a sacrificial line on an insulating layer, forming a dielectric layer, etching a pair of electrode trenches, forming a pair of electrodes, and removing the sacrificial line to form a nanochannel. The first dielectric layer may be formed on the substrate and around the sacrificial line. The pair of electrode trenches may be etched in the first dielectric layer on opposite sides of the sacrificial line. The pair of electrodes may be formed by filling the electrode trenches with electrode material. The sacrificial line may be removed by forming a nanochannel between the at least one pair of electrodes.
- The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The foregoing and other objects, features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIGS. 1A , 1B, and 1C show a nanochannel sensor in accordance with one embodiment of the invention. -
FIGS. 2B and 2B show a continuous flow diagram illustrating a first example method for aligning electrodes to a nanochannel sensor in accordance with another embodiment of the invention. -
FIGS. 3A and 3B show a continuous flow diagram illustrating second example method of aligning electrodes to a nanochannel sensor, in accordance with yet another embodiment of the invention. -
FIGS. 4A and 4B show a cross-sectional view and a top view, respectively, of a sacrificial line deposition step, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 5A and 5B show a cross-sectional view and a top view, respectively, of a dielectric layer formation and planarization steps, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 6A and 6B show a cross-sectional view and a top view, respectively, of an electrode trench etching step, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 7A and 7B show a cross-sectional view and a top view, respectively, of an electrode formation step, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 8A and 8B show a cross-sectional view and a top view, respectively, of a second dielectric layer formation step, and the formation of openings in the second dielectric layer, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 9A and 9B show a cross-sectional view and a top view, respectively, of a sacrificial line removal step, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 10A and 10B show a cross-sectional view and a top view, respectively, of a pinch-off step, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIGS. 11A and 11B show a cross-sectional view and a top view, respectively, of inlet, outlet, and electrode exposure step, in accordance with the first example method for aligning electrodes to a nanochannel sensor. -
FIG. 12 shows flow diagram illustrating a third example method for constructing a nanochannel sensor, according to yet another embodiment of the invention. -
FIGS. 13A-13C show a nanochannel sensor including a fluid port region, feed channel region and a nanochannel region constructed according to the third example method. -
FIGS. 14A , 14B and 14C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a thick sacrificial line deposition step, in accordance with the third example method for constructing a nanochannel sensor. -
FIGS. 15A , 15B and 15C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a first dielectric layer formation and planarization steps, in accordance with the third example method for constructing a nanochannel sensor. -
FIGS. 16A , 16B and 16C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a thin sacrificial line deposition step, in accordance with the third example method for constructing a nanochannel sensor. -
FIGS. 17A , 17B and 17C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a second dielectric layer formation step, in accordance with the third example method for constructing a nanochannel sensor. -
FIGS. 18A , 18B and 18C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a sacrificial line removal step, in accordance with the third example method for constructing a nanochannel sensor. -
FIGS. 19A , 19B and 19C show cross-sectional views of the port region, nanochannel region and feed channel region, respectively, of a pinch off step, in accordance with the third example method for constructing a nanochannel sensor. -
FIG. 20 shows a cross-sectional view of a nanochannel sensor integrated with the back end of line (BEOL) wiring layers on a CMOS chip. - The present invention is described with reference to embodiments of the invention. Throughout the description of the invention reference is made to
FIGS. 1A-19C . When referring to the figures, like structures and elements shown throughout are indicated with like reference numerals. -
FIGS. 1A , 1B, and 1C show a nanochannel sensor comprising ananochannel sensor region 100, afeed channel region 101, and aport region 109 according to one embodiment of the invention. Thenanochannel sensor region 100 includes asubstrate 102, adielectric layer 103, ananochannel 106 and a pair ofelectrodes 112. Thenanochannel sensor region 100 may also include acapping layer 114. Thefeed channel region 101 includes afeed channel 107 formed within thedielectric layer 103. Theport region 109 includes a fluid inlet/outlet port 121 formed within thedielectric layers - The
dielectric layer 103 may be formed over thesubstrate 102. Thedielectric layer 103 may be an insulating film. For example, thedielectric layer 103 may contain silicon dioxide. Thesubstrate 102 may also contain a layer of dielectric below thedielectric layer 103 and thefeed channel 107. Thenanochannel 106 may be formed in thedielectric layer 103. Thefeed channel 107 may also be formed in thedielectric layer 103. Thefeed channel 107 may include abottom portion 110 and atop portion 108, with thetop portion 108 having a greater cross-sectional width than thebottom portion 110. Thetop portion 108 of thefeed channel 107 and thenanochannel 106 may also have a smaller cross-sectional height than thebottom portion 110 of thefeed channel 107. Thetop portion 108 may also extend beyond the edges of thebottom portion 110. Thenanochannel 106 may be of the same height as thetop portion 108 of thefeed channel 107, and formed from the same sacrificial layer as thetop portion 108 of thefeed channel 107. - According to one embodiment of the invention, the
dielectric layer 103 may include abottom dielectric layer 104 and atop dielectric layer 105. Thenanochannel 106 may be formed in thetop dielectric layer 105. Thetop portion 108 of thefeed channel 107 may be formed in thetop dielectric layer 105, and thebottom portion 110 of thefeed channel 107 may be formed in thebottom dielectric layer 104. - The pair of
electrodes 112 may be positioned on opposing sides of thenanochannel 106.Electrodes 112 may contain a thin palladium (Pd) layer, a titanium nitride (TiN) diffusion barrier, followed by a copper layer. Theelectrodes 112 may be formed in thetop dielectric layer 105. - According to one embodiment of the invention, the nanochannel sensor may also include a
capping layer 114 over thedielectric layer 103. Thecapping layer 114 may cover thenanochannel 106, thefeed channel 107, and theelectrodes 112. Thecapping layer 114 may also define a plurality ofopenings 116 through thecapping layer 114 leading to thefeed channel 107 and/or thenanochannel 106. Thecapping layer 114 may also be a thin insulator layer. - According to another embodiment of the invention, the nanochannel sensor may also include a conformal dielectric layer 120 between the
nanochannel 106 and theelectrodes 112. Furthermore, the conformal dielectric layer 120 may contain aluminum oxide or hafnium oxide. A pinch-off layer 118 of dielectric material may “pinch-off” or seal the plurality ofopenings 116 in thecapping layer 114. The pinch-off layer maybe a thin non-conformal dielectric. - According to yet another embodiment of the invention, the
port region 109 shown inFIG. 1C , which includes fluid inlet oroutlet port 121 maybe formed simultaneously and by the same processes used to form the nanochannel channel sensor and feed channel regions where opening are provided through thebottom dielectric layer 104, topdielectric layer 105, andcapping layer 114. Thefluid inlet port 121 is connected to (i.e., fluid communication with) thefeed channel region 101, which is connected to the nanochannelchannel sensor region 100, which is connected to another feed channel region, and which is connected to thefluid outlet port 121. To insure that the feed channels are not sealed where they connect to the port region, a non-conformal dielectric layer is used for the pinch-off layer. Note that the pinch-off layer is deposited at the bottom of the fluid inlet or outlet ports, 121, so the layer thickness should be less than the height of the feed channel (i.e., sum of the thickness of thebottom dielectric layer 104 and top dielectric layer 105). - According to yet another embodiment of the invention, the
substrate 102 may include an insulator layer, such as silicon dioxide (SiO2), deposited on a wafer, such as a silicon wafer. Thesubstrate 102 may also be a portion of a silicon-on-insulator (SOI) wafer.FIGS. 2A and 2B show afirst example method 200 of aligning electrodes to a nanochannel sensor, in accordance with one embodiment of the invention. In one embodiment of the invention, themethod 200 is integrated with a back end of line (BEOL) chip fabrication process. For example,FIG. 20 shows aCMOS substrate 2001 containing the active electronic devices, carrying the back end of line (BEOL) 2002 wiring layers that interconnect the active devices, and thenanochannel sensor 2003. The wiring layers provide electrical connections between thenanochannel sensor 2003 and the active devices on theCMOS substrate 2001. - Returning to
FIG. 2 , themethod 200 may include forming a sacrificial line on asubstrate 202, forming a dielectric layer 204, etching one pair ofelectrode trenches 206, forming one pair ofelectrodes 208, depositing a capping layer 210, forming openings through the capping layer 212, removing the sacrificial lines to form a nanochannel and a feed channel 214, and depositing a pinch-off layer 216 - The
method 200 involves a sacrificialline formation step 202, as shown onFIGS. 4A and 4B . At the sacrificialline formation step 202, asacrificial line 404 is deposited on an insulatinglayer 403. The insulatinglayer 403 may include silicon dioxide (SiO2), deposited on a wafer, such a silicon wafer. The insulating layer may also be part of a silicon-on-insulator (SOI) wafer, in which case thesacrificial line 404 may be formed by etching the thin silicon layer of the wafer above the insulator, resulting in the structures shown inFIGS. 4A and 4B . - According to one embodiment of the invention, the
sacrificial line 404 may contain sacrificial line material such as polysilicon, amorphous silicon, single crystalline silicon, or germanium. The dimensions of thesacrificial line 404 may be varied by changing the thickness and the line width of the sacrificial line materials. The sacrificial line may be formed from a thin film of the sacrificial line material. Furthermore, thesacrificial line 404 may be patterned using a reactive ion etch (RIE) process, conventional lithography, electron beam technology, or a sidewall transfer process. Following patterning, the sacrificial line material may also be partially oxidized to reduce the dimensions of the material. - Returning to
FIGS. 2A-2B , after the sacrificialline formation step 202, themethod 200 proceeds to a dielectric layer formation step 204, as shown onFIGS. 5A and 5B . At the dielectric layer formation step 204, thefirst dielectric layer 406 is formed on the insulatinglayer 403 and around thesacrificial line 404. Thedielectric layer 406 may be an insulating film. It may also contain silicon dioxide. The dielectric layer may be formed by using plasma enhanced chemical vapor deposition (PECVD) of an insulating material, followed by a chemical-mechanical polishing (CMP) step in order to planarize the material. The CMP step may stop at the top surface of thesacrificial line 404. - Returning to
FIG. 2A-2B , after the dielectric layer formation step 204, themethod 200 proceeds to an electrodetrench etching step 206, as shown onFIGS. 6A and 6B . At the electrodetrench etching step 206, at least one pair ofelectrode trenches 408 are etched in thedielectric layer 406 on opposite sides of thesacrificial line 404. The electrodetrench etching step 206 may also involve etching the dielectric layer at a faster etch rate than etching the sacrificial line. A RIE process maybe used, for example, to form the trench. - The
electrode trenches 408 may be perpendicular to thesacrificial line 404, and may be etched into thedielectric layer 406. The electrodetrench etching step 206 may be accomplished with little or no etching of thesacrificial line 404. Furthermore, the depth of the trenches may be controlled by controlling the etch time, or by building an etch stop in thefirst dielectric layer 406, or below it. Theelectrode trench 406 may be etched into the insulatinglayer 403. Returning toFIGS. 2A-2B , after the electrodetrench etching step 206, themethod 200 proceeds to anelectrode formation step 208, as shown onFIGS. 7A and 7B . At theelectrode formation step 208, at least one pair ofelectrodes 410 are formed by filling theelectrode trenches 408 with electrode material. CMP may be used to planarize the electrode material. The electrodes may include multiple layers. For example, sensing electrodes may contain a thin palladium (Pd) layer, a titanium nitride (TiN) diffusion barrier, followed by a copper layer. If Pd is used, an Ar sputtering process may be used to etch exposed Pd if it is not removed by CMP. - Returning to
FIGS. 2A-2B , after theelectrode formation step 208, themethod 200 proceeds to a capping layer formation step 210, as shown onFIGS. 8A and 8B . At the capping layer formation step 210, acapping layer 412 is deposited. Thecapping layer 412 may cover thesacrificial line 404 and theelectrodes 410. Thesecond dielectric layer 412 may also be a thin insulator layer. - Returning to
FIGS. 2A-2B , after the capping layer formation step 210, themethod 200 proceeds to an opening etching step 212. At the opening etching step 212, a plurality of openings orholes 414 are formed through thecapping layer 412. Theseopenings 414 may lead to thesacrificial line 404 and expose thesacrificial line 404. Note that if the sacrificial line was partially oxidized, the openings or holes would be etched through the oxidized layer along with thecapping layer 412 to expose thesacrificial line 404. Theopenings 414 are shown inFIGS. 8A and 8B . - Returning to
FIGS. 2A-2B , after the opening etching step 212, themethod 200 proceeds to a sacrificial line removal step 214, as shown onFIGS. 9A and 9B . At the sacrificial line removal step 214, thesacrificial line 404 is removed in order to form ananochannel 416 between theelectrodes 410. The sacrificial line removal step 214 may include introducing Xenon Difluoride (XeF2) to thesacrificial line 404 through the plurality ofopenings 414. XeF2 may be introduced using a vapor phase etch process. The sacrificial line removal step 214 may involve minimal or no etching of components other than thesacrificial line 404. - According to one embodiment of the invention, the
method 200 may also be used to form feed channels in addition tonanochannels 416. Feed channels andnanochannels 416 may form long, continuous channels and may be formed simultaneously using thefirst example method 200. Feed channels may include a bottom portion and a top portion. The top portion of the feed channel may have a greater width than the bottom portion. The top portion of the feed channel may also have a smaller height than the bottom portion of the feed channel. The overall cross-sectional area (i.e. height times width) of the bottom portion of the feed channel may be greater than the cross-sectional area of the top portion of the feed channel. - According to one embodiment of the invention, each pair of
electrodes 410 is self-aligned on opposite sides of thenanochannel 416. Theelectrodes 410 may also be electrically isolated from the contents ofnanochannel 416. Theelectrodes 410 may be in direct electrical contact with thenanochannel 416, for example, in Ohmic contact with the contents of thenanochannel 416. - After the sacrificial line removal step 214, the
method 200 may proceed to a pinch-off step 216, as shown onFIGS. 10A and 10B . At the pinch-off step, a pinch-off layer 418 is deposited on thecapping layer 412. The pinch-off layer 418 may seal or “pinch off” theopenings 414 leading to thesacrificial line 404. The pinch-off layer 418 may be a thin non-conformal insulator layer. The pinch-off step 216 may be a conventional microelectromechanical systems (MEMS) fabrication step. - After the pinch-off step 216, the
method 200 may proceed to etching steps for exposing inlet reservoirs, outlet reservoirs, and electrodes, as shown inFIGS. 11A and 11B . These etching steps may be performed using a RIE process. Any inlets and outlets may be connected to nanochannel. Inlets and outlets may also contain biasing electrodes. - According to one embodiment of the invention, the plurality of
openings 414 leading to the sacrificial line may be located away from the sites designated for inlet and outlet reservoirs. Thus, during the sacrificial line removal step 214, removal of thesacrificial line 404 may be limited to the portions of thesacrificial line 404 away from the reservoirs. After initial removal of the sacrificial line, the etching steps for exposing inlet and outlet reservoirs may be selected to minimize etching of the surviving portions of the sacrificial line. Finally, the surviving portions of the sacrificial line may be removed, for example using vapor phase XeF2, forming a completed nanochannel. Theopenings 414 may also connect to sections of the sacrificial line away from the nanochannel segments of the sacrificial line. For example, the openings may connect to the feed channel segments of the sacrificial line. - According to one embodiment of the invention, the completed nanochannel sensor constructed using the
first example method 200 may be used to conduct impedance spectroscopy experiments. -
FIGS. 3A and 3B show asecond example method 300 of aligning electrodes to a nanochannel sensor, in accordance with another embodiment of the invention. Many of the steps of themethod 300 shown inFIGS. 3A and 3B are similar to the method shown inFIGS. 2A-2B . - The
method 300 involves a sacrificialline formation step 302. At the sacrificialline formation step 302, a sacrificial line is formed on an insulating layer. After the sacrificialline formation step 302, themethod 300 proceeds to a dielectric layer formation step 304. - At the dielectric layer formation step 304, a dielectric layer is formed on the substrate, around the sacrificial line, and planarized. After the dielectric layer formation step 304, the
method 300 proceeds to an electrode trench etching step 306. - At the electrode trench etching step 306, at least one pair of electrode trenches are etched in the dielectric layer on opposite sides of the sacrificial line. After the electrode trench etching step 306, the
method 200 proceeds to conformal dielectriclayer deposition step 308. - At the conformal dielectric
layer deposition step 308, a conformal high-k dielectric layer is deposited between the sacrificial line and the electrode trenches. The conformal high-k dielectric layer may be a thin film and may contain materials such as aluminum oxide or hafnium oxide. The conformal dielectric layer may be selected in order to allow etching during theopening etching step 314 but to minimize or prevent etching during the sacrificialline removal step 316. After the conformal dielectriclayer deposition step 308, themethod 300 proceeds to an electrode formation step 310. - At the electrode formation step 310, at least one pair of electrodes is formed by filling the electrode trenches with electrode material. CMP may be used to planarize the electrode material. The electrodes may include multiple layers. For example, the electrodes may contain a titanium nitride (TiN) diffusion barrier, followed by a copper layer. CMP may be used to planarize the electrode material. After the electrode formation step 310, the
method 300 proceeds to a capping layer formation step 312. - At the capping layer formation step 312, a capping layer is deposited. The capping layer may cover the conformal dielectric layer over the
sacrificial line 404, if it is not removed by the CMP process, and the electrodes. After the capping layer formation step 312, themethod 300 proceeds to anopening etching step 314. - At the
opening etching step 314, a plurality of openings are formed through the capping layer and leading to the sacrificial line. The openings may also be openings in the conformal dielectric layer. After theopening etching step 314, themethod 300 proceeds to a sacrificialline removal step 316. - At the sacrificial
line removal step 316, the sacrificial line is removed in order to form a nanochannel between the electrodes. The sacrificial line removal step may include Xenon Difluoride etching of the sacrificial line through the plurality of openings. - After the sacrificial
line removal step 316, themethod 300 may proceed to a pinch-off step 318. At the pinch-off step 318, a pinch-off layer is deposited on the capping layer. The pinch-off layer may seal or “pinch off” the openings leading to the sacrificial line. The pinch-off layer may be a thin non-conformal insulator layer. The pinch-off step may be a conventional MEMS fabrication step. - After the pinch-off step 318, the
method 300 may proceed to etching steps for exposing electrodes contact pads. These etching steps may be performed using a RIE process. Any inlets and outlets may be connected to nanochannel. Inlets and outlets may also contain biasing electrodes. - According to one embodiment of the invention, the
method 300 may also be used to form feed channels in addition to nanochannels. Feed channels and nanochannels may form long, continuous channels and may be formed simultaneously using thesecond example method 300. Feed channels may include a bottom portion and a top portion. The top portion of the feed channel may have a greater width than the bottom portion. The top portion of the feed channel may also have a smaller height than the bottom portion of the feed channel. The overall cross-sectional area (i.e. height times width) of the bottom portion of the feed channel may be greater than the cross-sectional area of the top portion of the feed channel. - According to one embodiment of the invention, the plurality of openings leading to the sacrificial line may be located away from the sites designated for inlet and outlet reservoirs. Thus, during the sacrificial
line removal step 316, removal of the sacrificial line may be limited to the portions of the sacrificial line away from the reservoirs. After initial removal of the sacrificial line, the etching steps for exposing inlet and outlet reservoirs may be selected to minimize etching of the surviving portions of the sacrificial line. Finally, the surviving portions of the sacrificial line may be removed, for example using vapor phase XeF2, forming a completed nanochannel. The openings may also connect to sections of the sacrificial line away from the nanochannel segments of the sacrificial line. For example, the openings may connect to the feed channel segments of the sacrificial line. - In a completed nanochannel sensor constructed according the
second example method 300, electrodes may be used to create electric fields that have the ability to hold or move particles of interest within the nanochannel. -
FIG. 12 shows athird example method 500 for constructing a nanochannel sensor, according to yet another embodiment of the invention. Many of the steps of themethod 500 shown inFIG. 12 are similar to the methods shown inFIGS. 2A , 2B, 3A and 3B. - The
method 500 involves constructing ananochannel sensor 600 with afeed channel region 602 and ananochannel region 604, as shown inFIGS. 13A-13C . -
FIG. 13A shows anintegrated nanochannel sensor 600 implemented in a 40×40 mm CMOS chip.FIG. 13B shows a portion of theintegrated channel sensor 600, previously highlighted inFIG. 13A .FIG. 13B shows thefluid port regions 601,feed channel regions 602 andnanochannel regions 604 of thechip 600.FIG. 13C shows a portion of the integrated channel sensor, highlighted inFIG. 13B . Fluid generally flows in from onefluid port 601, through afeed channel region 602, through ananochannel region 604. Fluid may flow out through a reverse path, through asecond nanochannel region 604, through a secondfeed channel region 602, and out through a secondfluid port 601. The feed channel region may also include a supporting mesh, possibly constructed of silicon oxide. The mesh may provide structural support to the feed channel region during fluid flow. The feed channels may have a much greater cross sectional area than the nanochannels. This may be accomplished by using an additional thick sacrificial layer in thefeed channel region 602. To permit integration of the nanochannel sensor with the CMOS wiring (back end of line; BEOL) layers, the sacrificial lines maybe formed of amorphous silicon or other materials which can be deposited at temperatures of about 400° C. or less and etched by Xenon Difluoride. In this case, the substrate would contain the CMOS circuits and may also contain one or more of the BEOL wiring layers. - The
method 500 begins with a thick sacrificialline formation step 502, as shown onFIGS. 14A-14C . At the thick sacrificialline formation step 502, one or more thicksacrificial lines 606 are formed on the feedchannel region substrate 608 and theport region substrate 607. Thesubstrates layer 605 on the surface. - The thick
sacrificial lines 606 may be formed from a thin film of the sacrificial line material. Furthermore, the thicksacrificial line 606 may be patterned using reactive ion etching (RIE), conventional lithography, electron beam technology, or a sidewall transfer process. - After the thick sacrificial
line formation step 502, themethod 500 proceeds to a dielectriclayer formation step 504, as shown onFIGS. 15A-15C . At the dielectriclayer formation step 504, adielectric layer 612 is formed on theport region substrate 607, feedchannel region substrate 608 and thenanochannel region substrate 610. The dielectric layer is also formed over the thicksacrificial line 606. Chemical-mechanical polishing (CMP) may then be used to planarize the first dielectric layer and expose the top surface of the thicksacrificial line 606. Those skilled in the art would recognize that additional thick sacrificial lines of progressively increasing width may be formed on top of the first thick line by repeatingsteps - After the dielectric
layer formation step 504, themethod 500 proceeds to a thin sacrificialline deposition step 506, as shown inFIGS. 16A-16C . At the thin sacrificialline deposition step 506, thin layers ofsacrificial lines dielectric layer 612 or over the thicksacrificial lines 606. In thenanochannel region 604, thin, narrowsacrificial lines 616 are deposited over thefirst dielectric layer 612. In theport region 601 andfeed channel region 602, thin, widesacrificial lines 614 are deposited over both thedielectric layer 612 and the thicksacrificial line 606, and extend beyond the edges of the thicksacrificial lines 606. - The thin
sacrificial lines sacrificial lines 606. The thin, widesacrificial lines 614 may have a wider cross section than the thin, narrowsacrificial lines 616. The thin, widesacrificial lines 614 may also have a wider cross section than the thicksacrificial lines 606 and extend beyond their edges. - According to one embodiment of the invention, the thin and thick
sacrificial lines sacrificial lines sacrificial lines - Returning to
FIG. 12 , after the thin sacrificialline deposition step 506, themethod 500 proceeds to a cappinglayer formation step 508, as shown onFIGS. 17A-17C . At the second dielectriclayer formation step 508, acapping layer 618 is deposited. Thecapping layer 618 may cover the thinsacrificial lines dielectric layer 612. Thecapping layer 618 may also be a thin insulator layer. CMP may be used to planarize the surface of the second dielectric layer, possibly without removing enough material to expose the thin sacrificial lines. - After the capping
layer formation step 508, themethod 500 proceeds to anopening etching step 510. At theopening etching step 510, a plurality of openings orholes capping layer 618 in thefeed channel region 602 andport region 601, respectively. Theseopenings sacrificial lines 614, as shown onFIGS. 17A and 17C . - Returning to
FIG. 12 , after theopening etching step 510, themethod 500 proceeds to a sacrificialline removal step 512, as shown onFIGS. 18A-18C . At the sacrificialline removal step 512, thesacrificial lines port 620, feedchannels 622 andnanochannels 624. Removal of the thick sacrificial lines and the thin, wide sacrificial lines createsfeed channels 622 and removal of the thin, narrow sacrificial lines creates nanochannels. The sacrificialline removal step 512 may include introducing Xenon Difluoride (XeF2) to thesacrificial lines openings line removal step 512 may involve etching minimal or no etching of components other than thesacrificial lines - Returning to
FIG. 12 , after the sacrificialline removal step 512, themethod 500 proceeds to a pinch-off step 514, as shown onFIGS. 19A-19C . At the pinch-off step 514, a pinch-off layer 626 is deposited on thecapping layer 618. The pinch-off layer 626 may seal or “pinch off” theopenings 609 over thefeed channel region 602 but not pinch off the relativelylarger opening 620 over theport region 601 leading to thesacrificial lines off layer 626 may be a thin non-conformal insulator layer. - The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims (12)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/920,226 US8901621B1 (en) | 2013-06-18 | 2013-06-18 | Nanochannel process and structure for bio-detection |
US13/969,595 US9059135B2 (en) | 2013-06-18 | 2013-08-18 | Nanochannel process and structure for bio-detection |
CN201410271060.7A CN104237313B (en) | 2013-06-18 | 2014-06-17 | For the nanochannel method and structure of biological detection |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/920,226 US8901621B1 (en) | 2013-06-18 | 2013-06-18 | Nanochannel process and structure for bio-detection |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/969,595 Continuation US9059135B2 (en) | 2013-06-18 | 2013-08-18 | Nanochannel process and structure for bio-detection |
Publications (2)
Publication Number | Publication Date |
---|---|
US8901621B1 US8901621B1 (en) | 2014-12-02 |
US20140367749A1 true US20140367749A1 (en) | 2014-12-18 |
Family
ID=51948354
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/920,226 Expired - Fee Related US8901621B1 (en) | 2013-06-18 | 2013-06-18 | Nanochannel process and structure for bio-detection |
US13/969,595 Expired - Fee Related US9059135B2 (en) | 2013-06-18 | 2013-08-18 | Nanochannel process and structure for bio-detection |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/969,595 Expired - Fee Related US9059135B2 (en) | 2013-06-18 | 2013-08-18 | Nanochannel process and structure for bio-detection |
Country Status (2)
Country | Link |
---|---|
US (2) | US8901621B1 (en) |
CN (1) | CN104237313B (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2018022799A1 (en) * | 2016-07-26 | 2018-02-01 | Roswell Biotechnologies, Inc. | Multi-electrode structures for molecular sensing devices and methods of making same |
US10036064B2 (en) | 2015-06-25 | 2018-07-31 | Roswell Biotechnologies, Inc. | Biomolecular sensors and methods |
US10508296B2 (en) | 2017-04-25 | 2019-12-17 | Roswell Biotechnologies, Inc. | Enzymatic circuits for molecular sensors |
US10597767B2 (en) | 2016-02-22 | 2020-03-24 | Roswell Biotechnologies, Inc. | Nanoparticle fabrication |
WO2020082721A1 (en) * | 2018-10-23 | 2020-04-30 | Boe Technology Group Co., Ltd. | Biosensor apparatus, method of fabricating biosensor apparatus, biosensor chip, and method of detecting target molecule |
US10648941B2 (en) | 2017-05-09 | 2020-05-12 | Roswell Biotechnologies, Inc. | Binding probe circuits for molecular sensors |
US10712334B2 (en) | 2016-01-28 | 2020-07-14 | Roswell Biotechnologies, Inc. | Massively parallel DNA sequencing apparatus |
US10737263B2 (en) | 2016-02-09 | 2020-08-11 | Roswell Biotechnologies, Inc. | Electronic label-free DNA and genome sequencing |
US10902939B2 (en) | 2017-01-10 | 2021-01-26 | Roswell Biotechnologies, Inc. | Methods and systems for DNA data storage |
US11100404B2 (en) | 2017-10-10 | 2021-08-24 | Roswell Biotechnologies, Inc. | Methods, apparatus and systems for amplification-free DNA data storage |
US11268123B2 (en) | 2017-04-25 | 2022-03-08 | Roswell Biotechnologies, Inc. | Enzymatic circuits for molecular sensors |
US11371955B2 (en) | 2017-08-30 | 2022-06-28 | Roswell Biotechnologies, Inc. | Processive enzyme molecular electronic sensors for DNA data storage |
US11624725B2 (en) | 2016-01-28 | 2023-04-11 | Roswell Blotechnologies, Inc. | Methods and apparatus for measuring analytes using polymerase in large scale molecular electronics sensor arrays |
US11656197B2 (en) | 2017-01-19 | 2023-05-23 | Roswell ME Inc. | Solid state sequencing devices comprising two dimensional layer materials |
US12146852B2 (en) | 2019-09-06 | 2024-11-19 | Roswell Biotechnologies, Inc. | Methods of fabricating nanoscale structures usable in molecular sensors and other devices |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9643179B1 (en) | 2016-06-24 | 2017-05-09 | International Business Machines Corporation | Techniques for fabricating horizontally aligned nanochannels for microfluidics and biosensors |
WO2018049350A1 (en) | 2016-09-09 | 2018-03-15 | Life Technologies Corporation | Chemically-sensitive field-effect transistor with microwell structure and method for producing the same |
US10640827B2 (en) | 2017-02-01 | 2020-05-05 | Seagate Technology Llc | Fabrication of wedge shaped electrode for enhanced DNA sequencing using tunneling current |
US10641726B2 (en) | 2017-02-01 | 2020-05-05 | Seagate Technology Llc | Fabrication of a nanochannel for DNA sequencing using electrical plating to achieve tunneling electrode gap |
US10889857B2 (en) | 2017-02-01 | 2021-01-12 | Seagate Technology Llc | Method to fabricate a nanochannel for DNA sequencing based on narrow trench patterning process |
US10731210B2 (en) | 2017-02-01 | 2020-08-04 | Seagate Technology Llc | Fabrication of nanochannel with integrated electrodes for DNA sequencing using tunneling current |
US10752947B2 (en) | 2017-03-09 | 2020-08-25 | Seagate Technology Llc | Method to amplify transverse tunneling current discrimination of DNA nucleotides via nucleotide site specific attachment of dye-peptide |
CN110753580B (en) * | 2017-08-01 | 2022-02-08 | 深圳华大生命科学研究院 | Flow passage structure device and manufacturing method thereof |
DE102020202262A1 (en) * | 2020-02-21 | 2021-08-26 | Robert Bosch Gesellschaft mit beschränkter Haftung | Process for the production of a nanoscale channel structure |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7670770B2 (en) * | 2001-07-25 | 2010-03-02 | The Trustees Of Princeton University | Nanochannel arrays and their preparation and use for high throughput macromolecular analysis |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6582987B2 (en) | 2000-12-30 | 2003-06-24 | Electronics And Telecommunications Research Institute | Method of fabricating microchannel array structure embedded in silicon substrate |
WO2003068672A2 (en) | 2002-02-12 | 2003-08-21 | Kionix, Inc. | Fabrication of ultra-shallow channels for microfluidic devices and systems |
US6753250B1 (en) | 2002-06-12 | 2004-06-22 | Novellus Systems, Inc. | Method of fabricating low dielectric constant dielectric films |
US7405147B2 (en) | 2004-01-30 | 2008-07-29 | International Business Machines Corporation | Device and methodology for reducing effective dielectric constant in semiconductor devices |
US7510982B1 (en) | 2005-01-31 | 2009-03-31 | Novellus Systems, Inc. | Creation of porosity in low-k films by photo-disassociation of imbedded nanoparticles |
US20070122313A1 (en) * | 2005-11-30 | 2007-05-31 | Zhiyong Li | Nanochannel apparatus and method of fabricating |
US7816275B1 (en) | 2009-04-03 | 2010-10-19 | International Business Machines Corporation | Gate patterning of nano-channel devices |
US9810680B2 (en) | 2009-04-16 | 2017-11-07 | Nanonex Corporation | Nanogap electronic detector for measuring properties of a biomolecule stretched in a nanochannel, and method thereof |
KR101105309B1 (en) | 2009-05-29 | 2012-01-18 | 서강대학교산학협력단 | Bio detection chip and manufacturing method thereof |
EP2384816B1 (en) * | 2010-05-04 | 2018-04-04 | IMEC vzw | Method of manufacturing a nanochannel device |
WO2011146684A2 (en) * | 2010-05-19 | 2011-11-24 | Nanomedical Systems, Inc. | Nano-scale coatings and related methods suitable for in-vivo use |
CN102009941B (en) * | 2010-10-09 | 2013-12-11 | 北京大学 | Micro-nano fluid system and preparation method thereof |
CN102175738B (en) * | 2010-12-22 | 2013-09-18 | 东南大学 | Glass-micropipe-based single nanopore sensor and manufacturing method thereof |
US8558326B2 (en) | 2011-04-06 | 2013-10-15 | International Business Machines Corporation | Semiconductor devices having nanochannels confined by nanometer-spaced electrodes |
KR20120126192A (en) * | 2011-05-11 | 2012-11-21 | 충북대학교 산학협력단 | Fabrication method of nanochannel using chemical vapor deposition and planarization process |
-
2013
- 2013-06-18 US US13/920,226 patent/US8901621B1/en not_active Expired - Fee Related
- 2013-08-18 US US13/969,595 patent/US9059135B2/en not_active Expired - Fee Related
-
2014
- 2014-06-17 CN CN201410271060.7A patent/CN104237313B/en not_active Expired - Fee Related
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7670770B2 (en) * | 2001-07-25 | 2010-03-02 | The Trustees Of Princeton University | Nanochannel arrays and their preparation and use for high throughput macromolecular analysis |
Cited By (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10036064B2 (en) | 2015-06-25 | 2018-07-31 | Roswell Biotechnologies, Inc. | Biomolecular sensors and methods |
US11624725B2 (en) | 2016-01-28 | 2023-04-11 | Roswell Blotechnologies, Inc. | Methods and apparatus for measuring analytes using polymerase in large scale molecular electronics sensor arrays |
US11448639B2 (en) | 2016-01-28 | 2022-09-20 | Roswell Biotechnologies, Inc. | Massively parallel DNA sequencing apparatus |
US10712334B2 (en) | 2016-01-28 | 2020-07-14 | Roswell Biotechnologies, Inc. | Massively parallel DNA sequencing apparatus |
US11440003B2 (en) | 2016-02-09 | 2022-09-13 | Roswell Biotechnologies, Inc. | Electronic label-free DNA and genome sequencing |
US10737263B2 (en) | 2016-02-09 | 2020-08-11 | Roswell Biotechnologies, Inc. | Electronic label-free DNA and genome sequencing |
US10597767B2 (en) | 2016-02-22 | 2020-03-24 | Roswell Biotechnologies, Inc. | Nanoparticle fabrication |
JP2019523411A (en) * | 2016-07-26 | 2019-08-22 | ロズウェル バイオテクノロジーズ,インコーポレイテッド | Multi-electrode structure for molecular sensing device and method of making same |
US10378103B2 (en) | 2016-07-26 | 2019-08-13 | Roswell Biotechnologies, Inc. | Multi-electrode molecular sensing devices and methods of making the same |
US10526696B2 (en) | 2016-07-26 | 2020-01-07 | Roswell Biotechnologies, Inc. | Multi-electrode molecular sensing devices and methods of making the same |
US10584410B2 (en) | 2016-07-26 | 2020-03-10 | Roswell Biotechnologies, Inc. | Multi-electrode molecular sensing devices and methods of making the same |
WO2018022799A1 (en) * | 2016-07-26 | 2018-02-01 | Roswell Biotechnologies, Inc. | Multi-electrode structures for molecular sensing devices and methods of making same |
US10227694B2 (en) | 2016-07-26 | 2019-03-12 | Roswell Biotechnologies, Inc. | Multi-electrode molecular sensing devices and methods of making the same |
JP7045722B2 (en) | 2016-07-26 | 2022-04-01 | ロズウェル バイオテクノロジーズ,インコーポレイテッド | Multi-electrode structure for molecular sensing devices and how to make it |
KR102435604B1 (en) | 2016-07-26 | 2022-08-23 | 로스웰 바이오테크놀로지스 인코포레이티드 | Multi-electrode structures for molecular sensing devices and methods of making them |
KR20190034605A (en) * | 2016-07-26 | 2019-04-02 | 로스웰 바이오테크놀로지스 인코포레이티드 | Multi-electrode structures for molecular sensing devices and methods of making them |
US10151722B2 (en) | 2016-07-26 | 2018-12-11 | Roswell Biotechnologies, Inc. | Method of making a multi-electrode structure usable in molecular sensing devices |
US10125420B2 (en) | 2016-07-26 | 2018-11-13 | Roswell Biotechnologies, Inc. | Method of making multi-electrode molecular sensing devices |
US10902939B2 (en) | 2017-01-10 | 2021-01-26 | Roswell Biotechnologies, Inc. | Methods and systems for DNA data storage |
US11656197B2 (en) | 2017-01-19 | 2023-05-23 | Roswell ME Inc. | Solid state sequencing devices comprising two dimensional layer materials |
US10913966B2 (en) | 2017-04-25 | 2021-02-09 | Roswell Biotechnologies, Inc. | Enzymatic circuits for molecular sensors |
US11268123B2 (en) | 2017-04-25 | 2022-03-08 | Roswell Biotechnologies, Inc. | Enzymatic circuits for molecular sensors |
US10508296B2 (en) | 2017-04-25 | 2019-12-17 | Roswell Biotechnologies, Inc. | Enzymatic circuits for molecular sensors |
US10648941B2 (en) | 2017-05-09 | 2020-05-12 | Roswell Biotechnologies, Inc. | Binding probe circuits for molecular sensors |
US11143617B2 (en) | 2017-05-09 | 2021-10-12 | Roswell Biotechnologies, Inc. | Binding probe circuits for molecular sensors |
US11371955B2 (en) | 2017-08-30 | 2022-06-28 | Roswell Biotechnologies, Inc. | Processive enzyme molecular electronic sensors for DNA data storage |
US11100404B2 (en) | 2017-10-10 | 2021-08-24 | Roswell Biotechnologies, Inc. | Methods, apparatus and systems for amplification-free DNA data storage |
US11648558B2 (en) * | 2018-10-23 | 2023-05-16 | Boe Technology Group Co., Ltd. | Biosensor apparatus, method of fabricating biosensor apparatus, biosensor chip, and method of detecting target molecule |
WO2020082721A1 (en) * | 2018-10-23 | 2020-04-30 | Boe Technology Group Co., Ltd. | Biosensor apparatus, method of fabricating biosensor apparatus, biosensor chip, and method of detecting target molecule |
US12146852B2 (en) | 2019-09-06 | 2024-11-19 | Roswell Biotechnologies, Inc. | Methods of fabricating nanoscale structures usable in molecular sensors and other devices |
Also Published As
Publication number | Publication date |
---|---|
CN104237313A (en) | 2014-12-24 |
CN104237313B (en) | 2017-07-11 |
US8901621B1 (en) | 2014-12-02 |
US9059135B2 (en) | 2015-06-16 |
US20140370637A1 (en) | 2014-12-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8901621B1 (en) | Nanochannel process and structure for bio-detection | |
CN103155098B (en) | For improving the 3D via hole capacitor with floating conductive plate of reliability | |
US20180364195A1 (en) | Semiconductor device and method of manufacturing the same | |
CN110121774B (en) | Method of forming a gate structure of a three-dimensional memory device | |
US8803132B2 (en) | Self-aligned double-gate graphene transistor | |
US7250334B2 (en) | Metal insulator metal (MIM) capacitor fabrication with sidewall spacers and aluminum cap (ALCAP) top electrode | |
US8951907B2 (en) | Semiconductor devices having through-contacts and related fabrication methods | |
US20150330942A1 (en) | Direct Sensing BioFETs and Methods of Manufacture | |
CN110140214A (en) | The method for being used to form three-dimensional storage part | |
US8558326B2 (en) | Semiconductor devices having nanochannels confined by nanometer-spaced electrodes | |
CN110088906A (en) | High-pound dielectric layer and forming method thereof in three-dimensional storage part | |
US9013010B2 (en) | Nanopore sensor device | |
CN110753580B (en) | Flow passage structure device and manufacturing method thereof | |
US9112008B2 (en) | MEMS device and method of forming the same | |
US7709866B2 (en) | Method for forming semiconductor contacts | |
US7824946B1 (en) | Isolated metal plug process for use in fabricating carbon nanotube memory cells | |
US10916561B2 (en) | Method of fabricating semiconductor device | |
US8624312B2 (en) | Semiconductor device structure as a capacitor | |
US8318577B2 (en) | Method of making a semiconductor device as a capacitor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BAI, JINGWEI;COLGAN, EVAN G.;JAHNES, CHRISTOPHER V.;AND OTHERS;SIGNING DATES FROM 20130617 TO 20130619;REEL/FRAME:033618/0511 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20181202 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |