US20110284955A1 - Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls - Google Patents
Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls Download PDFInfo
- Publication number
- US20110284955A1 US20110284955A1 US13/114,253 US201113114253A US2011284955A1 US 20110284955 A1 US20110284955 A1 US 20110284955A1 US 201113114253 A US201113114253 A US 201113114253A US 2011284955 A1 US2011284955 A1 US 2011284955A1
- Authority
- US
- United States
- Prior art keywords
- region
- regions
- semiconductor region
- insulating material
- strips
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000011810 insulating material Substances 0.000 title claims abstract description 28
- 230000005669 field effect Effects 0.000 title description 3
- 239000004065 semiconductor Substances 0.000 claims abstract description 58
- 238000009413 insulation Methods 0.000 claims abstract description 41
- 238000007667 floating Methods 0.000 claims description 37
- 210000000746 body region Anatomy 0.000 claims description 33
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 17
- 229920005591 polysilicon Polymers 0.000 claims description 17
- 239000000463 material Substances 0.000 claims 1
- 230000015556 catabolic process Effects 0.000 description 24
- 238000000034 method Methods 0.000 description 18
- 239000000758 substrate Substances 0.000 description 12
- 230000005684 electric field Effects 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 239000012212 insulator Substances 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 230000008901 benefit Effects 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 5
- 238000007796 conventional method Methods 0.000 description 4
- 239000002210 silicon-based material Substances 0.000 description 4
- 230000002411 adverse Effects 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 230000003116 impacting effect Effects 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 229960001866 silicon dioxide Drugs 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 238000003491 array Methods 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 230000003993 interaction Effects 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 239000008186 active pharmaceutical agent Substances 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000005513 bias potential Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000012774 insulation material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7811—Vertical DMOS transistors, i.e. VDMOS transistors with an edge termination structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/063—Reduced surface field [RESURF] pn-junction structures
- H01L29/0634—Multiple reduced surface field (multi-RESURF) structures, e.g. double RESURF, charge compensation, cool, superjunction (SJ), 3D-RESURF, composite buffer (CB) structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
- H01L29/407—Recessed field plates, e.g. trench field plates, buried field plates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7813—Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/0619—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0642—Isolation within the component, i.e. internal isolation
- H01L29/0649—Dielectric regions, e.g. SiO2 regions, air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0642—Isolation within the component, i.e. internal isolation
- H01L29/0649—Dielectric regions, e.g. SiO2 regions, air gaps
- H01L29/0653—Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
- H01L29/405—Resistive arrangements, e.g. resistive or semi-insulating field plates
Definitions
- Power field effect transistors e.g., MOSFETs (metal oxide semiconductor field effect transistors) are well known in the semiconductor industry.
- MOSFETs metal oxide semiconductor field effect transistors
- One type of power MOSFET is a DMOS (double-diffused metal oxide semiconductor) transistor.
- FIG. 1 A cross-sectional view of a portion of a cell array of one known variety of DMOS transistors is shown in FIG. 1 .
- an n-type epitaxial layer 102 overlies n-type substrate region 100 to which the drain contact is made.
- Polysilicon-filled trenches extend into the epitaxial layer 102 from the top surface.
- the polysilicon 106 a , 106 b in the trenches are insulated from the epitaxial layer by oxide layers 104 a , 104 b .
- Source regions 108 a , 108 b in p-type body regions 110 a , 110 b are adjacent the trenches at the top surface.
- a polysilicon gate 114 overlaps the source regions 108 a,b , extends over a surface portion of the body regions 110 a,b , and extends over a surface area of a region between the two trenches commonly referred to as the mesa drift region.
- Metal layer 116 electrically shorts source regions 108 a,b to body regions 110 a,b and polysilicon 106 a,b in the trenches.
- the surface area of body regions 110 a,b directly underneath gate 114 defines the transistor channel region.
- the area between body regions 110 a and 110 b under gate 114 is commonly referred to as the JFET region.
- the channel region Upon applying a positive voltage to the gate and the drain, and grounding the source and the body regions, the channel region is inverted. A current thus starts to flow from the drain to the source through the drift region and the surface channel region.
- a maximum forward blocking voltage is determined by the avalanche breakdown voltage of a reverse-biased body-drain junction.
- the DMOS structure in FIG. 1 has a high breakdown voltage due to the polysilicon-filled trenches.
- Polysilicon 106 a,b cause the depletion layer formed as a result of the reverse-biased body-drain junction to be pushed deeper into the drift region.
- the breakdown voltage is increased without having to resort to reducing the doping concentration in the drift region which would otherwise increase the transistor on-resistance.
- a drawback of the FIG. 1 structure is its high output capacitance Coss, making this structure less attractive for high frequency applications such as radio frequency (RF) devices for power amplifiers in the wireless communication base stations.
- the output capacitance Coss of the FIG. 1 structure is primarily made up of: (i) the capacitance across the oxide between the polysilicon in the trenches and the drift region (i.e., Cox), in series with (ii) the capacitance across the depletion region at the body-drift region junction.
- Cox is a fixed capacitance while the depletion capacitance is inversely proportional to the body-drain bias.
- the breakdown voltage of power MOSFETs is dependent not only upon the cell structure but also on the manner in which the device is terminated at its outer edges. To achieve a high breakdown voltage for the device as a whole, the breakdown voltage at the outer edges must be at least as high as that for the cells. Thus, for any cell structure, a corresponding terminating structure is needed which exhibits a high breakdown voltage.
- MOSFET cell structures and edge termination structures, and methods of manufacturing the same are described which among other features and advantages exhibit a substantially reduced output capacitance, high breakdown voltage, and improved thermal performance.
- a MOSFET comprises at least two insulation-filled trench regions laterally spaced in a first semiconductor region to form a drift region therebetween, and at least one resistive element located along an outer periphery of each of the two insulation-filled trench regions. A ratio of a width of each of the insulation-filled trench regions to a width of the drift region is adjusted so that an output capacitance of the MOSFET is minimized.
- a MOSFET comprises a first semiconductor region having a first surface, a first trench region extending from the first surface into the first semiconductor region, and at least one floating discontinuous region along a sidewall of the first trench region.
- a MOSFET comprises a first semiconductor region having a first surface, a first trench region extending from the first surface into the first semiconductor region, and a first plurality of regions along a sidewall of the first trench region.
- a MOSFET comprises a first semiconductor region having a first surface, and first and second insulation-filled trench regions each extending from the first surface into the first semiconductor region.
- Each of the first and second insulation-filled trench regions has an outer layer of silicon of a conductivity type opposite that of the first semiconductor region.
- the first and second insulation-filled trench regions are spaced apart in the first semiconductor region to form a drift region therebetween such that the volume of each of the first and second trench regions is greater than one-quarter of the volume of the drift region.
- a MOSFET comprises a first semiconductor region over a substrate.
- the first semiconductor region has a first surface.
- the MOSFET further includes first and second insulation-filled trench regions each extending from the first surface to a predetermined depth within the first semiconductor region.
- Each of the first and second insulation-filled trench regions has an outer layer of doped silicon material which is discontinuous along a bottom surface of the insulation-filled trench region so that the insulation material along the bottom surface of the insulation-filled trench region is in direct contact with the first semiconductor region.
- the outer layer of silicon material is of a conductivity type opposite that of the first semiconductor region.
- a MOSFET comprises a first semiconductor region having a first surface, a first insulation-filled trench region extending from the first surface into the first semiconductor region, and strips of semi-insulating material along the sidewalls of the first insulation-filled trench region. The strips of semi-insulating material are insulated from the first semiconductor region.
- a MOSFET is formed as follows.
- a first epitaxial layer is formed over a substrate.
- a first doped region is formed in the first epitaxial layer.
- the first doped region has a conductivity type opposite that of the first epitaxial layer.
- a second epitaxial layer is formed over the first doped region and the first epitaxial region.
- a first trench region is formed which extends from a surface of the second epitaxial layer through the first and second epitaxial layers and the first doped region such that the first doped region is divided into two floating discontinuous regions along sidewalls of the first trench region.
- a MOSFET is formed as follows.
- a first epitaxial layer is formed over a substrate.
- First and second doped regions are formed in the first epitaxial layer.
- the first and second doped regions have a conductivity type opposite that of the first epitaxial layer.
- a second epitaxial layer is formed over the first and second doped regions and the first epitaxial region.
- First and second trench regions are formed wherein the first trench region extends through the first and second epitaxial layers and the first doped region such that the first doped region is divided into two floating discontinuous regions along sidewalls of the first trench region, and the second trench region extends through the first and second epitaxial layers and the second doped region such that the second doped region is divided into two floating discontinuous regions along sidewalls of the second trench region.
- a MOSFET is formed as follows. A first trench is formed in a first semiconductor region. A first doped region is formed along a bottom of the first trench. The first trench is extended deeper into the first semiconductor region such that of the first doped region two floating discontinuous regions remain along sidewalls of the first trench.
- a MOSFET is formed as follows.
- a first semiconductor region is formed over a substrate.
- the first semiconductor region has a first surface.
- a first trench is formed which extends from the first surface to a predetermined depth within the first semiconductor region.
- a layer of doped silicon material is formed along sidewalls of the trench.
- the layer of doped silicon material is of a conductivity type opposite that of the first semiconductor region.
- FIG. 1 shows a cross-sectional view of a cell array of a known n-channel DMOS transistor
- FIG. 2 shows a cross-sectional view of a cell array with floating p regions in accordance with one embodiment of the present invention
- FIGS. 3-1 a through 3 - 1 e are cross-sectional views showing an exemplary set of process steps for forming the structure in FIG. 2 ;
- FIGS. 3-2 a through 3 - 2 e are cross-sectional views showing another exemplary set of process steps for forming the structure in FIG. 2 ;
- FIG. 4 shows a cross-sectional view of a cell array having elongated floating p regions in accordance with another embodiment of the present invention
- FIG. 5 shows a cross-sectional view of a cell array having a wide insulation-filled trench in accordance with yet another embodiment of the present invention
- FIG. 6 shows a cross-sectional view of a cell array having insulation-filled trenches with a thin p layer along its outer perimeter in accordance with another embodiment of the present invention
- FIG. 7 shows a cross-sectional view of a cell array with wide trenches
- FIG. 8 shows a cross-sectional view of a cell array with p strips along sidewalls of the trenches, in accordance with another embodiment of the present invention.
- FIGS. 9 a through 9 e are cross-sectional views showing an exemplary set of process steps for forming the structure in FIG. 8 ;
- FIGS. 10 a , 10 b , and 10 c show cross-sectional views of cell arrays having strips of semi-insulating material along sidewalls of trenches in accordance with three embodiments of the present invention
- FIG. 11 shows a cross sectional view of a cell array wherein the trench structure shown in FIG. 8 is combined with a gate structure different than that shown in FIG. 8 ;
- FIG. 12 shows a cross sectional view of a cell array wherein the trench structure shown in FIG. 8 is combined with yet another gate structure;
- FIG. 13 shows a cross-sectional view of an edge termination structure in accordance with one embodiment of the present invention.
- FIG. 14 shows a cross-sectional view of another edge termination structure in accordance with another embodiment of the present invention.
- MOSFET cell structures, edge termination structures, and methods of manufacturing the same are described in accordance with the present invention.
- the cell and termination structures and methods of manufacturing the same exhibit a substantially reduced output capacitance, high breakdown voltage, and improved thermal performance.
- FIG. 2 shows a cross-sectional view of a power MOSFET cell array in accordance with an embodiment of the present invention.
- both gate terminal 205 and source terminal 207 are located along the top-side of the device, and drain terminal 203 is located along the bottom-side.
- Drain terminal 203 is coupled to the lightly-doped epitaxial region 202 through a highly doped region 200 serving as the drain contact.
- Oxide-filled trench regions 204 a , 204 b extend from the top-side to a predetermined depth in the epitaxial region 202 .
- Discontinuous floating p-type regions 206 a , 206 b are spaced along an outer sidewall of trench regions 204 a,b .
- P-type body regions 208 a , 208 b extend from the top-side into the epitaxial region adjacent trench regions 204 a,b .
- body regions 208 a,b include highly-doped p+ regions 210 a,b , although these p+ regions may be eliminated if desired.
- Source regions 212 a,b are formed in body regions 208 a,b as shown.
- Polysilicon gates 216 overlap source regions 212 a,b , extend over the surface area of body regions 208 a,b and over the surface area of epitaxial region 202 between body regions 208 a and 208 b . Gates 216 are insulated from the underlying regions by gate oxide 214 . The surface area of body regions 208 a,b directly under gates 216 form the channel regions. Metal layer 218 overlies the top-side of the structure and forms the common source-body contact.
- drift region 209 The area of the epitaxial region between trenches 204 a and 204 b is hereinafter referred to as drift region 209 .
- the polysilicon in the trenches of the prior art FIG. 1 structure helps improve the cell breakdown voltage by pushing the depletion region deeper into the drift region. Eliminating the polysilicon would thus result in lowering the breakdown voltage unless other means of reducing the electric field are employed.
- Floating p regions 206 a,b serve to reduce the electric field.
- FIG. 2 as the electric field increases with the increasing drain voltage, floating p regions 206 a,b acquire a corresponding potential determined by their position in the space charge region. The floating potential of these p regions causes the electric field to spread deeper into the drift region resulting in a more uniform field throughout the depth of the drift region and thus in a higher breakdown voltage. Accordingly, similar breakdown voltage characteristics to that of the FIG. 1 structure is achieved but with much reduced output capacitance.
- Floating p regions 206 a,b have the adverse effect of reducing the width of drift regions 209 through which current flows when the device is in the on-state, and thus result in increased on-resistance.
- the adverse impact of the floating p regions on the on-resistance can be reduced by obtaining an optimum balance between the charge concentration in the drift region and such features of the floating p regions as size, doping concentration, and the spacing Lp between them. For example, a higher charge concentration in the drift region would require a smaller spacing Lp and vice versa.
- the floating p regions reduce the electric field near the surface in the channel, the channel length can be reduced to improve the on-resistance and the general performance of the device as a high frequency amplifier.
- epitaxial region 202 has a doping concentration in the range of 5 ⁇ 10 15 to 1 ⁇ 10 16 cm ⁇ 3 and the floating p regions 206 a,b have a doping concentration of about 5-10 times that of the epitaxial region.
- FIGS. 3-1 a through 3 - 1 e are cross-sectional views showing an exemplary set of process steps for forming the structure in FIG. 2 .
- a first n-epitaxial layer 302 is deposited on a heavily-doped substrate 300 using conventional methods.
- P regions 306 , 308 are formed by implanting p-type impurities (such as Boron) through a mask 304 .
- the size of the opening in mask 304 is dependent upon the desired width of the trenches and the desired width of the floating p regions which are in turn dictated by the device performance targets.
- the target width of the trench is in the range of 1-5 ⁇ m
- the width of p regions 306 , 308 is at least 1 ⁇ m wider than the trench width
- the lateral spacing between adjacent p regions 306 and 308 is no less than 1 ⁇ m
- n-epitaxial layer 302 has a doping concentration of about 2 ⁇ 10 16 cm ⁇ 3 and a thickness in the range of 2-5 ⁇ m.
- FIG. 3-1 b similar steps to those in FIG. 3-1 a are carried out to from a second n-epitaxial layer 316 and p regions 310 , 312 . These steps can be repeated depending on the desired number of floating p regions. Alternatively, the steps in FIG. 3-1 b may be eliminated to form only a single floating p region along each trench sidewall.
- a final epitaxial layer 320 to receive the device body and source regions is deposited. While the deposition technique used in forming epitaxial regions 302 , 316 , and 320 is the same, the doping concentration of each epitaxial region can be varied depending on the desired characteristics of the drift region. Similarly, p regions 306 , 308 may be implanted to have a different doping concentration than p regions 310 , 312 if desired.
- mask 330 and conventional silicon trench etching techniques are used to etch through the three epitaxial layers 302 , 316 , 320 and through the center portion of the p regions 306 , 308 , 310 , 312 to form trenches 322 a , 322 b and corresponding floating p regions 306 a,b , 308 a,b , 310 a,b , and 312 a,b .
- the width of the openings in mask 330 determines the width of the oxide trenches relative to the width of the floating p regions.
- a relatively thin insulator e.g., about 300-500 ⁇ of thermal oxide
- a relatively thin insulator e.g., about 300-500 ⁇ of thermal oxide
- Trenches 322 a,b are then filled with a dielectric material such as silicon-dioxide using conventional conformal coating method and/or Spin-On Glass (SOG) method. Any low k dielectric to reduce the output capacitance may be used to fill trenches 322 a,b .
- Conventional process steps used in forming self-aligned gate DMOS structures are then carried out to form the gate structure as shown in FIG. 3 e.
- FIG. 3-2 a An alternate method of manufacturing the structure in FIG. 2 is described next using the simplified cross-sectional views in FIGS. 3-2 a through 3 - 2 c .
- FIG. 3-2 a an initial n-epitaxial layer 342 is deposited on a heavily-doped substrate 340 ; a trench 344 a is then formed in n-epitaxial layer 342 ; and an implant step is then carried out to form a p region 346 at the bottom of trench 344 a , followed by a diffusion step to diffuse the p dopants further into epitaxial region 342 .
- FIG. 3-2 a an initial n-epitaxial layer 342 is deposited on a heavily-doped substrate 340 ; a trench 344 a is then formed in n-epitaxial layer 342 ; and an implant step is then carried out to form a p region 346 at the bottom of trench 344 a , followed by a diffusion step to diffuse the p dopants further
- trench 344 a is further etched past p region 346 into epitaxial region 342 to form a deeper trench 344 b ; and similar implant and diffusion steps to those in FIG. 3-2 a are carried out to form p region 348 at the bottom of trench 344 b .
- trench 344 b is etched past p region 348 into epitaxial layer 342 to form an even deeper trench 344 c ; and trench 344 c is then filled with a suitable insulator.
- an insulator-filled trench 344 c and floating p regions 346 a,b and 348 a,b are formed. The remaining process steps would be similar to those described in connection with FIG. 3-1 e.
- the vertical charge control enabled by the floating p regions allows the cells to be laterally spaced apart without impacting the electrical characteristics of the device. With the cells spaced further apart, the heat generated by each cell is distributed over a larger area and less heat interaction occurs between adjacent cells. A lower device temperature is thus achieved.
- spacing Lp ( FIG. 2 ) between adjacent floating p regions 206 a and 206 b needs to be carefully engineered.
- spacing Lp is determined in accordance with the following proposition: the product of the doping concentration in the drift region and the spacing Lp be in the range of 2 ⁇ 10 12 to 4 ⁇ 10 12 cm ⁇ 2 .
- the spacing Lp needs to be about 4 ⁇ m.
- FIGS. 4 and 5 Two ways of achieving the increased Lc spacing while keeping Lp spacing the same are shown in FIGS. 4 and 5 .
- discontinuous floating p regions 406 a,b along with the source and body regions are extended across a large portion of the area between adjacent trenches to achieve a larger Lc spacing.
- a combined width Wt of one trench (e.g., 404 b ) and one of the first plurality of floating regions (e.g., 406 b ) is greater than one-quarter of the spacing Lp.
- the FIG. 4 embodiment is particularly useful in technologies where the trench width Wt is tightly limited to a maximum size. If the trench width is not tightly limited, then the width of the trenches can be increased to obtain a larger Lc spacing while keeping spacing Lp the same as shown in FIG. 5 .
- FIG. 5 structure An advantage of the FIG. 5 structure over that in FIG. 4 is the lower output capacitance because of the smaller floating p regions, and because a larger portion of the depletion region occurs in the wider insulation-filled trenches.
- the reduction in output capacitance due to the wider size of the trenches can be promoted by designing the cell structure to have a high ratio of trench insulation volume to drift region volume.
- a wider trench also results in improved thermal performance.
- the volume of the insulation in the trench is at least one-quarter of the volume of the drift region.
- the larger the trench volume the lower the output capacitance and the better the thermal performance of the device.
- little is gained in making the trench wider than the thickness of the die e.g., 100 ⁇ m).
- FIGS. 2 through 5 show multiple floating p regions along the trench sidewalls, the invention is not limited as such. Depending on the device performance requirements and design goals, only a single floating p region may be formed along each sidewall of the trenches.
- FIG. 6 shows a cross section view of a power MOSFET cell array in accordance with another embodiment of the present invention.
- the structure in FIG. 6 is similar to that in FIG. 2 except that floating p regions 206 a,b ( FIG. 2 ) are eliminated and p layers (or p liners) 606 a,b are introduced along the outer perimeter of trenches 604 a and 604 b . Similar to floating p regions 206 a,b , help spread the depletion region deeper into the drift regions, thus improving the breakdown voltage.
- P liners 606 a,b are biased to the same potential as body regions 608 a,b since they are in electrical contact with body regions 608 a,b.
- FIG. 7 as in FIG. 5 , the width Wt of the oxide trench is increased to achieve improved thermal performance, while the Lp spacing is maintained at the same optimum value.
- a drawback of the FIG. 7 structure is that p liners 706 a,b result in higher output capacitance since they cause the space charge region to follow the entire contour of the trench.
- One approach in reducing the p liners' contribution to the output capacitance is to eliminate that portion of the p liners extending across the bottom of the trenches, as shown in FIG. 8 . In this manner, the output capacitance is reduced while the same breakdown voltage is maintained since p strips 806 a,b ( FIG. 8 ) spread the depletion region deeper into the drift regions.
- FIGS. 9 a through 9 c An exemplary set of process steps for forming the structure of FIG. 8 is shown in FIGS. 9 a through 9 c .
- a hard mask 906 along with conventional silicon trench etch methods are used to etch epitaxial region 902 to form wide trenches 904 a , 904 b .
- p liners 908 are formed by implanting p-type impurities at about a 45° angle into both sidewalls and bottom of the trenches using conventional methods.
- FIG. 9 b conventional silicon etch method is carried out to remove the portion of the p liners along the bottom of the trenches, leaving p strips 908 a,b along the sidewalls of the trenches.
- a thermally-grown oxide layer 910 a,b is formed along the inner sidewalls and bottom of each trench.
- the p-type dopants in p strips 908 a,b are then activated using conventional methods.
- Conventional oxide deposition steps e.g., SOG method
- SOG method oxide deposition steps
- Conventional process steps used in forming the gate structure in self-aligned gate DMOS structures are then carried out to form the full structure as shown in FIG. 9 c .
- the thermally grown oxide liners similar to those in FIG. 9 c , are present but are not shown for simplicity.
- the thermally grown oxide layers are included to provide a cleaner interface between the trench insulator and the p strips.
- the doping concentration in the p liners/strips in FIGS. 6-8 impacts the output capacitance of each of these structures. Highly-doped p regions lead to higher output capacitance since a higher reverse bias potential is needed to fully deplete these p regions. Thus, a low doping concentration (e.g., of about 1 ⁇ 10 17 cm ⁇ 3 ) would be desirable for these p regions. Note that these p regions have less effect on the output capacitance at high operating voltages.
- FIGS. 10 a - 10 c show cross sectional views of three power MOSFET cell arrays each of which includes strips of semi-insulating material (e.g., oxygen-doped polysilicon SiPOS) along the trench sidewalls.
- semi-insulating material e.g., oxygen-doped polysilicon SiPOS
- wide insulation-filled trenches 1004 a,b are used to achieve improved thermal performance as in previous embodiments.
- the semi-insulating strips in these structures function similar to polysilicon 106 a,b in the prior art FIG. 1 in pushing the depletion region deeper into the drift region, thus improving the breakdown voltage.
- strips 1006 a,b of semi-insulating material extend along the trench sidewalls and are insulated from epitaxial region 1002 and body regions 1008 a,b by a layer of insulating material 1010 a,b .
- Strips 1006 a,b are in electrical contact with the top metal layer 1018 , and thus are biased to the same potential as the source and body regions.
- strips 1020 a,b of semi-insulating material are integrated in the cell array in a similar manner to those in FIG. 10 a except that strips 1020 a,b are insulated from the top metal layer 1018 and thus are floating.
- the potential in the space charge region couples to the semi-insulating strips through insulation layers 1010 a,b to bias the strips to a corresponding mostly uniform potential.
- the insulation-filled trenches 1024 a,b extend all the way through epitaxial region 1002 and terminate in substrate 1000 .
- Semi-insulating strips 1022 a,b extend along the sidewalls of the trenches and electrically contact the source terminal through the top metal layer 1018 and the drain terminal through substrate region 1000 . Thus, the strips form a resistive connection between drain and source terminals. During operation, the strips acquire a linear voltage gradient with the highest potential (i.e., drain potential) at their bottom to lowest potential (i.e., source potential) at their top.
- Strips 1022 a,b are insulated from epitaxial regions 1002 by insulating layers 1026 a,b .
- the gate structure in FIG. 10 c as well as in FIGS. 10 a and 10 b is similar to the previous embodiments.
- the semi-insulating strips in the structures of FIGS. 10 a - 10 c serve as an additional tool by which the electrical characteristics of the device can be optimized. Depending on the application and the design targets, one structure may be preferred over the other.
- the resistivity of the strips of semi-insulating material in each of the FIGS. 10 a , 10 b , 10 c structures can be adjusted and potentially varied from the top to the bottom to enable shaping of the space charge region formation in response to the applied drain-source voltage V DS .
- An exemplary set of process steps for forming the structure in FIG. 10 a is as follows.
- a hard mask is used to etch the silicon back to form wide trenches as in previous embodiments with wide trenches.
- a layer of thermally grown oxide having a thickness in the range of 200-1000 ⁇ is then formed along the inner walls and bottom of the trench.
- About 4000 ⁇ of conformal oxide is then deposited over the thermally grown oxide layer.
- Oxygen-doped polysilicon (SiPOS) is then deposited in the trench regions and etched to form strips 1008 a,b along the sidewalls.
- the trenches are then filled with insulation using conventional methods (e.g., SOG method), followed by planarization of the oxide surface.
- Conventional steps used in forming self-aligned gate DMOS structures are then carried out to form the full cell structure as shown in FIG. 10 a.
- the depth of the trenches in the different embodiments described above may vary depending on the desired device performance and the target application for the device. For example, for high breakdown voltage (e.g., greater than 70V), the trenches may be extended deeper into the epitaxial region (e.g., to a depth of about 5 ⁇ m). As another example, the trenches can be extended all the way through the epitaxial region to meet the substrate regions (as in FIG. 10 c ). For lower voltage applications, the p regions (e.g., the floating p regions in FIG. 2 and the p strips in FIG. 8 ) need not extend deep into the epitaxial region since the device is not required to meet high breakdown voltages, and also to minimize the contribution of the p regions to the output capacitance.
- high breakdown voltage e.g., greater than 70V
- the trenches may be extended deeper into the epitaxial region (e.g., to a depth of about 5 ⁇ m).
- the trenches can be extended all the way through the epi
- trench structures in the different embodiments described above are shown in combination with the gate structure of conventional DMOS cells, the invention is not limited as such.
- Two examples of other gate structures with which these trench structures may be combined are shown in FIGS. 11 and 12 . These two cell structures have the benefit of lower gate to drain capacitance which in combination with the low output capacitance of the trench structures yields power devices particularly suitable for high frequency applications.
- FIG. 11 structure is similar to that in FIG. 8 except that a substantial portion of the gate extending over the surface of the drift region is eliminated. Thus, the gate to drain capacitance is reduced by an amount corresponding to the eliminated portion of the gate.
- the trench structure in FIG. 8 is combined with the gate structure of a conventional UMOS cell.
- the advantages of the UMOS cell e.g., low on-resistance
- the depth of p strips 1208 a,b is relatively shallow (e.g., in the range of 1.5 ⁇ m to 3 ⁇ m).
- the vertical charge control enabled by the resistive elements located along the insulation-filled trenches allows the cells to be laterally spaced apart without impacting the electrical characteristics of the device. With the cells spaced further apart, the heat generated by each cell is distributed over a larger area and less heat interaction occurs between adjacent cells. A lower device temperature is thus achieved.
- each of the above cell structures can be modified to become a quasi-vertically conducting structure by including a highly-doped n-type buried layer extending along the interface between the epitaxial region and the underlying highly-doped substrate region. At convenient locations, the buried layer is extended vertically to the top surface where it can be contacted to form the drain terminal of the device.
- the substrate region may be n-type or p-type depending on the application of the MOSFET.
- edge termination structures with breakdown voltages equal to or greater than that of the individual cells are required to achieve a high device breakdown voltage.
- simulation results indicate that terminating at the outer edge of the device with a trench structure like trench 804 b would result in higher electric fields due to the electric field transition up to the top surface at the outside of the outer trench.
- An edge termination structure which yields the same or higher breakdown voltage than the cell structure in FIG. 8 is shown in FIG. 13 .
- the active gate over the drift region between the outer two trenches 1306 b and 1306 c is eliminated allowing the drift region spacing Lt between these outer two trenches to be reduced to less than the drift region spacing Lc in the cell structures.
- the active gate however may be left in if obtaining the Lt spacing does not require its removal.
- the outer p strip 1308 d is not biased (i.e., is floating), and may be eliminated if desired.
- a conventional field plate structure 1310 is optionally included in FIG. 13 .
- the gate structure is included between trenches 1306 b and 1306 c , with spacing Lt equaling spacing Lc.
- the p strip immediately to the right of the gate structure between trenches 1306 b and 1306 c i.e., the p strip corresponding to the strip along the left side of trench 1306 c
- the source and thus floats is not connected to the source and thus floats.
- FIG. 13 embodiment floating guard-rings may be used on the outside of trench 1306 c with or without field plate structure 1310 .
- cell trenches 1306 a,b and termination trench 1306 c are shown to be narrower than the cell trenches in FIG. 8
- trenches 1306 a,b,c may be widened as in FIG. 8 .
- the width Wt of termination trench 1306 c may be designed to be different than cell that of trenches 1306 a,b if desired.
- FIG. 14 is a cross sectional view showing another termination structure in combination with the cell structure shown in FIG. 8 .
- the termination structure includes a termination trench 1408 lined with an insulation layer 1410 along its sidewalls and bottom.
- a field plate 1406 (e.g., from doped polysilicon) is provided over insulation layer 1410 in trench 1408 , and extends laterally over the surface and away from the active regions.
- termination structures are shown in combination with the cell structure in FIG. 8 , these and other known termination structures may be combined with any of the cell structures described above.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
In accordance with an embodiment of the present invention, a MOSFET includes a first semiconductor region having a first surface, a first insulation-filled trench region extending from the first surface into the first semiconductor region, and strips of semi-insulating material along the sidewalls of the first insulation-filled trench region. The strips of semi-insulating material may be insulated from the first semiconductor region.
Description
- This application is a division of U.S. application Ser. No. 11/862,396, filed Sep. 27, 2007, which is a division of U.S. application Ser. No. 10/931,887, filed Aug. 31, 2004, which is a division of U.S. application Ser. No. 10/200,056, filed Jul. 18, 2002. The disclosures of U.S. application Ser. Nos. 10/200,056 and 11/862,396 are incorporated herein by reference for all purposes.
- Power field effect transistors, e.g., MOSFETs (metal oxide semiconductor field effect transistors), are well known in the semiconductor industry. One type of power MOSFET is a DMOS (double-diffused metal oxide semiconductor) transistor. A cross-sectional view of a portion of a cell array of one known variety of DMOS transistors is shown in
FIG. 1 . As shown, an n-typeepitaxial layer 102 overlies n-type substrate region 100 to which the drain contact is made. Polysilicon-filled trenches extend into theepitaxial layer 102 from the top surface. Thepolysilicon oxide layers type body regions polysilicon gate 114 overlaps the source regions 108 a,b, extends over a surface portion of thebody regions 110 a,b, and extends over a surface area of a region between the two trenches commonly referred to as the mesa drift region.Metal layer 116 electrically shorts source regions 108 a,b tobody regions 110 a,b andpolysilicon 106 a,b in the trenches. The surface area ofbody regions 110 a,b directly underneathgate 114 defines the transistor channel region. The area betweenbody regions gate 114 is commonly referred to as the JFET region. - Upon applying a positive voltage to the gate and the drain, and grounding the source and the body regions, the channel region is inverted. A current thus starts to flow from the drain to the source through the drift region and the surface channel region.
- A maximum forward blocking voltage, hereinafter referred to as “the breakdown voltage”, is determined by the avalanche breakdown voltage of a reverse-biased body-drain junction. The DMOS structure in
FIG. 1 has a high breakdown voltage due to the polysilicon-filled trenches. Polysilicon 106 a,b cause the depletion layer formed as a result of the reverse-biased body-drain junction to be pushed deeper into the drift region. By increasing the depletion region depth without increasing the electric field, the breakdown voltage is increased without having to resort to reducing the doping concentration in the drift region which would otherwise increase the transistor on-resistance. - A drawback of the
FIG. 1 structure is its high output capacitance Coss, making this structure less attractive for high frequency applications such as radio frequency (RF) devices for power amplifiers in the wireless communication base stations. The output capacitance Coss of theFIG. 1 structure is primarily made up of: (i) the capacitance across the oxide between the polysilicon in the trenches and the drift region (i.e., Cox), in series with (ii) the capacitance across the depletion region at the body-drift region junction. Cox is a fixed capacitance while the depletion capacitance is inversely proportional to the body-drain bias. - The breakdown voltage of power MOSFETs is dependent not only upon the cell structure but also on the manner in which the device is terminated at its outer edges. To achieve a high breakdown voltage for the device as a whole, the breakdown voltage at the outer edges must be at least as high as that for the cells. Thus, for any cell structure, a corresponding terminating structure is needed which exhibits a high breakdown voltage.
- In most amplifier circuits a significant amount of heat energy is produced in the transistor. Only 50% efficiency is typical of the best class AB RF power amplifiers available. An important factor in designing power devices for high frequency applications is thus the thermal performance of the device. Because of the different device performance requirements, the cells in power MOSFETs are densely packed resulting in concentration of heat in active regions and poor heat transfer rates. The increase in temperature resulting from the poor heat transfer rate adversely effects the device performance.
- Thus, a power MOSFET device with such improved characteristics as low output capacitance, high breakdown voltage, and improved thermal performance is desired.
- In accordance with the present invention, MOSFET cell structures and edge termination structures, and methods of manufacturing the same, are described which among other features and advantages exhibit a substantially reduced output capacitance, high breakdown voltage, and improved thermal performance.
- In one embodiment, a MOSFET comprises at least two insulation-filled trench regions laterally spaced in a first semiconductor region to form a drift region therebetween, and at least one resistive element located along an outer periphery of each of the two insulation-filled trench regions. A ratio of a width of each of the insulation-filled trench regions to a width of the drift region is adjusted so that an output capacitance of the MOSFET is minimized.
- In another embodiment, a MOSFET comprises a first semiconductor region having a first surface, a first trench region extending from the first surface into the first semiconductor region, and at least one floating discontinuous region along a sidewall of the first trench region.
- In another embodiment, a MOSFET comprises a first semiconductor region having a first surface, a first trench region extending from the first surface into the first semiconductor region, and a first plurality of regions along a sidewall of the first trench region.
- In another embodiment, a MOSFET comprises a first semiconductor region having a first surface, and first and second insulation-filled trench regions each extending from the first surface into the first semiconductor region. Each of the first and second insulation-filled trench regions has an outer layer of silicon of a conductivity type opposite that of the first semiconductor region. The first and second insulation-filled trench regions are spaced apart in the first semiconductor region to form a drift region therebetween such that the volume of each of the first and second trench regions is greater than one-quarter of the volume of the drift region.
- In another embodiment, a MOSFET comprises a first semiconductor region over a substrate. The first semiconductor region has a first surface. The MOSFET further includes first and second insulation-filled trench regions each extending from the first surface to a predetermined depth within the first semiconductor region. Each of the first and second insulation-filled trench regions has an outer layer of doped silicon material which is discontinuous along a bottom surface of the insulation-filled trench region so that the insulation material along the bottom surface of the insulation-filled trench region is in direct contact with the first semiconductor region. The outer layer of silicon material is of a conductivity type opposite that of the first semiconductor region.
- In another embodiment, a MOSFET comprises a first semiconductor region having a first surface, a first insulation-filled trench region extending from the first surface into the first semiconductor region, and strips of semi-insulating material along the sidewalls of the first insulation-filled trench region. The strips of semi-insulating material are insulated from the first semiconductor region.
- In accordance with an embodiment of the present invention, a MOSFET is formed as follows. A first epitaxial layer is formed over a substrate. A first doped region is formed in the first epitaxial layer. The first doped region has a conductivity type opposite that of the first epitaxial layer. A second epitaxial layer is formed over the first doped region and the first epitaxial region. A first trench region is formed which extends from a surface of the second epitaxial layer through the first and second epitaxial layers and the first doped region such that the first doped region is divided into two floating discontinuous regions along sidewalls of the first trench region.
- In another embodiment, a MOSFET is formed as follows. A first epitaxial layer is formed over a substrate. First and second doped regions are formed in the first epitaxial layer. The first and second doped regions have a conductivity type opposite that of the first epitaxial layer. A second epitaxial layer is formed over the first and second doped regions and the first epitaxial region. First and second trench regions are formed wherein the first trench region extends through the first and second epitaxial layers and the first doped region such that the first doped region is divided into two floating discontinuous regions along sidewalls of the first trench region, and the second trench region extends through the first and second epitaxial layers and the second doped region such that the second doped region is divided into two floating discontinuous regions along sidewalls of the second trench region.
- In another embodiment, a MOSFET is formed as follows. A first trench is formed in a first semiconductor region. A first doped region is formed along a bottom of the first trench. The first trench is extended deeper into the first semiconductor region such that of the first doped region two floating discontinuous regions remain along sidewalls of the first trench.
- In another embodiment, a MOSFET is formed as follows. A first semiconductor region is formed over a substrate. The first semiconductor region has a first surface. A first trench is formed which extends from the first surface to a predetermined depth within the first semiconductor region. A layer of doped silicon material is formed along sidewalls of the trench. The layer of doped silicon material is of a conductivity type opposite that of the first semiconductor region.
- The following detailed description and the accompanying drawings provide a better understanding of the nature and advantages of the present invention.
-
FIG. 1 shows a cross-sectional view of a cell array of a known n-channel DMOS transistor; -
FIG. 2 shows a cross-sectional view of a cell array with floating p regions in accordance with one embodiment of the present invention; -
FIGS. 3-1 a through 3-1 e are cross-sectional views showing an exemplary set of process steps for forming the structure inFIG. 2 ; -
FIGS. 3-2 a through 3-2 e are cross-sectional views showing another exemplary set of process steps for forming the structure inFIG. 2 ; -
FIG. 4 shows a cross-sectional view of a cell array having elongated floating p regions in accordance with another embodiment of the present invention; -
FIG. 5 shows a cross-sectional view of a cell array having a wide insulation-filled trench in accordance with yet another embodiment of the present invention; -
FIG. 6 shows a cross-sectional view of a cell array having insulation-filled trenches with a thin p layer along its outer perimeter in accordance with another embodiment of the present invention; -
FIG. 7 shows a cross-sectional view of a cell array with wide trenches; -
FIG. 8 shows a cross-sectional view of a cell array with p strips along sidewalls of the trenches, in accordance with another embodiment of the present invention; -
FIGS. 9 a through 9 e are cross-sectional views showing an exemplary set of process steps for forming the structure inFIG. 8 ; -
FIGS. 10 a, 10 b, and 10 c show cross-sectional views of cell arrays having strips of semi-insulating material along sidewalls of trenches in accordance with three embodiments of the present invention; -
FIG. 11 shows a cross sectional view of a cell array wherein the trench structure shown inFIG. 8 is combined with a gate structure different than that shown inFIG. 8 ; -
FIG. 12 shows a cross sectional view of a cell array wherein the trench structure shown inFIG. 8 is combined with yet another gate structure; -
FIG. 13 shows a cross-sectional view of an edge termination structure in accordance with one embodiment of the present invention; and -
FIG. 14 shows a cross-sectional view of another edge termination structure in accordance with another embodiment of the present invention. - MOSFET cell structures, edge termination structures, and methods of manufacturing the same are described in accordance with the present invention. Among other features and advantages, the cell and termination structures and methods of manufacturing the same exhibit a substantially reduced output capacitance, high breakdown voltage, and improved thermal performance.
-
FIG. 2 shows a cross-sectional view of a power MOSFET cell array in accordance with an embodiment of the present invention. As shown, bothgate terminal 205 and source terminal 207 are located along the top-side of the device, and drain terminal 203 is located along the bottom-side.Drain terminal 203 is coupled to the lightly-dopedepitaxial region 202 through a highly dopedregion 200 serving as the drain contact. Oxide-filledtrench regions epitaxial region 202. Discontinuous floating p-type regions trench regions 204 a,b. P-type body regions adjacent trench regions 204 a,b. As shown,body regions 208 a,b include highly-dopedp+ regions 210 a,b, although these p+ regions may be eliminated if desired.Source regions 212 a,b are formed inbody regions 208 a,b as shown. -
Polysilicon gates 216overlap source regions 212 a,b, extend over the surface area ofbody regions 208 a,b and over the surface area ofepitaxial region 202 betweenbody regions Gates 216 are insulated from the underlying regions bygate oxide 214. The surface area ofbody regions 208 a,b directly undergates 216 form the channel regions.Metal layer 218 overlies the top-side of the structure and forms the common source-body contact. - The area of the epitaxial region between
trenches drift region 209. When proper biasing is applied to the gate, drain, and source terminals to turn on the device, current flows betweendrain terminal 203 and source terminal 207 throughdrain contact region 200, driftregions 209, the channel regions,source diffusion regions 212 a,b, and finallymetal layer 218. - Comparing
FIGS. 1 and 2 , it can be seen that thepolysilicon 106 a,b (FIG. 1 ) in the trenches are replaced with insulating material, thus eliminating the significant contributor to the output capacitance of theFIG. 1 structure, namely, Cox. By replacing the polysilicon with an insulator such as silicon-dioxide, a greater portion of the space charge region appears across an insulator rather than silicon. Because the permitivity of insulator is lower than that of silicon (in the case of silicon-dioxide, a factor of about three lower), and the area of the space charge region along its boundaries is reduced (especially when the application voltage is low), the output capacitance is significantly reduced (by at least a factor of three). - As described above, the polysilicon in the trenches of the prior art
FIG. 1 structure helps improve the cell breakdown voltage by pushing the depletion region deeper into the drift region. Eliminating the polysilicon would thus result in lowering the breakdown voltage unless other means of reducing the electric field are employed. Floatingp regions 206 a,b serve to reduce the electric field. InFIG. 2 , as the electric field increases with the increasing drain voltage, floatingp regions 206 a,b acquire a corresponding potential determined by their position in the space charge region. The floating potential of these p regions causes the electric field to spread deeper into the drift region resulting in a more uniform field throughout the depth of the drift region and thus in a higher breakdown voltage. Accordingly, similar breakdown voltage characteristics to that of theFIG. 1 structure is achieved but with much reduced output capacitance. - Floating
p regions 206 a,b have the adverse effect of reducing the width ofdrift regions 209 through which current flows when the device is in the on-state, and thus result in increased on-resistance. However, the adverse impact of the floating p regions on the on-resistance can be reduced by obtaining an optimum balance between the charge concentration in the drift region and such features of the floating p regions as size, doping concentration, and the spacing Lp between them. For example, a higher charge concentration in the drift region would require a smaller spacing Lp and vice versa. Further, because the floating p regions reduce the electric field near the surface in the channel, the channel length can be reduced to improve the on-resistance and the general performance of the device as a high frequency amplifier. - In one embodiment wherein a breakdown voltage of 80-100V is desired,
epitaxial region 202 has a doping concentration in the range of 5×1015 to 1×1016 cm−3 and the floatingp regions 206 a,b have a doping concentration of about 5-10 times that of the epitaxial region. -
FIGS. 3-1 a through 3-1 e are cross-sectional views showing an exemplary set of process steps for forming the structure inFIG. 2 . InFIG. 3-1 a, a first n-epitaxial layer 302 is deposited on a heavily-dopedsubstrate 300 using conventional methods.P regions mask 304. The size of the opening inmask 304 is dependent upon the desired width of the trenches and the desired width of the floating p regions which are in turn dictated by the device performance targets. In one embodiment, the target width of the trench is in the range of 1-5 μm, the width ofp regions adjacent p regions epitaxial layer 302 has a doping concentration of about 2×1016 cm−3 and a thickness in the range of 2-5 μm. - In
FIG. 3-1 b, similar steps to those inFIG. 3-1 a are carried out to from a second n-epitaxial layer 316 andp regions FIG. 3-1 b may be eliminated to form only a single floating p region along each trench sidewall. - In
FIG. 3-1 c, afinal epitaxial layer 320 to receive the device body and source regions is deposited. While the deposition technique used in formingepitaxial regions p regions p regions - In
FIG. 3-1 d,mask 330 and conventional silicon trench etching techniques are used to etch through the threeepitaxial layers p regions trenches p regions 306 a,b, 308 a,b, 310 a,b, and 312 a,b. The width of the openings inmask 330 determines the width of the oxide trenches relative to the width of the floating p regions. - After preparation of the trench surface, a relatively thin insulator (e.g., about 300-500 Å of thermal oxide) is grown on the trench surface.
Trenches 322 a,b are then filled with a dielectric material such as silicon-dioxide using conventional conformal coating method and/or Spin-On Glass (SOG) method. Any low k dielectric to reduce the output capacitance may be used to filltrenches 322 a,b. Conventional process steps used in forming self-aligned gate DMOS structures are then carried out to form the gate structure as shown inFIG. 3 e. - An alternate method of manufacturing the structure in
FIG. 2 is described next using the simplified cross-sectional views inFIGS. 3-2 a through 3-2 c. InFIG. 3-2 a: an initial n-epitaxial layer 342 is deposited on a heavily-dopedsubstrate 340; atrench 344 a is then formed in n-epitaxial layer 342; and an implant step is then carried out to forma p region 346 at the bottom oftrench 344 a, followed by a diffusion step to diffuse the p dopants further intoepitaxial region 342. InFIG. 3-2 b: trench 344 a is further etchedpast p region 346 intoepitaxial region 342 to form adeeper trench 344 b; and similar implant and diffusion steps to those inFIG. 3-2 a are carried out to formp region 348 at the bottom oftrench 344 b. InFIG. 3-2 c: trench 344 b is etchedpast p region 348 intoepitaxial layer 342 to form an evendeeper trench 344 c; andtrench 344 c is then filled with a suitable insulator. Thus, an insulator-filledtrench 344 c and floatingp regions 346 a,b and 348 a,b are formed. The remaining process steps would be similar to those described in connection withFIG. 3-1 e. - Referring back to
FIG. 2 , the vertical charge control enabled by the floating p regions allows the cells to be laterally spaced apart without impacting the electrical characteristics of the device. With the cells spaced further apart, the heat generated by each cell is distributed over a larger area and less heat interaction occurs between adjacent cells. A lower device temperature is thus achieved. - To achieve effective vertical charge control, spacing Lp (
FIG. 2 ) between adjacent floatingp regions adjacent trenches 204 a,b can be independently increased without impacting the electrical characteristics of the device. - Two ways of achieving the increased Lc spacing while keeping Lp spacing the same are shown in
FIGS. 4 and 5 . InFIG. 4 , discontinuous floatingp regions 406 a,b along with the source and body regions are extended across a large portion of the area between adjacent trenches to achieve a larger Lc spacing. In one embodiment, a combined width Wt of one trench (e.g., 404 b) and one of the first plurality of floating regions (e.g., 406 b) is greater than one-quarter of the spacing Lp. TheFIG. 4 embodiment is particularly useful in technologies where the trench width Wt is tightly limited to a maximum size. If the trench width is not tightly limited, then the width of the trenches can be increased to obtain a larger Lc spacing while keeping spacing Lp the same as shown inFIG. 5 . - An advantage of the
FIG. 5 structure over that inFIG. 4 is the lower output capacitance because of the smaller floating p regions, and because a larger portion of the depletion region occurs in the wider insulation-filled trenches. Thus, the reduction in output capacitance due to the wider size of the trenches can be promoted by designing the cell structure to have a high ratio of trench insulation volume to drift region volume. A wider trench also results in improved thermal performance. In one embodiment, the volume of the insulation in the trench is at least one-quarter of the volume of the drift region. Thus, the larger the trench volume, the lower the output capacitance and the better the thermal performance of the device. However, little is gained in making the trench wider than the thickness of the die (e.g., 100 μm). - Although
FIGS. 2 through 5 show multiple floating p regions along the trench sidewalls, the invention is not limited as such. Depending on the device performance requirements and design goals, only a single floating p region may be formed along each sidewall of the trenches. -
FIG. 6 shows a cross section view of a power MOSFET cell array in accordance with another embodiment of the present invention. The structure inFIG. 6 is similar to that inFIG. 2 except that floatingp regions 206 a,b (FIG. 2 ) are eliminated and p layers (or p liners) 606 a,b are introduced along the outer perimeter oftrenches p regions 206 a,b, help spread the depletion region deeper into the drift regions, thus improving the breakdown voltage.P liners 606 a,b are biased to the same potential asbody regions 608 a,b since they are in electrical contact withbody regions 608 a,b. - In
FIG. 7 , as inFIG. 5 , the width Wt of the oxide trench is increased to achieve improved thermal performance, while the Lp spacing is maintained at the same optimum value. A drawback of theFIG. 7 structure is thatp liners 706 a,b result in higher output capacitance since they cause the space charge region to follow the entire contour of the trench. One approach in reducing the p liners' contribution to the output capacitance is to eliminate that portion of the p liners extending across the bottom of the trenches, as shown inFIG. 8 . In this manner, the output capacitance is reduced while the same breakdown voltage is maintained since p strips 806 a,b (FIG. 8 ) spread the depletion region deeper into the drift regions. - An exemplary set of process steps for forming the structure of
FIG. 8 is shown inFIGS. 9 a through 9 c. InFIG. 9 a, ahard mask 906 along with conventional silicon trench etch methods are used to etchepitaxial region 902 to formwide trenches p liners 908 are formed by implanting p-type impurities at about a 45° angle into both sidewalls and bottom of the trenches using conventional methods. InFIG. 9 b, conventional silicon etch method is carried out to remove the portion of the p liners along the bottom of the trenches, leaving p strips 908 a,b along the sidewalls of the trenches. InFIG. 9 c, a thermally-grown oxide layer 910 a,b is formed along the inner sidewalls and bottom of each trench. The p-type dopants in p strips 908 a,b are then activated using conventional methods. Conventional oxide deposition steps (e.g., SOG method) are carried out to fill the trenches with oxide, followed by planarization of the oxide surface. Conventional process steps used in forming the gate structure in self-aligned gate DMOS structures are then carried out to form the full structure as shown inFIG. 9 c. Note that in theFIGS. 7 and 8 structures the thermally grown oxide liners, similar to those inFIG. 9 c, are present but are not shown for simplicity. The thermally grown oxide layers are included to provide a cleaner interface between the trench insulator and the p strips. - From the above, it can be seen that manufacturing of the
FIG. 8 structure is less complex than that of theFIG. 5 structure because of the extra steps required in forming the floating p regions in theFIG. 5 structure. - The doping concentration in the p liners/strips in
FIGS. 6-8 impacts the output capacitance of each of these structures. Highly-doped p regions lead to higher output capacitance since a higher reverse bias potential is needed to fully deplete these p regions. Thus, a low doping concentration (e.g., of about 1×1017 cm−3) would be desirable for these p regions. Note that these p regions have less effect on the output capacitance at high operating voltages. -
FIGS. 10 a-10 c show cross sectional views of three power MOSFET cell arrays each of which includes strips of semi-insulating material (e.g., oxygen-doped polysilicon SiPOS) along the trench sidewalls. In all three figures, wide insulation-filledtrenches 1004 a,b are used to achieve improved thermal performance as in previous embodiments. Also, the semi-insulating strips in these structures function similar topolysilicon 106 a,b in the prior artFIG. 1 in pushing the depletion region deeper into the drift region, thus improving the breakdown voltage. - In
FIG. 10 a, strips 1006 a,b of semi-insulating material extend along the trench sidewalls and are insulated fromepitaxial region 1002 andbody regions 1008 a,b by a layer of insulatingmaterial 1010 a,b.Strips 1006 a,b are in electrical contact with thetop metal layer 1018, and thus are biased to the same potential as the source and body regions. - In
FIG. 10 b, strips 1020 a,b of semi-insulating material are integrated in the cell array in a similar manner to those inFIG. 10 a except that strips 1020 a,b are insulated from thetop metal layer 1018 and thus are floating. During operation, the potential in the space charge region couples to the semi-insulating strips throughinsulation layers 1010 a,b to bias the strips to a corresponding mostly uniform potential. - In
FIG. 10 c, the insulation-filledtrenches 1024 a,b extend all the way throughepitaxial region 1002 and terminate insubstrate 1000.Semi-insulating strips 1022 a,b extend along the sidewalls of the trenches and electrically contact the source terminal through thetop metal layer 1018 and the drain terminal throughsubstrate region 1000. Thus, the strips form a resistive connection between drain and source terminals. During operation, the strips acquire a linear voltage gradient with the highest potential (i.e., drain potential) at their bottom to lowest potential (i.e., source potential) at their top.Strips 1022 a,b are insulated fromepitaxial regions 1002 by insulatinglayers 1026 a,b. The gate structure inFIG. 10 c as well as inFIGS. 10 a and 10 b is similar to the previous embodiments. - The semi-insulating strips in the structures of
FIGS. 10 a-10 c serve as an additional tool by which the electrical characteristics of the device can be optimized. Depending on the application and the design targets, one structure may be preferred over the other. The resistivity of the strips of semi-insulating material in each of theFIGS. 10 a, 10 b, 10 c structures can be adjusted and potentially varied from the top to the bottom to enable shaping of the space charge region formation in response to the applied drain-source voltage VDS. - An exemplary set of process steps for forming the structure in
FIG. 10 a is as follows. A hard mask is used to etch the silicon back to form wide trenches as in previous embodiments with wide trenches. A layer of thermally grown oxide having a thickness in the range of 200-1000 Å is then formed along the inner walls and bottom of the trench. About 4000 Å of conformal oxide is then deposited over the thermally grown oxide layer. Oxygen-doped polysilicon (SiPOS) is then deposited in the trench regions and etched to formstrips 1008 a,b along the sidewalls. The trenches are then filled with insulation using conventional methods (e.g., SOG method), followed by planarization of the oxide surface. Conventional steps used in forming self-aligned gate DMOS structures are then carried out to form the full cell structure as shown inFIG. 10 a. - The depth of the trenches in the different embodiments described above may vary depending on the desired device performance and the target application for the device. For example, for high breakdown voltage (e.g., greater than 70V), the trenches may be extended deeper into the epitaxial region (e.g., to a depth of about 5 μm). As another example, the trenches can be extended all the way through the epitaxial region to meet the substrate regions (as in
FIG. 10 c). For lower voltage applications, the p regions (e.g., the floating p regions inFIG. 2 and the p strips inFIG. 8 ) need not extend deep into the epitaxial region since the device is not required to meet high breakdown voltages, and also to minimize the contribution of the p regions to the output capacitance. - Although the trench structures in the different embodiments described above are shown in combination with the gate structure of conventional DMOS cells, the invention is not limited as such. Two examples of other gate structures with which these trench structures may be combined are shown in
FIGS. 11 and 12 . These two cell structures have the benefit of lower gate to drain capacitance which in combination with the low output capacitance of the trench structures yields power devices particularly suitable for high frequency applications. - The
FIG. 11 structure is similar to that inFIG. 8 except that a substantial portion of the gate extending over the surface of the drift region is eliminated. Thus, the gate to drain capacitance is reduced by an amount corresponding to the eliminated portion of the gate. In theFIG. 12 structure, the trench structure inFIG. 8 is combined with the gate structure of a conventional UMOS cell. Thus, the advantages of the UMOS cell (e.g., low on-resistance) are obtained while the low output capacitance and improved thermal performance of the trench structure in accordance with the present invention are maintained. In one embodiment wherein theFIG. 12 structure is intended for lower voltage applications (e.g., in the range 30-40V) the depth ofp strips 1208 a,b is relatively shallow (e.g., in the range of 1.5 μm to 3 μm). - Combining the gate structures in
FIGS. 11 and 12 or any other gate structure with the different trench structures described above would be obvious to one skilled in this art in view of this disclosure. - In the above embodiments, the vertical charge control enabled by the resistive elements located along the insulation-filled trenches allows the cells to be laterally spaced apart without impacting the electrical characteristics of the device. With the cells spaced further apart, the heat generated by each cell is distributed over a larger area and less heat interaction occurs between adjacent cells. A lower device temperature is thus achieved.
- Although the above embodiments show the drain to be located along the bottom-side of the die, the invention is not limited as such. Each of the above cell structures can be modified to become a quasi-vertically conducting structure by including a highly-doped n-type buried layer extending along the interface between the epitaxial region and the underlying highly-doped substrate region. At convenient locations, the buried layer is extended vertically to the top surface where it can be contacted to form the drain terminal of the device. In these embodiments, the substrate region may be n-type or p-type depending on the application of the MOSFET.
- As mentioned earlier, edge termination structures with breakdown voltages equal to or greater than that of the individual cells are required to achieve a high device breakdown voltage. In the case of the
FIG. 8 structure, simulation results indicate that terminating at the outer edge of the device with a trench structure liketrench 804 b would result in higher electric fields due to the electric field transition up to the top surface at the outside of the outer trench. An edge termination structure which yields the same or higher breakdown voltage than the cell structure inFIG. 8 is shown inFIG. 13 . - In
FIG. 13 , the active gate over the drift region between the outer twotrenches outer p strip 1308 d is not biased (i.e., is floating), and may be eliminated if desired. A conventionalfield plate structure 1310 is optionally included inFIG. 13 . The termination structure inFIG. 13 results in: (a) the depletion region terminating within theouter trench 1306 c, thus reducing the electric field at the outside oftrench 1306 c, and (b) the field on the inside ofouter trench 1306 c is reduced due to short Lt spacing pushing the depletion region into the drift region. - In another embodiment, the gate structure is included between
trenches trenches trench 1306 c) is not connected to the source and thus floats. - Other variations of the
FIG. 13 embodiment are possible. For example, floating guard-rings may be used on the outside oftrench 1306 c with or withoutfield plate structure 1310. Althoughcell trenches 1306 a,b andtermination trench 1306 c are shown to be narrower than the cell trenches inFIG. 8 ,trenches 1306 a,b,c may be widened as inFIG. 8 . Further, the width Wt oftermination trench 1306 c may be designed to be different than cell that oftrenches 1306 a,b if desired. -
FIG. 14 is a cross sectional view showing another termination structure in combination with the cell structure shown inFIG. 8 . As shown, the termination structure includes atermination trench 1408 lined with aninsulation layer 1410 along its sidewalls and bottom. A field plate 1406 (e.g., from doped polysilicon) is provided overinsulation layer 1410 intrench 1408, and extends laterally over the surface and away from the active regions. - Although the above-described termination structures are shown in combination with the cell structure in
FIG. 8 , these and other known termination structures may be combined with any of the cell structures described above. - While the above is a complete description of the embodiments of the present invention, it is possible to use various alternatives, modifications and equivalents. For example, the different embodiments described above are n-channel power MOSFETs. Designing equivalent p-channel MOSFETs would be obvious to one skilled in the art in light of the above teachings. Further, p+ regions, similar to
p+ regions 210 a,b in theFIG. 2 structure, may be added in the body regions of the other structures described herein to reduce the body resistance and prevent punch-through to the source. Also, the cross sectional views are intended for depiction of the various regions in the different structures and do not necessarily limit the layout or other structural aspects of the cell array. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead, be determined with reference to the appended claim, along with their full scope of equivalents.
Claims (17)
1.-38. (canceled)
39. A MOSFET comprising:
a first semiconductor region having a first surface;
a first insulation-filled trench region extending from the first surface into the first semiconductor region, the first insulation-filled trench region having sidewalls and a bottom surface;
strips of semi-insulating material extending along the sidewalls of the first insulation-filled trench region but not over at least a center portion of the bottom surface of the first insulation-filled trench region, the strips of semi-insulating material being insulated from the first semiconductor region; and
an insulating material extending over at least the center portion of the bottom surface of the first insulation-filled trench region.
40. The MOSFET of claim 39 further comprising:
a second insulation-filled trench region extending from the first surface into the first semiconductor region, the second insulation-filled trench region having sidewalls and a bottom surface, the second insulation-filled trench region having strips of semi-insulating material extending along its sidewalls but not over at least a center portion of the bottom surface of the second insulation-filled trench region, the strips of semi-insulating material being insulated from the first semiconductor region, the second insulation-filled trench region having an insulating material extending over at least the center portion of the bottom surface of the second-insulation-filled trench region,
wherein the first and second insulation-filled trench regions are spaced apart in the first semiconductor region to form a drift region therebetween, the volume of each of the first and second insulation-filled trench regions being greater than one-quarter of the volume of the drift region.
41. The MOSFET of claim 39 further comprising:
a body region extending from the first surface into the first semiconductor region, the body region being of a conductivity type opposite that of the first semiconductor region;
a source region in the body region, the source region being of the same conductivity type as the first semiconductor region;
a second trench region extending from the first surface into the first semiconductor region; and
a gate in the second trench region extending across a portion of the body region and overlapping the source and the first semiconductor regions such that a channel region extending perpendicularly to the first surface is formed in the body region between the source and first semiconductor regions.
42. The MOSFET of claim 39 further comprising:
first and second body regions each extending from the first surface into the first semiconductor region, the first body region being laterally spaced from the second body region to form a JFET region therebetween, the first and second body regions being of a conductivity type opposite that of the first semiconductor region; and
first and second source regions in the first and second body regions respectively, the first and second source regions being of the same conductivity type as the first semiconductor region.
43. The MOSFET of claim 42 further comprising a gate extending over but being insulated from the JFET region and a portion of the first and second body regions, and overlapping the first and second source regions such that a channel region is formed along a body surface of each of the first and second body regions between the corresponding source and JFET regions.
44. The MOSFET of claim 42 further comprising:
a gate extending over but being insulated from each of the first and second body regions such that a channel region is formed along a surface of each of the first and second body regions between the corresponding source and JFET regions, the gate being discontinuous over a surface of the JFET region between the first and second body regions.
45. The MOSFET of claim 39 wherein the strips of semi-insulating material are from oxygen-doped polysilicon material.
46. The MOSFET of claim 39 further comprising a source region, wherein the strips of semi-insulating material are electrically connected to the source regions.
47. The MOSFET of claim 39 wherein each of the strips of semi-insulating material is insulated from its surrounding regions.
48. The MOSFET of claim 39 wherein each of the strips of semi-insulating material is floating.
49. The MOSFET of claim 39 further comprising a drain and a source, each of the strips of semi-insulating material being electrically coupled between the drain and the source.
50. The MOSFET of claim 39 further comprising a drain and a source, each of the strips of semi-insulating material being electrically coupled between the drain and the source so that during an operating mode of the MOSFET each of the strips of semi-insulating material acquires a linear voltage gradient from one end of the strip to an opposite end of the strip.
51. The MOSFET of claim 39 wherein:
the first semiconductor region is over and in contact with a second semiconductor region of same conductivity type as the first semiconductor region, the second semiconductor region having a higher doping concentration than the first semiconductor region, and
the strips of semi-insulating material extending through the first semiconductor region and terminating in the second semiconductor region.
52. The MOSFET of claim 39 wherein:
the first semiconductor region is over and in contact with a second semiconductor region of same conductivity type as the first semiconductor region, the second semiconductor region having a higher doping concentration than the first semiconductor region, and
the first insulation-filled trench extending through the first semiconductor region and terminating in the second semiconductor region.
53-71. (canceled)
72. The MOSFET of claim 39 wherein a resistivity of at least one of the strips of semi-insulating material varies from one end of the strip to an opposite end of the strip proximal the bottom surface of the first insulation-filled trench region.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/114,253 US20110284955A1 (en) | 2002-07-18 | 2011-05-24 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/200,056 US6803626B2 (en) | 2002-07-18 | 2002-07-18 | Vertical charge control semiconductor device |
US10/931,887 US7291894B2 (en) | 2002-07-18 | 2004-08-31 | Vertical charge control semiconductor device with low output capacitance |
US11/862,396 US7977744B2 (en) | 2002-07-18 | 2007-09-27 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
US13/114,253 US20110284955A1 (en) | 2002-07-18 | 2011-05-24 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/862,396 Division US7977744B2 (en) | 2002-07-18 | 2007-09-27 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110284955A1 true US20110284955A1 (en) | 2011-11-24 |
Family
ID=30443472
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/200,056 Expired - Lifetime US6803626B2 (en) | 2001-01-30 | 2002-07-18 | Vertical charge control semiconductor device |
US10/931,887 Expired - Lifetime US7291894B2 (en) | 2002-07-18 | 2004-08-31 | Vertical charge control semiconductor device with low output capacitance |
US11/862,396 Expired - Fee Related US7977744B2 (en) | 2002-07-18 | 2007-09-27 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
US13/114,253 Abandoned US20110284955A1 (en) | 2002-07-18 | 2011-05-24 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/200,056 Expired - Lifetime US6803626B2 (en) | 2001-01-30 | 2002-07-18 | Vertical charge control semiconductor device |
US10/931,887 Expired - Lifetime US7291894B2 (en) | 2002-07-18 | 2004-08-31 | Vertical charge control semiconductor device with low output capacitance |
US11/862,396 Expired - Fee Related US7977744B2 (en) | 2002-07-18 | 2007-09-27 | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Country Status (1)
Country | Link |
---|---|
US (4) | US6803626B2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140239388A1 (en) * | 2013-02-25 | 2014-08-28 | Alpha And Omega Semiconductor Incorporated | Termination trench for power mosfet applications |
US8946816B2 (en) | 2012-12-21 | 2015-02-03 | Alpha And Omega Semiconductor Incorporated | High frequency switching MOSFETs with low output capacitance using a depletable P-shield |
US8951867B2 (en) | 2012-12-21 | 2015-02-10 | Alpha And Omega Semiconductor Incorporated | High density trench-based power MOSFETs with self-aligned active contacts and method for making such devices |
CN104347614A (en) * | 2013-08-09 | 2015-02-11 | 三星电机株式会社 | Power semiconductor device and method of manufacturing same |
CN104518021A (en) * | 2013-09-26 | 2015-04-15 | 无锡华润华晶微电子有限公司 | VDMOS device cellular structure and manufacture method thereof |
US9136380B2 (en) | 2012-12-21 | 2015-09-15 | Alpha And Omega Semiconductor Incorporated | Device structure and methods of making high density MOSFETs for load switch and DC-DC applications |
US9525043B2 (en) | 2012-06-05 | 2016-12-20 | Infineon Technologies Austria Ag | Semiconductor device and method of manufacturing a semiconductor device |
Families Citing this family (67)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6803626B2 (en) * | 2002-07-18 | 2004-10-12 | Fairchild Semiconductor Corporation | Vertical charge control semiconductor device |
US7652326B2 (en) | 2003-05-20 | 2010-01-26 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
JP4209260B2 (en) * | 2003-06-04 | 2009-01-14 | Necエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
KR100702786B1 (en) * | 2004-02-06 | 2007-04-03 | 매그나칩 반도체 유한회사 | Device for protecting an electro static discharge and circuit for same |
JP2006040982A (en) * | 2004-07-22 | 2006-02-09 | Fairchild Semiconductor Corp | Vertical charge-controlled semiconductor device with low output capacitance |
US20060043479A1 (en) * | 2004-09-02 | 2006-03-02 | Patrice Parris | Metal oxide semiconductor device including a shielding structure for low gate-drain capacitance |
JP4734968B2 (en) * | 2005-03-04 | 2011-07-27 | トヨタ自動車株式会社 | Insulated gate semiconductor device |
US20060255401A1 (en) * | 2005-05-11 | 2006-11-16 | Yang Robert K | Increasing breakdown voltage in semiconductor devices with vertical series capacitive structures |
US7393749B2 (en) | 2005-06-10 | 2008-07-01 | Fairchild Semiconductor Corporation | Charge balance field effect transistor |
TWI400757B (en) * | 2005-06-29 | 2013-07-01 | Fairchild Semiconductor | Methods for forming shielded gate field effect transistors |
JP2007027193A (en) * | 2005-07-12 | 2007-02-01 | Renesas Technology Corp | Semiconductor device, its manufacturing method and non-insulated dc/dc converter |
US20070012983A1 (en) * | 2005-07-15 | 2007-01-18 | Yang Robert K | Terminations for semiconductor devices with floating vertical series capacitive structures |
US7514743B2 (en) * | 2005-08-23 | 2009-04-07 | Robert Kuo-Chang Yang | DMOS transistor with floating poly-filled trench for improved performance through 3-D field shaping |
KR20090033401A (en) * | 2006-07-24 | 2009-04-02 | 엔엑스피 비 브이 | Method of manufacturing a semiconductor device and a device manufactured by the method |
JP2008140824A (en) * | 2006-11-30 | 2008-06-19 | Toshiba Corp | Semiconductor device |
TWI357108B (en) * | 2007-08-21 | 2012-01-21 | Nat Univ Tsing Hua | Semiconductor device structure |
US7880224B2 (en) * | 2008-01-25 | 2011-02-01 | Infineon Technologies Austria Ag | Semiconductor component having discontinuous drift zone control dielectric arranged between drift zone and drift control zone and a method of making the same |
US7807576B2 (en) * | 2008-06-20 | 2010-10-05 | Fairchild Semiconductor Corporation | Structure and method for forming a thick bottom dielectric (TBD) for trench-gate devices |
US20120273916A1 (en) | 2011-04-27 | 2012-11-01 | Yedinak Joseph A | Superjunction Structures for Power Devices and Methods of Manufacture |
WO2010065427A2 (en) * | 2008-12-01 | 2010-06-10 | Maxpower Semiconductor Inc. | Power device structures and methods |
US8304829B2 (en) | 2008-12-08 | 2012-11-06 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
US8174067B2 (en) | 2008-12-08 | 2012-05-08 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
US8227855B2 (en) | 2009-02-09 | 2012-07-24 | Fairchild Semiconductor Corporation | Semiconductor devices with stable and controlled avalanche characteristics and methods of fabricating the same |
US8148749B2 (en) | 2009-02-19 | 2012-04-03 | Fairchild Semiconductor Corporation | Trench-shielded semiconductor device |
US8049276B2 (en) | 2009-06-12 | 2011-11-01 | Fairchild Semiconductor Corporation | Reduced process sensitivity of electrode-semiconductor rectifiers |
WO2011008717A2 (en) * | 2009-07-13 | 2011-01-20 | Maxpower Semiconductor Inc. | Integrated power supplies and combined high-side plus low-side switches |
US20110049638A1 (en) * | 2009-09-01 | 2011-03-03 | Stmicroelectronics S.R.L. | Structure for high voltage device and corresponding integration process |
US8129778B2 (en) * | 2009-12-02 | 2012-03-06 | Fairchild Semiconductor Corporation | Semiconductor devices and methods for making the same |
US20110198689A1 (en) * | 2010-02-17 | 2011-08-18 | Suku Kim | Semiconductor devices containing trench mosfets with superjunctions |
US8598654B2 (en) | 2011-03-16 | 2013-12-03 | Fairchild Semiconductor Corporation | MOSFET device with thick trench bottom oxide |
US8772868B2 (en) | 2011-04-27 | 2014-07-08 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8786010B2 (en) | 2011-04-27 | 2014-07-22 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8836028B2 (en) | 2011-04-27 | 2014-09-16 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US8673700B2 (en) * | 2011-04-27 | 2014-03-18 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
US20120306009A1 (en) * | 2011-06-03 | 2012-12-06 | Suku Kim | Integration of superjunction mosfet and diode |
US9224852B2 (en) * | 2011-08-25 | 2015-12-29 | Alpha And Omega Semiconductor Incorporated | Corner layout for high voltage semiconductor devices |
US8680613B2 (en) * | 2012-07-30 | 2014-03-25 | Alpha And Omega Semiconductor Incorporated | Termination design for high voltage device |
US8785279B2 (en) | 2012-07-30 | 2014-07-22 | Alpha And Omega Semiconductor Incorporated | High voltage field balance metal oxide field effect transistor (FBM) |
TWI587503B (en) * | 2012-01-11 | 2017-06-11 | 世界先進積體電路股份有限公司 | Semiconductor device and fabricating method thereof |
CN103378173B (en) * | 2012-04-29 | 2017-11-14 | 朱江 | One kind has charge compensation Schottky semiconductor device and its manufacture method |
US9685511B2 (en) | 2012-05-21 | 2017-06-20 | Infineon Technologies Austria Ag | Semiconductor device and method for manufacturing a semiconductor device |
US9048115B2 (en) * | 2012-10-26 | 2015-06-02 | Vanguard International Semiconductor Corporation | Superjunction transistor with implantation barrier at the bottom of a trench |
TWI473267B (en) * | 2012-11-06 | 2015-02-11 | Ind Tech Res Inst | Mosfet device |
TWI506705B (en) * | 2012-11-14 | 2015-11-01 | Vanguard Int Semiconduct Corp | Semiconductor device and methods for forming the same |
US10249721B2 (en) | 2013-04-04 | 2019-04-02 | Infineon Technologies Austria Ag | Semiconductor device including a gate trench and a source trench |
TWI542006B (en) * | 2013-06-21 | 2016-07-11 | 竹懋科技股份有限公司 | Structure of trench mos rectifier and method of forming the same |
JP2015023251A (en) * | 2013-07-23 | 2015-02-02 | ソニー株式会社 | Multilayer wiring board and manufacturing method therefor, and semiconductor product |
US9666663B2 (en) | 2013-08-09 | 2017-05-30 | Infineon Technologies Ag | Semiconductor device with cell trench structures and contacts and method of manufacturing a semiconductor device |
CN104425598A (en) * | 2013-08-27 | 2015-03-18 | 上海华虹宏力半导体制造有限公司 | Asymmetric plane-gate super-junction metal-oxide-semiconductor field effect transistor and manufacturing method thereof |
US9076838B2 (en) * | 2013-09-13 | 2015-07-07 | Infineon Technologies Ag | Insulated gate bipolar transistor with mesa sections between cell trench structures and method of manufacturing |
US9105679B2 (en) | 2013-11-27 | 2015-08-11 | Infineon Technologies Ag | Semiconductor device and insulated gate bipolar transistor with barrier regions |
US9385228B2 (en) | 2013-11-27 | 2016-07-05 | Infineon Technologies Ag | Semiconductor device with cell trench structures and contacts and method of manufacturing a semiconductor device |
US9985094B2 (en) * | 2013-12-27 | 2018-05-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Super junction with an angled trench, transistor having the super junction and method of making the same |
US9484404B2 (en) | 2014-01-29 | 2016-11-01 | Stmicroelectronics S.R.L. | Electronic device of vertical MOS type with termination trenches having variable depth |
US9553179B2 (en) | 2014-01-31 | 2017-01-24 | Infineon Technologies Ag | Semiconductor device and insulated gate bipolar transistor with barrier structure |
US9564515B2 (en) * | 2014-07-28 | 2017-02-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having super junction structure and method for manufacturing the same |
CN105529369B (en) * | 2016-03-08 | 2019-05-14 | 中国电子科技集团公司第二十四研究所 | A kind of semiconductor structure cell and power semiconductor |
CN106847700B (en) * | 2017-03-07 | 2022-03-15 | 中山汉臣电子科技有限公司 | High-voltage VDMOS structure and preparation method thereof |
CN108666313B (en) * | 2017-03-30 | 2021-01-12 | 联华电子股份有限公司 | Semiconductor structure for improving dynamic random access memory row hammer phenomenon and manufacturing method thereof |
CN107046055B (en) * | 2017-04-18 | 2019-10-18 | 中国电子科技集团公司第二十四研究所 | High-voltage semi-conductor dielectric withstanding voltage terminal |
CN107221561A (en) * | 2017-06-29 | 2017-09-29 | 全球能源互联网研究院 | A kind of lamination Electric Field Modulated high-voltage MOSFET structure and preparation method thereof |
JP7143575B2 (en) * | 2017-07-18 | 2022-09-29 | 富士電機株式会社 | semiconductor equipment |
EP3474331A1 (en) * | 2017-10-19 | 2019-04-24 | Infineon Technologies Austria AG | Semiconductor device and method for fabricating a semiconductor device |
JP6818712B2 (en) * | 2018-03-22 | 2021-01-20 | 株式会社東芝 | Semiconductor device |
CN108766884A (en) * | 2018-08-03 | 2018-11-06 | 淄博汉林半导体有限公司 | Schottky chip manufacturing method and Schottky chip without lithography step |
CN113270495A (en) * | 2020-02-14 | 2021-08-17 | 苏州华太电子技术有限公司 | VDMOSFET device structure and manufacturing method thereof |
CN113270471A (en) * | 2020-02-14 | 2021-08-17 | 苏州华太电子技术有限公司 | Terminal structure of VDMOSFET device and manufacturing method thereof |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7977744B2 (en) * | 2002-07-18 | 2011-07-12 | Fairchild Semiconductor Corporation | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Family Cites Families (270)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3404295A (en) | 1964-11-30 | 1968-10-01 | Motorola Inc | High frequency and voltage transistor with added region for punch-through protection |
US3412297A (en) | 1965-12-16 | 1968-11-19 | United Aircraft Corp | Mos field-effect transistor with a onemicron vertical channel |
US3497777A (en) | 1967-06-13 | 1970-02-24 | Stanislas Teszner | Multichannel field-effect semi-conductor device |
US3564356A (en) | 1968-10-24 | 1971-02-16 | Tektronix Inc | High voltage integrated circuit transistor |
US3660697A (en) | 1970-02-16 | 1972-05-02 | Bell Telephone Labor Inc | Monolithic semiconductor apparatus adapted for sequential charge transfer |
US4003072A (en) | 1972-04-20 | 1977-01-11 | Sony Corporation | Semiconductor device with high voltage breakdown resistance |
US4337474A (en) | 1978-08-31 | 1982-06-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
US4638344A (en) | 1979-10-09 | 1987-01-20 | Cardwell Jr Walter T | Junction field-effect transistor controlled by merged depletion regions |
US4698653A (en) | 1979-10-09 | 1987-10-06 | Cardwell Jr Walter T | Semiconductor devices controlled by depletion regions |
US4345265A (en) | 1980-04-14 | 1982-08-17 | Supertex, Inc. | MOS Power transistor with improved high-voltage capability |
US4868624A (en) | 1980-05-09 | 1989-09-19 | Regents Of The University Of Minnesota | Channel collector transistor |
US4300150A (en) | 1980-06-16 | 1981-11-10 | North American Philips Corporation | Lateral double-diffused MOS transistor device |
US4326332A (en) | 1980-07-28 | 1982-04-27 | International Business Machines Corp. | Method of making a high density V-MOS memory array |
EP0051693B1 (en) | 1980-11-12 | 1985-06-19 | Ibm Deutschland Gmbh | Electrically switchable read-only memory |
GB2089119A (en) | 1980-12-10 | 1982-06-16 | Philips Electronic Associated | High voltage semiconductor devices |
US4974059A (en) | 1982-12-21 | 1990-11-27 | International Rectifier Corporation | Semiconductor high-power mosfet device |
JPS6016420A (en) | 1983-07-08 | 1985-01-28 | Mitsubishi Electric Corp | Selective epitaxial growth method |
US4639761A (en) | 1983-12-16 | 1987-01-27 | North American Philips Corporation | Combined bipolar-field effect transistor resurf devices |
FR2566179B1 (en) | 1984-06-14 | 1986-08-22 | Commissariat Energie Atomique | METHOD FOR SELF-POSITIONING OF A LOCALIZED FIELD OXIDE WITH RESPECT TO AN ISOLATION TRENCH |
US4774556A (en) | 1985-07-25 | 1988-09-27 | Nippondenso Co., Ltd. | Non-volatile semiconductor memory device |
US5262336A (en) | 1986-03-21 | 1993-11-16 | Advanced Power Technology, Inc. | IGBT process to produce platinum lifetime control |
US5034785A (en) | 1986-03-24 | 1991-07-23 | Siliconix Incorporated | Planar vertical channel DMOS structure |
US4716126A (en) | 1986-06-05 | 1987-12-29 | Siliconix Incorporated | Fabrication of double diffused metal oxide semiconductor transistor |
US5607511A (en) | 1992-02-21 | 1997-03-04 | International Business Machines Corporation | Method and apparatus for low temperature, low pressure chemical vapor deposition of epitaxial silicon layers |
US4746630A (en) | 1986-09-17 | 1988-05-24 | Hewlett-Packard Company | Method for producing recessed field oxide with improved sidewall characteristics |
US4941026A (en) | 1986-12-05 | 1990-07-10 | General Electric Company | Semiconductor devices exhibiting minimum on-resistance |
JP2577330B2 (en) | 1986-12-11 | 1997-01-29 | 新技術事業団 | Method of manufacturing double-sided gate static induction thyristor |
JPS63171856A (en) | 1987-01-09 | 1988-07-15 | Hitachi Ltd | Heat-resisting steel and gas turbine using same |
US5105243A (en) | 1987-02-26 | 1992-04-14 | Kabushiki Kaisha Toshiba | Conductivity-modulation metal oxide field effect transistor with single gate structure |
US4821095A (en) | 1987-03-12 | 1989-04-11 | General Electric Company | Insulated gate semiconductor device with extra short grid and method of fabrication |
US4823176A (en) | 1987-04-03 | 1989-04-18 | General Electric Company | Vertical double diffused metal oxide semiconductor (VDMOS) device including high voltage junction exhibiting increased safe operating area |
US4801986A (en) | 1987-04-03 | 1989-01-31 | General Electric Company | Vertical double diffused metal oxide semiconductor VDMOS device with increased safe operating area and method |
US5164325A (en) | 1987-10-08 | 1992-11-17 | Siliconix Incorporated | Method of making a vertical current flow field effect transistor |
US4893160A (en) | 1987-11-13 | 1990-01-09 | Siliconix Incorporated | Method for increasing the performance of trenched devices and the resulting structure |
US4914058A (en) | 1987-12-29 | 1990-04-03 | Siliconix Incorporated | Grooved DMOS process with varying gate dielectric thickness |
US4967245A (en) | 1988-03-14 | 1990-10-30 | Siliconix Incorporated | Trench power MOSFET device |
US5283201A (en) | 1988-05-17 | 1994-02-01 | Advanced Power Technology, Inc. | High density power device fabrication process |
KR0173111B1 (en) | 1988-06-02 | 1999-02-01 | 야마무라 가쯔미 | Trench gate metal oxide semiconductor field effect transistor |
JPH0216763A (en) | 1988-07-05 | 1990-01-19 | Toshiba Corp | Manufacture of semiconductor device |
US4853345A (en) | 1988-08-22 | 1989-08-01 | Delco Electronics Corporation | Process for manufacture of a vertical DMOS transistor |
US5268311A (en) | 1988-09-01 | 1993-12-07 | International Business Machines Corporation | Method for forming a thin dielectric layer on a substrate |
US5072266A (en) | 1988-12-27 | 1991-12-10 | Siliconix Incorporated | Trench DMOS power transistor with field-shaping body profile and three-dimensional geometry |
US5111253A (en) | 1989-05-09 | 1992-05-05 | General Electric Company | Multicellular FET having a Schottky diode merged therewith |
US4992390A (en) | 1989-07-06 | 1991-02-12 | General Electric Company | Trench gate structure with thick bottom oxide |
WO1991003842A1 (en) | 1989-08-31 | 1991-03-21 | Nippondenso Co., Ltd. | Insulated gate bipolar transistor |
US5248894A (en) | 1989-10-03 | 1993-09-28 | Harris Corporation | Self-aligned channel stop for trench-isolated island |
US5071782A (en) | 1990-06-28 | 1991-12-10 | Texas Instruments Incorporated | Vertical memory cell array and method of fabrication |
US5079608A (en) | 1990-11-06 | 1992-01-07 | Harris Corporation | Power MOSFET transistor circuit with active clamp |
CN1019720B (en) | 1991-03-19 | 1992-12-30 | 电子科技大学 | Power semiconductor device |
US5164802A (en) | 1991-03-20 | 1992-11-17 | Harris Corporation | Power vdmosfet with schottky on lightly doped drain of lateral driver fet |
US5219793A (en) | 1991-06-03 | 1993-06-15 | Motorola Inc. | Method for forming pitch independent contacts and a semiconductor device having the same |
KR940006702B1 (en) | 1991-06-14 | 1994-07-25 | 금성일렉트론 주식회사 | Manufacturing method of mosfet |
US5298761A (en) | 1991-06-17 | 1994-03-29 | Nikon Corporation | Method and apparatus for exposure process |
JP2570022B2 (en) | 1991-09-20 | 1997-01-08 | 株式会社日立製作所 | Constant voltage diode, power conversion device using the same, and method of manufacturing constant voltage diode |
JPH0613627A (en) | 1991-10-08 | 1994-01-21 | Semiconductor Energy Lab Co Ltd | Semiconductor device and its manufacture |
US5366914A (en) | 1992-01-29 | 1994-11-22 | Nec Corporation | Vertical power MOSFET structure having reduced cell area |
US5315142A (en) | 1992-03-23 | 1994-05-24 | International Business Machines Corporation | High performance trench EEPROM cell |
JP2904635B2 (en) | 1992-03-30 | 1999-06-14 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US5554862A (en) | 1992-03-31 | 1996-09-10 | Kabushiki Kaisha Toshiba | Power semiconductor device |
JPH06196723A (en) | 1992-04-28 | 1994-07-15 | Mitsubishi Electric Corp | Semiconductor device and manufacture thereof |
US5640034A (en) | 1992-05-18 | 1997-06-17 | Texas Instruments Incorporated | Top-drain trench based resurf DMOS transistor structure |
US5233215A (en) | 1992-06-08 | 1993-08-03 | North Carolina State University At Raleigh | Silicon carbide power MOSFET with floating field ring and floating field plate |
US5430324A (en) | 1992-07-23 | 1995-07-04 | Siliconix, Incorporated | High voltage transistor having edge termination utilizing trench technology |
US5558313A (en) | 1992-07-24 | 1996-09-24 | Siliconix Inorporated | Trench field effect transistor with reduced punch-through susceptibility and low RDSon |
US5294824A (en) | 1992-07-31 | 1994-03-15 | Motorola, Inc. | High voltage transistor having reduced on-resistance |
GB9216599D0 (en) | 1992-08-05 | 1992-09-16 | Philips Electronics Uk Ltd | A semiconductor device comprising a vertical insulated gate field effect device and a method of manufacturing such a device |
US5539238A (en) * | 1992-09-02 | 1996-07-23 | Texas Instruments Incorporated | Area efficient high voltage Mosfets with vertical resurf drift regions |
US5300447A (en) | 1992-09-29 | 1994-04-05 | Texas Instruments Incorporated | Method of manufacturing a minimum scaled transistor |
JPH06163907A (en) | 1992-11-20 | 1994-06-10 | Hitachi Ltd | Voltage drive semiconductor device |
US5275965A (en) | 1992-11-25 | 1994-01-04 | Micron Semiconductor, Inc. | Trench isolation using gated sidewalls |
US5326711A (en) | 1993-01-04 | 1994-07-05 | Texas Instruments Incorporated | High performance high voltage vertical transistor and method of fabrication |
DE4300806C1 (en) | 1993-01-14 | 1993-12-23 | Siemens Ag | Vertical MOS transistor prodn. - with reduced trench spacing, without parasitic bipolar effects |
US5418376A (en) | 1993-03-02 | 1995-05-23 | Toyo Denki Seizo Kabushiki Kaisha | Static induction semiconductor device with a distributed main electrode structure and static induction semiconductor device with a static induction main electrode shorted structure |
US5341011A (en) | 1993-03-15 | 1994-08-23 | Siliconix Incorporated | Short channel trenched DMOS transistor |
DE4309764C2 (en) | 1993-03-25 | 1997-01-30 | Siemens Ag | Power MOSFET |
US5365102A (en) | 1993-07-06 | 1994-11-15 | North Carolina State University | Schottky barrier rectifier with MOS trench |
BE1007283A3 (en) | 1993-07-12 | 1995-05-09 | Philips Electronics Nv | Semiconductor device with most with an extended drain area high voltage. |
US5420061A (en) * | 1993-08-13 | 1995-05-30 | Micron Semiconductor, Inc. | Method for improving latchup immunity in a dual-polysilicon gate process |
JPH07122749A (en) | 1993-09-01 | 1995-05-12 | Toshiba Corp | Semiconductor device and its manufacture |
JP3400846B2 (en) | 1994-01-20 | 2003-04-28 | 三菱電機株式会社 | Semiconductor device having trench structure and method of manufacturing the same |
US5429977A (en) | 1994-03-11 | 1995-07-04 | Industrial Technology Research Institute | Method for forming a vertical transistor with a stacked capacitor DRAM cell |
US5434435A (en) | 1994-05-04 | 1995-07-18 | North Carolina State University | Trench gate lateral MOSFET |
DE4417150C2 (en) | 1994-05-17 | 1996-03-14 | Siemens Ag | Method for producing an arrangement with self-reinforcing dynamic MOS transistor memory cells |
US5405794A (en) | 1994-06-14 | 1995-04-11 | Philips Electronics North America Corporation | Method of producing VDMOS device of increased power density |
US5424231A (en) | 1994-08-09 | 1995-06-13 | United Microelectronics Corp. | Method for manufacturing a VDMOS transistor |
US5583368A (en) | 1994-08-11 | 1996-12-10 | International Business Machines Corporation | Stacked devices |
EP0698919B1 (en) | 1994-08-15 | 2002-01-16 | Siliconix Incorporated | Trenched DMOS transistor fabrication using seven masks |
US5581100A (en) | 1994-08-30 | 1996-12-03 | International Rectifier Corporation | Trench depletion MOSFET |
US5508542A (en) * | 1994-10-28 | 1996-04-16 | International Business Machines Corporation | Porous silicon trench and capacitor structures |
US5583065A (en) | 1994-11-23 | 1996-12-10 | Sony Corporation | Method of making a MOS semiconductor device |
US5674766A (en) | 1994-12-30 | 1997-10-07 | Siliconix Incorporated | Method of making a trench MOSFET with multi-resistivity drain to provide low on-resistance by varying dopant concentration in epitaxial layer |
US5597765A (en) * | 1995-01-10 | 1997-01-28 | Siliconix Incorporated | Method for making termination structure for power MOSFET |
JPH08204179A (en) | 1995-01-26 | 1996-08-09 | Fuji Electric Co Ltd | Silicon carbide trench mosfet |
US5670803A (en) | 1995-02-08 | 1997-09-23 | International Business Machines Corporation | Three-dimensional SRAM trench structure and fabrication method therefor |
JP3325736B2 (en) | 1995-02-09 | 2002-09-17 | 三菱電機株式会社 | Insulated gate semiconductor device |
EP0726603B1 (en) | 1995-02-10 | 1999-04-21 | SILICONIX Incorporated | Trenched field effect transistor with PN depletion barrier |
JP3291957B2 (en) | 1995-02-17 | 2002-06-17 | 富士電機株式会社 | Vertical trench MISFET and method of manufacturing the same |
US5595927A (en) | 1995-03-17 | 1997-01-21 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for making self-aligned source/drain mask ROM memory cell using trench etched channel |
US5592005A (en) | 1995-03-31 | 1997-01-07 | Siliconix Incorporated | Punch-through field effect transistor |
JPH08306914A (en) | 1995-04-27 | 1996-11-22 | Nippondenso Co Ltd | Semiconductor device and its manufacture |
US5567634A (en) | 1995-05-01 | 1996-10-22 | National Semiconductor Corporation | Method of fabricating self-aligned contact trench DMOS transistors |
US6049108A (en) | 1995-06-02 | 2000-04-11 | Siliconix Incorporated | Trench-gated MOSFET with bidirectional voltage clamping |
US5648670A (en) | 1995-06-07 | 1997-07-15 | Sgs-Thomson Microelectronics, Inc. | Trench MOS-gated device with a minimum number of masks |
US5629543A (en) | 1995-08-21 | 1997-05-13 | Siliconix Incorporated | Trenched DMOS transistor with buried layer for reduced on-resistance and ruggedness |
US5689128A (en) | 1995-08-21 | 1997-11-18 | Siliconix Incorporated | High density trenched DMOS transistor |
DE19636302C2 (en) | 1995-09-06 | 1998-08-20 | Denso Corp | Silicon carbide semiconductor device and manufacturing method |
US5705409A (en) | 1995-09-28 | 1998-01-06 | Motorola Inc. | Method for forming trench transistor structure |
US5879971A (en) | 1995-09-28 | 1999-03-09 | Motorola Inc. | Trench random access memory cell and method of formation |
US5616945A (en) | 1995-10-13 | 1997-04-01 | Siliconix Incorporated | Multiple gated MOSFET for use in DC-DC converter |
US5973367A (en) | 1995-10-13 | 1999-10-26 | Siliconix Incorporated | Multiple gated MOSFET for use in DC-DC converter |
US5949124A (en) | 1995-10-31 | 1999-09-07 | Motorola, Inc. | Edge termination structure |
US6037632A (en) | 1995-11-06 | 2000-03-14 | Kabushiki Kaisha Toshiba | Semiconductor device |
KR0159075B1 (en) | 1995-11-11 | 1998-12-01 | 김광호 | Trench dmos device and a method of fabricating the same |
US5780343A (en) | 1995-12-20 | 1998-07-14 | National Semiconductor Corporation | Method of producing high quality silicon surface for selective epitaxial growth of silicon |
US5637898A (en) | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
US6097063A (en) | 1996-01-22 | 2000-08-01 | Fuji Electric Co., Ltd. | Semiconductor device having a plurality of parallel drift regions |
JP4047384B2 (en) | 1996-02-05 | 2008-02-13 | シーメンス アクチエンゲゼルシヤフト | Semiconductor devices that can be controlled by field effects |
US6084268A (en) | 1996-03-05 | 2000-07-04 | Semiconductor Components Industries, Llc | Power MOSFET device having low on-resistance and method |
DE19611045C1 (en) | 1996-03-20 | 1997-05-22 | Siemens Ag | Field effect transistor e.g. vertical MOS type |
US5895951A (en) | 1996-04-05 | 1999-04-20 | Megamos Corporation | MOSFET structure and fabrication process implemented by forming deep and narrow doping regions through doping trenches |
US5770878A (en) | 1996-04-10 | 1998-06-23 | Harris Corporation | Trench MOS gate device |
US5719409A (en) | 1996-06-06 | 1998-02-17 | Cree Research, Inc. | Silicon carbide metal-insulator semiconductor field effect transistor |
EP0948818B1 (en) | 1996-07-19 | 2009-01-07 | SILICONIX Incorporated | High density trench dmos transistor with trench bottom implant |
US5808340A (en) | 1996-09-18 | 1998-09-15 | Advanced Micro Devices, Inc. | Short channel self aligned VMOS field effect transistor |
JP2891205B2 (en) | 1996-10-21 | 1999-05-17 | 日本電気株式会社 | Manufacturing method of semiconductor integrated circuit |
US5972741A (en) | 1996-10-31 | 1999-10-26 | Sanyo Electric Co., Ltd. | Method of manufacturing semiconductor device |
US6168983B1 (en) | 1996-11-05 | 2001-01-02 | Power Integrations, Inc. | Method of making a high-voltage transistor with multiple lateral conduction layers |
US6207994B1 (en) | 1996-11-05 | 2001-03-27 | Power Integrations, Inc. | High-voltage transistor with multi-layer conduction region |
KR100233832B1 (en) | 1996-12-14 | 1999-12-01 | 정선종 | Transistor of semiconductor device and method for manufacturing the same |
US6011298A (en) | 1996-12-31 | 2000-01-04 | Stmicroelectronics, Inc. | High voltage termination with buried field-shaping region |
JPH10256550A (en) | 1997-01-09 | 1998-09-25 | Toshiba Corp | Semiconductor device |
US6570185B1 (en) * | 1997-02-07 | 2003-05-27 | Purdue Research Foundation | Structure to reduce the on-resistance of power transistors |
JP3938964B2 (en) | 1997-02-10 | 2007-06-27 | 三菱電機株式会社 | High voltage semiconductor device and manufacturing method thereof |
US5877528A (en) | 1997-03-03 | 1999-03-02 | Megamos Corporation | Structure to provide effective channel-stop in termination areas for trenched power transistors |
US6057558A (en) | 1997-03-05 | 2000-05-02 | Denson Corporation | Silicon carbide semiconductor device and manufacturing method thereof |
KR100225409B1 (en) | 1997-03-27 | 1999-10-15 | 김덕중 | Trench dmos and method of manufacturing the same |
US6163052A (en) | 1997-04-04 | 2000-12-19 | Advanced Micro Devices, Inc. | Trench-gated vertical combination JFET and MOSFET devices |
US5879994A (en) | 1997-04-15 | 1999-03-09 | National Semiconductor Corporation | Self-aligned method of fabricating terrace gate DMOS transistor |
US6281547B1 (en) | 1997-05-08 | 2001-08-28 | Megamos Corporation | Power transistor cells provided with reliable trenched source contacts connected to narrower source manufactured without a source mask |
JPH113936A (en) | 1997-06-13 | 1999-01-06 | Nec Corp | Manufacture of semiconductor device |
JP3618517B2 (en) | 1997-06-18 | 2005-02-09 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
US6110799A (en) | 1997-06-30 | 2000-08-29 | Intersil Corporation | Trench contact process |
US6037628A (en) | 1997-06-30 | 2000-03-14 | Intersil Corporation | Semiconductor structures with trench contacts |
US6096608A (en) | 1997-06-30 | 2000-08-01 | Siliconix Incorporated | Bidirectional trench gated power mosfet with submerged body bus extending underneath gate trench |
DE19731495C2 (en) | 1997-07-22 | 1999-05-20 | Siemens Ag | Bipolar transistor controllable by field effect and method for its production |
US6239463B1 (en) | 1997-08-28 | 2001-05-29 | Siliconix Incorporated | Low resistance power MOSFET or other device containing silicon-germanium layer |
JP3502531B2 (en) | 1997-08-28 | 2004-03-02 | 株式会社ルネサステクノロジ | Method for manufacturing semiconductor device |
DE19740195C2 (en) | 1997-09-12 | 1999-12-02 | Siemens Ag | Semiconductor device with metal-semiconductor junction with low reverse current |
DE19743342C2 (en) | 1997-09-30 | 2002-02-28 | Infineon Technologies Ag | Field packing transistor with high packing density and method for its production |
US5776813A (en) | 1997-10-06 | 1998-07-07 | Industrial Technology Research Institute | Process to manufacture a vertical gate-enhanced bipolar transistor |
KR100249505B1 (en) | 1997-10-28 | 2000-03-15 | 정선종 | Fabrication method of laterally double diffused mosfets |
US6337499B1 (en) | 1997-11-03 | 2002-01-08 | Infineon Technologies Ag | Semiconductor component |
US6005271A (en) | 1997-11-05 | 1999-12-21 | Magepower Semiconductor Corp. | Semiconductor cell array with high packing density |
US5943581A (en) | 1997-11-05 | 1999-08-24 | Vanguard International Semiconductor Corporation | Method of fabricating a buried reservoir capacitor structure for high-density dynamic random access memory (DRAM) circuits |
GB9723468D0 (en) | 1997-11-07 | 1998-01-07 | Zetex Plc | Method of semiconductor device fabrication |
US6081009A (en) | 1997-11-10 | 2000-06-27 | Intersil Corporation | High voltage mosfet structure |
US6429481B1 (en) * | 1997-11-14 | 2002-08-06 | Fairchild Semiconductor Corporation | Field effect transistor and method of its manufacture |
JPH11204782A (en) | 1998-01-08 | 1999-07-30 | Toshiba Corp | Semiconductor device and manufacture therefor |
EP1050908B1 (en) | 1998-01-22 | 2016-01-20 | Mitsubishi Denki Kabushiki Kaisha | Insulating gate type bipolar semiconductor device |
US5900663A (en) * | 1998-02-07 | 1999-05-04 | Xemod, Inc. | Quasi-mesh gate structure for lateral RF MOS devices |
US5949104A (en) * | 1998-02-07 | 1999-09-07 | Xemod, Inc. | Source connection structure for lateral RF MOS devices |
GB9826291D0 (en) | 1998-12-02 | 1999-01-20 | Koninkl Philips Electronics Nv | Field-effect semi-conductor devices |
DE19808348C1 (en) | 1998-02-27 | 1999-06-24 | Siemens Ag | Semiconductor component, such as field-effect power semiconductor device |
US5897343A (en) * | 1998-03-30 | 1999-04-27 | Motorola, Inc. | Method of making a power switching trench MOSFET having aligned source regions |
EP0996981A1 (en) | 1998-04-08 | 2000-05-03 | Siemens Aktiengesellschaft | High-voltage edge termination for planar structures |
US5945724A (en) | 1998-04-09 | 1999-08-31 | Micron Technology, Inc. | Trench isolation region for semiconductor device |
US6137152A (en) | 1998-04-22 | 2000-10-24 | Texas Instruments - Acer Incorporated | Planarized deep-shallow trench isolation for CMOS/bipolar devices |
US6262453B1 (en) * | 1998-04-24 | 2001-07-17 | Magepower Semiconductor Corp. | Double gate-oxide for reducing gate-drain capacitance in trenched DMOS with high-dopant concentration buried-region under trenched gate |
US6150697A (en) | 1998-04-30 | 2000-11-21 | Denso Corporation | Semiconductor apparatus having high withstand voltage |
US6303969B1 (en) | 1998-05-01 | 2001-10-16 | Allen Tan | Schottky diode with dielectric trench |
US6063678A (en) | 1998-05-04 | 2000-05-16 | Xemod, Inc. | Fabrication of lateral RF MOS devices with enhanced RF properties |
US6048772A (en) * | 1998-05-04 | 2000-04-11 | Xemod, Inc. | Method for fabricating a lateral RF MOS device with an non-diffusion source-backside connection |
DE19820223C1 (en) | 1998-05-06 | 1999-11-04 | Siemens Ag | Variable doping epitaxial layer manufacturing method |
US6104054A (en) | 1998-05-13 | 2000-08-15 | Texas Instruments Incorporated | Space-efficient layout method to reduce the effect of substrate capacitance in dielectrically isolated process technologies |
US6015727A (en) | 1998-06-08 | 2000-01-18 | Wanlass; Frank M. | Damascene formation of borderless contact MOS transistors |
US6064088A (en) | 1998-06-15 | 2000-05-16 | Xemod, Inc. | RF power MOSFET device with extended linear region of transconductance characteristic at low drain current |
DE19828191C1 (en) | 1998-06-24 | 1999-07-29 | Siemens Ag | Lateral high voltage transistor |
KR100372103B1 (en) | 1998-06-30 | 2003-03-31 | 주식회사 하이닉스반도체 | Device Separation Method of Semiconductor Devices |
US6156611A (en) | 1998-07-20 | 2000-12-05 | Motorola, Inc. | Method of fabricating vertical FET with sidewall gate electrode |
KR100363530B1 (en) | 1998-07-23 | 2002-12-05 | 미쓰비시덴키 가부시키가이샤 | Semiconductor device and method of manufacturing the same |
JP3988262B2 (en) | 1998-07-24 | 2007-10-10 | 富士電機デバイステクノロジー株式会社 | Vertical superjunction semiconductor device and manufacturing method thereof |
JP4253374B2 (en) | 1998-07-24 | 2009-04-08 | 千住金属工業株式会社 | Method for soldering printed circuit board and jet solder bath |
US6242770B1 (en) * | 1998-08-31 | 2001-06-05 | Gary Bela Bronner | Diode connected to a magnetic tunnel junction and self aligned with a metallic conductor and method for forming the same |
DE19839970C2 (en) | 1998-09-02 | 2000-11-02 | Siemens Ag | Edge structure and drift area for a semiconductor component and method for their production |
DE19841754A1 (en) | 1998-09-11 | 2000-03-30 | Siemens Ag | Switching transistor with reduced switching losses |
JP3382163B2 (en) | 1998-10-07 | 2003-03-04 | 株式会社東芝 | Power semiconductor device |
US7462910B1 (en) | 1998-10-14 | 2008-12-09 | International Rectifier Corporation | P-channel trench MOSFET structure |
DE19848828C2 (en) | 1998-10-22 | 2001-09-13 | Infineon Technologies Ag | Semiconductor device with low forward voltage and high blocking capability |
US5998833A (en) | 1998-10-26 | 1999-12-07 | North Carolina State University | Power semiconductor devices having improved high frequency switching and breakdown characteristics |
US6545316B1 (en) | 2000-06-23 | 2003-04-08 | Silicon Wireless Corporation | MOSFET devices having linear transfer characteristics when operating in velocity saturation mode and methods of forming and operating same |
US6194741B1 (en) * | 1998-11-03 | 2001-02-27 | International Rectifier Corp. | MOSgated trench type power semiconductor with silicon carbide substrate and increased gate breakdown voltage and reduced on-resistance |
JP3951522B2 (en) | 1998-11-11 | 2007-08-01 | 富士電機デバイステクノロジー株式会社 | Super junction semiconductor device |
JP3799888B2 (en) | 1998-11-12 | 2006-07-19 | 富士電機デバイステクノロジー株式会社 | Superjunction semiconductor device and method for manufacturing the same |
US6291856B1 (en) | 1998-11-12 | 2001-09-18 | Fuji Electric Co., Ltd. | Semiconductor device with alternating conductivity type layer and method of manufacturing the same |
JP2000156978A (en) | 1998-11-17 | 2000-06-06 | Fuji Electric Co Ltd | Soft switching circuit |
US6156606A (en) | 1998-11-17 | 2000-12-05 | Siemens Aktiengesellschaft | Method of forming a trench capacitor using a rutile dielectric material |
US6084264A (en) | 1998-11-25 | 2000-07-04 | Siliconix Incorporated | Trench MOSFET having improved breakdown and on-resistance characteristics |
DE19854915C2 (en) | 1998-11-27 | 2002-09-05 | Infineon Technologies Ag | MOS field effect transistor with auxiliary electrode |
GB9826041D0 (en) | 1998-11-28 | 1999-01-20 | Koninkl Philips Electronics Nv | Trench-gate semiconductor devices and their manufacture |
US6452230B1 (en) | 1998-12-23 | 2002-09-17 | International Rectifier Corporation | High voltage mosgated device with trenches to reduce on-resistance |
US6351018B1 (en) * | 1999-02-26 | 2002-02-26 | Fairchild Semiconductor Corporation | Monolithically integrated trench MOSFET and Schottky diode |
US6204097B1 (en) | 1999-03-01 | 2001-03-20 | Semiconductor Components Industries, Llc | Semiconductor device and method of manufacture |
JP3751463B2 (en) | 1999-03-23 | 2006-03-01 | 株式会社東芝 | High voltage semiconductor element |
DE19913375B4 (en) | 1999-03-24 | 2009-03-26 | Infineon Technologies Ag | Method for producing a MOS transistor structure |
JP3417336B2 (en) | 1999-03-25 | 2003-06-16 | 関西日本電気株式会社 | Insulated gate semiconductor device and method of manufacturing the same |
US6316806B1 (en) | 1999-03-31 | 2001-11-13 | Fairfield Semiconductor Corporation | Trench transistor with a self-aligned source |
US6188105B1 (en) | 1999-04-01 | 2001-02-13 | Intersil Corporation | High density MOS-gated power device and process for forming same |
AU4820100A (en) | 1999-05-06 | 2000-11-21 | Cp Clare Corporation | Mosfet with field reducing trenches in body region |
WO2000068998A1 (en) | 1999-05-06 | 2000-11-16 | C.P. Clare Corporation | High voltage mosfet structures |
US6313482B1 (en) | 1999-05-17 | 2001-11-06 | North Carolina State University | Silicon carbide power devices having trench-based silicon carbide charge coupling regions therein |
US6198127B1 (en) | 1999-05-19 | 2001-03-06 | Intersil Corporation | MOS-gated power device having extended trench and doping zone and process for forming same |
US6433385B1 (en) | 1999-05-19 | 2002-08-13 | Fairchild Semiconductor Corporation | MOS-gated power device having segmented trench and extended doping zone and process for forming same |
US6291298B1 (en) | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
US6191447B1 (en) | 1999-05-28 | 2001-02-20 | Micro-Ohm Corporation | Power semiconductor devices that utilize tapered trench-based insulating regions to improve electric field profiles in highly doped drift region mesas and methods of forming same |
EP1058318B1 (en) | 1999-06-03 | 2008-04-16 | STMicroelectronics S.r.l. | Power semiconductor device having an edge termination structure comprising a voltage divider |
EP1192640A2 (en) | 1999-06-03 | 2002-04-03 | GENERAL SEMICONDUCTOR, Inc. | Power mosfet and method of making the same |
JP3851744B2 (en) | 1999-06-28 | 2006-11-29 | 株式会社東芝 | Manufacturing method of semiconductor device |
US6274905B1 (en) | 1999-06-30 | 2001-08-14 | Fairchild Semiconductor Corporation | Trench structure substantially filled with high-conductivity material |
GB9916370D0 (en) | 1999-07-14 | 1999-09-15 | Koninkl Philips Electronics Nv | Manufacture of semiconductor devices and material |
GB9916520D0 (en) | 1999-07-15 | 1999-09-15 | Koninkl Philips Electronics Nv | Manufacture of semiconductor devices and material |
GB9917099D0 (en) | 1999-07-22 | 1999-09-22 | Koninkl Philips Electronics Nv | Cellular trench-gate field-effect transistors |
JP3971062B2 (en) | 1999-07-29 | 2007-09-05 | 株式会社東芝 | High voltage semiconductor device |
TW411553B (en) | 1999-08-04 | 2000-11-11 | Mosel Vitelic Inc | Method for forming curved oxide on bottom of trench |
JP4774580B2 (en) | 1999-08-23 | 2011-09-14 | 富士電機株式会社 | Super junction semiconductor device |
US20030060013A1 (en) * | 1999-09-24 | 2003-03-27 | Bruce D. Marchant | Method of manufacturing trench field effect transistors with trenched heavy body |
US6228727B1 (en) | 1999-09-27 | 2001-05-08 | Chartered Semiconductor Manufacturing, Ltd. | Method to form shallow trench isolations with rounded corners and reduced trench oxide recess |
GB9922764D0 (en) | 1999-09-28 | 1999-11-24 | Koninkl Philips Electronics Nv | Manufacture of trench-gate semiconductor devices |
JP3507732B2 (en) | 1999-09-30 | 2004-03-15 | 株式会社東芝 | Semiconductor device |
US6222233B1 (en) * | 1999-10-04 | 2001-04-24 | Xemod, Inc. | Lateral RF MOS device with improved drain structure |
US6271552B1 (en) | 1999-10-04 | 2001-08-07 | Xemod, Inc | Lateral RF MOS device with improved breakdown voltage |
JP4450122B2 (en) | 1999-11-17 | 2010-04-14 | 株式会社デンソー | Silicon carbide semiconductor device |
GB9929613D0 (en) | 1999-12-15 | 2000-02-09 | Koninkl Philips Electronics Nv | Manufacture of semiconductor material and devices using that material |
FR2803101B1 (en) * | 1999-12-24 | 2002-04-12 | St Microelectronics Sa | PROCESS FOR MANUFACTURING VERTICAL POWER COMPONENTS |
US6285060B1 (en) | 1999-12-30 | 2001-09-04 | Siliconix Incorporated | Barrier accumulation-mode MOSFET |
US6346469B1 (en) | 2000-01-03 | 2002-02-12 | Motorola, Inc. | Semiconductor device and a process for forming the semiconductor device |
JP2001192174A (en) | 2000-01-12 | 2001-07-17 | Occ Corp | Guide winder |
GB0002235D0 (en) | 2000-02-02 | 2000-03-22 | Koninkl Philips Electronics Nv | Trenched schottky rectifiers |
JP4765012B2 (en) | 2000-02-09 | 2011-09-07 | 富士電機株式会社 | Semiconductor device and manufacturing method thereof |
US6376878B1 (en) * | 2000-02-11 | 2002-04-23 | Fairchild Semiconductor Corporation | MOS-gated devices with alternating zones of conductivity |
GB0003185D0 (en) | 2000-02-12 | 2000-04-05 | Koninkl Philips Electronics Nv | An insulated gate field effect device |
GB0003184D0 (en) | 2000-02-12 | 2000-04-05 | Koninkl Philips Electronics Nv | A semiconductor device and a method of fabricating material for a semiconductor device |
US6274420B1 (en) * | 2000-02-23 | 2001-08-14 | Advanced Micro Devices, Inc. | Sti (shallow trench isolation) structures for minimizing leakage current through drain and source silicides |
US6271100B1 (en) | 2000-02-24 | 2001-08-07 | International Business Machines Corporation | Chemically enhanced anneal for removing trench stress resulting in improved bipolar yield |
JP2001244461A (en) | 2000-02-28 | 2001-09-07 | Toyota Central Res & Dev Lab Inc | Vertical semiconductor device |
JP3636345B2 (en) | 2000-03-17 | 2005-04-06 | 富士電機デバイステクノロジー株式会社 | Semiconductor device and method for manufacturing semiconductor device |
JP5081358B2 (en) | 2000-03-17 | 2012-11-28 | ゼネラル セミコンダクター,インク. | Double diffusion metal oxide semiconductor transistor having trench gate electrode and method for manufacturing the same |
JP4534303B2 (en) | 2000-04-27 | 2010-09-01 | 富士電機システムズ株式会社 | Horizontal super junction semiconductor device |
JP4240752B2 (en) | 2000-05-01 | 2009-03-18 | 富士電機デバイステクノロジー株式会社 | Semiconductor device |
US6509240B2 (en) | 2000-05-15 | 2003-01-21 | International Rectifier Corporation | Angle implant process for cellular deep trench sidewall doping |
DE10026924A1 (en) | 2000-05-30 | 2001-12-20 | Infineon Technologies Ag | Compensation component |
US6479352B2 (en) | 2000-06-02 | 2002-11-12 | General Semiconductor, Inc. | Method of fabricating high voltage power MOSFET having low on-resistance |
US6627949B2 (en) | 2000-06-02 | 2003-09-30 | General Semiconductor, Inc. | High voltage power MOSFET having low on-resistance |
US6635534B2 (en) | 2000-06-05 | 2003-10-21 | Fairchild Semiconductor Corporation | Method of manufacturing a trench MOSFET using selective growth epitaxy |
US6472678B1 (en) | 2000-06-16 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with double-diffused body profile |
JP4984345B2 (en) | 2000-06-21 | 2012-07-25 | 富士電機株式会社 | Semiconductor device |
US6555895B1 (en) | 2000-07-17 | 2003-04-29 | General Semiconductor, Inc. | Devices and methods for addressing optical edge effects in connection with etched trenches |
US6472708B1 (en) | 2000-08-31 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with structure having low gate charge |
EP1205980A1 (en) | 2000-11-07 | 2002-05-15 | Infineon Technologies AG | A method for forming a field effect transistor in a semiconductor substrate |
US6362112B1 (en) | 2000-11-08 | 2002-03-26 | Fabtech, Inc. | Single step etched moat |
US6608350B2 (en) | 2000-12-07 | 2003-08-19 | International Rectifier Corporation | High voltage vertical conduction superjunction semiconductor device |
US6713813B2 (en) | 2001-01-30 | 2004-03-30 | Fairchild Semiconductor Corporation | Field effect transistor having a lateral depletion structure |
US7345342B2 (en) | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
US6677641B2 (en) * | 2001-10-17 | 2004-01-13 | Fairchild Semiconductor Corporation | Semiconductor structure with improved smaller forward voltage loss and higher blocking capability |
KR100485297B1 (en) | 2001-02-21 | 2005-04-27 | 미쓰비시덴키 가부시키가이샤 | Semiconductor device and method of manufacturing the same |
GB0104342D0 (en) * | 2001-02-22 | 2001-04-11 | Koninkl Philips Electronics Nv | Semiconductor devices |
KR100393201B1 (en) | 2001-04-16 | 2003-07-31 | 페어차일드코리아반도체 주식회사 | High voltage lateral DMOS transistor having low on-resistance and high breakdown voltage |
JP3312905B2 (en) | 2001-06-25 | 2002-08-12 | 株式会社リコー | Image forming device |
JP2003031821A (en) * | 2001-07-17 | 2003-01-31 | Toshiba Corp | Semiconductor device |
US6465304B1 (en) | 2001-10-04 | 2002-10-15 | General Semiconductor, Inc. | Method for fabricating a power semiconductor device having a floating island voltage sustaining layer |
US6951112B2 (en) | 2004-02-10 | 2005-10-04 | General Electric Company | Methods and apparatus for assembling gas turbine engines |
-
2002
- 2002-07-18 US US10/200,056 patent/US6803626B2/en not_active Expired - Lifetime
-
2004
- 2004-08-31 US US10/931,887 patent/US7291894B2/en not_active Expired - Lifetime
-
2007
- 2007-09-27 US US11/862,396 patent/US7977744B2/en not_active Expired - Fee Related
-
2011
- 2011-05-24 US US13/114,253 patent/US20110284955A1/en not_active Abandoned
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7977744B2 (en) * | 2002-07-18 | 2011-07-12 | Fairchild Semiconductor Corporation | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9525043B2 (en) | 2012-06-05 | 2016-12-20 | Infineon Technologies Austria Ag | Semiconductor device and method of manufacturing a semiconductor device |
US9484453B2 (en) | 2012-12-21 | 2016-11-01 | Alpha And Omega Semiconductor Incorporated | Device structure and methods of making high density MOSFETs for load switch and DC-DC applications |
US9450088B2 (en) | 2012-12-21 | 2016-09-20 | Alpha And Omega Semiconductor Incorporated | High density trench-based power MOSFETs with self-aligned active contacts and method for making such devices |
US8946816B2 (en) | 2012-12-21 | 2015-02-03 | Alpha And Omega Semiconductor Incorporated | High frequency switching MOSFETs with low output capacitance using a depletable P-shield |
US9502554B2 (en) | 2012-12-21 | 2016-11-22 | Alpha And Omega Semiconductor Incorporated | High frequency switching MOSFETs with low output capacitance using a depletable P-shield |
US9252264B2 (en) | 2012-12-21 | 2016-02-02 | Alpha And Omega Semiconductor Incorporated | High frequency switching MOSFETs with low output capacitance using a depletable P-shield |
US9136380B2 (en) | 2012-12-21 | 2015-09-15 | Alpha And Omega Semiconductor Incorporated | Device structure and methods of making high density MOSFETs for load switch and DC-DC applications |
US8951867B2 (en) | 2012-12-21 | 2015-02-10 | Alpha And Omega Semiconductor Incorporated | High density trench-based power MOSFETs with self-aligned active contacts and method for making such devices |
US9190512B2 (en) | 2012-12-21 | 2015-11-17 | Alpha And Omega Semiconductor Incorporated | High density trench-based power MOSFETs with self-aligned active contacts and method for making such devices |
US9105494B2 (en) * | 2013-02-25 | 2015-08-11 | Alpha and Omega Semiconductors, Incorporated | Termination trench for power MOSFET applications |
US9412733B2 (en) | 2013-02-25 | 2016-08-09 | Alpha And Omega Semiconductor Incorporated | MOSFET with integrated schottky diode |
US9356022B2 (en) | 2013-02-25 | 2016-05-31 | Alpha And Omega Semiconductor Incorporated | Semiconductor device with termination structure for power MOSFET applications |
US20140239388A1 (en) * | 2013-02-25 | 2014-08-28 | Alpha And Omega Semiconductor Incorporated | Termination trench for power mosfet applications |
US10008579B2 (en) | 2013-02-25 | 2018-06-26 | Alpha And Omega Semiconductor Incorporated | MOSFET with integrated schottky diode |
CN104347614A (en) * | 2013-08-09 | 2015-02-11 | 三星电机株式会社 | Power semiconductor device and method of manufacturing same |
US9627470B2 (en) | 2013-08-09 | 2017-04-18 | Samsung Electro-Mechanics Co., Ltd. | Power semiconductor device and method of manufacturing the same |
CN104518021A (en) * | 2013-09-26 | 2015-04-15 | 无锡华润华晶微电子有限公司 | VDMOS device cellular structure and manufacture method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20040014451A1 (en) | 2004-01-22 |
US6803626B2 (en) | 2004-10-12 |
US20050023607A1 (en) | 2005-02-03 |
US20080012071A1 (en) | 2008-01-17 |
US7291894B2 (en) | 2007-11-06 |
US7977744B2 (en) | 2011-07-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7977744B2 (en) | Field effect transistor with trench filled with insulating material and strips of semi-insulating material along trench sidewalls | |
US10396158B2 (en) | Termination structure for nanotube semiconductor devices | |
US7910486B2 (en) | Method for forming nanotube semiconductor devices | |
US7576388B1 (en) | Trench-gate LDMOS structures | |
US8592895B2 (en) | Field effect transistor with source, heavy body region and shielded gate | |
US8097510B2 (en) | Method of forming lateral trench gate FET with direct source-drain current path | |
US20150221765A1 (en) | Vertical power mosfet including planar channel and vertical field | |
US20090206913A1 (en) | Edge Termination with Improved Breakdown Voltage | |
KR20040008252A (en) | Power mosfet with deep implanted junctions | |
US6355944B1 (en) | Silicon carbide LMOSFET with gate reach-through protection | |
JP2006040982A (en) | Vertical charge-controlled semiconductor device with low output capacitance |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:057694/0374 Effective date: 20210722 |