TW202320286A - A circuit board packaging structure, circuit board assembly and electronic equipment - Google Patents
A circuit board packaging structure, circuit board assembly and electronic equipment Download PDFInfo
- Publication number
- TW202320286A TW202320286A TW111140759A TW111140759A TW202320286A TW 202320286 A TW202320286 A TW 202320286A TW 111140759 A TW111140759 A TW 111140759A TW 111140759 A TW111140759 A TW 111140759A TW 202320286 A TW202320286 A TW 202320286A
- Authority
- TW
- Taiwan
- Prior art keywords
- circuit board
- ground
- signal
- packaging structure
- board packaging
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/0218—Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
- H05K1/0224—Patterned shielding planes, ground planes or power planes
- H05K1/0227—Split or nearly split shielding or ground planes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/0218—Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
- H05K1/0224—Patterned shielding planes, ground planes or power planes
- H05K1/0225—Single or multiple openings in a shielding, ground or power plane
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Electromagnetism (AREA)
- Structure Of Printed Boards (AREA)
- Mounting Of Printed Circuit Boards And The Like (AREA)
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
Abstract
Description
本申請涉及電路板技術領域,尤其涉及一種電路板封裝結構、電路板元件以及電子設備。The present application relates to the technical field of circuit boards, in particular to a circuit board packaging structure, circuit board components and electronic equipment.
電子元件之間的信號傳輸通過電路板實現,電路板通常選用印製電路板(Printed Circuit Board,PCB)。當信號傳輸的速率提高至112Gbps甚至更高的224Gbps時,信號大多採用多階電平進行調製。由於信號的調製被劃分為更多的電平階段,使得信號擺幅的損失增大,導致信號擺幅在同樣的損耗下所允許的串擾雜訊也須更少,對串擾雜訊的性能要求也更加嚴苛。而隨著信號傳輸速率的提高,串擾雜訊卻會在更寬的頻帶內累積的更高,從而直接導致信號傳輸的信噪比不能滿足傳輸要求,無法實現更高的信號傳輸頻寬。Signal transmission between electronic components is realized through a circuit board, and the circuit board is usually a printed circuit board (Printed Circuit Board, PCB). When the signal transmission rate is increased to 112Gbps or even higher 224Gbps, most signals are modulated with multi-level levels. Since the modulation of the signal is divided into more level stages, the loss of the signal swing increases, resulting in less crosstalk noise allowed by the signal swing under the same loss, and the performance requirements for crosstalk noise Also more stringent. As the signal transmission rate increases, the crosstalk noise will accumulate higher in a wider frequency band, which will directly cause the signal-to-noise ratio of signal transmission to fail to meet the transmission requirements, and cannot achieve a higher signal transmission bandwidth.
本申請實施例提供一種電路板封裝結構、電路板元件以及電子設備,用於解決或者至少部分解決信號高速傳輸時串擾雜訊大的技術問題。Embodiments of the present application provide a circuit board packaging structure, circuit board components and electronic equipment, which are used to solve or at least partially solve the technical problem of large crosstalk and noise during high-speed signal transmission.
為達到上述目的,本申請採用如下技術方案:In order to achieve the above object, the application adopts the following technical solutions:
本申請的第一方面實施例提供一種電路板封裝結構,該電路板封裝結構包括電路板、至少一個信號過孔組以及遮罩結構。電路板包括基板本體以及設置於基板本體內的信號走線和接地層。信號過孔組包括至少一個信號過孔,且信號過孔貫穿基板本體的至少一部分,信號過孔與信號走線電連接。遮罩結構貫穿基板本體的至少一部分,且遮罩結構圍繞信號過孔組的外周設置,並與接地層電連接。The embodiment of the first aspect of the present application provides a circuit board packaging structure, which includes a circuit board, at least one signal via hole group, and a mask structure. The circuit board includes a substrate body and signal traces and a ground layer arranged in the substrate body. The signal via hole group includes at least one signal via hole, and the signal via hole penetrates at least a part of the substrate body, and the signal via hole is electrically connected to the signal wiring. The mask structure penetrates at least a part of the substrate body, and the mask structure is arranged around the periphery of the signal via hole group and is electrically connected to the ground layer.
本申請實施例在電路板上設置有遮罩結構,接地的遮罩結構對信號過孔產生的串擾雜訊具有遮罩、隔離的作用。這樣一來,當信號在高速傳輸時,遮罩結構能夠阻擋、隔離一組信號過孔組內的串擾雜訊傳輸至相鄰的信號過孔組。同時,遮罩結構圍繞信號過孔組的外周設置,能夠包繞串擾雜訊,從而避免串擾雜訊向外傳輸,有利於減少信號高速傳輸時的串擾雜訊。In the embodiment of the present application, a mask structure is provided on the circuit board, and the grounded mask structure has the function of masking and isolating the crosstalk noise generated by the signal via hole. In this way, when the signal is transmitted at high speed, the mask structure can block and isolate the crosstalk noise in one signal via group from being transmitted to the adjacent signal via group. At the same time, the mask structure is arranged around the periphery of the signal via group, which can surround the crosstalk noise, thereby preventing the crosstalk noise from being transmitted to the outside, which is beneficial to reducing the crosstalk noise during high-speed signal transmission.
在一些實施方式中,電路板封裝結構與電子元件電連接,電子元件具有接地管腳。遮罩結構包括至少兩個第一接地過孔組和至少兩個第二接地過孔組,第一接地過孔組與第二接地過孔組交替排列,且圍繞信號過孔組的外周設置。其中,每組第一接地過孔組包括至少一個第一接地過孔,第一接地過孔與電子元件的接地管腳電連接,且與接地層電連接。每組第二接地過孔組包括至少一個第二接地過孔,第二接地過孔與接地層電連接。In some embodiments, the circuit board packaging structure is electrically connected to the electronic component, and the electronic component has a ground pin. The mask structure includes at least two first ground via groups and at least two second ground via groups, the first ground via groups and the second ground via groups are arranged alternately and arranged around the periphery of the signal via groups. Wherein, each first ground via group includes at least one first ground via, and the first ground via is electrically connected to the ground pin of the electronic component and electrically connected to the ground layer. Each second ground via group includes at least one second ground via, and the second ground via is electrically connected to the ground layer.
將遮罩結構設計為第一接地過孔組和第二接地過孔組的結構形式,使電子元件的接地管腳能夠插入第一接地過孔中,方便電子元件與電路板的裝配。同時,第二接地過孔與第一接地過孔均能夠對信號過孔起到阻擋、隔離串擾雜訊的作用,增強了電路板封裝結構的抗干擾性能,有利於信號的高速傳輸。The mask structure is designed as a structure of the first ground via hole group and the second ground via hole group, so that the ground pins of the electronic components can be inserted into the first ground via holes, which facilitates the assembly of the electronic components and the circuit board. At the same time, both the second ground via hole and the first ground via hole can block and isolate the signal via hole from crosstalk noise, enhance the anti-interference performance of the circuit board packaging structure, and facilitate high-speed signal transmission.
在一些實施方式中,每組第一接地過孔組包括至少兩個第一接地過孔。第一接地過孔組還包括第三接地過孔,第三接地過孔位於相鄰兩個第一接地過孔之間,第三接地過孔與接地層電連接。在兩個第一接地過孔之間增設第三接地過孔,能夠提高遮罩結構對串擾雜訊的阻擋、隔離密度,有利於降低信號的電磁波向相鄰信號過孔串擾的幾率,從而提高電路板封裝結構的抗干擾性能。In some embodiments, each first ground via group includes at least two first ground vias. The first ground via group further includes a third ground via, the third ground via is located between two adjacent first ground vias, and the third ground via is electrically connected to the ground layer. Adding a third ground via between the two first ground vias can improve the blocking and isolation density of the mask structure against crosstalk noise, and is beneficial to reduce the probability of the electromagnetic wave of the signal crosstalking to the adjacent signal via, thereby improving Anti-interference performance of circuit board packaging structure.
在一些實施方式中,電路板還包括引線,引線的一端與信號過孔電連接,另一端與信號走線電連接。每組第二接地過孔組包括至少兩個第二接地過孔,引線穿過相鄰兩個第二接地過孔之間的間隙。在相鄰兩個第二接地過孔之間設置間隙,能夠避免遮罩結構的設置對引線佈置造成的影響。In some embodiments, the circuit board further includes leads, one end of which is electrically connected to the signal via hole, and the other end is electrically connected to the signal trace. Each group of second ground vias includes at least two second ground vias, and the lead wire passes through the gap between two adjacent second ground vias. Providing a gap between two adjacent second ground via holes can avoid the influence of the arrangement of the mask structure on the arrangement of the lead wires.
在一些實施方式中,引線兩側相鄰兩個第二接地過孔之間的間隙為0.6-2mm。將引線兩側相鄰兩個第二接地過孔之間的間隙設置為0.6-2mm,既能夠滿足引線的佈線要求,又能夠儘量降低串擾雜訊從引線兩側相鄰兩個第二接地過孔之間的間隙向外傳輸的幾率,從而提高了遮罩結構對串擾雜訊遮罩的效果。In some embodiments, the gap between two adjacent second ground vias on both sides of the lead is 0.6-2 mm. Set the gap between two adjacent second ground vias on both sides of the lead to 0.6-2mm, which can not only meet the wiring requirements of the lead, but also minimize crosstalk noise from two adjacent second ground vias on both sides of the lead. The probability of the gap between the holes to be transmitted outwards, thereby improving the effect of the mask structure on the masking of crosstalk noise.
在一些實施方式中,相鄰第一接地過孔之間、相鄰第二接地過孔之間、第一接地過孔與第二接地過孔之間、第一接地過孔與第三接地過孔之間的間距為0.2-0.6mm。將第一接地過孔、第二接地過孔以及第三接地過孔之間的間距設置為0.2-0.6mm,能夠保證遮罩結構的高密佈置,從而提高了遮罩結構對串擾雜訊遮罩的效果。In some embodiments, between adjacent first ground vias, between adjacent second ground vias, between first ground vias and second ground vias, between first ground vias and third ground vias The spacing between the holes is 0.2-0.6mm. Setting the spacing between the first ground via hole, the second ground via hole and the third ground via hole to 0.2-0.6mm can ensure the high-density arrangement of the mask structure, thereby improving the mask structure’s ability to shield against crosstalk noise Effect.
在一些實施方式中,電路板封裝結構包括至少兩個信號過孔組。相鄰兩個信號過孔組之間的第一接地過孔組共用。或者,相鄰兩個信號過孔組之間的第二接地過孔組共用。相鄰兩個信號過孔組之間共用第一接地過孔組或者第二接地過孔組,有利於減小電路板的結構尺寸,使得電路板上開孔的結構更緊湊。In some embodiments, the circuit board packaging structure includes at least two signal via groups. The first ground via group between two adjacent signal via groups is shared. Alternatively, the second ground via group between two adjacent signal via groups is shared. Sharing the first ground via group or the second ground via group between two adjacent signal via groups is beneficial to reducing the structural size of the circuit board and making the structure of the holes on the circuit board more compact.
在一些實施方式中,電路板封裝結構與電子元件電連接,電子元件具有接地管腳。基板本體開設有遮罩槽,遮罩槽貫穿基板本體的至少一部分,且遮罩槽圍繞信號過孔組的外周設置。遮罩結構包括絕緣擋牆和金屬覆蓋層。絕緣擋牆填充於遮罩槽內,且圍繞信號過孔組的外周設置。金屬覆蓋層位於絕緣擋牆和遮罩槽的槽壁之間,且與絕緣擋牆和遮罩槽相連接。金屬覆蓋層與接地層和電子元件的接地管腳電連接。In some embodiments, the circuit board packaging structure is electrically connected to the electronic component, and the electronic component has a ground pin. The substrate body is provided with a mask groove, the mask groove penetrates at least a part of the substrate body, and the mask groove is arranged around the periphery of the signal via hole group. The shelter structure consists of insulating retaining walls and metal cladding. The insulating retaining wall is filled in the shielding groove and is arranged around the periphery of the signal via hole group. The metal covering layer is located between the insulating retaining wall and the groove wall of the shielding groove, and is connected with the insulating retaining wall and the shielding groove. The metal covering layer is electrically connected to the ground layer and the ground pin of the electronic component.
遮罩結構還可以設計為連通的遮罩槽的結構形式,在遮罩槽內設置金屬覆蓋層,並填充絕緣擋牆,能夠使電子元件的接地管腳能夠固定在絕緣擋牆中,同樣方便電子元件與電路板的裝配。同時,遮罩槽與絕緣擋牆均能夠對信號過孔起到阻擋、隔離串擾雜訊的作用,增強了電路板封裝結構的抗干擾性能,有利於信號的高速傳輸。The mask structure can also be designed as a structure of connected mask grooves. A metal covering layer is set in the mask groove and filled with an insulating retaining wall, so that the grounding pins of the electronic components can be fixed in the insulating retaining wall, which is also convenient. Assembly of electronic components and circuit boards. At the same time, both the masking groove and the insulation retaining wall can block the signal via hole and isolate crosstalk noise, enhance the anti-interference performance of the circuit board packaging structure, and facilitate high-speed signal transmission.
在一些實施方式中,絕緣擋牆開設有連接孔。連接孔貫穿絕緣擋牆的至少一部分,且連接孔的側壁露出金屬覆蓋層的一部分。電子元件的接地管腳設置于連接孔內,且通過連接孔的側壁與金屬覆蓋層電連接。在絕緣擋牆上設置連接孔,使電子元件的接地管腳同樣能夠插入連接孔內,從而實現電子元件與電路板的封裝固定。接地管腳可以與金屬覆蓋層接觸,從而實現電子元件的電連接。In some embodiments, the insulating retaining wall is provided with connection holes. The connection hole runs through at least a part of the insulating retaining wall, and a side wall of the connection hole exposes a part of the metal covering layer. The grounding pin of the electronic component is arranged in the connection hole, and is electrically connected with the metal covering layer through the side wall of the connection hole. Connecting holes are provided on the insulating retaining wall so that the grounding pins of the electronic components can also be inserted into the connecting holes, thereby realizing packaging and fixing of the electronic components and the circuit board. The ground pin can be in contact with the metal covering layer, so as to realize the electrical connection of the electronic components.
在一些實施方式中,電路板還包括引線,引線的一端與信號過孔電連接,另一端與信號走線電連接。遮罩槽的水準截面為C形,引線穿過C形的遮罩槽的開口。其中,水準截面與電路板的板面平行。同樣,在遮罩槽上設置開口,能夠避免遮罩結構的設置對引線佈置造成的影響。In some embodiments, the circuit board further includes leads, one end of which is electrically connected to the signal via hole, and the other end is electrically connected to the signal trace. The horizontal section of the mask slot is C-shaped, and the lead wire passes through the opening of the C-shaped mask slot. Wherein, the horizontal section is parallel to the surface of the circuit board. Likewise, setting the opening on the mask groove can avoid the influence of the setting of the mask structure on the arrangement of the lead wires.
在一些實施方式中,C形的遮罩槽的開口尺寸為0.6-2mm。同理,將C形的遮罩槽的開口尺寸設置為0.6-2mm,既能夠滿足引線的佈線要求,又能夠儘量降低串擾雜訊從遮罩槽的開口向外傳輸的幾率,從而提高了遮罩結構對串擾雜訊遮罩的效果。In some embodiments, the opening size of the C-shaped mask groove is 0.6-2 mm. Similarly, setting the opening size of the C-shaped mask slot to 0.6-2mm can not only meet the wiring requirements of the leads, but also minimize the probability of crosstalk noise being transmitted from the opening of the mask slot, thereby improving the shielding. Effect of mask structure on crosstalk noise masking.
在一些實施方式中,電路板封裝結構包括至少兩個信號過孔組。相鄰兩個信號過孔組之間的遮罩槽連通,且相鄰兩個信號過孔組之間的遮罩結構共用。同理,相鄰兩個信號過孔組之間共用連通的遮罩槽,有利於減小電路板的結構尺寸,使得電路板上開孔和開槽的結構更緊湊。In some embodiments, the circuit board packaging structure includes at least two signal via groups. The mask grooves between two adjacent signal via hole groups are connected, and the mask structures between two adjacent signal via hole groups are shared. Similarly, two adjacent signal via groups share a connected mask slot, which is beneficial to reducing the structural size of the circuit board and making the structure of the holes and slots on the circuit board more compact.
在一些實施方式中,至少一個信號過孔組包括一對差分對過孔。將信號過孔組設計為差分對過孔的結構形式,能夠使傳輸的信號形成差分信號,從而有利於增強信號對雜訊的抗干擾能力。In some implementations, at least one signal via group includes a pair of differential pair vias. Designing the signal via group as a structural form of a differential pair of vias can make the transmitted signal form a differential signal, which is conducive to enhancing the anti-interference ability of the signal against noise.
本申請的第二方面實施例提供一種電路板元件,包括電子元件以及如上所述的任意一種電路板封裝結構。電子元件具有信號管腳與接地管腳,信號管腳與電路板封裝結構的信號過孔電連接,接地管腳與電路板封裝結構的遮罩結構電連接。上述電路板元件具有與前述實施例提供的電路板封裝結構相同的技術效果,此處不再贅述。The embodiment of the second aspect of the present application provides a circuit board component, including an electronic component and any one of the above-mentioned circuit board packaging structures. The electronic component has a signal pin and a ground pin, the signal pin is electrically connected to the signal via hole of the circuit board packaging structure, and the ground pin is electrically connected to the mask structure of the circuit board packaging structure. The above-mentioned circuit board components have the same technical effect as the circuit board packaging structure provided by the foregoing embodiments, which will not be repeated here.
在一些實施方式中,電子元件為連接器,連接器包括公端和母端。公端具有第一信號管腳與第一接地管腳。母端具有第二信號管腳與第二接地管腳。電路板封裝結構包括第一電路板封裝結構和第二電路板封裝結構。其中,第一信號管腳與第一電路板封裝結構的信號過孔插接,第一接地管腳與第一電路板封裝結構的遮罩結構插接。第二信號管腳與第二電路板封裝結構的信號過孔插接,第二接地管腳與第二電路板封裝結構的遮罩結構插接。當電子元件為連接器時,本申請實施例提供的電路板元件的串擾雜訊更小,能夠實現連接器高速傳輸信號的功能。In some embodiments, the electronic component is a connector, and the connector includes a male end and a female end. The public end has a first signal pin and a first ground pin. The female terminal has a second signal pin and a second ground pin. The circuit board packaging structure includes a first circuit board packaging structure and a second circuit board packaging structure. Wherein, the first signal pin is plugged into the signal via hole of the first circuit board packaging structure, and the first ground pin is plugged into the mask structure of the first circuit board packaging structure. The second signal pin is plugged into the signal via hole of the packaging structure of the second circuit board, and the second ground pin is plugged into the mask structure of the packaging structure of the second circuit board. When the electronic component is a connector, the crosstalk noise of the circuit board component provided by the embodiment of the present application is smaller, and the connector can realize the function of high-speed signal transmission.
在一些實施方式中,電子元件為晶片,晶片具有信號焊球與接地焊球。信號焊球與電路板封裝結構的信號過孔電連接,接地焊球與電路板封裝結構的遮罩結構電連接。當電子元件為晶片時,本申請實施例提供的電路板元件的串擾雜訊更小,能夠實現晶片高速傳輸信號的功能。In some embodiments, the electronic component is a chip, and the chip has signal solder balls and ground solder balls. The signal solder ball is electrically connected to the signal via hole of the circuit board package structure, and the ground solder ball is electrically connected to the mask structure of the circuit board package structure. When the electronic component is a chip, the crosstalk noise of the circuit board component provided by the embodiment of the present application is smaller, and the chip can realize the function of high-speed signal transmission.
本申請的協力廠商面實施例提供一種電子設備,包括殼體以及如上所述的任意一種電路板元件,電路板元件設置於殼體內。上述電子設備具有與前述實施例提供的電路板元件相同的技術效果,此處不再贅述。The third party embodiment of the present application provides an electronic device, which includes a housing and any one of the above-mentioned circuit board components, and the circuit board component is disposed in the housing. The above-mentioned electronic device has the same technical effect as that of the circuit board components provided by the above-mentioned embodiments, which will not be repeated here.
下面將結合本申請實施例中的附圖,對本申請實施例中的技術方案進行描述,顯然,所描述的實施例僅僅是本申請一部分實施例,而不是全部的實施例。The following will describe the technical solutions in the embodiments of the application with reference to the drawings in the embodiments of the application. Apparently, the described embodiments are only some of the embodiments of the application, not all of them.
以下,術語“第一”、“第二”等僅用於描述目的,而不能理解為指示或暗示相對重要性或者隱含指明所指示的技術特徵的數量。由此,限定有“第一”、“第二”等的特徵可以明示或者隱含地包括一個或者更多個該特徵。Hereinafter, the terms "first", "second", etc. are used for descriptive purposes only, and cannot be understood as indicating or implying relative importance or implicitly specifying the quantity of indicated technical features. Thus, a feature defined as "first", "second", etc. may expressly or implicitly include one or more of that feature.
此外,本申請中,“上”、“下”、“水準”以及“豎直”等方位術語是相對於附圖中的部件示意置放的方位來定義的,應當理解到,這些方向性術語是相對的概念,它們用於相對於的描述和澄清,其可以根據附圖中部件所放置的方位的變化而相應地發生變化。In addition, in the present application, orientation terms such as "upper", "lower", "horizontal" and "vertical" are defined relative to the schematic placement orientations of components in the drawings. It should be understood that these directional terms are relative concepts, which are used for relative description and clarification, which may change accordingly according to changes in the orientation of parts placed in the drawings.
在本申請中,除非另有明確的規定和限定,術語“連接”應做廣義理解,例如,“連接”可以是固定連接,也可以是可拆卸連接,或成一體;可以是直接相連,也可以通過中間媒介間接相連。In this application, unless otherwise specified and limited, the term "connection" should be understood in a broad sense, for example, "connection" can be a fixed connection, a detachable connection, or an integral body; it can be a direct connection, or It can be connected indirectly through an intermediary.
本申請提供一種電子設備,該電子設備可以包括路由器、交換機、伺服器或者基站等電子設備。本申請實施例並不對上述電子設備的具體形式做特殊的限制。以下為了方便說明,如圖1所示,以上述電子設備01為路由器進行舉例說明。該電子設備01可以包括殼體100和電路板元件200,電路板元件200可以安裝在殼體100內。The present application provides an electronic device, and the electronic device may include electronic devices such as a router, a switch, a server, or a base station. The embodiments of the present application do not place special limitations on the specific forms of the foregoing electronic devices. For the convenience of description, as shown in FIG. 1 , the foregoing
其中,電路板元件200可以包括電路板封裝結構210和電子元件220。電路板封裝結構210可以通過螺釘或者螺杆等結構安裝在殼體100內,電子元件220可以設置在電路板封裝結構210上,且與電路板封裝結構210電連接。電子元件220可以包括晶片、連接器或者濾波器等器件,本申請實施例並不對電子元件220的具體結構做特殊的限制。Wherein, the
在一些實施方式中,如圖2所示,以電子元件220為連接器進行舉例說明。電路板封裝結構210可以包括第一電路板封裝結構210a和第二電路板封裝結構210b,電子元件220可以包括公端220a和母端220b。其中,公端220a可以與第一電路板封裝結構210a電連接,母端220b可以與第二電路板封裝結構210b電連接。In some implementations, as shown in FIG. 2 , the
其中,電連接後的公端220a與第一電路板封裝結構210a可以稱為子卡,電連接後的母端220b與第二電路板封裝結構210b可以稱為背板。背板上可以集成中央處理器、記憶體、多個控制晶片等器件。子卡作為背板功能的擴展,可以通過公端220a與母端220b的插接搭載在背板上。例如,子卡可以集成更多的介面,以增加電子設備01的介面數量。此時,一個背板上可以設置多個母端220b,用於與各個子卡的公端220a電連接。本申請實施例並不對電子設備01殼體100內的背板和子卡數量做特殊的限制。Wherein, the electrically connected
當然,上述實施例中的第一電路板封裝結構210a和第二電路板封裝結構210b之間為垂直連接。根據公端220a和母端220b結構的不同,以及電子設備01所需功能的不同,還可以使第一電路板封裝結構210a和第二電路板封裝結構210b之間採用如圖3所示的平行連接。或者,還可以使第一電路板封裝結構210a和第二電路板封裝結構210b之間採用如圖4所示的水準對接。本申請實施例並不對第一電路板封裝結構210a和第二電路板封裝結構210b之間的連接方式做特殊的限制。Of course, the first circuit
在此基礎上,具體的,如圖5所示,在第一電路板封裝結構210a和第二電路板封裝結構210b上分別設置有多個過孔20,過孔20中的一部分為信號過孔,另一部分為接地過孔。公端220a具有多個陣列分佈的管腳(pin),多個管腳中的一部分可以為第一信號管腳221a,用於與過孔20中的信號過孔電連接。其餘部分管腳可以為第一接地管腳222a,用於與過孔20中的接地過孔電連接。母端220b也具有多個陣列分佈的管腳(pin),多個管腳中的一部分可以為第二信號管腳221b,用於與過孔20中的信號過孔電連接。其餘部分管腳可以為第二接地管腳222b,用於與過孔20中的接地過孔電連接。On this basis, specifically, as shown in FIG. 5 , a plurality of via
其中,第一信號管腳221a、第一接地管腳222a、第二信號管腳221b以及第二接地管腳222b均可以設計為魚眼針腳。在此情況下,可以使公端220a通過插接的方式與第一電路板封裝結構210a電連接,可以使母端220b通過插接的方式與第二電路板封裝結構210b電連接。當然,電子元件220也可以選用表面貼裝技術SMT或者通孔回流焊等方式,實現與電路板封裝結構210之間的電連接。Wherein, the
上述實施例是以電子元件220為連接器進行的舉例說明。在另一些實施方式中,電子元件220還可以為如圖6所示的晶片220c。晶片220c具有多個陣列分佈的焊球,多個焊球中的一部分可以為信號焊球221,用於與過孔20中的信號過孔電連接。其餘部分焊球可以為接地焊球222,用於與過孔20中的接地過孔電連接。在此情況下,為了實現晶片220c與電路板封裝結構210之間的電連接,可以將晶片220c的信號焊球221與接地焊球222通過表面貼裝技術SMT或者通孔回流焊等方式,裝配在電路板封裝結構210上。The above-mentioned embodiment is illustrated by taking the
當信號傳輸的速率提高至112Gbps甚至更高的224Gbps時,信號傳輸的頻率也會相應的提高至40GHz甚至更高的80GHz。而隨著信號傳輸速率的提高、頻率的增大,串擾雜訊卻會在更寬的頻帶內累積的更高,這就要求信號對串擾雜訊的性能也更加嚴苛。其中,電路板的封裝結構設計,是導致信號在高速傳輸時串擾雜訊增加的主要因素之一。以下將對電路板的封裝結構進行詳細說明。When the rate of signal transmission increases to 112Gbps or even higher than 224Gbps, the frequency of signal transmission will correspondingly increase to 40GHz or even higher than 80GHz. However, as the signal transmission rate increases and the frequency increases, the crosstalk noise will accumulate higher in a wider frequency band, which requires the signal to be more stringent in the performance of the crosstalk noise. Among them, the packaging structure design of the circuit board is one of the main factors that lead to the increase of crosstalk noise when the signal is transmitted at high speed. The encapsulation structure of the circuit board will be described in detail below.
為了有效減少信號高速傳輸時的串擾雜訊影響,滿足信號高速傳輸的要求,如圖7所示,本申請提供的電路板封裝結構210可以包括電路板211、信號過孔組212以及遮罩結構213。多組信號過孔組212與遮罩結構213均開設在電路板211上,以下將以其中一組信號過孔組212與遮罩結構213為例進行說明。In order to effectively reduce the influence of crosstalk and noise during high-speed signal transmission and meet the requirements of high-speed signal transmission, as shown in FIG. 213. Multiple sets of signal via
電路板211可以包括如圖8所示的基板本體2110,以及設置於基板本體2110內的信號走線2111和接地層2112,在信號走線2111與接地層2112之間可以設置介質層2113。具體的,基板本體2110可以選用雙面覆銅板。雙面覆銅板包括芯板層以及覆蓋在芯板層兩側的銅箔層,雙面覆銅板中的其中一面銅箔層可以作為信號走線2111,另一面銅箔層可以作為接地層2112,雙面覆銅板中的芯板層則可以作為介質層2113。The
當然,根據電路板211的不同結構設計,雙面覆銅板中的兩面銅箔層也可以均作為信號走線2111或者接地層2112。當電路板211需要多層信號走線2111和接地層2112時,還可以選用多個雙面覆銅板進行層壓,相鄰雙面覆銅板之間可以採用半固化片等粘接層2114壓制成型。Of course, according to different structural designs of the
信號過孔組212可以包括如圖8所示的兩個信號過孔2121。兩個信號過孔2121貫穿基板本體2110設置,可以是盲孔、埋孔或者通孔。每個信號過孔2121的孔壁內鍍覆有可以導電的金屬材料,信號走線2111與信號過孔2121電連接。當然,電路板211還可以包括如圖7所示的引線214,將引線214的一端與信號過孔2121電連接,引線214的另一端與信號走線2111電連接。The signal via
需要說明的是,當信號過孔組212為兩個信號過孔2121時,兩個信號過孔2121可以組成一對差分對過孔。與兩個信號過孔2121分別電連接的兩根引線214和兩根信號走線2111,等長、等寬、等間距設置,能夠使傳輸的信號形成差分信號,從而使信號進行振幅相等、相位相反的差分傳輸,有利於增強信號對雜訊的抗干擾能力。It should be noted that when the signal via
當然,信號過孔組212也可以包括一個信號過孔2121。本申請並不對信號過孔組212內信號過孔2121的具體數量做特殊的限制。此外,電路板211上可以開設多對差分對過孔,多對差分對過孔可以呈矩形陣列,也可以呈圓形陣列。本申請實施例並不對差分對過孔的具體分佈形式做特殊的限制。Certainly, the signal via
當電子元件220為連接器時,連接器公端220a的第一信號管腳221a可以與第一電路板封裝結構210a的信號過孔2121插接,連接器母端220b的第二信號管腳221b可以與第二電路板封裝結構210b的信號過孔2121插接。當電子元件220為晶片時,晶片的信號焊球221可以與電路板封裝結構210的信號過孔2121電連接。When the
以上是對電路板211以及電路板211上的信號過孔組212進行的介紹。由於信號在電路板211的各信號走線2111之間通過信號過孔2121進行垂直傳輸,因此,為了實現對信號過孔組212的串擾雜訊遮罩,降低相鄰信號過孔組212之間的串擾雜訊,以下將對遮罩結構213進行詳細的介紹。The above is the introduction of the
示例一:Example one:
在一些實施方式中,如圖8所示,遮罩結構213可以設計為過孔的結構形式,過孔可以是盲孔、埋孔或者通孔,且過孔貫穿基板本體2110的至少一部分。過孔貫穿基板本體2110的深度大於或等於信號過孔2121的深度,且遮罩結構213圍繞在信號過孔2121的外周,以實現對串擾雜訊阻擋、隔離的作用。過孔可以與接地層2112電連接,接地層2112可以在信號過孔2121貫穿的位置開設反焊盤,信號走線2111可以繞開遮罩結構213貫穿的位置,以避免造成短路。In some implementations, as shown in FIG. 8 , the
這樣一來,由於信號走線2111和接地層2112在基板本體2110上呈水準佈置,信號過孔2121與遮罩結構213在基板本體2110上呈豎直佈置。信號走線2111、信號過孔2121、接地層2112以及遮罩結構213,在基板本體2110上構成至少一個回路。電流在回路內沿信號走線2111和信號過孔2121流動,同時攜帶高低電平信號在回路內傳輸。當信號完成傳輸後,又隨電路沿接地層2112和遮罩結構213返回。In this way, since the signal traces 2111 and the
由此可知,當信號傳輸時,信號可以在信號走線2111內進行水準傳輸,並且在信號過孔2121進行垂直傳輸。當信號返回時,信號可以在接地層2112內進行水準返回,並且在遮罩結構213垂直返回。由於過孔貫穿基板本體2110的深度不小於信號過孔2121的深度,使得信號的傳輸路徑被包繞在信號的返回路徑內,從而使得信號過孔2121內產生的串擾雜訊能夠被遮罩結構213阻擋、隔離。It can be seen that, when the signal is transmitted, the signal can be transmitted horizontally in the
具體的,如圖9A所示,遮罩結構213可以包括兩個第一接地過孔組2131和兩個第二接地過孔組2132,第一接地過孔組2131和第二接地過孔組2132分別與接地層2112(圖8所示)電連接。第一接地過孔組2131與第二接地過孔組2132可以圍繞在信號過孔組212(圖7所示點畫線矩形框)的外周。具體的,圖9A中,兩個第一接地過孔組2131沿X方向並排設置,兩個第二接地過孔組2132沿Y方向並排設置。其中,X方向和Y方向垂直設置。當然,第一接地過孔組2131與第二接地過孔組2132的排列也可以呈圓環形圍繞在信號過孔組212的外周。以下為了方便說明是以第一接地過孔組2131與第二接地過孔組2132可以排列呈矩形圍繞在信號過孔組212的外周為例進行的舉例說明。Specifically, as shown in FIG. 9A, the
其中,如圖9A所示,每組第一接地過孔組2131可以包括兩個沿Y方向排列的第一接地過孔2131a,第一接地過孔2131a與接地層2112(圖8所示)電連接,第一接地過孔2131a的孔壁內鍍覆有可以導電的金屬材料。當電子元件220為連接器時,連接器公端220a的第一接地管腳222a可以與第一電路板封裝結構210a的第一接地過孔2131a插接,連接器母端220b的第二接地管腳222b可以與第二電路板封裝結構210b的第一接地過孔2131a插接。當電子元件220為晶片時,晶片的接地焊球222可以與電路板封裝結構210的第一接地過孔2131a電連接。Wherein, as shown in FIG. 9A , each group of
在此基礎上,如圖9A所示,每組第一接地過孔組2131還可以包括第三接地過孔2131b,第三接地過孔2131b位於相鄰兩個第一接地過孔2131a之間。如圖9B所示,第三接地過孔2131b的兩端可以均與接地層2112電連接。與第一接地過孔2131a的不同之處在於,第三接地過孔2131b並不與電子元件220的管腳(pin)電連接。On this basis, as shown in FIG. 9A , each first ground via
其中,第三接地過孔2131b內的孔壁內鍍覆有可以導電的金屬材料。在第三接地過孔2131b內既可以填充絕緣塑膠等材料,也可以填充導電金屬材料,還可以將第三接地過孔2131b設置為空心結構,本申請實施例並不對第三接地過孔2131b的具體結構做特殊的限制。Wherein, the wall of the third ground via
此外,如圖9A所示,每組第二接地過孔組2132可以包括多個沿X方向排列第二接地過孔2132a,第二接地過孔2132a的兩端也可以均與接地層2112(圖9B所示)電連接。同理,與第一接地過孔2131a的不同之處在於,第二接地過孔2132a也不與電子元件220的管腳(pin)電連接。兩組第一接地過孔組2131和兩組第二接地過孔組2132可以圍成矩形框,信號過孔組212可以設置在矩形框內。In addition, as shown in FIG. 9A, each group of
其中,第二接地過孔2132a內的孔壁內鍍覆有可以導電的金屬材料。在第二接地過孔2132a內既可以填充絕緣塑膠等材料,也可以填充導電金屬材料,還可以將第二接地過孔2132a設置為空心結構,本申請實施例並不對第二接地過孔2132a的具體結構做特殊的限制。Wherein, the wall of the second ground via
在此基礎上,如圖9A所示,引線214(圖7所示)可以穿過相鄰兩個第二接地過孔2132a之間的間隙。此時,引線214兩側的兩個第二接地過孔2132a的孔壁之間形成遮罩結構213的開口2130。若開口2130的距離S1小於0.6mm,開口2130過窄將不利於引線214的佈置。若開口2130的距離S1大於2mm,將不利於串擾雜訊的遮罩。可選的,開口2130的距離S1可以設置為0.6-2mm。On this basis, as shown in FIG. 9A , the lead wire 214 (shown in FIG. 7 ) can pass through the gap between two adjacent second ground via
同理,若相鄰第二接地過孔2132a之間、第一接地過孔2131a與第二接地過孔2132a之間、第一接地過孔2131a與第三接地過孔2131b之間的間距S2小於0.2mm,則不利於各過孔的佈置。若間距S2大於0.6mm,將不利於串擾雜訊的遮罩。因此,相鄰第二接地過孔2132a之間、第一接地過孔2131a與第二接地過孔2132a之間、第一接地過孔2131a與第三接地過孔2131b之間的間距S2可以設置為0.2-0.6mm。當第一接地過孔組2131內僅設置有兩個第一接地過孔2131a時,兩個第一接地過孔2131a之間的間距S2也可以設置為0.2-0.6mm。Similarly, if the distance S2 between adjacent second ground via
根據電路板211的阻抗設計、電子元件220管腳的佈置、電路板211上排布的過孔尺寸,本申請實施例並不對第一接地過孔2131a、第二接地過孔2132a以及第三接地過孔2131b的具體數量和尺寸做特殊的限制。According to the impedance design of the
示例的,如圖10所示,以四組信號過孔組212為例進行說明。每組信號過孔組212中兩個第二接地過孔2132a孔壁之間的開口距離S1為0.6mm,相鄰第二接地過孔2132a之間、第一接地過孔2131a與第二接地過孔2132a之間、第一接地過孔2131a與第三接地過孔2131b之間的間距S2為0.2mm。四組信號過孔組212沿X方向和Y方向呈矩形陣列佈置,且沿X方向相鄰第一接地過孔2131a與第三接地過孔2131b共用。For example, as shown in FIG. 10 , four groups of signal via
如圖11所示,以橫坐標表示信號傳輸的頻率(單位GHz),以縱坐標表示串擾雜訊(單位dB)。則四組信號過孔組212之間的串擾雜訊隨信號傳輸頻率變化的曲線關係由圖可知,電路板封裝結構210能夠實現信號傳輸的頻率達到80GHz,同時,信號的遠端串擾能夠滿足-40dB的要求。如圖12所示,電路板封裝結構210能夠實現信號傳輸的頻率達到80GHz,同時,信號的近端串擾能夠滿足-40dB的要求。As shown in FIG. 11 , the abscissa represents the frequency of signal transmission (in GHz), and the ordinate represents the crosstalk noise (in dB). The curve relationship between the crosstalk noise between the four signal via
需要說明的是,本申請實施例並不對電路板211上信號過孔組212的組數做特殊的限制,每組信號過孔組212的外周均圍繞有第一接地過孔組2131與第二接地過孔組2132。每組第一接地過孔組2131與第二接地過孔組2132交替排列,相鄰兩個信號過孔組212之間也可以是第二接地過孔組2132共用。It should be noted that the embodiment of the present application does not impose special restrictions on the number of groups of signal vias 212 on the
此外,若每組信號過孔組212中兩個第二接地過孔2132a孔壁之間的開口距離S1為2mm,相鄰第二接地過孔2132a之間、第一接地過孔2131a與第二接地過孔2132a之間、第一接地過孔2131a與第三接地過孔2131b之間的間距S2為0.6mm。則電路板封裝結構210能夠實現信號傳輸的頻率達到50GHz,同時,信號的遠端串擾和近端串擾均能夠滿足-40dB的要求。In addition, if the opening distance S1 between the walls of two second ground via
示例二:Example two:
與示例一的不同之處在於,如圖13A所示,遮罩結構213可以設計為遮罩槽215的結構形式。具體的,可以在電路板211上開設遮罩槽215。同樣,如圖13B所示,遮罩槽215貫穿電路板211的深度大於或等於信號過孔組212的深度,且遮罩槽215圍繞在信號過孔組212的外周。遮罩槽215可以與接地層2112電連接,接地層2112可以在信號過孔2121貫穿的位置開設反焊盤,信號走線2111可以繞開遮罩槽215貫穿的位置,以避免造成短路。The difference from Example 1 is that, as shown in FIG. 13A , the
在此基礎上,如圖13A所示,遮罩槽215的水準截面可以設計為具有開口2130的C形,水準截面與電路板211的板面平行。引線214可以穿過C形的遮罩槽215的開口2130。其中,如圖14所示,引線214兩側的遮罩槽215的開口2130尺寸S1可以設置為0.6-2mm。當然,遮罩槽215也可以設計為U形或者圓環形的形狀,本申請實施例並不對遮罩槽215的具體結構形式做特殊的限制。On this basis, as shown in FIG. 13A , the horizontal section of the
具體的,如圖15所示,遮罩結構213可以包括絕緣擋牆2133和金屬覆蓋層2134。絕緣擋牆2133可以選用樹脂或者玻璃纖維等材質製成,並填充於遮罩槽215內,且圍繞信號過孔組212的外周設置。金屬覆蓋層2134位於絕緣擋牆2133和遮罩槽215的槽壁之間,金屬覆蓋層2134可以選用鍍銅等方式進行加工製造,且金屬覆蓋層2134與絕緣擋牆2133和遮罩槽215相連接。金屬覆蓋層2134還與接地層2112(圖13B所示)和電子元件220的管腳(pin)電連接。Specifically, as shown in FIG. 15 , the
在一些實施方式中,如圖15所示,絕緣擋牆2133上可以開設連接孔2135,用於連接電子元件220(圖1所示)。具體的,連接孔2135可以貫穿絕緣擋牆2133的至少一部分,且連接孔2135的側壁露出金屬覆蓋層2134的一部分,用於與電子元件220電連接。沿絕緣擋牆2133的長度方向,連接孔2135可以間隔設置。In some implementations, as shown in FIG. 15 , a
當電子元件220為連接器時,連接器公端220a的第一接地管腳222a可以與第一電路板封裝結構210a的連接孔2135插接,且與金屬覆蓋層2134電連接;連接器母端220b的第二接地管腳222b可以與第二電路板封裝結構210b的連接孔2135插接,且與金屬覆蓋層2134電連接。When the
當電子元件220為晶片時,此時可以無需開設連接孔2135。僅需在絕緣擋牆2133的頂部設置焊盤,使焊盤與金屬覆蓋層2134電連接即可。晶片的接地焊球222可以與電路板封裝結構210的焊盤電連接。When the
根據電路板211的阻抗設計以及電子元件220管腳的佈置,本申請實施例並不對遮罩槽215和遮罩結構213的設置寬度做特殊的限制。According to the impedance design of the
示例的,如圖16所示,同樣以四組信號過孔組212為例進行說明。每組信號過孔組212的外周均圍繞有遮罩槽215和遮罩結構213。四組信號過孔組212同樣沿X方向和Y方向呈矩形陣列佈置,且沿X方向相鄰兩個信號過孔組212之間的遮罩槽215連通,且相鄰兩個信號過孔組212之間的遮罩結構213共用。For example, as shown in FIG. 16 , four groups of signal via
當引線214兩側的遮罩槽215的開口尺寸S1設置為0.6mm時,電路板封裝結構210同樣能夠實現信號傳輸的頻率達到80GHz,同時,信號的遠端串擾和近端串擾均能夠滿足-40dB的要求。當引線214兩側的遮罩槽215的開口尺寸S1設置為2mm時,電路板封裝結構210同樣能夠實現信號傳輸的頻率達到50GHz,同時,信號的遠端串擾和近端串擾均能夠滿足-40dB的要求。When the opening size S1 of the
需要說明的是,本申請實施例提供的電路板封裝結構210,並不局限於在信號過孔組212的外周佈置過孔式的遮罩結構213或者遮罩槽215式的遮罩結構213。根據電路板的封裝結構設計以及電子元件220管腳的佈置,過孔式的遮罩結構213與遮罩槽215式的遮罩結構213也可以相互結合佈置在電路板211上。
以上所述僅為本發明之較佳實施例,凡依本發明申請專利範圍所做之均等變化與修飾,皆應屬本發明之涵蓋範圍。
It should be noted that the circuit
100:殼體
200:電路板元件
210:電路板封裝結構
220:電子元件
210a:第一電路板封裝結構
210b:第二電路板封裝結構
220a:公端
220b:母端
20:過孔
221a:第一信號管腳
221b:第二信號管腳
222a:第一接地管腳
222b:第二接地管腳
220c:晶片
222:接地焊球
221:信號焊球
211:電路板
212:信號過孔組
213:遮罩結構
214:引線
2110:基板本體
2111:信號走線
2112:接地層
2113:介質層
2114:粘接層
2130:開口
2131:第一接地過孔組
2131a:第一接地過孔
2131b:第三接地過孔
2132:第二接地過孔組
2132a:第二接地過孔
S1:距離
S2:間距
215:遮罩槽
2133:絕緣擋牆
2134:金屬覆蓋層
2135:連接孔
100: shell
200: circuit board components
210: Circuit board packaging structure
220:
圖1為本申請實施例提供的一種電子設備的結構示意圖; 圖2為本申請實施例提供的另一電子設備的結構示意圖; 圖3為圖2中電路板元件的一種實施方式結構示意圖; 圖4為圖2中電路板元件的另一實施方式結構示意圖; 圖5為圖2中連接器與電路板封裝結構的分解結構示意圖; 圖6為圖1中晶片與電路板封裝結構連接的結構示意圖; 圖7為本申請實施例提供的一種電路板封裝結構的俯視結構示意圖; 圖8為圖7中A-A的剖視結構示意圖; 圖9A為圖7中遮罩結構的一種實施方式結構示意圖; 圖9B為本申請實施例提供的電路板封裝結構與電子元件的分解結構示意圖; 圖10為本申請實施例提供的另一電路板封裝結構的俯視結構示意圖; 圖11為圖10中電路板封裝結構的遠端串擾結果示意圖; 圖12為圖10中電路板封裝結構的近端串擾結果示意圖; 圖13A為本申請實施例提供的又一電路板封裝結構的俯視結構示意圖; 圖13B為圖13A中B-B的剖視結構示意圖; 圖14為圖13A中遮罩槽的一種實施方式結構示意圖; 圖15為圖13A中遮罩結構的一種實施方式結構示意圖; 圖16為本申請實施例提供的再一電路板封裝結構的俯視結構示意圖。 FIG. 1 is a schematic structural diagram of an electronic device provided in an embodiment of the present application; FIG. 2 is a schematic structural diagram of another electronic device provided by an embodiment of the present application; Fig. 3 is a schematic structural diagram of an embodiment of a circuit board element in Fig. 2; Fig. 4 is a schematic structural diagram of another embodiment of the circuit board element in Fig. 2; FIG. 5 is a schematic diagram of an exploded structure of the connector and circuit board packaging structure in FIG. 2; Fig. 6 is a structural schematic diagram of the connection between the chip and the circuit board packaging structure in Fig. 1; FIG. 7 is a schematic top view of a circuit board packaging structure provided by an embodiment of the present application; Fig. 8 is a schematic cross-sectional structure diagram of A-A in Fig. 7; FIG. 9A is a schematic structural diagram of an embodiment of the mask structure in FIG. 7; FIG. 9B is a schematic diagram of a circuit board packaging structure and an exploded structure of electronic components provided by the embodiment of the present application; FIG. 10 is a schematic top view of another circuit board packaging structure provided by the embodiment of the present application; FIG. 11 is a schematic diagram of far-end crosstalk results of the circuit board package structure in FIG. 10; FIG. 12 is a schematic diagram of near-end crosstalk results of the circuit board package structure in FIG. 10; FIG. 13A is a schematic top view of another circuit board packaging structure provided by the embodiment of the present application; Fig. 13B is a schematic cross-sectional structure diagram of B-B in Fig. 13A; Fig. 14 is a schematic structural diagram of an embodiment of the mask groove in Fig. 13A; FIG. 15 is a schematic structural diagram of an embodiment of the mask structure in FIG. 13A; FIG. 16 is a schematic top view of another circuit board packaging structure provided by the embodiment of the present application.
213:遮罩結構 213: Mask structure
2130:開口 2130: opening
2131:第一接地過孔組 2131: The first ground via group
2131a:第一接地過孔 2131a: The first ground via
2131b:第三接地過孔 2131b: The third ground via
2132:第二接地過孔組 2132: The second ground via group
2132a:第二接地過孔 2132a: Second ground via
S1:距離 S1: Distance
S2:間距 S2: Spacing
Claims (17)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202111327300.7 | 2021-11-10 | ||
CN202111327300.7A CN116113137A (en) | 2021-11-10 | 2021-11-10 | Circuit board packaging structure, circuit board assembly and electronic equipment |
Publications (2)
Publication Number | Publication Date |
---|---|
TW202320286A true TW202320286A (en) | 2023-05-16 |
TWI812525B TWI812525B (en) | 2023-08-11 |
Family
ID=86262546
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW111140759A TWI812525B (en) | 2021-11-10 | 2022-10-27 | A circuit board packaging structure, circuit board assembly and electronic equipment |
Country Status (3)
Country | Link |
---|---|
CN (1) | CN116113137A (en) |
TW (1) | TWI812525B (en) |
WO (1) | WO2023083095A1 (en) |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09307273A (en) * | 1996-05-14 | 1997-11-28 | Matsushita Electric Ind Co Ltd | High-frequency circuit in shielding structure |
US5869898A (en) * | 1997-04-25 | 1999-02-09 | Nec Corporation | Lead-frame having interdigitated signal and ground leads with high frequency leads positioned adjacent a corner and shielded by ground leads on either side thereof |
JP2003249559A (en) * | 2002-02-22 | 2003-09-05 | Handotai Rikougaku Kenkyu Center:Kk | Multilayer wiring apparatus, wiring method and wiring characteristics analyzing/estimating method |
US9087846B2 (en) * | 2013-03-13 | 2015-07-21 | Apple Inc. | Systems and methods for high-speed, low-profile memory packages and pinout designs |
US20160020177A1 (en) * | 2014-06-13 | 2016-01-21 | Ubotic Company Limited | Radio frequency shielding cavity package |
CN205378257U (en) * | 2015-01-24 | 2016-07-06 | 深圳市鑫龙上通讯科技有限公司 | PCB circuit board and mobile communication device thereof |
US9930772B2 (en) * | 2015-12-30 | 2018-03-27 | Te Connectivity Corporation | Printed circuit and circuit board assembly configured for quad signaling |
CN113573463B (en) * | 2021-06-08 | 2023-07-11 | 华为技术有限公司 | Circuit board |
-
2021
- 2021-11-10 CN CN202111327300.7A patent/CN116113137A/en active Pending
-
2022
- 2022-10-27 TW TW111140759A patent/TWI812525B/en active
- 2022-11-03 WO PCT/CN2022/129632 patent/WO2023083095A1/en active Application Filing
Also Published As
Publication number | Publication date |
---|---|
CN116113137A (en) | 2023-05-12 |
WO2023083095A1 (en) | 2023-05-19 |
TWI812525B (en) | 2023-08-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW452999B (en) | Electrical connector assembly and method of making the same | |
US7280372B2 (en) | Stair step printed circuit board structures for high speed signal transmissions | |
US7732913B2 (en) | Semiconductor package substrate | |
US7746657B2 (en) | 10G XFP compliant PCB | |
JP2020009433A (en) | Routing assembly | |
US6949992B2 (en) | System and method of providing highly isolated radio frequency interconnections | |
US7350292B2 (en) | Method for affecting impedance of an electrical apparatus | |
CN113573463B (en) | Circuit board | |
US7601919B2 (en) | Printed circuit boards for high-speed communication | |
KR102447839B1 (en) | Circuit board and electronic device including the same | |
WO2021259021A1 (en) | Printed circuit board and electronic device with printed circuit board | |
KR100663265B1 (en) | Multilayer substrate and the manufacturing method thereof | |
CN114430608A (en) | Printed circuit board, backboard framework system and communication equipment | |
US6445590B1 (en) | Capacitor for DRAM connector | |
TWI812525B (en) | A circuit board packaging structure, circuit board assembly and electronic equipment | |
US20070228578A1 (en) | Circuit substrate | |
WO2021184844A1 (en) | Optical module | |
CN113678574B (en) | Packaging device for common mode rejection and printed circuit board | |
US6137061A (en) | Reduction of parasitic through hole via capacitance in multilayer printed circuit boards | |
KR200294942Y1 (en) | Layout for noise reduction on a printed circuit board and connectors using it | |
JPH02184096A (en) | Electronic circuit board | |
TWI809624B (en) | Circuit board structure | |
WO2022228072A1 (en) | Circuit board assembly and manufacturing method therefor, terminal, and electronic device | |
KR20050049036A (en) | Method of embedding a coaxial line in printed circult board | |
CN112512208B (en) | Circuit board |