JP4593951B2 - マルチチップパッケージの製造方法 - Google Patents
マルチチップパッケージの製造方法 Download PDFInfo
- Publication number
- JP4593951B2 JP4593951B2 JP2004095148A JP2004095148A JP4593951B2 JP 4593951 B2 JP4593951 B2 JP 4593951B2 JP 2004095148 A JP2004095148 A JP 2004095148A JP 2004095148 A JP2004095148 A JP 2004095148A JP 4593951 B2 JP4593951 B2 JP 4593951B2
- Authority
- JP
- Japan
- Prior art keywords
- chip
- wiring
- package
- insulating film
- chips
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16237—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/4813—Connecting within a semiconductor or solid-state body, i.e. fly wire, bridge wire
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
- H01L2224/49113—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting different bonding areas on the semiconductor or solid-state body to a common bonding area outside the body, e.g. converging wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/4917—Crossed wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
Landscapes
- Wire Bonding (AREA)
Description
上面に端子を有する第1のチップ(下段チップ)と、該第1のチップ上に配設され下面に端子を有する第2のチップ(上段チップ)と、前記第1のチップと前記第2のチップとの間に配設され、表面が接着性を有する絶縁層で被覆された配線パターンとを備え、
前記第1及び第2のチップのそれぞれの端子と前記配線パターンとが、前記絶縁層を貫通する導体で接続されることを特徴としている。
前記絶縁層を両面接着テープとして形成し、前記第1のチップと前記第2のチップとを相互に押し付けることによって、双方のチップを固着させることを特徴としている。
11:下段チップ
12:上段チップ
13:チップ間配線
14:端子パッド
15:金属バンプ
16:端子パッド
17:金属バンプ
18:下部絶縁膜
19a:金属膜
19:配線層
20:上部絶縁膜
21:接続孔
22:外部接続孔
23:外部接続用金属バンプ
24:ダイパッド
25:リード
26:金属ワイヤ
28:配線用金属ワイヤ
41:下段チップ
42:上段チップ
43:端子
44:配線
45:金属バンプ
46:端子
47:配線
48:金属バンプ
49:金属ワイヤ
50:モールド樹脂
51:ダイパッド
52:リード
Claims (1)
- 上面に端子を有する第1のチップと、該第1のチップ上に配設され下面に端子を有する第2のチップと、を単一のパッケージに収容して成るマルチチップパッケージの製造方法において、
粘着性を有する第1の絶縁層上に所望の配線パターンを形成する第1のステップと、
前記配線パターンを粘着性を有する第2の絶縁層で被覆する第2のステップと、
前記第1及び第2の絶縁層の、前記第1及び第2のチップに応じた所定の位置に、前記第1及び第2のチップの端子上に形成される導体が収まるように接続孔を形成し、前記第1及び第2の絶縁層と前記配線パターンとから成るチップ間配線層を形成する第3のステップと、
基板上に前記第1のチップを取り付け、前記第1及び第2のチップの前記端子上に前記導体を形成する第4のステップと、
前記第1及び第2のチップの前記導体が前記接続孔に収まるように、前記第1チップ上に前記チップ間配線層を載せ、前記チップ間配線層上に前記第2チップを載せて、前記第1及び第2のチップとを接合させる第5のステップと、
前記第2の絶縁層の縁部で、かつ、前記第1のチップの前記導体が収まる前記接続孔の真上の位置に、外部接続孔を形成する第6のステップと、
前記外部接続孔内の前記配線パターン上に外部接続用導体を形成する第7のステップと、
前記外部接続用導体とリードとをワイヤボンディングする第8のステップと、
を有する、マルチチップパッケージの製造方法。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004095148A JP4593951B2 (ja) | 2004-03-29 | 2004-03-29 | マルチチップパッケージの製造方法 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004095148A JP4593951B2 (ja) | 2004-03-29 | 2004-03-29 | マルチチップパッケージの製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005285943A JP2005285943A (ja) | 2005-10-13 |
JP4593951B2 true JP4593951B2 (ja) | 2010-12-08 |
Family
ID=35184023
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2004095148A Expired - Fee Related JP4593951B2 (ja) | 2004-03-29 | 2004-03-29 | マルチチップパッケージの製造方法 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP4593951B2 (ja) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5068133B2 (ja) * | 2007-10-17 | 2012-11-07 | 新光電気工業株式会社 | 半導体チップ積層構造体及び半導体装置 |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0677285A (ja) * | 1992-08-28 | 1994-03-18 | Toshiba Corp | Ic素子の実装方法 |
JPH1056040A (ja) * | 1996-08-08 | 1998-02-24 | Hitachi Ltd | 半導体装置およびその製造方法 |
JPH11163252A (ja) * | 1997-12-02 | 1999-06-18 | Rohm Co Ltd | 半導体装置 |
JP2001102515A (ja) * | 1999-09-28 | 2001-04-13 | Nec Ic Microcomput Syst Ltd | 半導体装置 |
JP2002198395A (ja) * | 2000-12-26 | 2002-07-12 | Seiko Epson Corp | 半導体装置及びその製造方法、回路基板並びに電子機器 |
JP2002343930A (ja) * | 2001-05-16 | 2002-11-29 | Fujitsu Ltd | 半導体装置 |
JP2003209206A (ja) * | 2002-01-16 | 2003-07-25 | Seiko Instruments Inc | 配線を内在する多層構造基材を有する実装構造体 |
JP2005251953A (ja) * | 2004-03-03 | 2005-09-15 | Nec Electronics Corp | 半導体装置 |
-
2004
- 2004-03-29 JP JP2004095148A patent/JP4593951B2/ja not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0677285A (ja) * | 1992-08-28 | 1994-03-18 | Toshiba Corp | Ic素子の実装方法 |
JPH1056040A (ja) * | 1996-08-08 | 1998-02-24 | Hitachi Ltd | 半導体装置およびその製造方法 |
JPH11163252A (ja) * | 1997-12-02 | 1999-06-18 | Rohm Co Ltd | 半導体装置 |
JP2001102515A (ja) * | 1999-09-28 | 2001-04-13 | Nec Ic Microcomput Syst Ltd | 半導体装置 |
JP2002198395A (ja) * | 2000-12-26 | 2002-07-12 | Seiko Epson Corp | 半導体装置及びその製造方法、回路基板並びに電子機器 |
JP2002343930A (ja) * | 2001-05-16 | 2002-11-29 | Fujitsu Ltd | 半導体装置 |
JP2003209206A (ja) * | 2002-01-16 | 2003-07-25 | Seiko Instruments Inc | 配線を内在する多層構造基材を有する実装構造体 |
JP2005251953A (ja) * | 2004-03-03 | 2005-09-15 | Nec Electronics Corp | 半導体装置 |
Also Published As
Publication number | Publication date |
---|---|
JP2005285943A (ja) | 2005-10-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6372549B2 (en) | Semiconductor package and semiconductor package fabrication method | |
US9953914B2 (en) | Substrate-less stackable package with wire-bond interconnect | |
JP3176542B2 (ja) | 半導体装置及びその製造方法 | |
JP3481444B2 (ja) | 半導体装置及びその製造方法 | |
US6555917B1 (en) | Semiconductor package having stacked semiconductor chips and method of making the same | |
JP5341337B2 (ja) | 半導体装置及びその製造方法 | |
US9099459B2 (en) | Semiconductor device and manufacturing method of the same | |
JP4830120B2 (ja) | 電子パッケージ及びその製造方法 | |
CN104218017B (zh) | 半导体装置 | |
WO2001018864A1 (fr) | Dispositif a semi-conducteurs, son procede de fabrication, carte de circuit et dispositif electronique | |
JP2008166439A (ja) | 半導体装置およびその製造方法 | |
JP2001015679A (ja) | 半導体装置及びその製造方法 | |
WO2004047173A1 (ja) | 半導体パッケージ及び積層型半導体パッケージ | |
JP2003273317A (ja) | 半導体装置及びその製造方法 | |
KR20060101385A (ko) | 반도체 장치 및 그 제조 방법 | |
CN111739867A (zh) | 半导体封装方法及半导体封装结构 | |
WO2022021799A1 (zh) | 半导体封装方法及半导体封装结构 | |
US8217517B2 (en) | Semiconductor device provided with wire that electrically connects printed wiring board and semiconductor chip each other | |
JP2003258011A (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JP2006134912A (ja) | 半導体モジュールおよびその製造方法、ならびにフィルムインターポーザ | |
JP3360669B2 (ja) | 半導体パッケージ素子、3次元半導体装置及びこれらの製造方法 | |
JP4593951B2 (ja) | マルチチップパッケージの製造方法 | |
CN101656246A (zh) | 具有开口的基板的芯片堆叠封装结构及其封装方法 | |
JPH0831879A (ja) | 半導体装置とtabテープ及びそれぞれの製造方法 | |
JP2008198916A (ja) | 半導体装置及びその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20061205 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20080908 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20090813 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20091007 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20091029 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20091224 |
|
RD01 | Notification of change of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7421 Effective date: 20100217 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20100907 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20100916 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130924 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
LAPS | Cancellation because of no payment of annual fees |