Nothing Special   »   [go: up one dir, main page]

skip to main content
research-article

Bit-fixing in pseudorandom sequences for scan BIST

Published: 01 November 2006 Publication History

Abstract

A low-overhead scheme for achieving complete (100%) fault coverage during built-in self test of circuits with scan is presented. It does not require modifying the function logic and does not degrade system performance (beyond using scan). Deterministic test cubes that detect the random-pattern-resistant (r.p.r.) faults are embedded in a pseudorandom sequence of bits generated by a linear feedback shift register (LFSR). This is accomplished by altering the pseudorandom sequence by adding logic at the LFSR's serial output to “fix” certain bits. A procedure for synthesizing the bit-fixing logic for embedding the test cubes is described. Experimental results indicate that complete fault coverage can be obtained with low hardware overhead. Further reduction in overhead is possible by using a special correlating automatic test pattern generation procedure that is described for finding test cubes for the r.p.r. faults in a way that maximizes bitwise correlation

Cited By

View all
  • (2023)Test Point Insertion for Multi-Cycle Power-On Self-TestACM Transactions on Design Automation of Electronic Systems10.1145/356355228:3(1-21)Online publication date: 10-May-2023
  • (2023)Storage-Based Logic Built-In Self-Test With Partitioned Deterministic Compressed TestsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2023.328569131:9(1259-1268)Online publication date: 1-Sep-2023
  • (2023)Storage-Based Logic Built-In Self-Test With Cyclic TestsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2022.323373742:9(3118-3122)Online publication date: 1-Sep-2023
  • Show More Cited By
  1. Bit-fixing in pseudorandom sequences for scan BIST

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 20, Issue 4
    November 2006
    86 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 November 2006

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 27 Nov 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2023)Test Point Insertion for Multi-Cycle Power-On Self-TestACM Transactions on Design Automation of Electronic Systems10.1145/356355228:3(1-21)Online publication date: 10-May-2023
    • (2023)Storage-Based Logic Built-In Self-Test With Partitioned Deterministic Compressed TestsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2023.328569131:9(1259-1268)Online publication date: 1-Sep-2023
    • (2023)Storage-Based Logic Built-In Self-Test With Cyclic TestsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2022.323373742:9(3118-3122)Online publication date: 1-Sep-2023
    • (2020)Deterministic Stellar BIST for Automotive ICsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2019.292535339:8(1699-1710)Online publication date: 1-Aug-2020
    • (2019)Logic BIST With Capture-Per-Clock Hybrid Test PointsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2018.283444138:6(1028-1041)Online publication date: 1-Jun-2019
    • (2017)Star-EDTIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2016.259721436:4(683-693)Online publication date: 1-Apr-2017
    • (2016)On-Chip Cube-Based Constrained-Random Stimuli Generation for Post-Silicon ValidationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2015.248187435:6(1012-1025)Online publication date: 1-Jun-2016
    • (2015)Low-Power Programmable PRPG With Test Compression CapabilitiesIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2014.233246523:6(1063-1076)Online publication date: 1-Jun-2015
    • (2015)Functional self-test of high-performance pipe-lined signal processing architecturesMicroprocessors & Microsystems10.1016/j.micpro.2014.11.00239:8(909-918)Online publication date: 1-Nov-2015
    • (2014)Testing PUF-based secure key storage circuitsProceedings of the conference on Design, Automation & Test in Europe10.5555/2616606.2616844(1-6)Online publication date: 24-Mar-2014
    • Show More Cited By

    View Options

    View options

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media