Cited By
View all- Divya MSundaram K(2023)Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop ArchitectureCircuits, Systems, and Signal Processing10.1007/s00034-023-02413-342:11(6399-6419)Online publication date: 1-Nov-2023
A 5V, 0.6µm CMOS phase locked loop (PLL) is presented. The circuit design of the PLL, which consists of a phase-frequency-detector (PFD), charge-pump (CPP), bias-generator (BG), voltage controlled oscillator (VCO) and differential to single converter (...
This paper describes a CMOS offset phase locked loop (OPLL) for a global system for mobile communications (GSM) transmitter. The OPLL is a PLL with a down-conversion mixer in the feedback path and is used in the transmit (Tx) path as a frequency ...
A novel switched-loop filter, which can significantly reduce ripples on voltage controlled oscillator (VCO) control line, is proposed for phase-locked loops (PLL) with an automatic frequency calibration technique. Complementary bootstrapped transmission ...
Kluwer Academic Publishers
United States
Check if you have access through your login credentials or your institution to get full access on this article.
Sign in