Nothing Special   »   [go: up one dir, main page]

skip to main content
research-article

Phase locked loop-based clock synthesizer for reconfigurable analog-to-digital converters

Published: 01 December 2021 Publication History

Abstract

This paper presents the complete design of a phase locked loop-based clock synthesizer for reconfigurable analog-to-digital converters. The synthesizer was implemented in TSMC 65 nm CMOS process technology and the presented results were obtained from extracted layout view with parasitics. The synthesizer generates clock frequencies ranging from 40 to 230 MHz considering a reference frequency of 10 MHz and a supply voltage of 1.2 V. Worst case current consumption is 634 μW, settling time is 6 μs, maximum jitter is 1.3 ns in a 0.037 mm2 area. Performance was validated in a test ΣΔ Modulator with bandwidths of 200 kHz, 500 kHz and 2 MHz, and oversampling frequencies of 40, 60 and 80 MHz respectively, with negligible signal-to-noise ratio degradation compared to an ideal clock.

References

[1]
Razavi B Lower bounds on power consumption of clock generators for ADCs ISCAS 2020
[2]
Redmayne, D., Trelewicz, E., & Smith, A. (2006). Understanding the Effect of Clock Jitter on High Speed ADCs. Linear Technologyhttps://www.analog.com/media/en/reference-design-documentation/design-notes/dn1013f.pdf.
[3]
Razavi B Design of CMOS Phase Locked Loops From Circuit Level to Architecture Level 2020 Cambridge Cambridge University Press
[4]
Hanumolu P, Brownlee M, Mayaram K, and Moon UK Analysis of charge-pump phase-locked loops IEEE Transactions on Circuits and Systems I: Regular Papers 2004 51 9 1665-1674
[5]
de la Rosa, J. M. (2018). CMOS Sigma-Delta Converters Practical Design Guide (2nd ed.). Wiley.
[6]
Sai, A., et al. (2008). A low-jitter clock generator based on ring oscillator with 1/f noise reduction technique for next-generation mobile wireless terminals. A-SSCC, 425–428.
[7]
Shi, X., et al. (2006). A low-jitter and low-power CMOS PLL for clock multiplication. ESSCIRC, 174–177.
[8]
Sahu, H., Paliwal, P., Yadav, V., & Gupta, S. (2016). A low-jitter digital-to-time converter with look-ahead multi-phase DDS. (pp. 219–222).
[9]
Volobuev, P. S., Fedorov, R. A., Poryadina, M. V., Ryzhova, D. I., & Gavrilov, S. (2019). A low-jitter 300mhz cmos pll for double data rate applications. (pp. 1631–1635).
[10]
Bettini L, Christen T, Burger T, and Huang Q A reconfigurable dt δ modulator for multi-standard 2g/3g/4g wireless receivers IEEE Journal on Emerging and Selected Topics in Circuits and Systems 2015 5 4 525-536
[11]
Morgado, A., & del Río, R., de la Rosa, J.M., Bos, L., Ryckaert, J., Van der Plas, G.: A, . (2010). 100 khz–10 mhz bw (78th-to-52db dr, ed., pp. 418–421).
[12]
Wu, J., et al. (2009). A low-jitter distributed synchronous clock using DAC. IEEE-NPSS Real Time Conference
[13]
Chen, Y., et al. (2013). Low jitter clock driver for high-performance pipeline ADC. ASICON

Cited By

View all
  • (2023)Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop ArchitectureCircuits, Systems, and Signal Processing10.1007/s00034-023-02413-342:11(6399-6419)Online publication date: 1-Nov-2023

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image Analog Integrated Circuits and Signal Processing
Analog Integrated Circuits and Signal Processing  Volume 109, Issue 3
Dec 2021
208 pages

Publisher

Kluwer Academic Publishers

United States

Publication History

Published: 01 December 2021
Accepted: 02 August 2021
Revision received: 30 July 2021
Received: 16 March 2021

Author Tags

  1. PLL
  2. Clock
  3. ADC
  4. Wireless

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 22 Nov 2024

Other Metrics

Citations

Cited By

View all
  • (2023)Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop ArchitectureCircuits, Systems, and Signal Processing10.1007/s00034-023-02413-342:11(6399-6419)Online publication date: 1-Nov-2023

View Options

View options

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media