Nothing Special   »   [go: up one dir, main page]

skip to main content
10.5555/1302494.1302854guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Fully Adaptive Fault-Tolerant Routing Algorithm for Network-on-Chip Architectures

Published: 29 August 2007 Publication History

Abstract

In this paper, we present a novel fully adaptive and fault-tolerant routing algorithm for Network-on-Chips (NoCs) called Force-Directed Wormhole Routing (FDWR). The proposed routing algorithm is implemented in the switches of a TLM (Transaction Level Model) packet switching NoC using SystemC. Based on these switches, mesh, torus, and hypercube topologies for NoCs can be automatically generated. We show how the proposed algorithm distributes the traffic uniformly across the entire network to avoid overloaded links. Simulation results depict that the proposed routing algorithm is able to route packets even in the case of faulty links or switches in the NoC. Furthermore, it is shown that in the case of faulty switches the area around that switches is not overloaded and that the traffic is uniformly distributed across the entire network.

Cited By

View all

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image Guide Proceedings
DSD '07: Proceedings of the 10th Euromicro Conference on Digital System Design Architectures, Methods and Tools
August 2007
674 pages
ISBN:076952978X

Publisher

IEEE Computer Society

United States

Publication History

Published: 29 August 2007

Author Tag

  1. Special Session: SS2 Advanced issues of Networks-on-Chip

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 19 Nov 2024

Other Metrics

Citations

Cited By

View all
  • (2015)Use It or Lose ItACM Transactions on Design Automation of Electronic Systems10.1145/277087320:4(1-26)Online publication date: 28-Sep-2015
  • (2015)Per-packet global congestion estimation for fast packet delivery in networks-on-chipThe Journal of Supercomputing10.1007/s11227-015-1439-371:9(3419-3439)Online publication date: 1-Sep-2015
  • (2014)SPMCloudACM Transactions on Design Automation of Electronic Systems10.1145/261175519:3(1-45)Online publication date: 23-Jun-2014
  • (2014)A low overhead, fault tolerant and congestion aware routing algorithm for 3D mesh-based Network-on-ChipsMicroprocessors & Microsystems10.1016/j.micpro.2014.09.00538:8(991-999)Online publication date: 1-Nov-2014
  • (2014)Adaptive load balancing in learning-based approaches for many-core embedded systemsThe Journal of Supercomputing10.1007/s11227-014-1166-168:3(1214-1234)Online publication date: 1-Jun-2014
  • (2013)Topology-agnostic fault-tolerant NoC routing methodProceedings of the Conference on Design, Automation and Test in Europe10.5555/2485288.2485667(1595-1600)Online publication date: 18-Mar-2013
  • (2013)Use it or lose itProceedings of the 46th Annual IEEE/ACM International Symposium on Microarchitecture10.1145/2540708.2540721(136-147)Online publication date: 7-Dec-2013
  • (2013)Methods for fault tolerance in networks-on-chipACM Computing Surveys10.1145/2522968.252297646:1(1-38)Online publication date: 11-Jul-2013
  • (2013)A unified link-layer fault-tolerant architecture for network-based many-core embedded systemsJournal of Systems Architecture: the EUROMICRO Journal10.1016/j.sysarc.2013.03.00959:7(492-504)Online publication date: 1-Aug-2013
  • (2012)Networks on chips: structure and design methodologiesJournal of Electrical and Computer Engineering10.1155/2012/5094652012(2-2)Online publication date: 1-Jan-2012
  • Show More Cited By

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media