WO2019095408A1 - Array substrate, manufacturing method thereof, and display panel - Google Patents
Array substrate, manufacturing method thereof, and display panel Download PDFInfo
- Publication number
- WO2019095408A1 WO2019095408A1 PCT/CN2017/112188 CN2017112188W WO2019095408A1 WO 2019095408 A1 WO2019095408 A1 WO 2019095408A1 CN 2017112188 W CN2017112188 W CN 2017112188W WO 2019095408 A1 WO2019095408 A1 WO 2019095408A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- drain
- source
- region
- via hole
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 44
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 16
- 239000010410 layer Substances 0.000 claims abstract description 229
- 239000004065 semiconductor Substances 0.000 claims abstract description 47
- 238000002161 passivation Methods 0.000 claims abstract description 44
- 239000011229 interlayer Substances 0.000 claims abstract description 42
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 claims description 22
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 16
- 238000000034 method Methods 0.000 claims description 16
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 16
- 239000000463 material Substances 0.000 claims description 15
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 claims description 11
- 229910052733 gallium Inorganic materials 0.000 claims description 11
- 229910052738 indium Inorganic materials 0.000 claims description 11
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 claims description 11
- 239000011787 zinc oxide Substances 0.000 claims description 11
- 238000000151 deposition Methods 0.000 claims description 5
- 238000009832 plasma treatment Methods 0.000 claims description 5
- 238000000059 patterning Methods 0.000 claims description 4
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 3
- 229910001925 ruthenium oxide Inorganic materials 0.000 claims 6
- WOCIAKWEIIZHES-UHFFFAOYSA-N ruthenium(iv) oxide Chemical compound O=[Ru]=O WOCIAKWEIIZHES-UHFFFAOYSA-N 0.000 claims 6
- 238000003860 storage Methods 0.000 abstract description 19
- 239000003990 capacitor Substances 0.000 abstract description 18
- 239000010409 thin film Substances 0.000 abstract description 8
- 239000011521 glass Substances 0.000 abstract description 5
- 230000003071 parasitic effect Effects 0.000 abstract description 5
- 238000009413 insulation Methods 0.000 abstract 2
- 239000010408 film Substances 0.000 description 15
- 238000005240 physical vapour deposition Methods 0.000 description 12
- 238000000206 photolithography Methods 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 6
- 238000002834 transmittance Methods 0.000 description 6
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- 229910052786 argon Inorganic materials 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910000420 cerium oxide Inorganic materials 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- BMMGVYCKOGBVEV-UHFFFAOYSA-N oxo(oxoceriooxy)cerium Chemical group [Ce]=O.O=[Ce]=O BMMGVYCKOGBVEV-UHFFFAOYSA-N 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- 238000007740 vapor deposition Methods 0.000 description 2
- RUDFQVOCFDJEEF-UHFFFAOYSA-N yttrium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Y+3].[Y+3] RUDFQVOCFDJEEF-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 229910007541 Zn O Inorganic materials 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 238000005260 corrosion Methods 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910052761 rare earth metal Inorganic materials 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
Definitions
- the invention relates to a display panel technology, in particular to an array substrate, a manufacturing method thereof and a display panel.
- IGZO In-Ga-Zn-O, indium gallium zinc oxide
- TFT thin film transistor
- the present invention provides an array substrate, a manufacturing method thereof, and a display panel, thereby improving an aperture ratio and a storage capacitor size while reducing an area occupied by the storage capacitor.
- the invention provides an array substrate comprising a glass substrate, a buffer layer, a semiconductor layer, a gate insulating layer, a gate, an interlayer insulating layer, a source, a drain, a flat layer, a common electrode, a passivation layer, and a pixel electrode. ;among them,
- a buffer layer is formed on the substrate; a semiconductor layer is formed on the buffer layer; the semiconductor layer includes an active region and a source region and a drain region disposed on both sides of the active region, wherein the gate insulating layer and the gate are sequentially Formed on the active region; the interlayer insulating layer is formed on a buffer layer, a source region, and a drain region that are not blocked by the semiconductor layer; and the interlayer insulating layer is formed at a corresponding source region and a drain region a first via hole; the source and the drain are respectively in contact with the source region and the drain region via the first via hole; the flat layer is formed at the source and the drain, and is not blocked by the source and the drain On the interlayer insulating layer; the common electrode is formed on the flat layer, and the passivation layer is formed on the common electrode and the flat layer not blocked by the common electrode, and the passivation layer and the corresponding drain on the flat layer are formed on the same a second via hole, the third via hole; the pixel electrode is
- the semiconductor layer is made of indium gallium zinc oxide.
- the passivation layer is made of yttrium oxide.
- the invention also provides a display panel comprising the oxide array substrate.
- the invention also provides a method for fabricating an array substrate, comprising the following steps:
- a source and a drain are respectively formed on the interlayer insulating layer, and the source and the drain are respectively in contact with the source region and the drain region via the first via hole;
- a pixel electrode is formed on the passivation layer, and the pixel electrode is in contact with the drain via the second via hole and the third via hole.
- the forming a semiconductor layer on the buffer layer comprises depositing an amorphous indium gallium zinc oxide film on the buffer layer and patterning the amorphous indium gallium zinc oxide film to obtain a semiconductor layer.
- the material of the passivation layer is selected from the group consisting of cerium oxide.
- the material of the interlayer insulating layer is at least one selected from the group consisting of silicon oxide and silicon nitride.
- the source region and the drain region of the semiconductor layer are plasma-treated after the gate is formed on the gate insulating layer.
- the plasma treatment employs an H 2 plasma or an Ar plasma.
- Figure 1 is a schematic view of the structure of the present invention
- FIG. 2 is a schematic view showing the fabrication of a semiconductor layer on a buffer layer of the present invention
- FIG. 3 is a schematic view showing a gate insulating layer and a gate electrode formed by the present invention.
- Figure 4 is a schematic view showing the formation of an interlayer insulating layer of the present invention.
- Figure 5 is a schematic view showing the fabrication of the source and the drain of the present invention.
- Figure 6 is a schematic view showing the formation of a flat layer and a common electrode of the present invention.
- Figure 7 is a schematic illustration of the fabrication of a passivation layer in accordance with the present invention.
- an oxide array substrate of the present invention includes a glass substrate 1 and a buffer layer 2, a semiconductor layer 3, a gate insulating layer 4, a gate electrode 5, an interlayer insulating layer 6, and a source which are sequentially disposed. 7.
- the drain 8 the flat layer 9, the common electrode 10, the passivation layer 11, and the pixel electrode 12;
- the buffer layer 2 is formed on the substrate 1; the substrate may be a glass substrate;
- a semiconductor layer 3 is formed on the buffer layer 2; the semiconductor layer 3 is made of indium gallium zinc oxide (IGZO);
- the semiconductor layer 3 includes an active region 31 and a source region 32 and a drain region 33 disposed on both sides of the active region 31;
- the gate insulating layer 4 and the gate 5 are sequentially formed on the active region 31; the material of the gate insulating layer is silicon oxide (SiOx);
- the interlayer insulating layer 6 is formed on the buffer layer 2, the source region 32, and the drain region 33 that are not blocked by the semiconductor layer 3; the material of the interlayer insulating layer 6 is selected from silicon oxide (SiOx), nitrided At least one of silicon (SiNx); specifically, when the material of the interlayer insulating layer 6 is selected from silicon oxide, plasma treatment of the source region 32 and the drain region 33 is also required, and plasma treatment uses H 2 (hydrogen gas) a plasma or an Ar (argon) plasma;
- a first via 61 is formed on the interlayer insulating layer 6 corresponding to the source region 32 and the drain region 33;
- the source 7 and the drain 8 are in contact with the source region 32 and the drain region 33 via the first via 61, respectively;
- the flat layer 9 is formed on the source 7, the drain 8 and the interlayer insulating layer 6 not blocked by the source 7 and the drain 8;
- the common electrode 10 is formed on the flat layer 9;
- the passivation layer 11 is formed on the common electrode 10 and the flat layer 9 not blocked by the common electrode 10.
- the passivation layer 11 and the corresponding drain 8 on the flat layer 9 are formed with a second via 111 and a third via. 91;
- the passivation layer 11 is made of yttria (Y 2 O 3 ) having high dielectric constant and high transmittance, thereby further increasing the storage capacitor size and reducing the storage capacitor area.
- Y 2 O 3 yttria
- the pixel electrode 12 is formed on the passivation layer 11 and is in contact with the drain 8 via the second via 111 and the third via 91.
- the present invention fabricates an array substrate for in-plane switching (IPS) mode by using the above-described top gate self-aligned structure and using a high dielectric constant and high transmittance passivation layer 11 to reduce the occupation of the storage capacitor
- the area is increased to increase the aperture ratio while increasing the size of the storage capacitor.
- the invention also discloses a method for fabricating an array substrate, comprising the following steps:
- Step 1 providing a substrate 1; the substrate 1 may be a glass substrate;
- Step 2 forming a buffer layer 2 on the substrate 1; specifically, forming a buffer layer by chemical vapor deposition (CVD);
- Step 3 forming a semiconductor layer 3 on the buffer layer 2 (as shown in FIG. 3); specifically, depositing an amorphous indium gallium zinc oxide (a-IGZO) film 34 (shown in FIG. 2) by deposition, and then The amorphous indium gallium zinc oxide film 34 is etched by a photolithography process to form a semiconductor layer 3; the semiconductor layer 3 includes an active region 31 and a source region 32 and a drain region 33 provided on both sides of the active region 31.
- the deposition may be performed by physical vapor deposition (PVD); the photolithography process may be performed using an existing standard photolithography process;
- Step 4 sequentially forming a gate insulating layer 4 and a gate 5 on the active region 31 of the semiconductor layer 3 (as shown in FIG. 3); specifically, the gate insulating layer 4 is made of silicon oxide (SiOx) material.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- the coating photoresist shown may be spin-coated; the etching process may be dry etching (Dry etch) or wet etching;
- Step 5 forming an interlayer insulating layer 6 on the buffer layer 2 not blocked by the semiconductor layer 3, the source region 32 of the semiconductor layer 3, the drain region 33, and the gate electrode 5 (shown in FIG. 4); specifically, An interlayer insulating layer 6 is deposited on the buffer layer 2 not blocked by the semiconductor layer 3, the source region 32 of the oxide semiconductor 3, the drain region 33, and the gate electrode 5 by chemical vapor deposition (CVD).
- the material of the interlayer insulating layer 6 may be selected from at least one of silicon oxide and silicon nitride;
- Step 6 forming a first via 61 on the corresponding source region 32 and the drain region 33 on the interlayer insulating layer 6; specifically, forming a first via 61 by a photolithography process;
- Step 7 forming a source 7 and a drain 8 respectively on the interlayer insulating layer 6.
- the source 7 and the drain 8 are respectively in contact with the source region 32 and the drain region 33 via the first via 61 (FIG. 5). Shown); specifically, Forming an electrode metal film layer on the interlayer insulating layer 6 by physical vapor deposition (PVD), and patterning to form the source electrode 7 and the drain electrode 8 by a photolithography process; the photolithography process may adopt standard existing light The engraving process is carried out, and no specific limitation is made here;
- Step 8 A flat layer 9 (shown in FIG. 6) is formed on the interlayer insulating layer 6 not blocked by the source 7 and the drain 8, and the source 7 and the drain 8; specifically, the specificity of the flat layer 9
- the fabrication can be implemented by using the flat layer 9 in the thin film transistor array substrate in the prior art, and is not specifically limited herein;
- Step 9 forming a common electrode 10 on the flat layer 9 (shown in FIG. 6); specifically, forming a transparent ITO film on the flat layer 9 by physical vapor deposition (PVD), and performing lithography on the ITO film Patterning to form a common electrode 10;
- PVD physical vapor deposition
- Step 10 forming a passivation layer 11 on the common electrode 10 and on the flat layer 9 not blocked by the common electrode 10 (shown in FIG. 7); specifically, the passivation layer 11 is made of yttria (Y 2 O 3 ) material. Specifically, a passivation layer 11 is formed on the common electrode 10 and on the flat layer 9 not blocked by the common electrode 10 by vapor deposition; the vapor deposition may be performed by atomic layer deposition (ALD) or physical vapor deposition. (PVD); the cerium oxide has high dielectric constant and high transmittance, thereby further increasing the storage capacitor size and reducing the storage capacitor area, improving pixel stability and the aperture ratio of the thin film transistor device;
- ALD atomic layer deposition
- PVD physical vapor deposition
- Step 11 forming a second via 111 and a third via 91 respectively on the passivation layer 11 and the corresponding drain 8 on the flat layer 9; specifically, the passivation layer 11 and the flat layer 9 by a photolithography process Forming a second via 111 and a third via 91 at the drain 8;
- Step 12 forming a pixel electrode 12 on the passivation layer 11, the pixel electrode 12 being in contact with the drain 8 via the second via 111 and the third via 91; specifically, using physical vapor deposition (PVD)
- PVD physical vapor deposition
- a transparent ITO film is formed on the passivation layer 11, and the ITO film is patterned by a photolithography process to form a pixel electrode 12, and the pixel electrode 12 passes through the second via 111, the third via 91 and the drain 8. contact.
- the material of the interlayer insulating layer 6 is selected from silicon oxide
- plasma is also performed on the source region 32 and the drain region 33 of the semiconductor layer 3 after the gate electrode 5 is formed on the gate insulating layer 4. deal with.
- the plasma treatment uses a H 2 (hydrogen) plasma or an Ar (argon) plasma.
- the passivation layer uses yttrium oxide (Y 2 O 3 ) to have excellent heat resistance, corrosion resistance and high temperature stability, high dielectric constant, good transparency, and can be doped with rare earth elements such as Nd 3+ . Performance; using a high dielectric constant and a high transmittance Y 2 O 3 as a passivation layer, the storage capacitor capacity can be increased while reducing the area of the storage capacitor, thereby increasing the aperture ratio and the transmittance.
- Y 2 O 3 yttrium oxide
- the present invention also discloses a display panel including the above array substrate, which will not be described herein.
- the invention has the passivation layer material Y 2 O 3 with high dielectric constant and high transmittance in the IPS structure, increases the storage capacitor size, reduces the storage capacitor area, improves the pixel stability and the device aperture ratio;
- the gate self-aligned structure can reduce a mask, make the overlap between the source drain and the gate smaller, and also reduce the parasitic capacitance of the TFT, thereby reducing the RC (Resistance-Capacitance). Delay to improve its response speed.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
Abstract
Provided is an array substrate, comprising a glass substrate (1), a buffer layer (2), a semiconductor layer (3), a gate insulation layer (4), a gate (5), an interlayer insulation layer (6), a source (7), a drain (8), a flat layer (9), a common electrode (10), a passivation layer (11), and a pixel electrode (12). Also provided are a manufacturing method of an array substrate, and a display panel. The invention adopts a top-gate self-aligned structure capable of reducing parasitic capacitance in order to reduce the size of an overlapping portion between the source and drain and the gate, thereby improving the aperture ratio and the capacity of a storage capacitor while reducing the area occupied by the storage capacitor. In addition, the invention reduces the parasitic capacitance of a thin film transistor device, leading to a lower RC delay and an improved response speed of the thin film transistor device.
Description
本发明涉及一种显示面板技术,特别是一种阵列基板及其制作方法、显示面板。The invention relates to a display panel technology, in particular to an array substrate, a manufacturing method thereof and a display panel.
IGZO(In-Ga-Zn-O,铟镓锌氧化物)具有较高迁移率并且可大面积生产等优势,已成为下一代显示技术的有力竞争者,并且多用于“平面内转换”(IPS)技术。在IPS技术中,TFT(thin film transistor,薄膜晶体管)结构中的钝化层除了桥接漏电极与像素电极,还是存储电容板间的介电保护层,但由于漏电流的存在,这会影响存储电容容量以及画素稳定性的,而为了解决这一问题,目前常采用减小存储电容器所占用的面积,但是这一方法会使得开口率降低。IGZO (In-Ga-Zn-O, indium gallium zinc oxide) has the advantages of high mobility and large-area production, and has become a strong competitor for next-generation display technology, and is mostly used for "in-plane conversion" (IPS). )technology. In the IPS technology, the passivation layer in the TFT (thin film transistor) structure not only bridges the drain electrode and the pixel electrode, but also the dielectric protection layer between the storage capacitor plates, but this affects the storage due to the presence of leakage current. Capacitance capacity and pixel stability, and in order to solve this problem, it is often used to reduce the area occupied by the storage capacitor, but this method will reduce the aperture ratio.
发明内容Summary of the invention
为克服现有技术的不足,本发明提供一种阵列基板及其制作方法、显示面板,从而在减少存储电容器所占用的面积的前提下,提高开口率以及存储电容大小。In order to overcome the deficiencies of the prior art, the present invention provides an array substrate, a manufacturing method thereof, and a display panel, thereby improving an aperture ratio and a storage capacitor size while reducing an area occupied by the storage capacitor.
本发明提供了一种阵列基板,包括玻璃基板、缓冲层、半导体层、栅极绝缘层、栅极、层间绝缘层、源极、漏极、平坦层、公共电极、钝化层、像素电极;其中,The invention provides an array substrate comprising a glass substrate, a buffer layer, a semiconductor layer, a gate insulating layer, a gate, an interlayer insulating layer, a source, a drain, a flat layer, a common electrode, a passivation layer, and a pixel electrode. ;among them,
缓冲层形成于基板上;半导体层形成于缓冲层上;所述半导体层包括有源区域和设于有源区域两侧的源极区域、漏极区域,所述栅极绝缘层和栅极依次形成于有源区域上;所述层间绝缘层形成于未被半导体层遮挡的缓冲层、源极区域以及漏极区域上;所述层间绝缘层上对应源极区域、漏极区域处形成有第一过孔;所述源极和漏极分别经第一过孔与源极区域、漏极区域接触;所述平坦层形成于源极、漏极以及未被源极、漏极遮挡的层间绝缘层上;所述公共电极形成于平坦层上,钝化层形成于公共电极以及未被公共电极遮挡的平坦层上,所述钝化层以及平坦层上对应漏极上形成有第二过孔、第三过孔;所述像素电极形成于钝化层上并经第二过孔、第三过孔与漏极接触。
a buffer layer is formed on the substrate; a semiconductor layer is formed on the buffer layer; the semiconductor layer includes an active region and a source region and a drain region disposed on both sides of the active region, wherein the gate insulating layer and the gate are sequentially Formed on the active region; the interlayer insulating layer is formed on a buffer layer, a source region, and a drain region that are not blocked by the semiconductor layer; and the interlayer insulating layer is formed at a corresponding source region and a drain region a first via hole; the source and the drain are respectively in contact with the source region and the drain region via the first via hole; the flat layer is formed at the source and the drain, and is not blocked by the source and the drain On the interlayer insulating layer; the common electrode is formed on the flat layer, and the passivation layer is formed on the common electrode and the flat layer not blocked by the common electrode, and the passivation layer and the corresponding drain on the flat layer are formed on the same a second via hole, the third via hole; the pixel electrode is formed on the passivation layer and is in contact with the drain via the second via hole and the third via hole.
进一步地,所述半导体层由铟镓锌氧化物制成。Further, the semiconductor layer is made of indium gallium zinc oxide.
进一步地,所述钝化层由氧化钇制成。Further, the passivation layer is made of yttrium oxide.
本发明还提供了一种显示面板,包括所述的氧化物阵列基板。The invention also provides a display panel comprising the oxide array substrate.
本发明还提供了一种阵列基板的制作方法,包括如下步骤:The invention also provides a method for fabricating an array substrate, comprising the following steps:
提供一基板;Providing a substrate;
在基板上形成缓冲层;Forming a buffer layer on the substrate;
在缓冲层上形成半导体层;Forming a semiconductor layer on the buffer layer;
在半导体层的有源区域上依次形成栅极绝缘层以及栅极;Forming a gate insulating layer and a gate electrode sequentially on the active region of the semiconductor layer;
在未被半导体层遮挡的缓冲层上、半导体层的源极区域、漏极区域以及栅极上形成层间绝缘层;Forming an interlayer insulating layer on the buffer layer not blocked by the semiconductor layer, the source region, the drain region, and the gate of the semiconductor layer;
在层间绝缘层上对应源极区域、漏极区域上分别形成第一过孔;Forming a first via hole on the corresponding interlayer region and the drain region on the interlayer insulating layer;
在层间绝缘层上分别形成源极、漏极,所述源极、漏极分别经第一过孔与源极区域和漏极区域接触;a source and a drain are respectively formed on the interlayer insulating layer, and the source and the drain are respectively in contact with the source region and the drain region via the first via hole;
在未被源极和漏极遮挡的层间绝缘层上、源极以及漏极上形成有平坦层;Forming a flat layer on the interlayer insulating layer, the source and the drain, which are not blocked by the source and the drain;
在平坦层上形成公共电极;Forming a common electrode on the flat layer;
在公共电极上以及未被公共电极遮挡的平坦层上形成钝化层;Forming a passivation layer on the common electrode and on the flat layer not blocked by the common electrode;
在钝化层以及平坦层上对应漏极处分别形成第二过孔、第三过孔;Forming a second via hole and a third via hole respectively on the passivation layer and the corresponding drain on the flat layer;
在钝化层上形成像素电极,所述像素电极经第二过孔、第三过孔与漏极接触。A pixel electrode is formed on the passivation layer, and the pixel electrode is in contact with the drain via the second via hole and the third via hole.
进一步地,所述在缓冲层上形成半导体层具体为在缓冲层上沉积非晶铟镓锌氧化物薄膜并对非晶铟镓锌氧化物薄膜进行图案化得到半导体层。Further, the forming a semiconductor layer on the buffer layer comprises depositing an amorphous indium gallium zinc oxide film on the buffer layer and patterning the amorphous indium gallium zinc oxide film to obtain a semiconductor layer.
进一步地,所述钝化层的材料选自氧化钇。
Further, the material of the passivation layer is selected from the group consisting of cerium oxide.
进一步地,所述层间绝缘层的材料选自氧化硅、氮化硅中的至少一种。Further, the material of the interlayer insulating layer is at least one selected from the group consisting of silicon oxide and silicon nitride.
进一步地,所述层间绝缘层的材料选自氧化硅时,在栅极绝缘层上形成栅极后还对半导体层的源极区域和漏极区域进行等离子处理。Further, when the material of the interlayer insulating layer is selected from silicon oxide, the source region and the drain region of the semiconductor layer are plasma-treated after the gate is formed on the gate insulating layer.
进一步地,所述等离子处理采用H2等离子体或Ar等离子体。Further, the plasma treatment employs an H 2 plasma or an Ar plasma.
本发明与现有技术相比,采用能够降低寄生电容的顶栅自对准结构,使源漏极与栅极之间重叠部分变小,从而在减少存储电容器所占用的面积的前提下,提高开口率以及存储电容大小;且减小了薄膜晶体管器件的寄生电容进而降低RC(Resistance-Capacitance。电阻电容)时延,提高薄膜晶体管器件的响应速度。Compared with the prior art, the present invention adopts a top gate self-aligned structure capable of reducing parasitic capacitance, so that the overlapping portion between the source drain and the gate is reduced, thereby improving the area occupied by the storage capacitor. The aperture ratio and the size of the storage capacitor; and the parasitic capacitance of the thin film transistor device is reduced to reduce the RC (Resistance-Capacitance) delay, and the response speed of the thin film transistor device is improved.
图1是本发明的结构示意图;Figure 1 is a schematic view of the structure of the present invention;
图2是本发明在缓冲层上制作半导体层的示意图;2 is a schematic view showing the fabrication of a semiconductor layer on a buffer layer of the present invention;
图3是本发明制作栅极绝缘层以及栅极的示意图;3 is a schematic view showing a gate insulating layer and a gate electrode formed by the present invention;
图4是本发明制作层间绝缘层的示意图;Figure 4 is a schematic view showing the formation of an interlayer insulating layer of the present invention;
图5是本发明制作源极、漏极的示意图;Figure 5 is a schematic view showing the fabrication of the source and the drain of the present invention;
图6是本发明制作平坦层以及公共电极的示意图;Figure 6 is a schematic view showing the formation of a flat layer and a common electrode of the present invention;
图7是本发明制作钝化层的示意图。Figure 7 is a schematic illustration of the fabrication of a passivation layer in accordance with the present invention.
下面结合附图和实施例对本发明作进一步详细说明。The present invention will be further described in detail below with reference to the accompanying drawings and embodiments.
如图1所示,本发明的一种氧化物阵列基板,包括玻璃基板1以及依次设置的缓冲层2、半导体层3、栅极绝缘层4、栅极5、层间绝缘层6、源极7、漏极8、平坦层9、公共电极10、钝化层11、像素电极12;其中,As shown in FIG. 1, an oxide array substrate of the present invention includes a glass substrate 1 and a buffer layer 2, a semiconductor layer 3, a gate insulating layer 4, a gate electrode 5, an interlayer insulating layer 6, and a source which are sequentially disposed. 7. The drain 8, the flat layer 9, the common electrode 10, the passivation layer 11, and the pixel electrode 12;
缓冲层2形成于基板1上;所述基板可以为玻璃基板;
The buffer layer 2 is formed on the substrate 1; the substrate may be a glass substrate;
半导体层3形成于缓冲层2上;所述半导体层3由铟镓锌氧化物(IGZO)制成;a semiconductor layer 3 is formed on the buffer layer 2; the semiconductor layer 3 is made of indium gallium zinc oxide (IGZO);
所述半导体层3包括有源区域31和设于有源区域31两侧的源极区域32、漏极区域33;The semiconductor layer 3 includes an active region 31 and a source region 32 and a drain region 33 disposed on both sides of the active region 31;
所述栅极绝缘层4和栅极5依次形成于有源区域31上;所述栅极绝缘层的材料为氧化硅(SiOx);The gate insulating layer 4 and the gate 5 are sequentially formed on the active region 31; the material of the gate insulating layer is silicon oxide (SiOx);
所述层间绝缘层6形成于未被半导体层3遮挡的缓冲层2、源极区域32以及漏极区域33上;所述层间绝缘层6的材料选自氧化硅(SiOx)、氮化硅(SiNx)中的至少一种;具体地,当层间绝缘层6的材料选自氧化硅时,还需要对源极区域32和漏极区域33进行等离子处理,等离子处理采用H2(氢气)等离子体或Ar(氩气)等离子体;The interlayer insulating layer 6 is formed on the buffer layer 2, the source region 32, and the drain region 33 that are not blocked by the semiconductor layer 3; the material of the interlayer insulating layer 6 is selected from silicon oxide (SiOx), nitrided At least one of silicon (SiNx); specifically, when the material of the interlayer insulating layer 6 is selected from silicon oxide, plasma treatment of the source region 32 and the drain region 33 is also required, and plasma treatment uses H 2 (hydrogen gas) a plasma or an Ar (argon) plasma;
所述层间绝缘层6上对应源极区域32、漏极区域33处形成有第一过孔61;a first via 61 is formed on the interlayer insulating layer 6 corresponding to the source region 32 and the drain region 33;
所述源极7和漏极8分别经第一过孔61与源极区域32、漏极区域33接触;The source 7 and the drain 8 are in contact with the source region 32 and the drain region 33 via the first via 61, respectively;
所述平坦层9形成于源极7、漏极8以及未被源极7、漏极8遮挡的层间绝缘层6上;The flat layer 9 is formed on the source 7, the drain 8 and the interlayer insulating layer 6 not blocked by the source 7 and the drain 8;
所述公共电极10形成于平坦层9上;The common electrode 10 is formed on the flat layer 9;
钝化层11形成于公共电极10以及未被公共电极10遮挡的平坦层9上,所述钝化层11以及平坦层9上对应漏极8上形成有第二过孔111、第三过孔91;所述钝化层11由氧化钇(Y2O3)制成,所述氧化钇具有高介电常熟和高穿透率,从而进一步地提高了存储电容大小以及减小存储电容面积,提高画素稳定性和薄膜晶体管器件的开口率;The passivation layer 11 is formed on the common electrode 10 and the flat layer 9 not blocked by the common electrode 10. The passivation layer 11 and the corresponding drain 8 on the flat layer 9 are formed with a second via 111 and a third via. 91; the passivation layer 11 is made of yttria (Y 2 O 3 ) having high dielectric constant and high transmittance, thereby further increasing the storage capacitor size and reducing the storage capacitor area. Improve pixel stability and aperture ratio of thin film transistor devices;
所述像素电极12形成于钝化层11上并经第二过孔111、第三过孔91与漏极8接触。The pixel electrode 12 is formed on the passivation layer 11 and is in contact with the drain 8 via the second via 111 and the third via 91.
本发明通过上述的顶栅自对准结构,并使用高介电常数和高穿透率的钝化层11制作一种用于面内切换(IPS)模式的阵列基板,从而减少存储电容器所占用的面积而提高开口率,同时提高存储电容大小。
The present invention fabricates an array substrate for in-plane switching (IPS) mode by using the above-described top gate self-aligned structure and using a high dielectric constant and high transmittance passivation layer 11 to reduce the occupation of the storage capacitor The area is increased to increase the aperture ratio while increasing the size of the storage capacitor.
本发明还公开了一种阵列基板的制作方法,包括如下步骤:The invention also discloses a method for fabricating an array substrate, comprising the following steps:
步骤一、提供一基板1;所述基板1可以为玻璃基板;Step 1: providing a substrate 1; the substrate 1 may be a glass substrate;
步骤二、在基板1上形成缓冲层2;具体地,通过化学气相沉积(CVD)的方式形成缓冲层; Step 2, forming a buffer layer 2 on the substrate 1; specifically, forming a buffer layer by chemical vapor deposition (CVD);
步骤三、在缓冲层2上形成半导体层3(如图3所示);具体地,通过沉积的方式沉积非晶铟镓锌氧化物(a-IGZO)薄膜34(图2所示),然后通过光刻工艺对非晶铟镓锌氧化物薄膜34进行蚀刻形成半导体层3;所述半导体层3包括有源区域31和设于有源区域31两侧的源极区域32、漏极区域33;所述沉积可采用物理气相沉积(PVD);所述光刻工艺可采用现有的标准的光刻工艺进行; Step 3, forming a semiconductor layer 3 on the buffer layer 2 (as shown in FIG. 3); specifically, depositing an amorphous indium gallium zinc oxide (a-IGZO) film 34 (shown in FIG. 2) by deposition, and then The amorphous indium gallium zinc oxide film 34 is etched by a photolithography process to form a semiconductor layer 3; the semiconductor layer 3 includes an active region 31 and a source region 32 and a drain region 33 provided on both sides of the active region 31. The deposition may be performed by physical vapor deposition (PVD); the photolithography process may be performed using an existing standard photolithography process;
步骤四、在半导体层3的有源区域31上依次形成栅极绝缘层4以及栅极5(如图3所示);具体地,所述栅极绝缘层4采用氧化硅(SiOx)材料,采用化学气相沉积(CVD)的方式在半导体层3以及未被半导体层3遮挡的缓冲层2上形成氧化硅薄膜;采用物理气相沉积(PVD)的方式在氧化硅薄膜上形成栅电极膜层;在栅电极膜层上涂布与栅极图案相同的光刻胶,通过蚀刻工艺蚀刻掉未被光刻胶保护的栅电极膜层以及氧化硅薄膜,在有源区域31上形成栅极绝缘层4以及栅极5;所示涂布光刻胶可采用旋涂的方式;蚀刻工艺可采用干法蚀刻(Dry etch)或湿法蚀刻; Step 4, sequentially forming a gate insulating layer 4 and a gate 5 on the active region 31 of the semiconductor layer 3 (as shown in FIG. 3); specifically, the gate insulating layer 4 is made of silicon oxide (SiOx) material. Forming a silicon oxide film on the semiconductor layer 3 and the buffer layer 2 not blocked by the semiconductor layer 3 by chemical vapor deposition (CVD); forming a gate electrode film layer on the silicon oxide film by physical vapor deposition (PVD); Applying the same photoresist as the gate pattern on the gate electrode film layer, etching the gate electrode film layer not protected by the photoresist and the silicon oxide film by an etching process, and forming a gate insulating layer on the active region 31 4 and the gate 5; the coating photoresist shown may be spin-coated; the etching process may be dry etching (Dry etch) or wet etching;
步骤五、在未被半导体层3遮挡的缓冲层2上、半导体层3的源极区域32、漏极区域33以及栅极5上形成层间绝缘层6(图4所示);具体地,采用化学气相沉积(CVD)的方式在未被半导体层3遮挡的缓冲层2上、氧化物半导体3的源极区域32、漏极区域33以及栅极5上沉积层间绝缘层6,所述层间绝缘层6的材料可选自氧化硅、氮化硅中的至少一种; Step 5, forming an interlayer insulating layer 6 on the buffer layer 2 not blocked by the semiconductor layer 3, the source region 32 of the semiconductor layer 3, the drain region 33, and the gate electrode 5 (shown in FIG. 4); specifically, An interlayer insulating layer 6 is deposited on the buffer layer 2 not blocked by the semiconductor layer 3, the source region 32 of the oxide semiconductor 3, the drain region 33, and the gate electrode 5 by chemical vapor deposition (CVD). The material of the interlayer insulating layer 6 may be selected from at least one of silicon oxide and silicon nitride;
步骤六、在层间绝缘层6上对应源极区域32、漏极区域33上分别形成第一过孔61;具体地,通过光刻工艺形成第一过孔61; Step 6, forming a first via 61 on the corresponding source region 32 and the drain region 33 on the interlayer insulating layer 6; specifically, forming a first via 61 by a photolithography process;
步骤七、在层间绝缘层6上分别形成源极7、漏极8,所述源极7、漏极8分别经第一过孔61与源极区域32和漏极区域33接触(图5所示);具体地,
通过物理气相沉积(PVD)的方式在层间绝缘层6上形成电极金属膜层,通过光刻工艺进行图案化形成源极7和漏极8;所述光刻工艺可采用标准的现有光刻工艺进行,在此不做具体限定;Step 7: forming a source 7 and a drain 8 respectively on the interlayer insulating layer 6. The source 7 and the drain 8 are respectively in contact with the source region 32 and the drain region 33 via the first via 61 (FIG. 5). Shown); specifically,
Forming an electrode metal film layer on the interlayer insulating layer 6 by physical vapor deposition (PVD), and patterning to form the source electrode 7 and the drain electrode 8 by a photolithography process; the photolithography process may adopt standard existing light The engraving process is carried out, and no specific limitation is made here;
步骤八、在未被源极7和漏极8遮挡的层间绝缘层6上、源极7以及漏极8上形成有平坦层9(图6所示);具体地,平坦层9的具体制作可采用现有技术中薄膜晶体管阵列基板中平坦层9的制作方式实现,在此不做具体限定; Step 8. A flat layer 9 (shown in FIG. 6) is formed on the interlayer insulating layer 6 not blocked by the source 7 and the drain 8, and the source 7 and the drain 8; specifically, the specificity of the flat layer 9 The fabrication can be implemented by using the flat layer 9 in the thin film transistor array substrate in the prior art, and is not specifically limited herein;
步骤九、在平坦层9上形成公共电极10(图6所示);具体地,采用物理气相沉积(PVD)的方式在平坦层9上形成透明的ITO薄膜,通过光刻工艺对ITO薄膜进行图案化,形成公共电极10;Step 9: forming a common electrode 10 on the flat layer 9 (shown in FIG. 6); specifically, forming a transparent ITO film on the flat layer 9 by physical vapor deposition (PVD), and performing lithography on the ITO film Patterning to form a common electrode 10;
步骤十、在公共电极10上以及未被公共电极10遮挡的平坦层9上形成钝化层11(图7所示);具体地,钝化层11采用氧化钇(Y2O3)材料制成,具体地,采用气相沉积的方式,在公共电极10上以及未被公共电极10遮挡的平坦层9上形成钝化层11;所述气相沉积可采用原子层沉积(ALD)或物理气相沉积(PVD);所述氧化钇具有高介电常熟和高穿透率,从而进一步地提高了存储电容大小以及减小存储电容面积,提高画素稳定性和薄膜晶体管器件的开口率; Step 10, forming a passivation layer 11 on the common electrode 10 and on the flat layer 9 not blocked by the common electrode 10 (shown in FIG. 7); specifically, the passivation layer 11 is made of yttria (Y 2 O 3 ) material. Specifically, a passivation layer 11 is formed on the common electrode 10 and on the flat layer 9 not blocked by the common electrode 10 by vapor deposition; the vapor deposition may be performed by atomic layer deposition (ALD) or physical vapor deposition. (PVD); the cerium oxide has high dielectric constant and high transmittance, thereby further increasing the storage capacitor size and reducing the storage capacitor area, improving pixel stability and the aperture ratio of the thin film transistor device;
步骤十一、在钝化层11以及平坦层9上对应漏极8处分别形成第二过孔111、第三过孔91;具体地,通过光刻工艺,在钝化层11以及平坦层9上位于漏极8处分别形成第二过孔111、第三过孔91;Step 11 : forming a second via 111 and a third via 91 respectively on the passivation layer 11 and the corresponding drain 8 on the flat layer 9; specifically, the passivation layer 11 and the flat layer 9 by a photolithography process Forming a second via 111 and a third via 91 at the drain 8;
步骤十二、在钝化层11上形成像素电极12,所述像素电极12经第二过孔111、第三过孔91与漏极8接触;具体地,采用物理气相沉积(PVD)的方式,在钝化层11上形成透明的ITO薄膜,通过光刻工艺对ITO薄膜进行图案化,形成像素电极12,所述像素电极12经第二过孔111、第三过孔91与漏极8接触。 Step 12, forming a pixel electrode 12 on the passivation layer 11, the pixel electrode 12 being in contact with the drain 8 via the second via 111 and the third via 91; specifically, using physical vapor deposition (PVD) A transparent ITO film is formed on the passivation layer 11, and the ITO film is patterned by a photolithography process to form a pixel electrode 12, and the pixel electrode 12 passes through the second via 111, the third via 91 and the drain 8. contact.
本发明的制作方法中,当层间绝缘层6的材料选自氧化硅时,在栅极绝缘层4上形成栅极5后还对半导体层3的源极区域32和漏极区域33进行等离子处理。所述等离子处理采用H2(氢气)等离子体或Ar(氩气)等离子体。
In the manufacturing method of the present invention, when the material of the interlayer insulating layer 6 is selected from silicon oxide, plasma is also performed on the source region 32 and the drain region 33 of the semiconductor layer 3 after the gate electrode 5 is formed on the gate insulating layer 4. deal with. The plasma treatment uses a H 2 (hydrogen) plasma or an Ar (argon) plasma.
本发明中,钝化层采用氧化钇(Y2O3)具有优良的耐热、耐腐蚀和高温稳定性,介电常数高、透明性好,并且可以掺杂Nd3+等稀土元素调节其性能;使用高介电常数和高穿透率Y2O3作为钝化层,可以在提高存储电容容量的同时,减小存储电容器的面积,从而提高开口率和透光率。In the present invention, the passivation layer uses yttrium oxide (Y 2 O 3 ) to have excellent heat resistance, corrosion resistance and high temperature stability, high dielectric constant, good transparency, and can be doped with rare earth elements such as Nd 3+ . Performance; using a high dielectric constant and a high transmittance Y 2 O 3 as a passivation layer, the storage capacitor capacity can be increased while reducing the area of the storage capacitor, thereby increasing the aperture ratio and the transmittance.
本发明还公开了一种显示面板,其包括上述的阵列基板,在此不再赘述。The present invention also discloses a display panel including the above array substrate, which will not be described herein.
本发明具有在IPS结构中,使用高介电常数和高穿透率的钝化层材料Y2O3,提高存储电容大小,减小存储电容面积,提高画素稳定性和器件开口率;采用顶栅自对准结构,能够减少一道光罩,使源漏极与栅极之间重叠部分变小,并且还能减少TFT寄生电容(parasitic capacity),进而减少RC(Resistance-Capacitance。电阻电容)时延提高其响应速度。The invention has the passivation layer material Y 2 O 3 with high dielectric constant and high transmittance in the IPS structure, increases the storage capacitor size, reduces the storage capacitor area, improves the pixel stability and the device aperture ratio; The gate self-aligned structure can reduce a mask, make the overlap between the source drain and the gate smaller, and also reduce the parasitic capacitance of the TFT, thereby reducing the RC (Resistance-Capacitance). Delay to improve its response speed.
虽然已经参照特定实施例示出并描述了本发明,但是本领域的技术人员将理解:在不脱离由权利要求及其等同物限定的本发明的精神和范围的情况下,可在此进行形式和细节上的各种变化。
While the invention has been shown and described with respect to the specific embodiments the embodiments of the invention Various changes in details.
Claims (15)
- 一种阵列基板,其中:包括基板、缓冲层、半导体层、栅极绝缘层、栅极、层间绝缘层、源极、漏极、平坦层、公共电极、钝化层、像素电极;其中,An array substrate, comprising: a substrate, a buffer layer, a semiconductor layer, a gate insulating layer, a gate, an interlayer insulating layer, a source, a drain, a flat layer, a common electrode, a passivation layer, and a pixel electrode; wherein缓冲层形成于基板上;半导体层形成于缓冲层上;所述半导体层包括有源区域和设于有源区域两侧的源极区域、漏极区域,所述栅极绝缘层和栅极依次形成于有源区域上;所述层间绝缘层形成于未被半导体层遮挡的缓冲层、源极区域以及漏极区域上;所述层间绝缘层上对应源极区域、漏极区域处形成有第一过孔;所述源极和漏极分别经第一过孔与源极区域、漏极区域接触;所述平坦层形成于源极、漏极以及未被源极、漏极遮挡的层间绝缘层上;所述公共电极形成于平坦层上,钝化层形成于公共电极以及未被公共电极遮挡的平坦层上,所述钝化层以及平坦层上对应漏极上形成有第二过孔、第三过孔;所述像素电极形成于钝化层上并经第二过孔、第三过孔与漏极接触。a buffer layer is formed on the substrate; a semiconductor layer is formed on the buffer layer; the semiconductor layer includes an active region and a source region and a drain region disposed on both sides of the active region, wherein the gate insulating layer and the gate are sequentially Formed on the active region; the interlayer insulating layer is formed on a buffer layer, a source region, and a drain region that are not blocked by the semiconductor layer; and the interlayer insulating layer is formed at a corresponding source region and a drain region a first via hole; the source and the drain are respectively in contact with the source region and the drain region via the first via hole; the flat layer is formed at the source and the drain, and is not blocked by the source and the drain On the interlayer insulating layer; the common electrode is formed on the flat layer, and the passivation layer is formed on the common electrode and the flat layer not blocked by the common electrode, and the passivation layer and the corresponding drain on the flat layer are formed on the same a second via hole, the third via hole; the pixel electrode is formed on the passivation layer and is in contact with the drain via the second via hole and the third via hole.
- 根据权利要求1所述的阵列基板,其中:所述半导体层由铟镓锌氧化物制成。The array substrate according to claim 1, wherein the semiconductor layer is made of indium gallium zinc oxide.
- 根据权利要求1所述的阵列基板,其中:所述钝化层由氧化钇制成。The array substrate according to claim 1, wherein the passivation layer is made of ruthenium oxide.
- 根据权利要求2所述的阵列基板,其中:所述钝化层由氧化钇制成。The array substrate according to claim 2, wherein the passivation layer is made of ruthenium oxide.
- 一种显示面板,其中:包括阵列基板,所述阵列基板包括基板、缓冲层、半导体层、栅极绝缘层、栅极、层间绝缘层、源极、漏极、平坦层、公共电极、钝化层、像素电极;其中,A display panel, comprising: an array substrate comprising a substrate, a buffer layer, a semiconductor layer, a gate insulating layer, a gate, an interlayer insulating layer, a source, a drain, a flat layer, a common electrode, and a blunt Layer, pixel electrode;缓冲层形成于基板上;半导体层形成于缓冲层上;所述半导体层包括有源区域和设于有源区域两侧的源极区域、漏极区域,所述栅极绝缘层和栅极依次形成于有源区域上;所述层间绝缘层形成于未被半导体层遮挡的缓冲层、源极区域以及漏极区域上;所述层间绝缘层上对应源极区域、漏极区域处形成有第一过孔;所述源极和漏极分别经第一过孔与源极区域、漏极区域接触;所述平坦层形成于源极、漏极以及未被源极、漏极遮挡的层间绝缘层上;所述公共电极形成于平坦层上,钝化层形成于公共电极以及未被公共电极遮挡的平坦层 上,所述钝化层以及平坦层上对应漏极上形成有第二过孔、第三过孔;所述像素电极形成于钝化层上并经第二过孔、第三过孔与漏极接触。a buffer layer is formed on the substrate; a semiconductor layer is formed on the buffer layer; the semiconductor layer includes an active region and a source region and a drain region disposed on both sides of the active region, wherein the gate insulating layer and the gate are sequentially Formed on the active region; the interlayer insulating layer is formed on a buffer layer, a source region, and a drain region that are not blocked by the semiconductor layer; and the interlayer insulating layer is formed at a corresponding source region and a drain region a first via hole; the source and the drain are respectively in contact with the source region and the drain region via the first via hole; the flat layer is formed at the source and the drain, and is not blocked by the source and the drain On the interlayer insulating layer; the common electrode is formed on the flat layer, and the passivation layer is formed on the common electrode and the flat layer not blocked by the common electrode a second via hole and a third via hole are formed on the passivation layer and the corresponding drain on the flat layer; the pixel electrode is formed on the passivation layer and passes through the second via hole, the third via hole and the drain hole Extreme contact.
- 根据权利要求5所述的显示面板,其中:所述半导体层由铟镓锌氧化物制成。The display panel according to claim 5, wherein said semiconductor layer is made of indium gallium zinc oxide.
- 根据权利要求5所述的显示面板,其中:所述钝化层由氧化钇制成。The display panel according to claim 5, wherein the passivation layer is made of ruthenium oxide.
- 根据权利要求6所述的显示面板,其中:所述钝化层由氧化钇制成。The display panel according to claim 6, wherein the passivation layer is made of ruthenium oxide.
- 一种阵列基板的制作方法,其中:包括如下步骤:A method for fabricating an array substrate, comprising: the following steps:提供一基板;Providing a substrate;在基板上形成缓冲层;Forming a buffer layer on the substrate;在缓冲层上形成半导体层;Forming a semiconductor layer on the buffer layer;在半导体层的有源区域上依次形成栅极绝缘层以及栅极;Forming a gate insulating layer and a gate electrode sequentially on the active region of the semiconductor layer;在未被半导体层遮挡的缓冲层上、半导体层的源极区域、漏极区域以及栅极上形成层间绝缘层;Forming an interlayer insulating layer on the buffer layer not blocked by the semiconductor layer, the source region, the drain region, and the gate of the semiconductor layer;在层间绝缘层上对应源极区域、漏极区域上分别形成第一过孔;Forming a first via hole on the corresponding interlayer region and the drain region on the interlayer insulating layer;在层间绝缘层上分别形成源极、漏极,所述源极、漏极分别经第一过孔与源极区域和漏极区域接触;a source and a drain are respectively formed on the interlayer insulating layer, and the source and the drain are respectively in contact with the source region and the drain region via the first via hole;在未被源极和漏极遮挡的层间绝缘层上、源极以及漏极上形成有平坦层;Forming a flat layer on the interlayer insulating layer, the source and the drain, which are not blocked by the source and the drain;在平坦层上形成公共电极;Forming a common electrode on the flat layer;在公共电极上以及未被公共电极遮挡的平坦层上形成钝化层;Forming a passivation layer on the common electrode and on the flat layer not blocked by the common electrode;在钝化层以及平坦层上对应漏极处分别形成第二过孔、第三过孔;Forming a second via hole and a third via hole respectively on the passivation layer and the corresponding drain on the flat layer;在钝化层上形成像素电极,所述像素电极经第二过孔、第三过孔与漏极接触。 A pixel electrode is formed on the passivation layer, and the pixel electrode is in contact with the drain via the second via hole and the third via hole.
- 根据权利要求9所述的阵列基板的制作方法,其中:所述在缓冲层上形成半导体层具体为在缓冲层上沉积非晶铟镓锌氧化物薄膜并对非晶铟镓锌氧化物薄膜进行图案化得到半导体层。The method of fabricating an array substrate according to claim 9, wherein: forming the semiconductor layer on the buffer layer comprises depositing an amorphous indium gallium zinc oxide film on the buffer layer and performing an amorphous indium gallium zinc oxide film on the buffer layer. Patterning results in a semiconductor layer.
- 根据权利要求9所述的阵列基板的制作方法,其中:所述钝化层的材料选自氧化钇。The method of fabricating an array substrate according to claim 9, wherein the material of the passivation layer is selected from the group consisting of ruthenium oxide.
- 根据权利要求10所述的阵列基板的制作方法,其中:所述钝化层的材料选自氧化钇。The method of fabricating an array substrate according to claim 10, wherein the material of the passivation layer is selected from the group consisting of ruthenium oxide.
- 根据权利要求10所述的阵列基板的制作方法,其中:所述层间绝缘层的材料选自氧化硅、氮化硅中的至少一种。The method of fabricating an array substrate according to claim 10, wherein the material of the interlayer insulating layer is at least one selected from the group consisting of silicon oxide and silicon nitride.
- 根据权利要求11所述的阵列基板的制作方法,其中:所述层间绝缘层的材料选自氧化硅时,在栅极绝缘层上形成栅极后还对半导体层的源极区域和漏极区域进行等离子处理。The method of fabricating an array substrate according to claim 11, wherein when the material of the interlayer insulating layer is selected from silicon oxide, a source region and a drain of the semiconductor layer are formed after the gate is formed on the gate insulating layer. The area is plasma treated.
- 根据权利要求14所述的阵列基板的制作方法,其中:所述等离子处理采用H2等离子体或Ar等离子体。 The method of fabricating an array substrate according to claim 14, wherein the plasma treatment is performed by using an H2 plasma or an Ar plasma.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201711122463.5 | 2017-11-14 | ||
CN201711122463.5A CN107833893A (en) | 2017-11-14 | 2017-11-14 | Array base palte and preparation method thereof, display panel |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2019095408A1 true WO2019095408A1 (en) | 2019-05-23 |
Family
ID=61654322
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2017/112188 WO2019095408A1 (en) | 2017-11-14 | 2017-11-21 | Array substrate, manufacturing method thereof, and display panel |
Country Status (2)
Country | Link |
---|---|
CN (1) | CN107833893A (en) |
WO (1) | WO2019095408A1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109755260A (en) * | 2018-12-24 | 2019-05-14 | 惠科股份有限公司 | Display panel, manufacturing method of display panel and display device |
CN109471279B (en) * | 2018-12-24 | 2021-11-12 | Tcl华星光电技术有限公司 | Array substrate and liquid crystal display panel |
CN109872690B (en) * | 2019-03-27 | 2020-09-08 | 武汉华星光电半导体显示技术有限公司 | Display panel |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020109811A1 (en) * | 2001-02-13 | 2002-08-15 | June-Ho Park | Array substrate for reflective and transflective liquid crystal display devices and manufacturing method for the same |
CN103489824A (en) * | 2013-09-05 | 2014-01-01 | 京东方科技集团股份有限公司 | Array substrate, manufacturing method of array substrate, and display device |
CN105552080A (en) * | 2016-01-13 | 2016-05-04 | 广州新视界光电科技有限公司 | Preparation method of non-volatile memory based on metallic oxide thin film transistor |
CN105552114A (en) * | 2015-12-14 | 2016-05-04 | 华南理工大学 | Thin film transistor based on amorphous oxide semiconductor material and preparation method thereof |
-
2017
- 2017-11-14 CN CN201711122463.5A patent/CN107833893A/en active Pending
- 2017-11-21 WO PCT/CN2017/112188 patent/WO2019095408A1/en active Application Filing
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020109811A1 (en) * | 2001-02-13 | 2002-08-15 | June-Ho Park | Array substrate for reflective and transflective liquid crystal display devices and manufacturing method for the same |
CN103489824A (en) * | 2013-09-05 | 2014-01-01 | 京东方科技集团股份有限公司 | Array substrate, manufacturing method of array substrate, and display device |
CN105552114A (en) * | 2015-12-14 | 2016-05-04 | 华南理工大学 | Thin film transistor based on amorphous oxide semiconductor material and preparation method thereof |
CN105552080A (en) * | 2016-01-13 | 2016-05-04 | 广州新视界光电科技有限公司 | Preparation method of non-volatile memory based on metallic oxide thin film transistor |
Also Published As
Publication number | Publication date |
---|---|
CN107833893A (en) | 2018-03-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10795478B2 (en) | Array substrate and preparation method therefor, and display apparatus | |
US10615266B2 (en) | Thin-film transistor, manufacturing method thereof, and array substrate | |
US10205027B2 (en) | Coplanar double gate electrode oxide thin film transistor and manufacture method thereof | |
US8643006B2 (en) | Thin film transistor having a patterned passivation layer | |
WO2016165187A1 (en) | Manufacturing method for dual-gate oxide semiconductor tft substrate, and structure of dual-gate oxide semiconductor tft substrate | |
CN105762195B (en) | Metal oxide thin-film transistor and preparation method thereof | |
US10236388B2 (en) | Dual gate oxide thin-film transistor and manufacturing method for the same | |
WO2014183422A1 (en) | Thin-film transistor and preparation method therefor, and array substrate | |
WO2015043220A1 (en) | Thin film transistor, preparation method therefor, array substrate, and display apparatus | |
CN106847837B (en) | Complementary thin film transistor, manufacturing method thereof and array substrate | |
US20150295094A1 (en) | Thin film transistor, manufacturing method thereof, array substrate and display device | |
WO2017219412A1 (en) | Method for manufacturing top gate thin-film transistor | |
WO2019148579A1 (en) | Thin film transistor array substrate and manufacturing method thereof | |
WO2017024612A1 (en) | Oxide semiconductor tft substrate manufacturing method and structure thereof | |
CN107808826A (en) | A kind of preparation method of bottom emitting top-gated self-aligned thin film transistor | |
US10170506B2 (en) | LTPS array substrate and method for producing the same | |
WO2019095408A1 (en) | Array substrate, manufacturing method thereof, and display panel | |
WO2015188476A1 (en) | Thin film transistor and manufacturing method therefor, oled back panel and display device | |
WO2021134423A1 (en) | Method for preparing thin film transistor | |
WO2016011755A1 (en) | Thin film transistor and preparation method therefor, display substrate, and display apparatus | |
US20180130830A1 (en) | Ltps array substrate and method for producing the same | |
CN105514122A (en) | TFT array substrate and manufacturing method thereof | |
US11217698B2 (en) | Method of manufacturing a thin film transistor | |
US10553614B2 (en) | Thin-film transistor array substrate and manufacturing method for the same | |
WO2017143636A1 (en) | Thin film transistor and preparation method therefor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 17932269 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 17932269 Country of ref document: EP Kind code of ref document: A1 |