WO2016089831A1 - Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication - Google Patents
Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication Download PDFInfo
- Publication number
- WO2016089831A1 WO2016089831A1 PCT/US2015/063128 US2015063128W WO2016089831A1 WO 2016089831 A1 WO2016089831 A1 WO 2016089831A1 US 2015063128 W US2015063128 W US 2015063128W WO 2016089831 A1 WO2016089831 A1 WO 2016089831A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- substrate
- cavity
- encapsulant layer
- holes
- encapsulant
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
- H01L23/18—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
- H01L23/24—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device solid or gel at the normal operating temperature of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0652—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/171—Disposition
- H01L2224/1718—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/17181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73259—Bump and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06524—Electrical connections formed on device or on substrate, e.g. a deposited or grown layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06548—Conductive via connections through the substrate, container, or encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06589—Thermal management, e.g. cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5385—Assembly of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15172—Fan-out arrangement of the internal vias
- H01L2924/15174—Fan-out arrangement of the internal vias in different layers of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15192—Resurf arrangement of the internal vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15313—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a land array, e.g. LGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention relates to semiconductor technology, and more particularly to use of auxiliary substrates for interconnection of semiconductor integrated circuits and other components.
- Fig. 2 illustrates a known ceramic or organic interposer 120 with a cover 210 over a die 110 (a die is an IC that was manufactured as part of a semiconductor wafer and then separated from the wafer; the wafer may contain multiple dies fabricated at the same time).
- the interposer connects the die 110 to bottom contact pads 120C.B; lines 120L are not shown.
- Cover 210 is attached to interposer 120 by epoxy 220. Cover 210 stiffens and flattens the interposer, and acts like a heat spreader: the heat generated by die 110 is conducted through thermal grease 230 to cover 210 and then to the ambient. See U.S. patent no.
- the stiffener and the interposer can be made in a single substrate 120S as shown in Fig. 3 and described in the Eghan patent.
- Substrate 120S has a cavity 304 containing the die 110; the die is surrounded by the substrate's "perimeter wall" 304P.
- the assembly can be further strengthened by underfill 310 between the die and the interposer: the underfill is made of epoxy that glues the die to the interposer and thus relieves the stress on connections 140. Also, the underfill can be thermally conductive to spread the heat.
- thermally conductive encapsulant 320 fills the spaces between the die and the walls 304P to protect the die and help in heat spreading.
- the encapsulant may or may not cover the die, and an additional heat spreader (not shown) may be provided on top.
- the dies 110 i.e. 110.1, 110.2, 110.3 of Fig. 4 can be underfilled and
- FIGs. 1, 2, 3, 4 show vertical cross sections of structures with interposers according to prior art.
- Figs. 5C, 5D, 5E, 5F, 5G, 5H, 51, 5J, 5K, 5L, 6, 7, 8A show vertical cross sections of interposers in the process of fabrication according to some embodiments of the present invention.
- Fig. 8B is a top view of an interposer in the process of fabrication according to some embodiments of the present invention.
- Wafer 510 is sufficiently thick to provide desired stiffness, heat dissipation, and/or other desired properties.
- some embodiments use a monocrystalline silicon wafer of 200 or 300 mm diameter and at least 650 micron thickness.
- the length of vertical wires to be made in the structure need not be taken into account in selecting the wafer thickness because the wire length is not defined by the wafer thickness.
- Cavity 304 is formed in the top surface of wafer 510, by a masked etch for example. Multiple etches can be used, with different masks, to provide a stepped sidewall as in Fig. 4 if desired.
- An exemplary cavity depth is 400 microns or less. The vertical wires will pass through the cavity's bottom wall 304B.
- Holes 514.0 will contain conductive through-substrate vias (TSVs) for the vertical wires.
- TSVs through-substrate vias
- Conventional formation of high density TSVs is a challenging process because on the one hand, the TSVs should be narrow for high density, and on the other hand the substrate has to be thick to provide mechanical strength. Making narrow TSVs through a thick substrate is difficult.
- the wafer of Figs. 5B.1, 5B.2 is strengthened by peripheral walls 304P, and the TSVs pass only through the bottom wall 304B. If the bottom wall 304B is thin, the TSVs can be narrow and therefore can be at higher density.
- the bottom wall's thickness is 20 microns or less in some silicon embodiments.
- circuitry (not shown) is formed in wafer 510, possibly including transistors, diodes, capacitors, and/or other circuit elements.
- the circuitry can be formed in the walls 304P and/or 304B before formation of cavities 304 and/or at any other fabrication stages.
- holes 514.0 As “level-zero holes” or “level L0 holes”. Other holes will be made at higher levels as described below. (We use the concept of levels for ease of description; the invention pertains to structures and methods and not to any description techniques.)
- holes 514.0 are filled (or lined) with conductive material 520.0 to form TSVs that will serve as wire segments.
- This can be done by sputtering or other techniques, e.g. electroplating (which is relatively inexpensive).
- the electroplating uses a seed layer 520S formed to cover the anti-cavity side.
- the seed layer may or may not enter the holes 514.0.
- the seed layer is copper formed by sputtering.
- the sputtering can be performed at an angle, i.e. the wafer can be inclined to prevent the copper molecules from reaching the cavity through the holes.
- the seed layer can be foil (e.g. copper foil) laminated on the anti-cavity side. Other techniques can also be used.
- Conductor 520.0 fills the holes 514.0, and thus provides contact pads at the cavity bottom, i.e. at the top surface of bottom wall 304B.
- the contact pads may be wider than the holes 514.0.
- Conductor 520.0, 520S may include multiple conductive layers.
- the conductor top surfaces are usable as seed for electroplating of other wire segments as described below.
- the dies are underfilled and encapsulated by a suitable dielectric encapsulant 524.1 (level-one or LI "encapsulant” below).
- Underfilling can be done by capillary or no- flow techniques.
- Encapsulation can be done by spin-on deposition and curing of moldable material or possibly by other techniques.
- Suitable underfill and encapsulant materials can be conventional, including organic polymer resins—such as BCB (benzocyclobutene) or epoxy — with suitable fillers, or possibly other types.
- BCB benzocyclobutene
- encapsulant 524.1 reaches as high as the top surfaces of dies 510B and 5 IOC, thus encapsulating these dies laterally and below, but the encapsulant does not cover these dies.
- the encapsulant covers the die 110A.
- the encapsulant can reach any level, and in particular can cover more than one dies, and/or on the contrary can terminate below the top surfaces of one or more of the dies.
- the top surface level can be adjusted by lowering the encapsulant level after deposition, e.g. using chemical etching or etching by abrasives (e.g. dry or wet blasting).
- Holes 514.1 are formed in the encapsulant to expose contact pads 520.0 not covered by LI dies 110.
- holes 514.1 are formed as level- 1 or LI holes.
- a suitable process for making LI holes 514.1 depends on the encapsulant's material. For example, for resins, laser ablation can be used, which is a known technique in fabrication of through-mold vias (TMVs). If the encapsulant is photoimageable, then photolithographic techniques can be used, i.e. exposure to light through a glass-based mask followed by development in a developer solution. These examples are not limiting.
- LI holes 514.1 expose contact pads 520.0.
- the holes are filled or lined with conductor 520.1 (Fig. 5G) to form level-Ll wire segments. Segments 520.1 can be formed by electroplating: the plating current can be provided from the anti-cavity side through seed layer 520S and L0 wire segments 520.0, but connecting the seed layer to an electric power source's terminal 534.
- Conductor 520.1 fills (or lines) LI holes 514.1, and thus provides contact pads ("LI contact pads") at the top surface of LI encapsulant 524.1.
- the LI contact pads may be wider than the LI holes 514.1.
- Figs. 5H-5L illustrate level L2 formation.
- One or more dies 110 including the die HOD, are attached on top of level LI; the dies' contact pads are attached to LI contact pads 520.1.
- die HOD has contact pads 112 both on top and bottom. The top contact pads 112 will be attached to overlying circuitry (not yet formed).
- L2 encapsulant 524.2 is formed to underfill and encapsulate the L2 dies.
- L2 holes 514.2 (Fig. 51) are formed in L2 encapsulant 524.2 to expose those LI contact pads 520.1 that are not covered by a die.
- L2 holes 514.2 are filled or lined with conductor 520.2 (Fig. 5 J) which provides L2 wire segments.
- Conductor 520.2 can be formed by electroplating; the plating current can be provided from the bottom side through seed layer 520S and lower- level wire segments 520.0, 520.1 by connecting the seed layer 520S to a terminal 534 of an electric power source.
- the L2 wire segments 520.2 contact the underlying LI wire segments 520.1 and provide contact pads at the top of L2 encapsulant 524.2.
- the contact pads can be wider than the L2 holes 514.2.
- the L2 features can be formed using the same processes as described above for level LI .
- Fig. 5K shows a final structure with four levels and a heat spreader 540 on top.
- Level L3 includes a die 110E some of whose bottom contact pads are attached to the level L2 contact pads 520.2 (not marked in this figure). Other bottom contact pads of die 110E are attached to top contact pads 112 of L2 die 110D.
- L3 die 110E is underfilled and laterally encapsulated by encapsulant 524.3 made of moldable material.
- L3 wire segments 520.3 are vertical segments passing through encapsulant 524.3.
- L4 die 110F has bottom contact pads attached to top contact pads of L3 die 110E and to the wire segments 520.3 (to the top contact pads provided by these segments).
- L3 wire segments 520.3 can be formed by electroplating; the plating current can be provided from the bottom side through lower-level wire segments 520.0, 520.1, 520.2.
- L4 die 11 OF is underfilled and laterally encapsulated by encapsulant 524.4 made of moldable material.
- L4 wire segments 520.4 are vertical segments passing through encapsulant 524.4.
- External circuits e.g. dies, MCMs, or discrete wires or other discrete components, can be attached to the top ends of segments 524.4. The top ends can be formed to facilitate such attachment; for example, if the attachment will be by solder, then a barrier layer such as nickel can be electroplated or electroless-plated to protect underlying portions of segments 524.4 from solder
- the top level segments 520.4 can be formed by electroplating; the plating current can be provided from the bottom side through lower-level wire segments 520.0, 520.1, 520.2, 520.3. Any number of heat-removal wires can be provided; the heat-removal wires may or may not reach the heat spreader.
- the top level L4 includes wire segments 520.4 that provide contact pads at the top of encapsulant 520.4 side-by-side with heat spreader 540. These contact pads can be connected to external circuits as mentioned above.
- each encapsulant layer 524 is deposited and cured in a separate operation; the encapsulant layer does not have any separately-cured sub-layers. Therefore, the encapsulant layer does not have any internal surface boundaries that would be present between sub-layers.
- An internal surface boundary is characterized by surface states. A surface state is a state with molecules having higher energies than below the surface;
- surface states may be detectable visually (possibly using microscopy) or perhaps by ultrasound or other ways. The invention is not limited to such embodiments however.
- the encapsulant layer may have a surface at the boundary between the underfill and laterally encapsulating portion of the encapsulant. Further, the laterally encapsulating portion can be made of a different material than the underfill.
- the interposer's bottom can be processed to remove or pattern protective layer 532 and conductor 520S in any desired manner.
- layer 532 is removed, and the conductor is thinned and patterned to provide contact pads 120C.B at the ends of wire segments 520.0.
- These contact pads can be attached to other dies, MCMs, or packaging substrates such as PCBs or interposers.
- Fig. 6 shows additional features that may be available in some embodiments.
- level L3 includes a redistribution layer 610.3 which may have a number of conductive layers separated by dielectric layers.
- the conductive layers provide interconnects 620.3 which extend both vertically and laterally (possibly horizontally). Interconnects 620.3 terminate in contact pads 630.3 at the top of the RDL. Interconnects 620.3 interconnect the underlying wire segments 520.2 and the overlying wire segments 520.3 as desired.
- the dielectric layers of RDL 610.3 are formed of the same or similar materials as encapsulant layers 524 (e.g. moldable organic polymer deposited by a spin-on process, or from other materials described above), and are patterned by the same techniques (e.g.
- the conductive layers can also be formed by other deposition and patterning techniques, e.g. using photolithography or by additive
- RDL lines 620.3 connect L2 wire segments 520.2 to L3 wire segments 520.3.
- a line 620.3 connects a top contact pad 112 of L2 die 110E to the top of an L2 wire segment 520.2.
- Another line 620.3 connects an L2 wire segment 520.2 to a bottom contact pad of L3 die 110F.
- Contact pads 630.3 at the ends of lines 620.3 can provide an area array pattern or other patterns as needed for connection to L3 dies and wire segments.
- level L2 includes a die that has no bottom contact pads, but has only top contact pads connected to other circuitry by RDL 610.3. Any level may include a die having no bottom contact pads and having top contact pads attached to other circuits within or outside the cavity. Also a die may have no top contact pads. In the example of Fig. 7, die 110E has no top contact pads, and further L2 encapsulant 524.2 covers the die, and RDL 610.3 covers the encapsulant.
- Level L3 wire segments 520.3 (Figs. 6, 7) can be formed at the top of RDL 610.3 by electroplating; the plating current is conducted from the bottom layer 520S to the top of RDL 610.3 through wire segments 620.3.
- L4 wire segments 520.4 and their respective underlying L3 segments 520.3 are for heat removal.
- RDL 610.3 is associated with level L3, but this is simply a matter of terminology: we could say that RDL 610.3 is part of level L2.
- An RDL can be provided at any level. Also, multiple alternating RDLs and encapsulant layers can be provided in a single level, i.e. for a single set of dies 110 attached to the preceding level.
- Substrate 510 can be assembled from different substrates, and an example is shown in Figs. 8A (vertical cross section) and 8B (top view on a smaller scale than Fig. 8A).
- substrate 510 is includes a planar substrates 510.1 and a substrate 510.2 attached to planar substrate 510.1. The attachment is by adhesive 810, but direct bonding can also be used.
- Fig. 8B multiple substrates 510.2 (called “frames" below) are attached to a single planar substrate 510.1, and multiple structures are formed of the type of Fig. 7 or other types discussed above on the same planar substrate 510.1.
- the planar substrate 510.1 can be diced along lines (not shown) passing between the frames 510.2 at the end of fabrication or at any other fabrication stage.
- Planar substrate 510.1 and frames 510.2 can be made of the same or different materials, including any materials mentioned above for wafer 510.
- Adhesive 810 if present, can be any suitable adhesive, e.g. plastic deposited in a flowable form and then cured using heat, pressure, radiation, and/or other means. Non- flowable adhesives can also be used.
- Substrate 510 may include a stack of more than two substrates, e.g. each frame 510.2 or planar substrate 510.1 may be a laminate of multiple substrates.
- an interface region of the adjacent pieces is not uniform with respect to at least one of the properties mentioned above, i.e. chemical composition, density, elasticity modulus, conductivity, dielectric constant, ultrasound propagation speed for one or more wavelengths, light propagation speed for one or more wavelengths.
- properties mentioned above i.e. chemical composition, density, elasticity modulus, conductivity, dielectric constant, ultrasound propagation speed for one or more wavelengths, light propagation speed for one or more wavelengths.
- the interface region can be defined as including adhesive 810 and adjacent surfaces of substrates 510.1 and 510.2, and the interface is not uniform if the adhesive has a different chemical composition than the adjacent surfaces of substrate 510.1 or 510.2. If the attachment is by direct bonding of substrate 510.1 to 510.2 and the substrates are made of the same material (e.g. silicon), the interface can be uniform, and the substrate 510 can be indistinguishable from a substrate made initially from a single piece. However, the interface can also be non-uniform with respect to light or sound propagation speed, e.g. if the interface includes bubbles or other states detectable by US or spectral imaging.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- Dispersion Chemistry (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Stacked dies (110) are encapsulated in an interposer's cavity (304) by multiple encapsulant layers (524) formed of moldable material. Conductive paths (520, 620) connect the dies to the cavity's bottom wall (304B) and, through TSVs passing through the bottom wall, to a conductor below the interposer. The conductive paths can be formed in segments each of which is formed in a through-hole (514) in a respective encapsulant layer. Each segment can be formed by electroplating onto a lower segment; the electroplating current can be provided from below the interposer through the TSVs and earlier formed segments. Other features are also provided.
Description
INTERPOSERS WITH CIRCUIT MODULES ENCAPSULATED BY MOLDABLE MATERIAL IN A CAVITY, AND METHODS OF FABRICATION
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims priority of a U.S. provisional patent application no. 61/952,066, filed March 12, 2014, incorporated herein by reference.
BACKGROUND OF THE INVENTION
[0002] The present invention relates to semiconductor technology, and more particularly to use of auxiliary substrates for interconnection of semiconductor integrated circuits and other components.
[0003] Semiconductor integrated circuits (ICs) are miniature devices with tiny contact pads that must be connected to other IC or non-IC components. The connection to other components is facilitated by auxiliary substrates such as printed circuit boards (PCBs) or interposers. Fig. 1 illustrates ICs 110 connected to a PCB 114 through an interposer 120. ICs 110 have contact pads 112 attached to contact pads 120C.T on top of interposer 120. The attachment is via connections 140 that can be solder, adhesive, or thermocompression for example. The interposer' s bottom contact pads 120C.B are attached to the PCB's contact pads 114C (by suitable connections 140). Interconnect lines 120L in interposer 120 provide desired connection between the interposer's contact pads 120C (i.e. 120C.T and 120C.B). The PCB's interconnect lines 114L provide desired connection between the PCB's contact pads 114C. Other interposers, ICs, or other circuits can be connected to the PCB.
[0004] To provide small size, high operating speed, low power consumption, and low manufacturing cost, each component 110, 114, 120 may have densely packed circuitry with correspondingly densely packed contact pads 112, 114C, 120C and preferably short interconnect lines ("wires") 114L, 120L. In particular, the interposer 120 should be thin to shorten the vertical segments of lines 120L. Thin interposers can be inexpensively fabricated from organic or ceramic materials. However, a thin interposer can be fragile and flexible and can be easily warped or broken by mechanical stresses, such as thermal stresses arising from thermal expansion. Thermal stresses are particularly damaging in the presence of materials with different coefficients of thermal expansion (CTEs). For example, silicon has a lower CTE than organic or ceramic materials commonly used in PCBs and interposers, and this is a serious problem for using organic or ceramic PCBs and interposers with silicon-based ICs. Thermal stresses can damage the connections 140 and make the assembly inoperable. Also,
thermal stresses contribute to warpage which complicates the assembly process.
[0005] Therefore, it is desired to stiffen the interposer against warpage and also to use thermally conductive materials that spread locally generated heat and conduct such heat into the ambient.
[0006] Fig. 2 illustrates a known ceramic or organic interposer 120 with a cover 210 over a die 110 (a die is an IC that was manufactured as part of a semiconductor wafer and then separated from the wafer; the wafer may contain multiple dies fabricated at the same time). The interposer connects the die 110 to bottom contact pads 120C.B; lines 120L are not shown. Cover 210 is attached to interposer 120 by epoxy 220. Cover 210 stiffens and flattens the interposer, and acts like a heat spreader: the heat generated by die 110 is conducted through thermal grease 230 to cover 210 and then to the ambient. See U.S. patent no.
7,061,102 issued June 13, 2006 to Eghan et al.
[0007] In order to reduce thermal stresses at the interface between stiffener 210 and interposer 120, the stiffener and the interposer can be made in a single substrate 120S as shown in Fig. 3 and described in the Eghan patent. Substrate 120S has a cavity 304 containing the die 110; the die is surrounded by the substrate's "perimeter wall" 304P. The assembly can be further strengthened by underfill 310 between the die and the interposer: the underfill is made of epoxy that glues the die to the interposer and thus relieves the stress on connections 140. Also, the underfill can be thermally conductive to spread the heat. In addition, thermally conductive encapsulant 320 fills the spaces between the die and the walls 304P to protect the die and help in heat spreading. The encapsulant may or may not cover the die, and an additional heat spreader (not shown) may be provided on top.
[0008] Fig. 4 illustrates an organic (molded epoxy or plastic) interposer 120 supporting a stack of three dies 110.1, 110.2, 110.3, as described in U.S. patent no. 6,492,726 (Quek et al, December 10, 2002). Here the interposer cavity 304 has stepped sidewalls, with different dies 110.1, 110.2, 110.3 mounted on respective different steps 410.1, 410.2, 410.3 (410.1 is the cavity bottom). For each step, contact structures 420 extend from the respective "contact balls" 140 down through the interposer where they can be accessed from below the interposer. See also U.S. patent no. 7,977,579 (Bathan et al, July 12, 2011).
[0009] The dies 110 (i.e. 110.1, 110.2, 110.3) of Fig. 4 can be underfilled and
encapsulated with suitable dielectric materials (not shown). A heat spreader (not shown) can be provided on top.
SUMMARY
[0010] This section summarizes some features of the invention. Other features may be described in the subsequent sections. The invention is defined by the appended claims, which are incorporated into this section by reference.
[0011] Some embodiments provide architectures and fabrication techniques suitable for organic, ceramic, silicon, or other types of interposers with cavities. An interposer may include multiple levels of dies of multi-chip modules (MCMs). Some embodiments provide simple manufacturing processes.
[0012] The invention is not limited to the features and advantages described above except as defined by the appended claims.
BRIEF DESCRIPTION OF THE DRAWINGS
[0013] Figs. 1, 2, 3, 4 show vertical cross sections of structures with interposers according to prior art.
[0014] Figs. 5 A, 5B.1 show vertical cross sections of interposers in the process of fabrication according to some embodiments of the present invention.
[0015] Fig. 5B.2 is a top view of an interposer in the process of fabrication according to some embodiments of the present invention.
[0016] Figs. 5C, 5D, 5E, 5F, 5G, 5H, 51, 5J, 5K, 5L, 6, 7, 8A show vertical cross sections of interposers in the process of fabrication according to some embodiments of the present invention.
[0017] Fig. 8B is a top view of an interposer in the process of fabrication according to some embodiments of the present invention.
DESCRIPTION OF SOME EMBODIMENTS
[0018] The embodiments described in this section illustrate but do not limit the invention. The invention is defined by the appended claims.
[0019] In some embodiments of the present invention, stacked dies or multi-chip modules (MCM) can be placed in an interposer cavity that may have any shape, as in Figs. 2- 4 or other shapes. Some embodiments use vertical wires similar to 420 for connecting upper dies to circuitry below the interposer. However, in some embodiments, the wires go only through a small portion of the interposer thickness. For example, the wires may go through the cavity's bottom wall but not through any portion of the peripheral walls.
[0020] In some embodiments, the assembly is manufactured as a stack of levels inside the cavity; each level includes a respective die or dies 110 and encapsulant encircling the dies. A vertical wire may go through multiple encapsulant levels. A wire's segment through each level is made separately by depositing conductive material in a hole made in this level. This short segment is easier to fabricate than depositing conductive material into a deeper hole whose depth is the entire length of the wire. Since the long wires are easier to fabricate, higher stacking is possible, and each wire can be narrower to improve the wire density.
[0021] Fig. 5A illustrates the beginning stages of interposer fabrication according to some embodiments of the present invention. As shown in Fig. 5A, the interposer fabrication starts with a substrate 510, e.g. a wafer made of silicon (monocrystalline or some other type) or another semiconductor or non-semiconductor material. We will focus on fabrication techniques suitable for wafers made of silicon, but similar techniques can be used for other semiconductor and non-semiconductor materials including metals, glass, ceramic, polymers, organic or composite materials, and including laminates.
[0022] Wafer 510 is sufficiently thick to provide desired stiffness, heat dissipation, and/or other desired properties. For example, some embodiments use a monocrystalline silicon wafer of 200 or 300 mm diameter and at least 650 micron thickness. In some embodiments, the length of vertical wires to be made in the structure need not be taken into account in selecting the wafer thickness because the wire length is not defined by the wafer thickness.
[0023] Cavity 304 is formed in the top surface of wafer 510, by a masked etch for example. Multiple etches can be used, with different masks, to provide a stepped sidewall as in Fig. 4 if desired. An exemplary cavity depth is 400 microns or less. The vertical wires will pass through the cavity's bottom wall 304B.
[0024] We will refer to the top side of wafer 510 as the "cavity side", and the bottom side as the "anti-cavity side". Also, we will refer to the cavity side as the "top side", and will always show it on top, even though the wafer can be turned upside down or at any angle during fabrication or operation. Likewise, we will call the anti-cavity side the "bottom side".
[0025] If multiple interposers are fabricated in the same wafer, then multiple cavities 304 can be formed at the same time. The multiple interposers can be made simultaneously, and the wafer can later be diced to separate the interposers. Only one interposer will be shown for simplicity.
[0026] The lateral extend of the cavity is defined by perimeter walls 304P. The walls are sufficiently wide (horizontally) to provide desired stiffness and keep flat the cavity's bottom wall 304B and the entire wafer 510.
[0027] Then (Fig. 5B.1) holes 514.0 are made through the cavity's bottom wall 304B to accommodate the bottom segments of the vertical wires. Fig. 5B.2 is the top view of the structure, with an array of holes 514.0. The holes may be in any number, and may have any geometry (circular as in Fig. 5B.2, square, or some other shape).
[0028] The holes can be made by a masked etch. The mask can be made on the anti- cavity side, and the etch can be conducted from the anti-cavity side. Alternatively, masking and etching can be done from the cavity side. Non-masking techniques can also be used, e.g. laser ablation or stamping from the cavity or anti-cavity side (stamping is appropriate if the interposer is made of a soft material, such as soft plastic). Other methods can also be used. For moldable materials (e.g. plastics), the structure of Figs. 5B.1 and 5B.2 can be made by molding without any etches or masks.
[0029] Holes 514.0 will contain conductive through-substrate vias (TSVs) for the vertical wires. Conventional formation of high density TSVs is a challenging process because on the one hand, the TSVs should be narrow for high density, and on the other hand the substrate has to be thick to provide mechanical strength. Making narrow TSVs through a thick substrate is difficult. However, the wafer of Figs. 5B.1, 5B.2 is strengthened by peripheral walls 304P, and the TSVs pass only through the bottom wall 304B. If the bottom wall 304B is thin, the TSVs can be narrow and therefore can be at higher density. The bottom wall's thickness is 20 microns or less in some silicon embodiments.
[0030] If desired, circuitry (not shown) is formed in wafer 510, possibly including transistors, diodes, capacitors, and/or other circuit elements. The circuitry can be formed in the walls 304P and/or 304B before formation of cavities 304 and/or at any other fabrication stages.
[0031] We will refer to holes 514.0 as "level-zero holes" or "level L0 holes". Other holes will be made at higher levels as described below. (We use the concept of levels for ease of description; the invention pertains to structures and methods and not to any description techniques.)
[0032] If wafer 510 is made of a non-dielectric material (e.g. silicon), dielectric 518 (Fig. 5C) can be formed on the holes' sidewalls. The dielectric may cover all the wafer as in Fig.
5C, or may cover just the holes' surfaces and possibly additional areas as needed. If the dielectric covers the whole wafer, no masking is needed. If the dielectric covers only the hole surfaces, the dielectric can be formed using the same mask (not shown) that was used to form the holes 514.0 (the dielectric can be patterned by a lift-off process for example).
[0033] The dielectric can be formed by sputtering (this is appropriate for silicon dioxide, silicon nitride, and some other dielectric materials), or thermal oxidation (if the wafer is made of silicon or some other oxidizable material whose oxide is dielectric), or by some other process. The above processes and dielectric materials are not limiting.
[0034] If desired, a barrier layer (not shown) can be formed over the dielectric 518 in the holes and elsewhere, to protect the wafer from contamination by subsequently formed materials, e.g. metals.
[0035] As shown in Fig. 5D, holes 514.0 are filled (or lined) with conductive material 520.0 to form TSVs that will serve as wire segments. This can be done by sputtering or other techniques, e.g. electroplating (which is relatively inexpensive). In the example of Fig. 5D, the electroplating uses a seed layer 520S formed to cover the anti-cavity side. The seed layer may or may not enter the holes 514.0. In an exemplary embodiment, the seed layer is copper formed by sputtering. To prevent copper formation on the top (cavity) side, the sputtering can be performed at an angle, i.e. the wafer can be inclined to prevent the copper molecules from reaching the cavity through the holes. Alternatively, the seed layer can be foil (e.g. copper foil) laminated on the anti-cavity side. Other techniques can also be used.
[0036] Then the structure is placed in a plating bath (not shown), and the seed layer 520S is connected to a terminal 534 of an electric power source to serve as a cathode in the plating operation. As a result, the holes 514.0 are plated with conductor 520.0, e.g. copper.
Conductor 520.0 fills the holes 514.0, and thus provides contact pads at the cavity bottom, i.e. at the top surface of bottom wall 304B. The contact pads may be wider than the holes 514.0.
[0037] Conductor 520.0 may include multiple layers made in different electroplating and/or electroless-plating steps.
[0038] As shown in Fig. 5D, if seed 51 OS is not masked from the bottom, the conductor can also be plated on the bottom of the seed layer. The conductor plated on the seed layer's bottom is marked as 520' in Fig. 5D, but is not marked separately in subsequent drawings. Rather, to simplify the drawings, we use numeral 520S both for the seed layer and the
conductor 520', and we refer to both layers as "seed layer 520S".
[0039] Conductor 520.0, 520S may include multiple conductive layers. In some embodiments, the conductor top surfaces (inside the cavities) are usable as seed for electroplating of other wire segments as described below.
[0040] An optional protective layer 532 (Fig. 5E), e.g. polyimide or some other organic polymer, can be deposited on the bottom surface of layer 520' to protect the structure and avoid electroplating on the bottom surface in subsequent plating steps.
[0041] One or more dies 110 are placed into the cavity onto bottom wall 304B. Three dies 110A, HOB, 1 IOC are shown, and any number can be present. The dies' contact pads 1 IOC are attached to respective contact pads 520.0 (by connections such as 140 described above, e.g. solder, adhesive, thermocompression, or possibly other types (possibly discrete wires); different connections can be used for different dies in the same structure). We will refer to these dies as level-one dies or level LI dies or LI dies.
[0042] The dies are underfilled and encapsulated by a suitable dielectric encapsulant 524.1 (level-one or LI "encapsulant" below). Underfilling can be done by capillary or no- flow techniques. Encapsulation can be done by spin-on deposition and curing of moldable material or possibly by other techniques. Suitable underfill and encapsulant materials can be conventional, including organic polymer resins— such as BCB (benzocyclobutene) or epoxy — with suitable fillers, or possibly other types. We will refer to the underfill and encapsulant as "encapsulant 524.1".
[0043] In Fig. 5E, encapsulant 524.1 reaches as high as the top surfaces of dies 510B and 5 IOC, thus encapsulating these dies laterally and below, but the encapsulant does not cover these dies. The encapsulant covers the die 110A. The encapsulant can reach any level, and in particular can cover more than one dies, and/or on the contrary can terminate below the top surfaces of one or more of the dies. The top surface level can be adjusted by lowering the encapsulant level after deposition, e.g. using chemical etching or etching by abrasives (e.g. dry or wet blasting).
[0044] Some of contact pads 520.0 are not covered by any LI die 110.
[0045] Holes 514.1 (Fig. 5F) are formed in the encapsulant to expose contact pads 520.0 not covered by LI dies 110. We will refer to holes 514.1 as level- 1 or LI holes. A suitable process for making LI holes 514.1 depends on the encapsulant's material. For example, for resins, laser ablation can be used, which is a known technique in fabrication of through-mold
vias (TMVs). If the encapsulant is photoimageable, then photolithographic techniques can be used, i.e. exposure to light through a glass-based mask followed by development in a developer solution. These examples are not limiting.
[0046] LI holes 514.1 expose contact pads 520.0. The holes are filled or lined with conductor 520.1 (Fig. 5G) to form level-Ll wire segments. Segments 520.1 can be formed by electroplating: the plating current can be provided from the anti-cavity side through seed layer 520S and L0 wire segments 520.0, but connecting the seed layer to an electric power source's terminal 534. Conductor 520.1 fills (or lines) LI holes 514.1, and thus provides contact pads ("LI contact pads") at the top surface of LI encapsulant 524.1. The LI contact pads may be wider than the LI holes 514.1.
[0047] This process can be continued any number of times, to build any number of levels. For example, Figs. 5H-5L illustrate level L2 formation. One or more dies 110 ("L2 dies"), including the die HOD, are attached on top of level LI; the dies' contact pads are attached to LI contact pads 520.1. In this embodiment, die HOD has contact pads 112 both on top and bottom. The top contact pads 112 will be attached to overlying circuitry (not yet formed).
[0048] L2 encapsulant 524.2 is formed to underfill and encapsulate the L2 dies. L2 holes 514.2 (Fig. 51) are formed in L2 encapsulant 524.2 to expose those LI contact pads 520.1 that are not covered by a die. L2 holes 514.2 are filled or lined with conductor 520.2 (Fig. 5 J) which provides L2 wire segments. Conductor 520.2 can be formed by electroplating; the plating current can be provided from the bottom side through seed layer 520S and lower- level wire segments 520.0, 520.1 by connecting the seed layer 520S to a terminal 534 of an electric power source. The L2 wire segments 520.2 contact the underlying LI wire segments 520.1 and provide contact pads at the top of L2 encapsulant 524.2. The contact pads can be wider than the L2 holes 514.2. The L2 features can be formed using the same processes as described above for level LI .
[0049] Fig. 5K shows a final structure with four levels and a heat spreader 540 on top. Level L3 includes a die 110E some of whose bottom contact pads are attached to the level L2 contact pads 520.2 (not marked in this figure). Other bottom contact pads of die 110E are attached to top contact pads 112 of L2 die 110D. L3 die 110E is underfilled and laterally encapsulated by encapsulant 524.3 made of moldable material. L3 wire segments 520.3 are vertical segments passing through encapsulant 524.3. L4 die 110F has bottom contact pads
attached to top contact pads of L3 die 110E and to the wire segments 520.3 (to the top contact pads provided by these segments). L3 wire segments 520.3 can be formed by electroplating; the plating current can be provided from the bottom side through lower-level wire segments 520.0, 520.1, 520.2. L4 die 11 OF is underfilled and laterally encapsulated by encapsulant 524.4 made of moldable material. L4 wire segments 520.4 are vertical segments passing through encapsulant 524.4. External circuits (not shown), e.g. dies, MCMs, or discrete wires or other discrete components, can be attached to the top ends of segments 524.4. The top ends can be formed to facilitate such attachment; for example, if the attachment will be by solder, then a barrier layer such as nickel can be electroplated or electroless-plated to protect underlying portions of segments 524.4 from solder
contamination; and gold can be electroplated or electroless-plated on top of segments 524.4 to block oxidation during soldering.
[0050] The structure of Fig. 5K includes a vertical wire 510T having no electrical functionality but provided for heat removal. This wire consists of vertical segments 520 of levels 0 through 4 (i.e. 520.0, 520.1, 520.2, 520.3, 520.4). This wire reaches heat spreader
540. The top level segments 520.4 can be formed by electroplating; the plating current can be provided from the bottom side through lower-level wire segments 520.0, 520.1, 520.2, 520.3. Any number of heat-removal wires can be provided; the heat-removal wires may or may not reach the heat spreader.
[0051] The top level L4 includes wire segments 520.4 that provide contact pads at the top of encapsulant 520.4 side-by-side with heat spreader 540. These contact pads can be connected to external circuits as mentioned above.
[0052] In some embodiments, each encapsulant layer 524 is deposited and cured in a separate operation; the encapsulant layer does not have any separately-cured sub-layers. Therefore, the encapsulant layer does not have any internal surface boundaries that would be present between sub-layers. An internal surface boundary is characterized by surface states. A surface state is a state with molecules having higher energies than below the surface;
surface states may be detectable visually (possibly using microscopy) or perhaps by ultrasound or other ways. The invention is not limited to such embodiments however.
[0053] In some embodiments, if a die or dies 110 of a level Li are underfilled in a separate operation than lateral encapsulation, and the underfill is separately cured, then the encapsulant layer may have a surface at the boundary between the underfill and laterally
encapsulating portion of the encapsulant. Further, the laterally encapsulating portion can be made of a different material than the underfill.
[0054] After or at any point during fabrication of all the levels, the interposer's bottom can be processed to remove or pattern protective layer 532 and conductor 520S in any desired manner. In Fig. 5L, layer 532 is removed, and the conductor is thinned and patterned to provide contact pads 120C.B at the ends of wire segments 520.0. These contact pads can be attached to other dies, MCMs, or packaging substrates such as PCBs or interposers.
Alternatively, other circuitry can be formed on the bottom, e.g. as part of a redistribution layer (RDL) including multiple dielectric, conductive, and semiconductor layers that provide circuitry coupled to wire segments 520.0 and accessible from below the interposer. The redistribution layer may have contact pads at the bottom that can be coupled to other dies, MCMs, or packaging substrates such as PCBs or interposers.
[0055] Fig. 6 shows additional features that may be available in some embodiments. Here level L3 includes a redistribution layer 610.3 which may have a number of conductive layers separated by dielectric layers. The conductive layers provide interconnects 620.3 which extend both vertically and laterally (possibly horizontally). Interconnects 620.3 terminate in contact pads 630.3 at the top of the RDL. Interconnects 620.3 interconnect the underlying wire segments 520.2 and the overlying wire segments 520.3 as desired. In some embodiments, the dielectric layers of RDL 610.3 are formed of the same or similar materials as encapsulant layers 524 (e.g. moldable organic polymer deposited by a spin-on process, or from other materials described above), and are patterned by the same techniques (e.g.
photolithography or laser ablation). The conductive layers can also be formed by other deposition and patterning techniques, e.g. using photolithography or by additive
manufacturing (printing).
[0056] In the example of Fig. 6, some RDL lines 620.3 connect L2 wire segments 520.2 to L3 wire segments 520.3. A line 620.3 connects a top contact pad 112 of L2 die 110E to the top of an L2 wire segment 520.2. Another line 620.3 connects an L2 wire segment 520.2 to a bottom contact pad of L3 die 110F.
[0057] Contact pads 630.3 at the ends of lines 620.3 can provide an area array pattern or other patterns as needed for connection to L3 dies and wire segments.
[0058] In some embodiments, level L2 includes a die that has no bottom contact pads, but has only top contact pads connected to other circuitry by RDL 610.3. Any level may
include a die having no bottom contact pads and having top contact pads attached to other circuits within or outside the cavity. Also a die may have no top contact pads. In the example of Fig. 7, die 110E has no top contact pads, and further L2 encapsulant 524.2 covers the die, and RDL 610.3 covers the encapsulant.
[0059] Level L3 wire segments 520.3 (Figs. 6, 7) can be formed at the top of RDL 610.3 by electroplating; the plating current is conducted from the bottom layer 520S to the top of RDL 610.3 through wire segments 620.3.
[0060] L4 wire segments 520.4 and their respective underlying L3 segments 520.3 are for heat removal.
[0061] Above, RDL 610.3 is associated with level L3, but this is simply a matter of terminology: we could say that RDL 610.3 is part of level L2. An RDL can be provided at any level. Also, multiple alternating RDLs and encapsulant layers can be provided in a single level, i.e. for a single set of dies 110 attached to the preceding level.
[0062] Substrate 510 can be assembled from different substrates, and an example is shown in Figs. 8A (vertical cross section) and 8B (top view on a smaller scale than Fig. 8A). In this example, substrate 510 is includes a planar substrates 510.1 and a substrate 510.2 attached to planar substrate 510.1. The attachment is by adhesive 810, but direct bonding can also be used. In Fig. 8B, multiple substrates 510.2 (called "frames" below) are attached to a single planar substrate 510.1, and multiple structures are formed of the type of Fig. 7 or other types discussed above on the same planar substrate 510.1. The planar substrate 510.1 can be diced along lines (not shown) passing between the frames 510.2 at the end of fabrication or at any other fabrication stage.
[0063] Planar substrate 510.1 and frames 510.2 can be made of the same or different materials, including any materials mentioned above for wafer 510. Adhesive 810, if present, can be any suitable adhesive, e.g. plastic deposited in a flowable form and then cured using heat, pressure, radiation, and/or other means. Non- flowable adhesives can also be used. Substrate 510 may include a stack of more than two substrates, e.g. each frame 510.2 or planar substrate 510.1 may be a laminate of multiple substrates.
[0064] Regardless of whether or not the substrate 510 is an assembly of multiple substrates, substrate 510 (and each constituent substrate if present) may be a uniform or nonuniform medium, i.e. may or may not have the same physical properties at each internal point. In some embodiments, substrate 510 is uniform with respect to any one or more of the
following properties: chemical composition, density, elasticity modulus, conductivity, dielectric constant, ultrasound (US) propagation speed for one or more wavelengths (possibly all US wavelengths), light propagation speed for one or more wavelengths (e.g. wavelengths in the infrared range and below). For example, uniform substrate 510 can be a single crystal (e.g. monocrystalline silicon), and can be organic or inorganic, and can be a composite material or other materials described above. These examples are not limiting. If the substrate 510 is an assembly of multiple pieces such as 510.1 and 510.2, then in some embodiments an interface region of the adjacent pieces (the region including adjacent parts of the two pieces) is not uniform with respect to at least one of the properties mentioned above, i.e. chemical composition, density, elasticity modulus, conductivity, dielectric constant, ultrasound propagation speed for one or more wavelengths, light propagation speed for one or more wavelengths. For example, in Fig. 7A, the interface region can be defined as including adhesive 810 and adjacent surfaces of substrates 510.1 and 510.2, and the interface is not uniform if the adhesive has a different chemical composition than the adjacent surfaces of substrate 510.1 or 510.2. If the attachment is by direct bonding of substrate 510.1 to 510.2 and the substrates are made of the same material (e.g. silicon), the interface can be uniform, and the substrate 510 can be indistinguishable from a substrate made initially from a single piece. However, the interface can also be non-uniform with respect to light or sound propagation speed, e.g. if the interface includes bubbles or other states detectable by US or spectral imaging.
[0065] The invention is not limited to the embodiments described above. Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
Claims
1. A circuit assembly comprising a plurality of levels L0 through Ln wherein n is an integer greater than one, the circuit assembly comprising a substrate whose top side comprises a cavity comprising a bottom wall;
wherein the level L0 comprises:
- the bottom wall;
- a plurality of through-holes each of which passes through the bottom wall;
- a plurality of conductors ("L0 conductors") in respective through-holes;
wherein for each level Li other than L0 and LI :
- at least part of level Li overlies at least part of level Li-1;
- each level Li comprises one or more circuit modules each of which has one or more contact pads each of which is electrically connected to one or more L0 conductors by one or more first electrically conductive paths lying in the cavity.
2. The circuit assembly of claim 1 wherein the substrate comprises:
a first substrate comprising the bottom wall; and
a second substrate comprising sidewalls of the cavity, the second substrate being attached to the first substrate;
wherein an interface region of the first and second substrates is not uniform with respect to at least one of: chemical composition, density, elasticity modulus, conductivity, dielectric constant, ultrasound propagation speed for one or more wavelengths, light propagation speed for one or more wavelengths not exceeding an infrared wavelength.
3. The circuit assembly of claim 1 further comprising a plurality of first encapsulant layers made of a moldable material, wherein each level LI through Ln-1 comprises at least one first encapsulant layer laterally encapsulating the one or more circuit modules at that level.
4. The circuit assembly of claim 3 wherein at least a first portion of each first encapsulant layer rises at least as high as a top surface of at least one circuit module laterally encapsulated by the first encapsulant layer;
wherein at least the first portion of each first encapsulant layer reaches down at least as low as a bottom surface of at least one circuit module laterally encapsulated by the first encapsulant layer;
wherein at least the first portion of each first encapsulant layer is formed in a single curing operation with no separately cured sub-layers.
5. The circuit assembly of claim 4 wherein for each first electrically conductive path passing through any first encapsulant layer, the first electrically conductive path comprises a vertical segment passing through the first encapsulant layer.
6. The circuit assembly of claim 3 wherein at least one level Li with i greater than 0 comprises at least one horizontal segment in at least one first electrically conductive path passing through the level's first encapsulant layer, the horizontal segment being below the level's first encapsulant layer.
7. The circuit assembly of claim 6 wherein the horizontal segment overlies the first encapsulation layer of the level Li-1 and at least one die of the level Li-1, the die being covered by the first encapsulation layer of the level Li-1.
8. The circuit assembly of claim 3 further comprising one or more second electrically conductive paths in the cavity, wherein each second electrically conductive path does not have electrical functionality but is for enhancing heat removal from the circuit assembly to the ambient, wherein each second electrically conductive path extends from an L0 conductor through one or more levels other than L0 and for each level other than L0.
9. The circuit assembly of claim 3 wherein each first encapsulant layer has a planar top surface.
10. The circuit assembly of claim 1 wherein each through-hole through the bottom wall is vertical, and each L0 conductor is vertical.
11. A manufacturing method comprising:
obtaining a structure comprising:
- a substrate whose top side comprises a cavity comprising a bottom wall, the substrate comprising a plurality of through-holes ("L0 through-holes") each of which passes through the bottom wall;
- a plurality of conductors ("L0 conductors") each of which passes through a respective L0 through-hole;
- a conductive layer underlying the bottom wall and electrically connected to each L0 conductor;
attaching one or more circuit modules ("LI circuit modules") to a bottom of the cavity to electrically connect one or more contact pads of each LI circuit module to one or more L0 conductors;
forming an encapsulant layer ("LI encapsulant layer") of a moldable material to laterally encapsulate the one or more LI circuit modules;
forming one or more through-holes ("LI through-holes") in the LI encapsulant layer, each LI through-hole exposing a feature provided by, or electrically connected to, at least one L0 conductor; and
electroplating conductive material into the LI through-holes onto the features exposed by the LI through-holes, to form one or more LI conductors, each LI conductor passing through a respective LI through-hole, wherein the electroplating comprises providing an electroplating current flowing through the features, the L0 conductors, the conductive layer, and a terminal of an electric power source coupled to the conductive layer.
12. The method of claim 11 wherein the substrate comprises:
a first substrate comprising the bottom wall; and
a second substrate comprising sidewalls of the cavity, the second substrate being attached to the first substrate; and
obtaining the structure comprises attaching the first substrate to the second substrate to provide said substrate.
13. The method of claim 11 further comprising forming a redistribution layer on the bottom of the cavity, wherein said features are at a top of the redistribution layer, the redistribution layer electrically connecting the features to the L0 conductors.
14. The method of claim 11 further comprising:
attaching one or more circuit modules ("L2 circuit modules") inside the cavity to electrically connect one or more contact pads of each L2 circuit module to one or more LI conductors;
forming an encapsulant layer ("L2 encapsulant layer") of a moldable material to laterally encapsulate the one or more L2 circuit modules;
forming one or more through-holes ("L2 through-holes") in the L2 encapsulant layer each L2 through-hole exposing a feature provided by, or electrically connected to, at least one LI conductor; and
electroplating conductive material into the L2 through-holes onto the features exposed by the L2 through-holes, to form a plurality of L2 conductors, each L2 conductor passing through a respective L2 through-hole, wherein the electroplating comprises providing an electroplating current flowing through the LI conductors, the L0 conductors, the conductive layer, and a terminal of an electric power source coupled to the conductive layer.
15. A circuit assembly comprising :
a substrate whose top side comprises a cavity comprising a bottom wall;
a plurality of through-holes each of which passes through the bottom wall;
a plurality of conductors in respective through-holes;
a plurality of circuit modules in the cavity, each circuit module having one or more contact pads;
a plurality of first encapsulant layers overlying one another in the cavity, wherein each first encapsulant layer is made of a moldable material and laterally encapsulates one or more of the circuit modules;
a plurality of first electrically conductive paths each of which lies in the cavity and passes through one or more first encapsulant layers to connect at least one contact pad of at least one circuit module to at least conductor passing through the bottom wall.
16. The circuit assembly of claim 15 wherein the substrate comprises:
a first substrate comprising the bottom wall; and
a second substrate comprising sidewalls of the cavity, the second substrate being attached to the first substrate;
wherein an interface region of the first and second substrates is not uniform with respect to at least one of: chemical composition, density, elasticity modulus, conductivity, dielectric constant, ultrasound propagation speed for one or more wavelengths, light propagation speed for one or more wavelengths not exceeding an infrared wavelength.
17. The circuit assembly of claim 15 wherein at least a first portion of each first encapsulant layer rises at least as high as a top surface of at least one circuit module laterally encapsulated by the first encapsulant layer;
wherein at least the first portion of each first encapsulant layer reaches down at least as low as a bottom surface of at least one circuit module laterally encapsulated by the first encapsulant layer;
wherein at least the first portion of each first encapsulant layer is formed in a single curing operation with no separately cured sub-layers.
18. The circuit assembly of claim 17 wherein each encapsulant layer has a planar top surface.
19. The circuit assembly of claim 15 further comprising one or more horizontal electrically conductive interconnects each of which belongs to at least one first electrically conductive path passing through a first encapsulant layer overlying the horizontal electrically conductive interconnect.
20. The circuit assembly of claim 15 further comprising one or more second electrically conductive paths in the cavity, wherein each second electrically conductive path does not have electrical functionality but is for enhancing heat removal from the circuit assembly to the ambient, wherein each second electrically conductive path begins at a conductor in the through-hole and extends through one or more of the encapsulant layers.
21. The circuit assembly of claim 15 wherein each through-hole through the bottom wall is vertical, and each conductor in each through-hole in the bottom wall is vertical.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/558,462 US9324626B2 (en) | 2014-03-12 | 2014-12-02 | Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication |
US14/558,462 | 2014-12-02 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2016089831A1 true WO2016089831A1 (en) | 2016-06-09 |
Family
ID=54849981
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2015/063128 WO2016089831A1 (en) | 2014-12-02 | 2015-12-01 | Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO2016089831A1 (en) |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6492726B1 (en) | 2000-09-22 | 2002-12-10 | Chartered Semiconductor Manufacturing Ltd. | Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection |
EP1418617A2 (en) * | 2002-11-05 | 2004-05-12 | Shinko Electric Co. Ltd. | Semiconductor device and method of manufacturing the same |
US7061102B2 (en) | 2001-06-11 | 2006-06-13 | Xilinx, Inc. | High performance flipchip package that incorporates heat removal with minimal thermal mismatch |
EP1884994A2 (en) * | 2006-08-03 | 2008-02-06 | Shinko Electric Industries Co., Ltd. | Semiconductor device and method of manufacturing the same |
US7977579B2 (en) | 2006-03-30 | 2011-07-12 | Stats Chippac Ltd. | Multiple flip-chip integrated circuit package system |
EP2555239A2 (en) * | 2011-08-04 | 2013-02-06 | Sony Mobile Communications AB | Thermal package with heat slug for die stacks |
US20130099368A1 (en) * | 2011-10-19 | 2013-04-25 | SK Hynix Inc. | Chip carriers, semiconductor devices including the same, semiconductor packages including the same, and methods of fabricating the same |
-
2015
- 2015-12-01 WO PCT/US2015/063128 patent/WO2016089831A1/en active Application Filing
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6492726B1 (en) | 2000-09-22 | 2002-12-10 | Chartered Semiconductor Manufacturing Ltd. | Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection |
US7061102B2 (en) | 2001-06-11 | 2006-06-13 | Xilinx, Inc. | High performance flipchip package that incorporates heat removal with minimal thermal mismatch |
EP1418617A2 (en) * | 2002-11-05 | 2004-05-12 | Shinko Electric Co. Ltd. | Semiconductor device and method of manufacturing the same |
US7977579B2 (en) | 2006-03-30 | 2011-07-12 | Stats Chippac Ltd. | Multiple flip-chip integrated circuit package system |
EP1884994A2 (en) * | 2006-08-03 | 2008-02-06 | Shinko Electric Industries Co., Ltd. | Semiconductor device and method of manufacturing the same |
EP2555239A2 (en) * | 2011-08-04 | 2013-02-06 | Sony Mobile Communications AB | Thermal package with heat slug for die stacks |
US20130099368A1 (en) * | 2011-10-19 | 2013-04-25 | SK Hynix Inc. | Chip carriers, semiconductor devices including the same, semiconductor packages including the same, and methods of fabricating the same |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9691696B2 (en) | Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication | |
KR102711657B1 (en) | System-in-package with double-sided molding | |
KR102540522B1 (en) | Semiconductor device and method of forming insulating layers around semiconductor die | |
US10475779B2 (en) | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP | |
TWI713129B (en) | Semiconductor device and method of forming the same | |
TWI649845B (en) | Semiconductor package structure and method of manufacturing same | |
US9847324B2 (en) | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP | |
KR101746269B1 (en) | Semiconductor device and manufacturing method thereof | |
US7911044B2 (en) | RF module package for releasing stress | |
KR101636967B1 (en) | Semiconductor chip device with solder diffusion protection and method of manufacturing the semiconductor chip device | |
TWI715567B (en) | Chip package | |
US9230901B2 (en) | Semiconductor device having chip embedded in heat spreader and electrically connected to interposer and method of manufacturing the same | |
US20080224306A1 (en) | Multi-chips package and method of forming the same | |
US20080237879A1 (en) | Semiconductor device package with die receiving through-hole and dual build-up layers over both side-surfaces for wlp and method of the same | |
TWI754839B (en) | Package structure and methods of forming the same | |
KR20220019186A (en) | Semiconductor package and a method for manufacturing the same | |
US20080157340A1 (en) | RF module package | |
KR20080077934A (en) | Multi-chips package with reduced structure and method for forming the same | |
TW201711144A (en) | Semiconductor package having routable encapsulated conductive substrate and method | |
KR20080076854A (en) | Semiconductor device package with multi-chips and method of the same | |
TW202032730A (en) | Semiconductor package and manufacturing method thereof | |
CN109786274B (en) | Semiconductor device and method for manufacturing the same | |
CN113658944A (en) | Semiconductor package and method of forming the same | |
WO2012116157A2 (en) | Chip module embedded in pcb substrate | |
CN112687665A (en) | Semiconductor device and method of forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 15808845 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 15808845 Country of ref document: EP Kind code of ref document: A1 |