WO2013089341A1 - 구동회로 및 전원회로 일체형 광 디바이스 및 이에 사용되는 광 디바이스 기판 제조 방법과 그 기판 - Google Patents
구동회로 및 전원회로 일체형 광 디바이스 및 이에 사용되는 광 디바이스 기판 제조 방법과 그 기판 Download PDFInfo
- Publication number
- WO2013089341A1 WO2013089341A1 PCT/KR2012/008052 KR2012008052W WO2013089341A1 WO 2013089341 A1 WO2013089341 A1 WO 2013089341A1 KR 2012008052 W KR2012008052 W KR 2012008052W WO 2013089341 A1 WO2013089341 A1 WO 2013089341A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- optical device
- substrate
- circuit board
- insulating layer
- metal plate
- Prior art date
Links
- 230000003287 optical effect Effects 0.000 title claims abstract description 169
- 239000000758 substrate Substances 0.000 title claims abstract description 119
- 238000000034 method Methods 0.000 title claims abstract description 31
- 238000004519 manufacturing process Methods 0.000 title abstract description 24
- 229910052751 metal Inorganic materials 0.000 claims description 37
- 239000002184 metal Substances 0.000 claims description 37
- 238000010030 laminating Methods 0.000 claims description 8
- 239000000463 material Substances 0.000 claims description 7
- 238000005520 cutting process Methods 0.000 claims description 6
- 239000013067 intermediate product Substances 0.000 claims description 4
- 238000009413 insulation Methods 0.000 claims description 3
- 230000000149 penetrating effect Effects 0.000 claims description 3
- 238000007747 plating Methods 0.000 description 10
- 239000000853 adhesive Substances 0.000 description 6
- 230000001070 adhesive effect Effects 0.000 description 6
- 239000003990 capacitor Substances 0.000 description 6
- 239000008393 encapsulating agent Substances 0.000 description 5
- 239000003973 paint Substances 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 238000007743 anodising Methods 0.000 description 3
- 238000005476 soldering Methods 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000005538 encapsulation Methods 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000000047 product Substances 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/16—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits
- H01L25/167—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits comprising optoelectronic devices, e.g. LED, photodiodes
-
- H01L27/15—
-
- H01L33/005—
-
- H01L33/62—
-
- H01L33/64—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B45/00—Circuit arrangements for operating light-emitting diodes [LED]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B45/00—Circuit arrangements for operating light-emitting diodes [LED]
- H05B45/40—Details of LED load circuits
- H05B45/44—Details of LED load circuits with an active control inside an LED matrix
- H05B45/48—Details of LED load circuits with an active control inside an LED matrix having LEDs organised in strings and incorporating parallel shunting devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/075—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10H20/00
- H01L25/0753—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10H20/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
Definitions
- the present invention relates to an optical device incorporating a drive circuit and a power supply circuit, and to a method for manufacturing an optical device substrate used therein, and more particularly, to a plurality of optical elements, a drive circuit, and a power supply for a single optical device substrate having a vertical insulating layer.
- the present invention relates to an optical device incorporating a drive circuit and a power supply circuit capable of mounting all the circuits, an optical device substrate manufacturing method and a substrate thereof.
- a light emitting diode which is a semiconductor light emitting diode
- LED is attracting attention in various fields as an environment-friendly light source that does not cause pollution.
- BLUs back-light units
- high efficiency and excellent heat emission characteristics of LEDs are required.
- the material or structure of the LED must first be improved, but in addition, the structure of the LED package and the material used therein need to be improved.
- optical elements various elements including LEDs are collectively referred to as “optical elements”, and various products including one or more of them are referred to as “optical devices”.
- FIG. 1A to 1D are perspective views of respective processes for explaining a conventional optical device manufacturing method.
- a substrate 10 on which a conventional optical element is mounted for example, a conductive plate 11 such as copper having a predetermined thickness and an insulating plate 12 such as glass epoxy, for example.
- a conductive plate 11 such as copper having a predetermined thickness
- an insulating plate 12 such as glass epoxy, for example.
- the joining of the conductive plate 11 and the insulating plate 12 may be by an adhesive or by thermocompression bonding.
- the block body 13 manufactured by FIG. 1A is cut in the direction orthogonal to the surface of the conductive plate 11, i.e., up and down by an appropriate width, as shown in FIG. 1C.
- positioned is obtained.
- the LED chips 2 are arranged in a matrix form at appropriate intervals on each of the conductive portions 10a-1, 10a-2, and 10a-3 of the element substrate 10.
- the wires 3 are drawn from the LED chips 2 in each row of the conductive portions 10a-1, 10a-2, and 10a-3, connected to the conductive portions of the next row, and the transparent LED molding resin is again made into the LED array thus obtained. Molding produces an LED array in the form of a plate.
- each column is electrically connected in parallel, and each row is connected in series, and commercialized as it is, or separated into appropriate column units or row units, or separated into units. do.
- a plate-shaped LED array it is mounted on a metal PCB or a separate heat sink is attached to the bottom.
- FIG. 2 is a perspective view schematically showing a configuration of an optical device composed of a plurality of conventional optical elements.
- a constant current is applied to the passive elements 30 and the LED array 20 such as resistors and capacitors.
- a driving circuit including a driving IC 40 and a power supply circuit 60 such as an SMPS are required.
- the driving circuit and the power supply circuit or at least the power supply circuit 50 are in the form of a plate.
- An object of the present invention is to provide an optical device incorporating a drive circuit and a power supply circuit, an optical device substrate used in the same, and a substrate for facilitating handling and management.
- An optical device incorporating a driving circuit and a power supply circuit includes a substrate for an optical device having a plurality of horizontal vertical insulating layers penetrating the substrate vertically and horizontally, wherein the substrate for the optical device includes a plurality of substrates. Including at least two or more of the transverse vertical insulating layer of the transverse vertical insulating layer comprising an optical element substrate portion on which a plurality of optical elements are mounted, and a transverse vertical insulating layer of the remaining one or more of the plurality of transverse vertical insulating layer And a driving circuit board portion on which the driving circuit element is mounted.
- the optical device substrate portion is characterized in that at least one longitudinal vertical insulating layer penetrating the substrate in the vertical direction.
- the optical device substrate is characterized in that at least one optical device cavity including the vertical insulating layer is formed to a predetermined depth on the upper surface.
- At least one cavity for a driving circuit including the vertical insulating layer may be formed in the driving circuit board part to a predetermined depth from an upper surface thereof.
- It is characterized in that it further comprises a power circuit board attached to the lower surface of the drive circuit board portion.
- a substrate manufacturing method for a drive circuit and a power circuit-integrated optical device comprising the step (c) of cutting the intermediate product having passed through the step (c) up and down by a predetermined width in the horizontal direction.
- the vertical length is the same as the vertical length of the driving circuit board portion, and the two sides of the metal plate for the optical device substrate, which will function as the optical device substrate portion on which the optical element is mounted, are interviewed in the horizontal direction with an insulating layer interposed therebetween, and (I) stacking a plurality of layers with an insulating layer interposed on the metal sheet; (J) acting as a connecting substrate of the optical device substrate on the uppermost metal plate of the optical device substrate, and laminating a metal plate for the driving circuit board and a connecting metal plate having the same horizontal and vertical lengths through an insulating layer (j).
- a substrate manufacturing method for a drive circuit and a power circuit-integrated optical device comprising the step (k) of cutting the intermediate product passed through step (j) up and down by a
- the drive circuit and power circuit integrated optical device of the present invention and the optical device substrate manufacturing method and the substrate used therein, not only the overall size of the optical device can be reduced, but also the handling and management of the optical device can be facilitated.
- FIGS. 1A to 1D are perspective views of respective processes for explaining a conventional optical device manufacturing method.
- Figure 2 is a perspective view schematically showing the configuration of an optical device consisting of a plurality of conventional optical elements.
- FIG. 3 is a circuit diagram of an optical device according to an embodiment of the present invention.
- FIG. 4 is a flowchart for explaining a method for manufacturing a substrate for an optical device of the present invention.
- 5A is a plan view of a substrate for an optical device according to an embodiment of the present invention.
- 5B is a cross-sectional view taken along line I-I and a plan view of the cavity-forming step of FIG.
- FIG. 5C is a plan view and a sectional view taken along line I-I of the substrate for an optical device, in which a plating process is completed in FIG. 4;
- FIG. 5C is a plan view and a sectional view taken along line I-I of the substrate for an optical device, in which a plating process is completed in FIG. 4;
- FIG. 5D is a plan view and a sectional view taken along line I-I of the optical device substrate in a state where the mounting process of the optical device and the driving circuit device is completed in FIG. 4;
- FIG. 5D is a plan view and a sectional view taken along line I-I of the optical device substrate in a state where the mounting process of the optical device and the driving circuit device is completed in FIG. 4;
- FIG. 5E is a plan view and a sectional view taken along line I-I of the substrate for an optical device in a state where the encapsulant encapsulation step is completed in FIG. 4;
- FIG. 5E is a plan view and a sectional view taken along line I-I of the substrate for an optical device in a state where the encapsulant encapsulation step is completed in FIG. 4;
- Fig. 5F is a plan view and a sectional view taken along line I-I of the substrate for an optical device in a state where the attachment of the power supply circuit board is completed.
- Fig. 5G is a plan view and a sectional view taken along line I-I of the substrate for an optical device with the heat sink attached thereto;
- FIG. 6 is a photograph showing an actual fabrication process of a drive circuit and a power circuit integrated optical device having the circuit configuration of FIG. 3.
- FIG. 6 is a photograph showing an actual fabrication process of a drive circuit and a power circuit integrated optical device having the circuit configuration of FIG. 3.
- FIG. 7 is a perspective view for explaining another method for manufacturing the circuit board for the optical device shown in FIG. 3 in the present invention.
- FIG. 7 is a perspective view for explaining another method for manufacturing the circuit board for the optical device shown in FIG. 3 in the present invention.
- FIG. 8 is a perspective view for explaining another method of manufacturing a circuit board for an optical device shown in FIG. 3 in the present invention.
- FIG. 9 is a plan view of an optical device according to another embodiment of the present invention.
- the optical device according to the exemplary embodiment of the present invention includes a total of 10 optical elements D1 to D10, for example, a total of 10 LEDs each having a power consumption of 1 W in series.
- a driving IC for driving a constant current of an optical element series connection pair is connected to a direct current power supply (VDDH) of a predetermined size to an anode electrode of an optical element series connection pair consisting of a total of ten optical elements (D1 to D10).
- VDDH direct current power supply
- U1 total of ten optical elements
- the external resistor R is connected to the external resistance terminal R ext of the driving IC U1, the ground terminal GND is grounded, and the power supply terminal VDD is connected to the power supply via a capacitor C. (VDD) is applied.
- the driving IC U1 may further include an OEB terminal for receiving an external illuminance control command.
- the circuit configuration of the optical device shown in FIG. 3 is just one example, and may be modified depending on the type of driving IC, the number of optical elements, or the connection relationship.
- FIG. 4 is a flowchart for explaining a method for manufacturing a substrate for an optical device of the present invention.
- a substrate having at least two vertical insulating layers for at least connecting a plurality of optical elements in series and further mounting a driving circuit.
- Such a substrate may be manufactured by, for example, the manufacturing process shown in FIGS. 1A to 1D.
- an optical device substrate may be made of aluminum or copper or a metal plate containing at least one of them having good thermal and electrical conductivity.
- the substrate for the optical device is implemented with a metal plate made of aluminum, It is preferable to perform the substrate manufacturing process shown in Figs. 1A to 1D after anodizing the entire surface.
- FIG. 5A is a plan view of a substrate for an optical device according to an embodiment of the present invention, in which an optical device substrate corresponding to the optical device circuit of FIG. 3, for example, five optical elements are arranged in a left column and a right column, respectively, and are connected in series The substrate for an optical device is illustrated.
- the substrate 100 for the optical device includes a total of five vertical insulation layers and a driving circuit for electrically insulating the electrodes of the optical device disposed up and down, for example, passive devices such as resistors (R) or capacitors (C); A total of four vertical insulating layers (hereinafter, these nine vertical insulating layers are referred to as 'lateral vertical insulating layers' 110) are formed to electrically insulate the terminals of the driving IC U1.
- the substrate region in which the optical element is disposed is referred to as an 'optical element substrate portion' A
- the substrate region in which the driving circuit is disposed is referred to as a 'drive circuit substrate portion B'.
- a vertical vertical insulating layer (hereinafter, referred to as a "vertical vertical insulating layer”) is vertically formed in the center of the optical element substrate part A. 120 is formed.
- the longitudinal vertical insulating layer 120 may be formed of a slit-shaped gap cut by laser processing or may be formed in a form in which a separate insulating material is filled in the gap. Other methods of forming the longitudinal vertical insulating layer 120 will be described later.
- each of the transverse vertical insulating layers 110 of the driving circuit board portion B may vary depending on the size of the passive element or driving IC mounted thereon or the spacing of the terminals. It may be formed differently from the longitudinal length between each lateral vertical insulating layer (100).
- reference numeral 125 denotes an optical element disposed on an upper surface of the optical device substrate 100 and a driving IC to electrically connect the terminal pins of the power circuit board attached to the lower surface of the optical device substrate 100 as described below. Represents a pinhole.
- a white paint 130 for example, a white soldering paste, is applied to the upper surface of the optical device substrate 100 to improve the light distribution effect.
- FIG. 5B illustrates a state in which a white paint coating process is completed. It is a top view of the board
- the cavity in which the optical element and the driving circuit are mounted on the upper surface of the optical device substrate 100 thus prepared is formed by, for example, cutting or etching, and FIG. 5C shows such a cavity. It is sectional drawing which cut
- the cavity 140 for an optical device includes a transverse vertical insulating layer 110, and includes an image light narrowing beam to improve reflection performance of light. It is preferable that it consists of a circular groove of the shape.
- the area where the optical device is to be seated around the transverse vertical insulating layer 110 is relatively larger than the area to which only the wire is to be connected. It is preferably formed so as to occupy a relatively large area portion 142 ').
- the driving circuit cavity may also be formed as one or more long grooves extending part or all of the length of the driving circuit board part B to include the transverse vertical insulating layer 110.
- the passive element on which the passive element is to be mounted The example of the driving cavity 150 and the driving IC cavity 160 on which the driving IC is to be mounted is formed separately.
- metal plating for example, silver plating
- the metal plating layer 170 may be formed by an electroplating method or the like. In this case, since the metal plating layer 170 is not formed in the horizontal vertical insulating layer 110, the relative small area 144 and the relative large area 142 are formed around the vertical vertical insulating layer 110. Is electrically insulated.
- the metal plating layer may be formed on the bottom surface of the passive device cavity 150 and the driving IC cavity 160 to improve bonding performance.
- 5D is a plan view and a sectional view taken along line I-I of the substrate for an optical device in a state where the plating process is completed.
- step S40 the optical device cavity 140, the passive device cavity 150, and the driving IC cavity 160 formed in the step S30 are optical devices 180 (D1-D10) and passive elements, respectively.
- R a capacitor
- C a driving IC
- U1 a driving IC
- the optical device 180 is attached to the relative large area 142 of the optical device cavity 140, and the two of the optical device 180
- An electrode that is, one of the cathode and the anode electrode, for example an anode electrode, is connected to the relative large area 142 via a wire 182 and the cathode electrode is connected to the relative small area 144 via a wire 182. do.
- the anode electrode (or cathode electrode) of the optical device 180 is formed so as to be exposed to the lower surface of the optical device 180 in a state in which the conductivity is maintained, for example, facing the optical device 180 by a soldering method, etc.
- the enemy portion 142 When bonding the enemy portion 142, only one wire, for example, a wire connecting the cathode electrode of the optical device 180 and the relative small area portion 144 will be required.
- Passive elements, resistor R, capacitor C, and driver IC U1 may also be electrically connected to the substrate by direct chip bonding or wire bonding.
- 5E is a plan view and a sectional view taken along line I-I of the substrate for an optical device in a state where the mounting process of the optical element and the driving circuit element is completed.
- step S50 the encapsulants 190 and 192 are encapsulated in the respective cavities 140, 150 and 160, in particular, the encapsulant 190 encapsulated in the optical device cavity 140 is fluorescent. Substances may also be included.
- 5F is a plan view and a sectional view taken along line I-I of the substrate for an optical device in a state where the encapsulant encapsulation step is completed;
- step S60 the power circuit board 190 on which the power circuit elements on the lower surface of the driving circuit board portion B of the optical device substrate 100 is mounted is attached.
- the power supply terminal required for the optical device is used for the optical device. It may be attached by directly soldering to the substrate 100. If necessary, a heat sink 195 may be attached to the lower surface of the optical element substrate A.
- Fig. 5G is a plan view of the substrate for an optical device and the sectional view taken along line II thereof, when the attachment of the power circuit board is completed.
- 5H is a plan view and a cross-sectional view taken along the line II of the optical device substrate in a state where the heat sink is attached.
- FIG. 6 is a photograph showing an actual fabrication process of an optical device integrated with a driving circuit and a power circuit having the circuit configuration of FIG. 3.
- FIG. 7 is a perspective view for explaining another method for manufacturing the circuit board for the optical device shown in FIG. 3 in the present invention.
- FIG. 7 in forming the vertical vertical insulating layer provided on the optical device substrate, the laminated block body constituting the optical device substrate shown in FIG. 5A is manufactured by the method of FIG. After manufacturing the laminated block body having half length or half of the width of the optical device substrate part from the beginning, the two laminated block bodies for the optical device substrate parts thus prepared are driven using an insulating film or an insulating adhesive.
- the vertical vertical insulating layer may be formed in such a manner that they are joined to and joined to the upper portion of the furnace substrate.
- the substrate for an optical device shown in Fig. 5A can be made by cutting the laminated block body thus formed from top to bottom with a predetermined width.
- FIG. 8 is a perspective view for explaining another method for manufacturing the circuit board for the optical device shown in FIG. 3 in the present invention.
- FIG. 8 in another method of forming a vertical vertical insulating layer, two metal plates having a half length of a width of an optical device substrate in the lamination process of FIG.
- the longitudinal insulating layer may be formed in the optical element substrate in such a manner that they are bonded to each other by using an insulating film, an insulating adhesive, or the like.
- FIG. 9 is a plan view of an optical device according to another embodiment of the present invention.
- the optical device of FIG. 9 is composed of 10 optical elements in total, but since the vertical vertical insulating layer is not formed on the substrate 100 'for the optical device, the five optical elements arranged vertically are mutually in series unlike the above-described embodiment.
- the photons arranged on the left and right sides of each column are connected in parallel.
- the output terminal OUT of the driving IC may be electrically connected to the top row of the optical device substrate by cables.
- the transverse vertical insulating layer and the longitudinal vertical insulating layer may be made of an anodizing layer and an adhesive in the case of an aluminum substrate, or may be made of an insulating film and an adhesive or an anodizing layer, an insulating film, and an adhesive.
- optical device integrated with the driving circuit and power circuit of the present invention, the optical device substrate manufacturing method used therefor, and the substrate thereof are not limited to the above-described embodiments, and various modifications can be carried out within the range permitted by the technical idea of the present invention.
- the structure may be modified to accommodate a total of five optical elements arranged vertically in FIG. 5B by a cavity consisting of one rectangular groove.
- 100, 100 ' substrate for optical device, 110: transverse vertical insulating layer,
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Led Device Packages (AREA)
Abstract
Description
Claims (8)
- 기판을 횡방향의 상하로 관통하는 복수의 횡방향 수직 절연층이 형성된 광 디바이스용 기판을 포함하되,상기 광 디바이스용 기판은 복수의 횡방향 수직 절연층 중 적어도 2 이상의 상기 횡방향 수직 절연층을 포함하여 이루어져서 복수의 광소자가 탑재되는 광소자 기판부 및상기 복수의 횡방향 수직 절연층 중 나머지 1 이상의 횡방향 수직 절연층을 포함하여 이루어져서 구동회로 소자가 탑재되는 구동회로 기판부를 포함하는 구동회로 및 전원회로 일체형 광 디바이스.
- 제 1 항에 있어서,상기 광소자 기판부에는 기판을 종방향의 상하로 관통하는 1 이상의 종방향 수직 절연층이 형성된 것을 특징으로 하는 구동회로 및 전원회로 일체형 광 디바이스.
- 제 1 항에 있어서,상기 광소자 기판부에는 상기 수직 절연층을 내포하는 1 이상의 광소자용 캐비티가 상면에서 소정 깊이까지 형성되는 것을 특징으로 하는 구동회로 및 전원회로 일체형 광 디바이스.
- 제 1 항에 있어서,상기 구동회로 기판부에는 상기 수직 절연층을 내포하는 1 이상의 구동회로용 캐비티가 상면에서 소정 깊이까지 형성되고 또한 복수의 핀 홀이 형성된 것을 특징으로 하는 구동회로 및 전원회로 일체형 광 디바이스.
- 제 1 항 내지 제 4 항 중 어느 한 항에 있어서,상기 구동회로 기판부의 하면에 부착되는 전원회로 기판을 더 구비한 것을 특징으로 하는 구동회로 및 전원회로 일체형 광 디바이스.
- 제 5 항에 있어서,상기 광소자 기판부의 하면에 부착되는 히트싱크를 더 구비한 것을 특징으로 하는 구동회로 및 전원회로 일체형 광 디바이스.
- 구동회로가 탑재되는 구동회로 기판부로 기능할 복수의 구동회로 기판용 금속 판재를 적층하되, 각 금속 판재 사이에 절연층을 개재하여 적층하는 (a) 단계;세로 길이가 상기 구동회로 기판부의 세로 길이와 동일하여 광소자가 탑재되는 광소자 기판부로 기능할 복수의 광소자 기판용 금속 판재를 절연층을 개재시켜 적층하여 이루어진 광소자 기판 블록 2개를 절연층을 개재시킨 채로 가로 방향으로 면접하여 상기 구동회로 기판부의 최상단 금속 판재 위에 절연층을 개재시켜 적층하는 (b) 단계;상기 광소자 기판부의 최상단의 금속 판재 위에 상기 광소자 기판의 연결 기판으로 기능하되 상기 구동회로 기판용 금속 판재와 그 가로 및 세로 길이가 동일한 연결용 금속 판재를 절연층을 개재하여 적층하는 (c) 단계 및상기 (c) 단계를 거친 중간 제조물을 가로 방향으로 소정 폭만큼 상하로 절단하는 (d) 단계를 포함하여 이루어진 구동회로 및 전원회로 일체형 광 디바이스용 기판 제조 방법.
- 구동회로가 탑재되는 구동회로 기판부로 기능할 복수의 구동회로 기판용 금속 판재를 적층하되, 각 금속 판재 사이에 절연층을 개재하여 적층하는 (h) 단계;세로 길이가 상기 구동회로 기판부의 세로 길이와 동일하여 광소자가 탑재되는 광소자 기판부로 기능할 광소자 기판용 금속 판재 2개를 절연층을 개재시킨 채로 가로 방향으로 면접하여 상기 구동회로 기판부의 최상단 금속 판재 위에 절연층을 개재시킨 채로 복수 층만큼 적층하는 (i) 단계;상기 광소자 기판부의 최상단의 금속 판재 위에 상기 광소자 기판의 연결 기판으로 기능하되 상기 구동회로 기판용 금속 판재와 그 가로 및 세로 길이가 동일한 연결용 금속 판재를 절연층을 개재하여 적층하는 (j) 단계 및상기 (c) 단계를 거친 중간 제조물을 가로 방향으로 소정 폭만큼 상하로 절단하는 (k) 단계를 포함하여 이루어진 구동회로 및 전원회로 일체형 광 디바이스용 기판 제조 방법.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/365,408 US9018651B2 (en) | 2011-12-15 | 2012-10-04 | Optical device integrated with driving circuit and power supply circuit, method for manufacturing optical device substrate used therein, and substrate thereof |
CN201280062101.0A CN103999554B (zh) | 2011-12-15 | 2012-10-04 | 集成有驱动电路和电源电路的光学器件 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2011-0135572 | 2011-12-15 | ||
KR1020110135572A KR101321812B1 (ko) | 2011-12-15 | 2011-12-15 | 구동회로 및 전원회로 일체형 광 디바이스 및 이에 사용되는 광 디바이스 기판 제조 방법과 그 기판 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2013089341A1 true WO2013089341A1 (ko) | 2013-06-20 |
Family
ID=48612754
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/KR2012/008052 WO2013089341A1 (ko) | 2011-12-15 | 2012-10-04 | 구동회로 및 전원회로 일체형 광 디바이스 및 이에 사용되는 광 디바이스 기판 제조 방법과 그 기판 |
Country Status (4)
Country | Link |
---|---|
US (1) | US9018651B2 (ko) |
KR (1) | KR101321812B1 (ko) |
CN (1) | CN103999554B (ko) |
WO (1) | WO2013089341A1 (ko) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101724048B1 (ko) | 2015-05-14 | 2017-04-06 | (주)포인트엔지니어링 | 발광소자 라이트 엔진 |
CN106340577A (zh) * | 2015-07-07 | 2017-01-18 | 普因特工程有限公司 | 芯片贴装用基板及贴装有芯片的芯片封装 |
CN106340502A (zh) * | 2015-07-09 | 2017-01-18 | 普因特工程有限公司 | 包括凹部的芯片基板及利用芯片基板的芯片封装 |
DE102017106755B4 (de) * | 2017-03-29 | 2022-08-18 | OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung | Verfahren zur Herstellung eines optoelektronischen Halbleiterbauteils und optoelektronisches Halbleiterbauteil |
US10916530B2 (en) * | 2018-04-19 | 2021-02-09 | Innolux Corporation | Electronic device |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0955535A (ja) * | 1995-08-11 | 1997-02-25 | Stanley Electric Co Ltd | 面実装型led素子及びその製造方法 |
JP2003309292A (ja) * | 2002-04-15 | 2003-10-31 | Citizen Electronics Co Ltd | 表面実装型発光ダイオードのメタルコア基板及びその製造方法 |
JP2007036132A (ja) * | 2005-07-29 | 2007-02-08 | Koha Co Ltd | 面発光モジュール及びそれを用いた面発光装置 |
KR101086014B1 (ko) * | 2011-06-27 | 2011-11-22 | (주)포인트엔지니어링 | 고방열성 광소자용 기판 및 그 제조방법 |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19821974B4 (de) * | 1998-05-18 | 2008-04-10 | Schwarte, Rudolf, Prof. Dr.-Ing. | Vorrichtung und Verfahren zur Erfassung von Phase und Amplitude elektromagnetischer Wellen |
JP4021392B2 (ja) * | 2002-10-31 | 2007-12-12 | セイコーエプソン株式会社 | 電気光学装置及び電子機器 |
KR20050051817A (ko) * | 2003-11-28 | 2005-06-02 | 삼성에스디아이 주식회사 | 전계 방출 표시장치와 이의 제조 방법 |
KR101055501B1 (ko) * | 2010-02-12 | 2011-08-08 | 삼성전기주식회사 | 인쇄회로기판 및 인쇄회로기판의 제조방법 |
-
2011
- 2011-12-15 KR KR1020110135572A patent/KR101321812B1/ko active IP Right Grant
-
2012
- 2012-10-04 WO PCT/KR2012/008052 patent/WO2013089341A1/ko active Application Filing
- 2012-10-04 CN CN201280062101.0A patent/CN103999554B/zh not_active Expired - Fee Related
- 2012-10-04 US US14/365,408 patent/US9018651B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0955535A (ja) * | 1995-08-11 | 1997-02-25 | Stanley Electric Co Ltd | 面実装型led素子及びその製造方法 |
JP2003309292A (ja) * | 2002-04-15 | 2003-10-31 | Citizen Electronics Co Ltd | 表面実装型発光ダイオードのメタルコア基板及びその製造方法 |
JP2007036132A (ja) * | 2005-07-29 | 2007-02-08 | Koha Co Ltd | 面発光モジュール及びそれを用いた面発光装置 |
KR101086014B1 (ko) * | 2011-06-27 | 2011-11-22 | (주)포인트엔지니어링 | 고방열성 광소자용 기판 및 그 제조방법 |
Also Published As
Publication number | Publication date |
---|---|
US9018651B2 (en) | 2015-04-28 |
CN103999554B (zh) | 2016-04-20 |
US20140374783A1 (en) | 2014-12-25 |
CN103999554A (zh) | 2014-08-20 |
KR101321812B1 (ko) | 2013-10-28 |
KR20130068107A (ko) | 2013-06-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101017921B1 (ko) | 발광 소자 실장용 기판, 발광 모듈 및 조명 장치 | |
WO2012002629A1 (ko) | 발광다이오드 모듈 | |
WO2014092392A1 (ko) | 엘이디 금속기판 패키지 및 그 제조방법 | |
WO2013089341A1 (ko) | 구동회로 및 전원회로 일체형 광 디바이스 및 이에 사용되는 광 디바이스 기판 제조 방법과 그 기판 | |
WO2012128458A2 (en) | Led module and lighting assembly | |
CN101042226B (zh) | 大功率led照明灯模组 | |
WO2013009082A2 (ko) | 광 디바이스용 기판 | |
WO2006132794A2 (en) | A light-emitting device module with flip-chip configuration on a heat-dissipating substrate | |
US9743521B2 (en) | Light-source module and light-emitting device | |
CN113571627A (zh) | 一种led显示单元线路板 | |
WO2013055013A1 (ko) | Led 패키지 | |
CN201034294Y (zh) | 大功率led照明灯模组 | |
WO2013165115A1 (ko) | 발광 다이오드 패키지 및 그 제조 방법 | |
KR101764344B1 (ko) | 구동회로 및 전원회로 일체형 광 디바이스 기판 | |
WO2016122053A1 (ko) | 투명 전광 장치 | |
CN2741195Y (zh) | 用于发光二极管的散热基座及封装结构 | |
WO2013055014A1 (ko) | Led 패키지의 제조방법 | |
KR101394478B1 (ko) | 광 디바이스용 기판과 광 디바이스 | |
KR100985917B1 (ko) | 대전력 광원 램프를 위한 효과적인 열방출 구조의 리드프레임, 전자 소자 및 그 제조 방법 | |
KR101469058B1 (ko) | 발광소자 패키지 및 그 제조 방법 | |
KR101815963B1 (ko) | 칩 패키지 및 칩 패키지 제조방법 | |
CN216773275U (zh) | Led封装结构及光源 | |
KR102698541B1 (ko) | 고전압, 고발열에 특화된 led 조명장치용 기판, 그를 가지는 led 조명장치 | |
CN215342579U (zh) | 一种led显示单元、led显示组件及led显示屏 | |
US20220344556A1 (en) | Led package structure, led packaging method, and light source |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201280062101.0 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12858530 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 14365408 Country of ref document: US |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 12858530 Country of ref document: EP Kind code of ref document: A1 |