WO2004032256A1 - Utilizing atomic layer deposition for programmable device - Google Patents
Utilizing atomic layer deposition for programmable device Download PDFInfo
- Publication number
- WO2004032256A1 WO2004032256A1 PCT/US2002/026552 US0226552W WO2004032256A1 WO 2004032256 A1 WO2004032256 A1 WO 2004032256A1 US 0226552 W US0226552 W US 0226552W WO 2004032256 A1 WO2004032256 A1 WO 2004032256A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electrode
- dielectric
- memory
- programmable material
- contact
- Prior art date
Links
- 238000000231 atomic layer deposition Methods 0.000 title claims abstract description 26
- 239000000463 material Substances 0.000 claims abstract description 74
- 239000000758 substrate Substances 0.000 claims abstract description 23
- 238000000034 method Methods 0.000 claims abstract description 22
- 230000004888 barrier function Effects 0.000 claims abstract description 20
- 239000004020 conductor Substances 0.000 claims abstract description 17
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 9
- 150000004770 chalcogenides Chemical class 0.000 claims description 8
- 238000000151 deposition Methods 0.000 claims description 8
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 7
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 5
- 229910052721 tungsten Inorganic materials 0.000 claims description 5
- 239000010937 tungsten Substances 0.000 claims description 5
- UGACIEPFGXRWCH-UHFFFAOYSA-N [Si].[Ti] Chemical compound [Si].[Ti] UGACIEPFGXRWCH-UHFFFAOYSA-N 0.000 claims description 4
- IVHJCRXBQPGLOV-UHFFFAOYSA-N azanylidynetungsten Chemical compound [W]#N IVHJCRXBQPGLOV-UHFFFAOYSA-N 0.000 claims description 4
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 claims description 4
- 229910021341 titanium silicide Inorganic materials 0.000 claims 3
- 239000003989 dielectric material Substances 0.000 description 18
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 239000007772 electrode material Substances 0.000 description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 9
- 239000002019 doping agent Substances 0.000 description 9
- 238000002955 isolation Methods 0.000 description 9
- 229910052710 silicon Inorganic materials 0.000 description 9
- 239000010703 silicon Substances 0.000 description 9
- 230000015572 biosynthetic process Effects 0.000 description 8
- 239000010408 film Substances 0.000 description 8
- 230000008859 change Effects 0.000 description 7
- 239000007789 gas Substances 0.000 description 7
- 230000000873 masking effect Effects 0.000 description 7
- 239000010410 layer Substances 0.000 description 6
- 238000000059 patterning Methods 0.000 description 6
- 239000004065 semiconductor Substances 0.000 description 6
- 239000000377 silicon dioxide Substances 0.000 description 6
- 239000012782 phase change material Substances 0.000 description 5
- 229910052681 coesite Inorganic materials 0.000 description 4
- 229910052906 cristobalite Inorganic materials 0.000 description 4
- -1 i.e. Substances 0.000 description 4
- 229910052682 stishovite Inorganic materials 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- 229910052905 tridymite Inorganic materials 0.000 description 4
- 230000005669 field effect Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000002243 precursor Substances 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 230000002829 reductive effect Effects 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- 239000007787 solid Substances 0.000 description 3
- 229910000838 Al alloy Inorganic materials 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910018999 CoSi2 Inorganic materials 0.000 description 1
- 206010010144 Completed suicide Diseases 0.000 description 1
- 229910005542 GaSb Inorganic materials 0.000 description 1
- 229910005537 GaSeTe Inorganic materials 0.000 description 1
- 229910005872 GeSb Inorganic materials 0.000 description 1
- 229910005898 GeSn Inorganic materials 0.000 description 1
- 229910005900 GeTe Inorganic materials 0.000 description 1
- 229910017629 Sb2Te3 Inorganic materials 0.000 description 1
- 229910018321 SbTe Inorganic materials 0.000 description 1
- 229910018219 SeTe Inorganic materials 0.000 description 1
- 229910006905 SnSb2Te4 Inorganic materials 0.000 description 1
- 239000004964 aerogel Substances 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 238000000277 atomic layer chemical vapour deposition Methods 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000007717 exclusion Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 230000005055 memory storage Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 238000002156 mixing Methods 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000003870 refractory metal Substances 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
- 230000008672 reprogramming Effects 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- FESBVLZDDCQLFY-UHFFFAOYSA-N sete Chemical compound [Te]=[Se] FESBVLZDDCQLFY-UHFFFAOYSA-N 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006557 surface reaction Methods 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
- H10N70/8413—Electrodes adapted for resistive heating
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/884—Switching materials based on at least one element of group IIIA, IVA or VA, e.g. elemental or compound semiconductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/20—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
Definitions
- Phase change memory devices including phase change memory devices that can be programmed by modifying the state of a phase change material.
- RAM random access memory
- ROM read-only memory
- Typical memory applications include dynamic random access memory (DRAM), static random access memory (SRAM), erasable programmable read-only memory (EPROM), and electrically erasable programmable read-only memory (EEPROM).
- DRAM dynamic random access memory
- SRAM static random access memory
- EPROM erasable programmable read-only memory
- EEPROM electrically erasable programmable read-only memory
- Solid state memory devices typically employ micro-electronic circuit elements for each memory bit (e.g., one to four transistors per bit) in memory applications. Since one or more electronic circuit elements are required for each memory bit, these devices may consume considerable chip "real estate" to store a bit of information, which limits the density of a memory chip.
- the primary "non- volatile" memory element of these devices such as an EEPROM, typically employ a floating gate field effect transistor device that has limited re- programmability and which holds a charge on the gate of field effect transistor to store each memory bit. These classes of memory devices are also relatively slow to program.
- Phase change memory devices use phase change materials, i.e., materials that can be electrically switched between a generally amorphous and a generally crystalline state, for electronic memory application.
- phase change materials i.e., materials that can be electrically switched between a generally amorphous and a generally crystalline state
- One type of memory element originally developed by Energy Conversion Devices, Inc. of Troy, Michigan utilizes a phase change material that can be, in one application, electrically switched between a structural state of generally amorphous and generally crystalline local order or between different detectable states of local order across the entire spectrum between completely amorphous and completely crystalline states.
- Typical materials suitable for such application include those utilizing various chalcogenide elements.
- These electrical memory devices typically do not use field effect transistor devices as the memory storage element, but comprise, in the electrical context, a monolithic body of thin film chalcogenide material.
- phase change memory materials represent a significant improvement in non- volatile memory.
- One characteristic common to solid state and phase change memory devices is significant power consumption particularly in setting or reprogramming memory elements. Power consumption is significant, particularly in portable devices that rely on power cells (e.g., batteries). It would be desirable to decrease the power consumption of a memory device.
- power cells e.g., batteries
- phase change memory material Another characteristic common to solid state and phase change memory devices is limited reprogrammable cycle life from/to an amorphous and crystalline state. Further, over time the phase change material can fail to reliably reprogram from/to an amorphous and a crystalline state. It would be desirable to increase the programmable cycle life of the phase change memory material.
- Fig. 1 is a schematic diagram of an embodiment of an array of memory elements
- Fig. 2 schematically illustrates a cross-sectional planar side view of a portion of a semiconductor substrate having dielectric trenches formed therein denning a z-direction thickness of a memory cell in accordance with one embodiment of forming a memory element on a substrate;
- Fig. 3 depicts the structure of Fig. 2, through the same cross-sectional view, after the introduction of dopants to form an isolation device for a memory element;
- Fig. 4 depicts the structure of Fig. 3 forming trenches
- Fig. 5 depicts a schematic top view of the structure of Fig. 4
- Fig. 6 depicts a cross-section of the structure of Fig. 4 after forming contacts
- Fig. 7 depicts the structure of Fig. 6, through the same cross-sectional view, after forming a masking material and a dielectric material
- Fig. 8 depicts the structure of Fig. 7, through the same cross-sectional view, after the formation of an opening through the dielectric exposing the contact;
- Fig. 9 depicts the structure of Fig. 8, through the same cross-sectional view, showing the creation of electrode monolayers on the dielectric and on the contact, utilizing ALD;
- Fig. 10 depicts the structure of Fig. 9, through the same cross-sectional view, after conformally forming the electrode on the dielectric and on the contact;
- Fig. 11 depicts the structure of Fig. 10, through the same cross-sectional view, after forming a dielectric in the opening and removing a horizontal portion of the electrode;
- Fig. 12 depicts the structure of Fig. 11, through the same cross-sectional view, after conformally forming a barrier on the electrode, utilizing ALD;
- Fig. 13 depicts the structure of Fig. 12, through the same cross-sectional view, after forming and patterning a programmable material, a barrier and a conductor;
- Fig. 14 depicts the structure of Fig. 13, through the same cross-sectional view, after forming a dielectric on the conductor, forming a via, and forming a signal line on the dielectric;
- Fig. 15 depicts a method of forming a memory device having a structure similar to that described by Fig. 14;
- Fig. 16 depicts one system embodiment including a memory having a structure similar to that described by Fig. 14.
- a memory device utilizing programmable material to determine the state of memory elements of the device is described that reprograms to an amorphous and crystalline state.
- the described memory device and method provides improved device reliability, improved programmable cycle life and decreased power consumption relative to previous devices.
- the apparatus is manufacturable utilizing conventional process toolsets and facilities.
- atomic layer deposition ALD
- ALD atomic layer deposition
- CVD chemical vapor deposition
- Fig. 1 shows a schematic diagram of an embodiment of a memory array comprised of a plurality of memory elements presented and formed in the context of the description provided herein.
- the circuit of memory array 5 includes an xy grid with memory elements 30 electrically interconnected in series with isolation devices 25 on a portion of a chip.
- Address lines 10 e.g., columns
- 20 e.g., rows
- One purpose of the xy grid array of memory elements in combination with isolation devices is to enable each discrete memory element to be read and written without interfering with the information stored in adjacent or remote memory elements of the array.
- a memory array such as memory device 5 of Fig. 1 can be formed in a portion, including the entire portion, of a substrate.
- a typical substrate includes a semiconductor substrate such as a silicon substrate.
- Other substrates including, but not limited to, substrates that contain ceramic material, organic material, or glass material as part of the infrastructure are also suitable.
- memory array 5 can be fabricated over an area of the substrate at the wafer level and then the wafer reduced through singulation into discrete die or chips, some or all of the die or chips having a memory array formed thereon. Additional addressing circuitry (e.g., decoders, etc.) can be formed as known to those of skill in the art.
- Figs. 2-14 illustrate an embodiment of the fabrication of representative memory element 15 of Fig. 1.
- Fig. 2 depicts a portion of substrate 100 that is, for example, a semiconductor (e.g., silicon) substrate, h this example, a P-type dopant such as boron is introduced in portion 110.
- a suitable concentration of P-type dopant is on the order of about 5xl0 19 to lxlO 20 atoms per cubic centimeter (atoms/cm 3 ) rendering portion 110 of substrate 100 representatively P ++ .
- Fig. 2 also depicts shallow trench isolation (STI) structures 130 formed in epitaxial portion 120 of substrate 100.
- STI structures 130 serve, in one aspect, to define the z-direction thickness of a memory cell, with at this point only the z-direction thickness of a memory cell defined.
- memory cell z-direction regions 135 A and 135B are patterned as strips with the x-direction dimension greater than the z-direction dimension, h another aspect, STI structures 130 serve to isolate individual memory elements from one another as well as associated circuit elements (e.g., transistor devices) formed in and on the substrate.
- Current state of the art photolithography techniques utilized to pattern STI structures define the z-direction thickness of memory cell regions 135 A and 135B can produce feature sizes (z-direction thickness) as small as 0.18 microns ( ⁇ m).
- Fig. 3 depicts the structure of Fig. 2 after further fabrication operations in memory cell regions 135A and 135B.
- signal line material 140 is N-type doped polysilicon formed by the introduction of, for example, phosphorous or arsenic to a concentration on the order of about 10 18 to 10 19 atoms/cm 3 (e.g., N 1" silicon).
- signal line material 140 serves as an address line, a row line (e.g., row line 20 of Fig. 1).
- an isolation device e.g., isolation device 25 of Fig. 1).
- the isolation device is a PN diode formed of N-type silicon portion 150 (e.g., dopant concentration on the order of about 10 14 to 10 18 atoms/cm 3 ) and P- type silicon portion 160 (e.g., dopant concentration on the order of about 10 19 to 10 20 atoms/cm 3 ).
- N-type silicon portion 150 e.g., dopant concentration on the order of about 10 14 to 10 18 atoms/cm 3
- P- type silicon portion 160 e.g., dopant concentration on the order of about 10 19 to 10 20 atoms/cm 3
- Such devices include, but are not limited to, metal oxide semiconductor (MOS) devices.
- MOS metal oxide semiconductor
- Fig. 4 depicts the structure of Fig. 3 from an xy perspective after forming trenches 190 in epitaxial portion 120 of substrate 100.
- Trenches 190 are formed, in this example, orthogonal to STI structures 130.
- Trenches 190 define the x-direction thickness of a memory cell. According to current photolithographic techniques, a suitable feature size for the x- direction thickness is as small as 0.25 ⁇ m.
- Fig. 4 also depicts memory cells 145A and 145B separated by trenches 190, having a z-direction thickness defined by STI structures 130 and an x-direction thickness defined by trenches 190.
- the definition of the x-direction thickness involves, in one embodiment, an etch to the conductor or signal line 140 of the memory line stack to define memory cells 145A and 145B of memory cell region 135A. i the case of an etch, the etch proceeds through the memory line stack to, in this example, a portion of conductor or signal line 140. A timed etch can be utilized to stop an etch at this point.
- N-type dopant is introduced at the base of each trench 190 to form pockets 200 having a dopant concentration on the order of about 10 18 to 10 20 atoms/cm 3 (e.g., N 1" region) between memory cells 145 A and 145B.
- a dielectric material such as silicon dioxide is introduced in trenches 190 to form STI structures 132.
- the superior surface (as viewed) may then be planarized with, for example, a chemical-mechanical polish.
- Fig. 5 depicts an xz perspective of the structure of Fig. 4 with memory cells (e.g., memory cells 145A and 145B) separated by STI structures 130 and 132.
- Fig. 6 depicts the structure of Fig. 4 (i.e., an xy perspective) following the formation of a material of, in this example, refractory metal suicide such as cobalt silicide (CoSi 2 ) in a portion of p-type silicon portion 160 to define contact 170.
- Contact 170 serves as a low resistance material in the fabrication of peripheral circuitry (e.g., addressing circuitry) of the circuit structure on the chip.
- Fig. 7 depicts the structure of Fig. 6 after the introduction of masking material 180.
- masking material 180 serves, in one sense, as an etch stop for a subsequent etch operation.
- a suitable material for masking material 180 is a dielectric material such as silicon nitride (Si 3 N 4 ).
- Fig. 7 also depicts dielectric material 210 introduced over the structure to a thickness on the order of lOOA to 50,OO ⁇ A sufficient to blanket memory cells 145A and 145B.
- dielectric material 210 is SiO 2 .
- dielectric material 210 is a material selected for its reduced thermal conductivity, K, preferably a thermal conductivity less than ⁇ s;o 2 , more preferably three to 10 times less ⁇ sio 2 -
- K reduced thermal conductivity
- K thermal conductivity
- SiO and Si 3 N 4 have K values on the order of 1.0.
- suitable materials for dielectric material 210 include those materials that have values less than 1.0.
- Certain high temperature polymers having K values less than 1.0 include carbide materials, Aerogel, Xerogel (K on the order of 0.1) and their derivatives.
- Fig. 8 depicts the structure of Fig. 7, through the same cross-sectional view, after forming openings 220 through dielectric 210 and masking material 180, exposing contact 170.
- the formation of openings 220 may be accomplished using etch patterning with an etchant(s) selective for etching dielectric material 210 and masking material 180 but not contact 170 (e.g., contact 170 serves as an etch stop).
- Fig. 9 depicts the structure of Fig. 8, through the same cross-sectional view, depicting the conformal formation of electrode material 230, utilizing ALD.
- ALD one reactant gas is introduced at a time.
- the first gas is "chemisorped” onto the surface of dielectric 210, masking material 180 and contact 170 forming chemisorped layer 230A.
- Excess gas is then purged and the second gas introduced. This gas reacts with the chemisorped layer 230A, creating a monolayer of deposited film 230B.
- Individual precursors are pulsed onto surfaces in a sequential manner, without mixing precursors in the gas phase. Each individual precursor reacts with a surface to form an atomic layer in such a way that one layer forms at a time.
- the ALD process is self-limiting. That is, the surface reaction occurs and completes such that not more than one layer is deposited at a time, regardless of the number of molecules applied to the surface in an overdosing mode. Films are built up by introducing short bursts of gases in cycles. Conventional CND processes typically operate above 500°C while ALD is possible below 400°C, making it compatible with an industry trend to lower temperatures.
- the thin sidewall films define the x-axis dimension of the electrode (as will become more apparent in Fig. 11), the x-axis dimension being an important dimension in terms of device performance.
- the x-axis dimension determines the required programming current for a reset, set, and read operation. The smaller the x-axis dimension that can be repeatedly reproduced, the smaller the required programming currents needed to operate the device. This is due to the smaller volume of programmable material whose phase is being changed and due to the reduced heat loss.
- electrode material 230 (collectively 230A, 230B,..., 230 ⁇ atomic layers) has uniform film thickness, ultra-thin thickness (with respect to the x-axis dimension depicted in Fig. 11) and is a conformal film, hi an embodiment, electrode material 230 has an x-axis dimension on the order of 10 angstroms to 1000 angstroms, h an embodiment, electrode material 230 is at least one of tungsten (W), tungsten nitride (WN), titanium nitride (TiN), titanium silicon nitride (TiSiN), and tantalum nitride (TaN). In an embodiment, electrode material 230 has a resistivity on the order of .001 to .05 ohm-cm resistivity.
- Fig. 10 depicts the structure of Fig. 9 after the completion of conformal formation of electrode material 230.
- the introduction is conformal in the sense that electrode material 230 is formed along the side walls and base of openings 220 (showing electrode material portions 230A, 230B and 230C) such that electrode material 230 is in contact with contact 170.
- the isolation of a single conductive path may be accomplished through an angled introduction of a dopant (i.e., angled away from electrode material 230B).
- Fig. 11 shows the structure after the introduction of dielectric material 250 into openings 220.
- dielectric material 250 is silicon dioxide (SiO ).
- dielectric material 250 is a material that has a thermal conductivity, K, that is less than the thermal conductivity of SiO 2 , ⁇ sio 2 preferably three to 10 times less than ⁇ sio 2 -
- K thermal conductivity
- the structure is subjected to a planarization that removes the horizontal component of electrode material 230.
- Suitable planarization techniques include those known to those of skill in the art, such as chemical or chemical-mechanical polish (CMP) techniques.
- Fig. 12 depicts the structure of Fig. 11, through the same cross-sectional view, after the optional conformal formation of barrier 275 utilizing ALD.
- electrode 230 is selectively etched, ALD of barrier 275 is utilized to fill the area etched, and barrier 275 is then planarized.
- Fig. 13 depicts the structure of Fig. 12, through the same cross-sectional view, after the formation and patterning of conductor 410, barrier 408, and programmable material 404.
- the patterning can be accomplished using conventional photolithographic and etch techniques. In this example, the etching proceeds through a portion of programmable material 404, barrier 408 and conductor 410, to the exclusion of barrier 275, dielectric 210 and dielectric 250.
- programmable material 404 is a phase change material that has a property such that its physical state (e.g., crystalline, amorphous) can be modified with the application of an amount of energy (e.g., electrical energy, thermal energy). Chalcogenide materials having the general formula are known to be suitable for this purpose.
- chalcogenide alloys suitable as programmable material 404 include at least one element from column VI of the Periodic Table Of The Elements, hi an embodiment, Ge 2 Sb 2 Te 5 is utilized as programmable material 404.
- Other chalcogenide alloys utilized as programmable material 404 include GaSb, InSb, InSe, Sb 2 Te 3 , GeTe, InSbTe, GaSeTe, SnSb 2 Te 4 , hiSbGe, AglnSbTe, (GeSn)SbTe, GeSb(SeTe), and Te 8 ⁇ Ge ⁇ 5 Sb 2 S 2 .
- Barrier 408 includes one of, for example, titanium (Ti) and titanium nitride (TiN). Barrier 408 serves, in one aspect, to inhibit diffusion between the volume of programmable material 404 and second signal line material overlying the volume of programmable material 404 (e.g., second electrode 10). Overlying barrier 408 is signal line material 410. h this example, signal line material 410 serves as an address line, a column line (e.g., column line 10 of Figure 1). Signal line material 410 is patterned to be, in one embodiment, generally orthogonal to signal line material 140 (column lines are orthogonal to row lines). Signal line material 410 is, for example, an aluminum material, such as an aluminum alloy. Methods for the introduction and patterning of barrier 408 and signal line material 410 include techniques known to those skilled in the art.
- Fig. 14 shows the structure of Fig. 13 after forming dielectric material 412 on conductor 410.
- Dielectric material 412 is, for example, SiO 2 or other suitable material that is formed on conductor 410 to electronically isolate conductor 410.
- dielectric material 412 is planariz ⁇ d and a via is formed in a portion of the structure through dielectric material 412, dielectric material 210, and dielectric material 180 to contact 170.
- the via is filled with conductive material 340 such as tungsten (W) and barrier material 350 such as a combination of titanium (Ti) and titanium nitride (TiN).
- conductive material 340 such as tungsten (W)
- barrier material 350 such as a combination of titanium (Ti) and titanium nitride (TiN).
- the structure shown in Fig. 14 also shows additional signal line material 414 formed and patterned to mirror that of signal line material 140 (e.g., row line) formed on substrate 100.
- Mirror conductor line material 414 mirrors signal line material 140 and is coupled to signal line material 140 through the conductive via.
- a doped semiconductor such as N-type silicon
- mirror conductor line material 414 serves, in one aspect, to reduce the resistance of signal line material 140 in a memory anay, such as memory array 5 illustrated in Fig. 1.
- a suitable material for mirror conductor line material 414 includes an aluminum material, such as an aluminum alloy.
- Fig. 15 describes a method in forming a programmable memory device, having a structure similar to that depicted in Fig. 14, in accordance with an embodiment.
- system 700 includes microprocessor 704, input/output (I O) port 706, and memory 702.
- microprocessor 704, I/O port 706, and memory 702 are connected by data bus 712, address bus 716 and control bus 714.
- Microprocessor 704 fetches instructions or reads data from memory 702 by sending out an address on address bus 716 and a memory read signal on control bus 714.
- Memory 702 outputs the addressed instruction or data word to microprocessor 704 on data bus 712.
- Microprocessor 704 writes a data word to memory 702 by sending out an address on address bus 716, sending out the data word on data bus 712, and sending a memory write signal to memory 702 on control bus 714.
- I/O port 706 is utilized to couple to at least one of input device 708 and output device 710.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims
Priority Applications (8)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN02829486.6A CN1650443A (en) | 2002-08-21 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
AU2002326709A AU2002326709A1 (en) | 2002-08-21 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
PCT/US2002/026552 WO2004032256A1 (en) | 2002-08-21 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
EP02761442A EP1559146A1 (en) | 2002-08-21 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
GB0501967A GB2407705A (en) | 2002-08-21 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
DE10297784T DE10297784T5 (en) | 2002-08-21 | 2002-08-21 | Atomic layer deposition on programmable devices |
JP2004541413A JP2005536071A (en) | 2002-08-21 | 2002-08-21 | Method and apparatus utilizing atomic layer deposition for programmable devices |
TW091119537A TW586147B (en) | 2001-06-30 | 2002-08-28 | Utilizing atomic layer deposition for programmable device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2002/026552 WO2004032256A1 (en) | 2002-08-21 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2004032256A1 true WO2004032256A1 (en) | 2004-04-15 |
Family
ID=32067651
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2002/026552 WO2004032256A1 (en) | 2001-06-30 | 2002-08-21 | Utilizing atomic layer deposition for programmable device |
Country Status (7)
Country | Link |
---|---|
EP (1) | EP1559146A1 (en) |
JP (1) | JP2005536071A (en) |
CN (1) | CN1650443A (en) |
AU (1) | AU2002326709A1 (en) |
DE (1) | DE10297784T5 (en) |
GB (1) | GB2407705A (en) |
WO (1) | WO2004032256A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004057684A1 (en) * | 2002-12-19 | 2004-07-08 | Koninklijke Philips Electronics N.V. | Electric device comprising phase change material |
JP2006237605A (en) * | 2005-02-24 | 2006-09-07 | Samsung Electronics Co Ltd | Phase change memory element adopting cell diode, and its manufacturing method |
JP2007142224A (en) * | 2005-11-19 | 2007-06-07 | Elpida Memory Inc | Nonvolatile semiconductor storage device |
JP2008530790A (en) * | 2005-02-10 | 2008-08-07 | キモンダ アクチエンゲゼルシャフト | Phase change memory cell with high read margin in low power operation |
US9362475B2 (en) | 2014-03-24 | 2016-06-07 | GM Global Technology Operations LLC | Thermoelectric material including conformal oxide layers and method of making the same using atomic layer deposition |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4817410B2 (en) * | 2005-09-12 | 2011-11-16 | エルピーダメモリ株式会社 | Phase change memory device and manufacturing method thereof |
JP4860248B2 (en) * | 2005-11-26 | 2012-01-25 | エルピーダメモリ株式会社 | Phase change memory device and method of manufacturing phase change memory device |
JP4939324B2 (en) * | 2005-12-02 | 2012-05-23 | シャープ株式会社 | Variable resistance element and manufacturing method thereof |
JP4691454B2 (en) * | 2006-02-25 | 2011-06-01 | エルピーダメモリ株式会社 | Phase change memory device and manufacturing method thereof |
US7750333B2 (en) | 2006-06-28 | 2010-07-06 | Intel Corporation | Bit-erasing architecture for seek-scan probe (SSP) memory storage |
KR100911473B1 (en) * | 2007-06-18 | 2009-08-11 | 삼성전자주식회사 | Phase-change memory unit, method of forming the phase-change memory unit, phase-change memory device having the phase-change memory unit and method of manufacturing the phase-change memory device |
US8956939B2 (en) * | 2013-04-29 | 2015-02-17 | Asm Ip Holding B.V. | Method of making a resistive random access memory device |
US9741930B2 (en) | 2015-03-27 | 2017-08-22 | Intel Corporation | Materials and components in phase change memory devices |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4268908A (en) * | 1979-02-26 | 1981-05-19 | International Business Machines Corporation | Modular macroprocessing system comprising a microprocessor and an extendable number of programmed logic arrays |
US6203613B1 (en) * | 1999-10-19 | 2001-03-20 | International Business Machines Corporation | Atomic layer deposition with nitrate containing precursors |
WO2001029893A1 (en) * | 1999-10-15 | 2001-04-26 | Asm America, Inc. | Method for depositing nanolaminate thin films on sensitive surfaces |
WO2002009206A1 (en) * | 2000-07-22 | 2002-01-31 | Ovonyx, Inc. | Electrically programmable memory element |
US20020038883A1 (en) * | 2000-09-29 | 2002-04-04 | Lowrey Tyler A. | Compositionally modified resistive electrode |
US20030003634A1 (en) * | 2001-06-30 | 2003-01-02 | Lowrey Tyler A. | Utilizing atomic layer deposition for programmable device |
-
2002
- 2002-08-21 JP JP2004541413A patent/JP2005536071A/en active Pending
- 2002-08-21 GB GB0501967A patent/GB2407705A/en not_active Withdrawn
- 2002-08-21 CN CN02829486.6A patent/CN1650443A/en active Pending
- 2002-08-21 EP EP02761442A patent/EP1559146A1/en not_active Withdrawn
- 2002-08-21 WO PCT/US2002/026552 patent/WO2004032256A1/en not_active Application Discontinuation
- 2002-08-21 DE DE10297784T patent/DE10297784T5/en not_active Withdrawn
- 2002-08-21 AU AU2002326709A patent/AU2002326709A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4268908A (en) * | 1979-02-26 | 1981-05-19 | International Business Machines Corporation | Modular macroprocessing system comprising a microprocessor and an extendable number of programmed logic arrays |
WO2001029893A1 (en) * | 1999-10-15 | 2001-04-26 | Asm America, Inc. | Method for depositing nanolaminate thin films on sensitive surfaces |
US6203613B1 (en) * | 1999-10-19 | 2001-03-20 | International Business Machines Corporation | Atomic layer deposition with nitrate containing precursors |
WO2002009206A1 (en) * | 2000-07-22 | 2002-01-31 | Ovonyx, Inc. | Electrically programmable memory element |
US20020038883A1 (en) * | 2000-09-29 | 2002-04-04 | Lowrey Tyler A. | Compositionally modified resistive electrode |
US20030003634A1 (en) * | 2001-06-30 | 2003-01-02 | Lowrey Tyler A. | Utilizing atomic layer deposition for programmable device |
Non-Patent Citations (3)
Title |
---|
MCKENZIE J M: "Microcomputer fundamentals", WESTERN ELECTRIC ENGINEER, vol. 21, no. 3, July 1977 (1977-07-01), pages 3 - 13, XP009015552, ISSN: 0043-3659 * |
MIN J-S ET AL: "Atomic layer deposition of TiN thin films by sequential introduction of Ti precursor and NH3", ADVANCED INTERCONNECTS AND CONTACT MATERIALS AND PROCESSES FOR FUTURE INTEGRATED CIRCUITS. SYMPOSIUM, SAN FRANCISCO, CA, USA, 13 April 1998 (1998-04-13) - 16 April 1998 (1998-04-16), pages 337 - 342, XP000972686, ISBN: 1-55899-420-3 * |
ZINGG R J ET AL: "A terminal multiplexor application of Ovonic memories", IEEE TRANSACTIONS ON ELECTRON DEVICES, vol. ED-20, no. 2, February 1973 (1973-02-01), pages 188 - 194, XP009014733, ISSN: 0018-9383 * |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004057684A1 (en) * | 2002-12-19 | 2004-07-08 | Koninklijke Philips Electronics N.V. | Electric device comprising phase change material |
US8779474B2 (en) | 2002-12-19 | 2014-07-15 | Nxp, B.V. | Electric device comprising phase change material |
USRE48202E1 (en) | 2002-12-19 | 2020-09-08 | Iii Holdings 6, Llc | Electric device comprising phase change material |
JP2008530790A (en) * | 2005-02-10 | 2008-08-07 | キモンダ アクチエンゲゼルシャフト | Phase change memory cell with high read margin in low power operation |
JP2006237605A (en) * | 2005-02-24 | 2006-09-07 | Samsung Electronics Co Ltd | Phase change memory element adopting cell diode, and its manufacturing method |
JP2013033991A (en) * | 2005-02-24 | 2013-02-14 | Samsung Electronics Co Ltd | Phase transition storage element including cell diode and manufacturing method for the same |
JP2007142224A (en) * | 2005-11-19 | 2007-06-07 | Elpida Memory Inc | Nonvolatile semiconductor storage device |
JP4628935B2 (en) * | 2005-11-19 | 2011-02-09 | エルピーダメモリ株式会社 | Nonvolatile semiconductor memory device |
US9362475B2 (en) | 2014-03-24 | 2016-06-07 | GM Global Technology Operations LLC | Thermoelectric material including conformal oxide layers and method of making the same using atomic layer deposition |
Also Published As
Publication number | Publication date |
---|---|
CN1650443A (en) | 2005-08-03 |
GB2407705A (en) | 2005-05-04 |
EP1559146A1 (en) | 2005-08-03 |
GB0501967D0 (en) | 2005-03-09 |
DE10297784T5 (en) | 2005-07-14 |
JP2005536071A (en) | 2005-11-24 |
AU2002326709A1 (en) | 2004-04-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6511867B2 (en) | Utilizing atomic layer deposition for programmable device | |
US6841397B2 (en) | Method for forming pore structure for programmable device | |
US6774388B2 (en) | Modified contact for programmable devices | |
US7566646B2 (en) | Three dimensional programmable device and method for fabricating the same | |
US6757190B2 (en) | Single level metal memory cell using chalcogenide cladding | |
US7572666B2 (en) | Reduced area intersection between electrode and programming element | |
US20030003691A1 (en) | Reduced area intersection between electrode and programming element | |
US6770531B2 (en) | Adhesive material for programmable device | |
WO2004032256A1 (en) | Utilizing atomic layer deposition for programmable device | |
WO2004017437A1 (en) | Modified contact for programmable devices | |
KR100676342B1 (en) | Utilizing atomic layer deposition for programmable device | |
KR100675989B1 (en) | Adhesive material for programmable device | |
KR20050053617A (en) | Modified contact for programmable devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
ENP | Entry into the national phase |
Ref document number: 0501967 Country of ref document: GB Kind code of ref document: A Free format text: PCT FILING DATE = 20020821 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057002832 Country of ref document: KR Ref document number: 2004541413 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20028294866 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2002761442 Country of ref document: EP |
|
RET | De translation (de og part 6b) |
Ref document number: 10297784 Country of ref document: DE Date of ref document: 20050714 Kind code of ref document: P |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10297784 Country of ref document: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 2002761442 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057002832 Country of ref document: KR |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8607 |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2002761442 Country of ref document: EP |