Nothing Special   »   [go: up one dir, main page]

USRE39932E1 - Semiconductor interconnect formed over an insulation and having moisture resistant material - Google Patents

Semiconductor interconnect formed over an insulation and having moisture resistant material Download PDF

Info

Publication number
USRE39932E1
USRE39932E1 US10/438,348 US43834803A USRE39932E US RE39932 E1 USRE39932 E1 US RE39932E1 US 43834803 A US43834803 A US 43834803A US RE39932 E USRE39932 E US RE39932E
Authority
US
United States
Prior art keywords
film
dielectric film
semiconductor device
metal wires
dielectric
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/438,348
Inventor
Toshiki Yabu
Mizuki Segawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Godo Kaisha IP Bridge 1
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=17044263&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=USRE39932(E1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to US10/438,348 priority Critical patent/USRE39932E1/en
Priority to US11/984,551 priority patent/USRE41980E1/en
Application granted granted Critical
Publication of USRE39932E1 publication Critical patent/USRE39932E1/en
Assigned to GODO KAISHA IP BRIDGE 1 reassignment GODO KAISHA IP BRIDGE 1 ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PANASONIC CORPORATION (FORMERLY MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.)
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76846Layer combinations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/304Mechanical treatment, e.g. grinding, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/32115Planarisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/050414th Group
    • H01L2924/05042Si3N4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12044OLED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/915Active solid-state devices, e.g. transistors, solid-state diodes with titanium nitride portion or region

Definitions

  • the present invention relates to a semiconductor device having a metal wire layer and a passivation film in the uppermost layer and a method of manufacturing the semiconductor device. More particularly, it relates to improvement in the structures of a bonding pad and a surface protecting film.
  • FIG. 18 is a sectional view for illustrating the structure in the vicinity of the uppermost wires of the conventional semiconductor device.
  • a semiconductor substrate and elements such as a transistor disposed thereon are omitted.
  • a semiconductor substrate generally bears interlayer insulating films and metal wires in several layers, but these elements are also omitted in FIG. 18 , so as to show merely uppermost metal wires 12 , an interlayer insulating film 11 formed under the metal wires 12 and elements formed on them.
  • the surface protecting film 21 is a multilayer film including an underlaying insulating film 19 of a thin silicon film and a passivation film 14 of a silicon nitride film. Furthermore, a bonding pad 15 formed out of the same metal film as the metal wires 12 is provided.
  • the surface protecting film 21 is provided with an opening 21 a of several tens ⁇ m square, so that external electrical connection can be generally attained through the bonding pad 15 exposed within the opening 21 a.
  • FIGS. 19 (a) and 19 (b) are sectional views for showing manufacturing procedures for the conventional semiconductor device.
  • the metal wires 12 and the bonding pad 15 are formed on the underlaying interlayer insulating film 11 .
  • the underlying insulating film 19 and the passivation film 14 are successively deposited on the interlayer insulating film 11 and the metal wires 12 .
  • the underlying insulating film 19 and the passivation film 14 are patterned, so as to form the opening 21 a as is shown in FIG. 18 .
  • the structure of the semiconductor device as shown in FIG. 18 can be obtained.
  • Such a conventional structure of the semiconductor device has, however, the following problems.
  • the silicon nitride film for forming the passivation film 14 in the uppermost layer is required to be deposited under conditions of a temperature lower than the melting point of the metal film. Therefore, it is necessary to adopt CVD in plasma atmosphere or the like, which is poor in the step coverage, and hence, it is difficult to attain a good burying characteristic in an area with a small pitch between the wires.
  • a coverage defect is caused particularly in a concave step portion as is shown in FIG. 20 (a), and hence, a defect in reliability due to moisture absorption can be disadvantageously easily caused.
  • Such a problem owing to the moisture absorption can be more and more serious in a semiconductor device of the next generation, in which a silicon oxide film doped with fluorine and an organic SOG film having a small dielectric constant and high moisture absorption resistance are to be introduced in stead of the silicon nitride film as the passivation film so as to suppress the increase of a parasitic capacitance.
  • the present invention was devised in view of the aforementioned conventional problems.
  • the object is providing a semiconductor device having high integration, high reliability and high performance and a method of manufacturing the semiconductor device, by decreasing a parasitic capacitance between metal wires with a small pitch in a metal wire layer, by preventing a coverage defect in depositing a silicon nitride film used as a passivation film, and by suppressing moisture absorption through an opening for forming a bonding pad.
  • the semiconductor device of this invention comprises a semiconductor substrate bearing semiconductor elements; an interlayer insulating film formed on the semiconductor substrate; a metal wire layer including plural metal wires formed on the interlayer insulating film; a surface protecting film including a first dielectric film with a small dielectric constant for filling at least a part of areas among the metal wires in the metal wire layer and a second dielectric film with a higher moisture absorption preventing function than the first dielectric film for covering the metal wire layer and the first dielectric film; an opening for a bonding pad formed in the surface protecting film; and a bonding pad formed in the opening for obtaining external electrical connection, wherein the bonding pad and the second dielectric film of the surface protecting film completely cover the first dielectric film within the opening so as not to expose the first dielectric film.
  • the following effects can be attained: Since the area between the metal wires of the metal wire layer is filled with the first dielectric film with a small dielectric constant, the parasitic capacitance of the metal wires can be decreased. Furthermore, since the first dielectric film within the opening is covered with the bonding pad and the second dielectric film so as not to expose the first dielectric film, the moisture absorption through the opening can be prevented.
  • the first dielectric film preferably is buried, among the areas among the metal wires, at least in an area having a minimum pitch between the metal wires.
  • the area with a small pitch in the metal wire layer can be filled with the first dielectric film with a small dielectric constant, and hence, the parasitic capacitance of the metal wires can be decreased. Moreover, since the first dielectric film with a small dielectric constant has good coverage, a coverage defect in the area with a small pitch in the metal wire layer can be avoided.
  • the first dielectric film can be formed on the interlayer insulating film and the metal wires, and the second dielectric film can be formed over the first dielectric film; the opening can be formed through the first and second dielectric films, with exposing a part of at least one of the metal wires of the metal wire layer; and the bonding pad can be buried in the opening so as to cover a side face of the first dielectric film within the opening and can be connected with the at least one of the metal wires.
  • the bonding pad can extend above a top surface of the second dielectric film.
  • the bonding pad can have an area larger than a connecting portion with the at least one of the metal wires, and can extend above a top surface of the second dielectric film to reach a portion above the semiconductor elements on the semiconductor substrate.
  • the integration of the semiconductor device can be improved.
  • the bonding pad can be buried in the opening with a top surface thereof placed at a level lower than a top surface of the second dielectric film and higher than a top surface of the first dielectric film.
  • the bonding pad can be formed in a self-alignment manner, and hence, the manufacturing cost can be decreased as a result of simplification of the manufacturing procedures.
  • a third dielectric film for preventing moisture absorption can be disposed between the first dielectric film and any of the interlayer insulating film and the metal wires.
  • the first dielectric film can be formed merely in the areas among the metal wires; the second dielectric film can be formed to be in contact with a top surface of the first dielectric film and top surfaces of the metal wires of the metal wire layer; the opening can be formed through merely the second dielectric film; and a part of at least one of the metal wires can function as the bonding pad.
  • the first and second dielectric films can be formed merely in the areas among the metal wires, and a part of at least one of the metal wires of the metal wire layer can function as the bonding pad.
  • a thin etching stopper film with high etching selectivity against the interlayer insulating film can be disposed between the first dielectric film and the interlayer insulating film.
  • a third dielectric film for preventing moisture absorption can be disposed between the first dielectric film and any of the interlayer insulating film, the metal wires and the second dielectric film.
  • the third dielectric film is preferably made from a silicon nitride film.
  • the film dielectric film is preferably made from at least one oxide film selected from the group consisting of a silicon oxide film, a silicon oxide film doped with fluorine and a porous silicon oxide film, or a composite film including an organic insulating film and at least one oxide film selected from the group consisting of a silicon oxide film, a silicon oxide film doped with fluorine and a porous silicon oxide film.
  • the first dielectric film preferably has a dielectric constant of 3.9 or less.
  • the second dielectric film is preferably made from a silicon nitride film.
  • the first method of manufacturing a semiconductor device of this invention comprises a first step of forming a metal wire layer including plural metal wires on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements; a second step of forming a surface protecting film including a first dielectric film with a small dielectric constant and a second dielectric film with a higher moisture absorption preventing function than the first dielectric film by filling at least a part of areas among the metal wires of the metal wire layer with the first dielectric film and by depositing the second dielectric film on the first dielectric film; a third step of forming an opening through the surface protecting film so as to expose a part of at least one of the metal wires of the metal wire layer; and a fourth step of forming a bonding pad of a metal film connected with the at least one of the metal wires by filling the opening so as to cover at least the first dielectric film exposed to side faces of the opening.
  • At least an area having a minimum pitch between the metal wires can be filled with the first dielectric film.
  • the bonding pad in the fourth step, can be formed by depositing the metal film within the opening and on the second dielectric film and by patterning the metal film.
  • the bonding pad in the fourth step, can be formed so as to have an area larger than a connecting portion with the at least one of the metal wires and extend to reach a portion above the semiconductor elements on the semiconductor substrate.
  • a semiconductor device with particularly high integration can be manufactured.
  • the bonding pad in the fourth step, can be formed in a self-alignment manner by depositing the metal film within the opening and on the second dielectric film and by removing the metal film until a top surface of the second dielectric film is exposed so that the metal film remains in the opening alone.
  • the bonding pad in the fourth step, can be formed in a self-alignment manner by depositing the metal film within the opening by selective CVD.
  • a step of forming a mask for patterning a metal film for the bonding pad can be omitted, and hence, the manufacturing cost can be decreased.
  • a thin third dielectric film for preventing moisture absorption can be deposited so as to cover the interlayer insulating film and the metal wires, and in the third step, the opening can be formed also through a part of the third dielectric film.
  • the third dielectric film with high moisture absorption resistance generally has high etching selectivity against a silicon oxide film used as the interlayer insulating film, the manufacturing procedures can be effected without harmfully affecting the interlayer insulating film.
  • the second method of manufacturing a semiconductor device of this invention comprises a first step of forming a metal wire layer including plural metal wires on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements; a second step of depositing a first dielectric film with a small dielectric constant on the interlayer insulating film and the metal wires and removing the first dielectric film until a top surface of the metal wire layer is exposed so that the first dielectric film remains merely in areas among the metal wires; a third step of depositing a second dielectric film with a higher moisture absorption preventing function than the first dielectric film on the first dielectric film and the metal wires; and a fourth step of forming an opening through the second dielectric film so as to expose a part of at least one of the metal wires of the metal wire layer, wherein a part of the at least one of the metal wires functions as a bonding pad.
  • the method can further comprises, after the first step and prior to the second step, a step of forming a thin third dielectric film for preventing moisture absorption so as to cover the interlayer insulating film and the metal wires, and in the fourth step, the opening can be formed also through the third dielectric film.
  • the third method of manufacturing a semiconductor device of this invention comprises a first step of forming, on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements, an etching stopper film with high etching selectivity against the interlayer insulating film; a second step of depositing a first dielectric film with a small dielectric constant on the etching stopper film; a third step of forming plural grooves for burying metal wires by selectively removing a part of the first dielectric film; a fourth step of forming a metal wire including plural metal wires in the grooves by depositing a metal film within the grooves and on the first dielectric film and by removing the metal film until a top surface of the first dielectric film is exposed; a fifth step of depositing a second dielectric film a with higher moisture absorption preventing function than the first dielectric film on the first dielectric film and the metal wires; and a sixth step of forming an opening for exposing a part of at least one of metal wires of the metal wire layer by selectively
  • the fourth method of manufacturing a semiconductor device of this invention comprises a first step of forming, on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements, an etching stopper film with high etching selectivity against the interlayer insulating film; a second step of depositing a first dielectric film with a small dielectric constant on the etching stopper film; a third step of depositing a second dielectric film with a higher moisture absorption preventing function than the first dielectric film on the first dielectric film; a fourth step of forming plural grooves for burying metal wires by selectively removing a part of the first and second dielectric films; and a fifth step of forming a metal wire layer including plural metal wires in the grooves by depositing a metal film within the grooves and on the dielectric film and by removing the metal film until a top surface of the second dielectric film is exposed, wherein a part of at least one of the metal wires functions as a bonding pad.
  • a step of forming a metal film for the bonding pad apart from the metal wire layer and a step of patterning the metal film can be omitted, resulting in largely decreasing the manufacturing cost.
  • FIG. 1 is a sectional view of a semiconductor device according to a first embodiment
  • FIGS. 2 (a) through 2 (d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the first embodiment
  • FIG. 3 is a sectional view of a semiconductor device according to a second embodiment
  • FIGS. 4 (a) through 4 (d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the second embodiment
  • FIG. 5 is a sectional view of a semiconductor device according to a third embodiment
  • FIGS. 6 (a) through 6 (d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the third embodiment
  • FIG. 7 is a sectional view of a semiconductor device according to a modification of the third embodiment.
  • FIG. 8 is a sectional view of a semiconductor device according to a fourth embodiment.
  • FIGS. 9 (a) through 9 (e) are sectional views for illustrating manufacturing procedures for the semiconductor device of the fourth embodiment
  • FIG. 10 is a sectional view of a semiconductor device according to a fifth embodiment.
  • FIGS. 11 (a) through 11 (c) are sectional views for illustrating manufacturing procedures for the semiconductor device of the fifth embodiment
  • FIG. 12 is a sectional view of a semiconductor device according to a sixth embodiment.
  • FIGS. 13 (a) through 13 (d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the sixth embodiment
  • FIG. 14 is a sectional view of a semiconductor device according to a seventh embodiment
  • FIGS. 15 (a) through 15 (c) are sectional views for illustrating manufacturing procedures for the semiconductor device of the seventh embodiment
  • FIG. 16 is a sectional view of a semiconductor device according to an eighth embodiment.
  • FIGS. 17 (a) through 17 (c) are sectional views for illustrating manufacturing procedures for the semiconductor device of the eighth embodiment
  • FIG. 18 is a sectional view for showing the structure of a conventional semiconductor device
  • FIGS. 19 (a) and 19 (b) are sectional views for illustrating manufacturing procedures for the conventional semiconductor device
  • FIGS. 20 (a) and 20 (b) are sectional views of detailed structures in areas among metal wires with a small pitch for illustrating problems of the conventional semiconductor device.
  • FIG. 21 is a sectional view of a detailed structure in the vicinity of a bonding pad for illustrating another problem of the conventional semiconductor device.
  • FIG. 1 is a sectional view for showing the structure of a semiconductor device according to the first embodiment, whereas a semiconductor substrate and other elements such as a transistor disposed thereon are omitted in FIG. 1 .
  • a semiconductor substrate generally bears interlayer insulating films and metal wires in several layers, but these elements are also omitted in the drawings illustrating this embodiment and all other embodiments described below because these elements have no relation to the characteristics of the present invention. Accordingly, merely uppermost metal wires 12 , an interlayer insulating film 11 formed under the metal wires 12 and elements formed on them are shown in FIG. 1 .
  • a metal wire layer including a plurality of metal wires 12 which are formed by stacking and then patterning a Ti film and the like. Furthermore, a surface protecting film 20 is formed so as to cover the interlayer insulating film 11 and the metal wires 12 .
  • the surface protecting film 20 is a composite film including a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 of an insulating film with a large dielectric constant and high moisture absorption resistance (such as a silicon nitride film).
  • the buried insulating film 13 with a small dielectric constant is formed at least in an area with the smallest wire pitch.
  • a bonding pad 15 is buried in an opening 20 a of the surface protecting film 20 of the composite film, so as to be connected with the metal wire 12 .
  • the bonding pad 15 completely covers the side faces of the buried insulating film 13 with a small dielectric constant within the opening 20 a and is drawn above the passivation film 14 .
  • the bonding pad 15 is formed so as to be exposed above the passivation film 14 , and hence is preferably formed out of not an easily oxidized metal such as Cu but an electrode material mainly including an Al or Au type alloy.
  • the interlayer insulating film 11 is formed on the substrate already bearing other elements, and the metal wires 12 are formed thereon.
  • the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the surface of the interlayer insulating film 11 is flattened by chemical mechanical polishing (CMP) or the like.
  • the metal wires 12 are formed by stacking and then patterning a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited, thereby forming the surface protecting film 20 of the composite film including these films.
  • the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere.
  • the TEOS film has a thickness of 800 nm and the silicon nitride film has a thickness of 100 nm.
  • the buried insulating film 13 with a small dielectric constant is buried in at least a part of the areas among the metal wires 12 , and more preferably at least an area with the minimum wire pitch.
  • the surface of the buried insulating film 13 is preferably flattened over the entire surface of the semiconductor substrate by the CMP or the like as is shown in FIG. 2 (b).
  • the TEOS film is previously deposited in a thickness of approximately 1500 nm, and this TEOS film is polished by approximately 700 nm, so that the resultant TEOS film has a thickness of 800 nm.
  • the fine area between the metal wires 12 can be filled with the buried insulating film 13 with a small dielectric constant.
  • the thickness of the passivation film 14 can be set at a necessary minimum value.
  • the opening 20 a is formed in an area for forming the bonding pad in the surface protecting film 20 including the films 13 and 14 .
  • a metal film 15 x is deposited so as to fill the opening 20 a of the surface protecting film 20 and extend over the passivation film 14 .
  • the metal film 15 x can be formed by stacking a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm, and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • Procedures thereafter are herein omitted, and the metal film 15 x of FIG. 2 (d) is patterned, so as to form the bonding pad 15 as is shown in FIG. 1 .
  • the structure of the semiconductor device of the first embodiment can be obtained.
  • the opening 20 a having substantially the same area as the bonding pad 15 is formed on the metal wire 12 below.
  • the resultant semiconductor device can exhibit high reliability and high performance.
  • FIG. 3 is a sectional view for showing the structure of a semiconductor device of the second embodiment.
  • the semiconductor device of this embodiment is different from the semiconductor device of the first embodiment shown in FIG. 1 as follows:
  • an area of a bonding pad 15 extending above a passivation film 14 is remarkably larger than an area of an opening 20 a formed in a surface protecting film 20 and an area of a wire connected with the bonding pad 15 .
  • the area occupied by metal wires 12 is smaller in this semiconductor device.
  • the bonding pad 15 which is provided in the same layer as the uppermost wires (i.e., the metal wires 12 ) in the first embodiment, is provided in a different layer (i.e.; on the surface protecting film) in this embodiment, and hence, this embodiment can not only attain the same effects attained by the first embodiment but also decrease the area of input/output portions, which occupy a large area in a chip, and can improve the freedom in design.
  • the integration of the semiconductor device can be improved.
  • FIGS. 4 (a) through 4 (d) are sectional views for showing manufacturing procedures for the semiconductor device of the second embodiment.
  • the manufacturing procedures of this embodiment are basically the same as those shown in FIGS. 2 (a) through 2 (d) except for the following points:
  • the area of one of the metal wires 12 connected with the bonding pad 15 is smaller than the area of the bonding pad 15 ;
  • the opening 20 a formed in the surface protecting film 20 in the procedure shown in FIG. 4 (c) has a much smaller area than the area for forming the bonding pad 15 ;
  • a metal film 15 x deposited for forming the bonding pad 15 in the procedure shown in FIG. 4 (d) has a very large thickness.
  • the bonding pad 15 is formed so as to extend over an area above the semiconductor elements as is shown in FIG. 3 .
  • the surface protecting film 20 and the like therebelow cannot be harmfully affected by a pressure applied to the bonding pad 15 in a wire bonding process and the like.
  • a semiconductor device with high reliability and high performance can be obtained as in the first embodiment.
  • the bonding pad is formed so as to extending over the area above the semiconductor elements, the integration of the semiconductor device can be further improved.
  • FIG. 5 is a sectional view for showing the structure of a semiconductor device of the third embodiment.
  • a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. Furthermore a surface protecting film 20 is formed so as to cover the interlayer insulating film 11 and the metal wires 12 .
  • the surface protecting film 20 is a composite film including a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 of an insulating film with a large dielectric constant and high moisture absorption resistance (such as a silicon nitride film).
  • a bonding pad 15 is buried in an opening 20 a of the surface protecting film 20 so as to be connected with the metal wire 12 .
  • the bonding pad 15 covers the entire or at least a lower part of the side faces of the buried insulating film 13 with a small dielectric constant within the opening 20 a but is not drawn above the passivation film 14 .
  • the bonding pad 15 is preferably formed out of not an easily oxidized metal such as Cu but an electrode material mainly including an Al or Au type alloy.
  • the interlayer insulating film 11 is formed on a substrate already bearing other elements, and the metal wires 12 are formed thereon.
  • the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the surface of the interlayer insulating film 11 is flattened by the CMP or the like.
  • the metal wires 12 are formed by stacking and then patterning a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited, thereby forming the surface protecting film 20 of the composite film including these films.
  • the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere.
  • the TEOS film has a thickness of 800 nm and the silicon nitride film has a thickness of 100 nm. At this point, in areas among the metal wires 12 , at least an area with the minimum wire pitch is filled with merely the buried insulating film 13 with a small dielectric constant.
  • the surface of the buried insulating film 13 is preferably flattened over the entire surface of the semiconductor substrate by the CMP or the like before depositing the silicon nitride film as is shown in FIG. 6 (b).
  • the TEOS film is previously deposited in a thickness as large as approximately 1500 nm, and is polished by approximately 700 nm, so that the resultant TEOS film has a thickness of 800 nm.
  • the thickness of the passivation film 14 can be set at a necessary minimum value.
  • the opening 20 a is formed in an area for the bonding pad 15 in the surface protecting film 20 including the two films 13 and 14 .
  • a metal film 15 x is deposited so as to fill the opening 20 a of the surface protecting film 20 and extend over the passivation film 14 .
  • the metal film 15 x is formed by stacking a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • the metal film 15 x is removed by the CMP or the like until at least the top surface of the passivation film 14 is exposed, thereby allowing the metal film 15 x to remain within the opening 20 a alone without conducting an additional masking procedure.
  • the bonding pad 15 can be formed in a self-alignment manner. In this manner, the structure of the semiconductor device as is shown in FIGS. 5 or 7 can be obtained.
  • the manufacturing procedures of this embodiment are very economical as compared with those of the first embodiment because one masking procedure in the patterning for forming the bonding pad 15 can be omitted.
  • the metal film 15 x for the bonding pad can be formed by so-called selective CVD in which tungsten or aluminum is selectively deposited on the surface of the metal wire 12 exposed within the opening 20 a of the surface protecting film 20 .
  • the bonding pad 15 can be formed in a self-alignment manner, and hence, the same effects attained by using the CMP can be attained.
  • the thickness of the deposited metal film 15 x can be equal to the thickness of the buried insulating film 13 within the opening 20 a for forming the bonding pad 15 (specifically, 800 nm or more in this embodiment).
  • the opening 20 a having substantially the same area as the bonding pad 15 is formed on the metal wire 12 below. Furthermore, the metal film 15 x completely covers at least the buried insulating film 13 with a small dielectric constant in the composite film of the surface protecting film 20 , and the top surface of the bonding pad 15 is placed at the same level as the top surface of the passivation film 14 (as is shown in the structure of FIG. 5 ) or at a lower level than the top surface of the passivation film 14 (as is shown in the structure of FIG. 7 ).
  • a semiconductor device with high reliability and high performance can be obtained as in the first embodiment.
  • the bonding pad 15 can be buried in the opening 20 a of the surface protecting film 20 in a self-alignment manner, one masking process for the patterning can be omitted. This embodiment is thus very economical.
  • FIG. 8 is a sectional view for showing the structure of a semiconductor device of the fourth embodiment.
  • a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. Furthermore, in areas among the metal wires 12 , a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) is formed with an etching stopper film 16 of a silicon nitride film formed therebelow. In other words, the buried insulating film 13 is filled between the metal wires 12 .
  • the top surfaces of the buried insulating film 13 and the metal wires 12 are at substantially the same level.
  • a passivation film 14 of a silicon nitride film with a large dielectric constant and high moisture absorption resistance is formed so as to cover the buried insulating film 13 and the metal wires 12 .
  • the buried insulating film 13 and the passivation film 14 together work as a surface protecting film 20 , and an opening 20 a is formed in the passivation film 14 alone in the surface protecting film 20 .
  • the surface of one of the metal wires 12 is exposed, so that the exposed wire can work as a bonding pad 15 .
  • the interlayer insulating film 11 is formed on a substrate already bearing other elements, the etching stopper film 16 (of, for example, a silicon nitride film) is deposited thereon, and the buried insulating film 13 with a small dielectric constant is further deposited thereon.
  • the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere, having a thickness of 600 nm.
  • the thickness of the etching stopper film 16 depends upon the etching selectivity against the TEOS film used as the buried insulating film 13 .
  • a silicon nitride film with a thickness of 30 nm is deposited as the etching stopper film 16 since the etching selectivity is herein 20 or more.
  • the underlying interlayer insulating film 11 is assumed to be sufficiently flattened, and hence, the buried insulating film 13 above the interlayer insulating film 11 is not particularly flattened.
  • a via hole (not shown) for connecting with a wire in a lower layer is already formed directly below the etching stopper film 16 , and the etching stopper film 16 can be deposited after forming the via hole, or can be deposited before forming the via hole so as to be used also as a stopper film in filling the via hole with a metal.
  • the buried insulating film 13 is etched, thereby forming grooves 18 for burying the metal wires.
  • the buried insulating film 13 can be selectively removed by utilizing the selectivity against the etching stopper film 16 .
  • the etching stopper film 16 is formed before forming the via hole as described above, the top surface of the via hole is exposed at this point.
  • the etching stopper film 16 is formed simultaneously with the deposition of the buried insulating film 13 after forming the via hole, the etching stopper film 16 exposed at the bottom of each groove 18 is required to be removed for the connection with the via hole formed directly below as is shown in FIG. 9 (b).
  • a metal film 12 x for forming the metal wires is deposited on the entire surface of the substrate with the grooves 18 formed. Then, as is shown in FIG. 9 (d), the metal film 12 x is removed and flattened until the top surface of the buried insulating film 13 is exposed by the CMP or the like. Thus, the buried metal wires 12 and the bonding pad 15 are formed.
  • a Ti type barrier metal with a thickness of approximately 100 nm and an Al type alloy film with a thickness of approximately 600 nm are successively deposited so as to sufficiently fill the groove 18 with a large width.
  • the passivation film 14 with a large dielectric constant and high moisture absorption resistance is formed on the buried insulating film 13 and the metal wires 12 , and an opening 14 a is formed in an area for the bonding pad.
  • the passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere, having a thickness of 100 nm.
  • this embodiment since the fine area between the metal wires 12 is surrounded by the buried insulating film 13 , there is no need to consider a coverage defect at a step portion of the passivation film 14 formed above, and there is no fear of the occurrence of a pin hole and a crack and the local stress increase. Therefore, the thickness of the passivation film 14 can be set at a necessary minimum value. Accordingly, this embodiment can provide a semiconductor device with high reliability and high performance as the first embodiment. In addition, this embodiment is very useful because the metal wires 12 and the bonding pad 15 can be formed in one layer alone and the manufacturing method is simple including a smaller number of procedures.
  • FIG. 10 is a sectional view of a semiconductor device of the fifth embodiment.
  • a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like.
  • a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 with a large dielectric constant and high moisture absorption resistance are formed with an etching stopper film 16 formed therebelow.
  • the metal wires 12 are buried in the insulating film 13 and the passivation film 14 .
  • the buried insulating film 13 and the passivation film 14 together work as a surface protecting film 20 , in which an opening 20 a is formed.
  • One metal wire 12 within the opening 20 a works as a bonding pad 15 .
  • the top surfaces of the passivation film 14 and the metal wires 12 are placed at substantially the same level. At this point, the top surfaces of the metal wires 12 , including not only one working as the bonding pad 15 but also those working as interconnections, are exposed after forming the surface protecting film 20 .
  • the interlayer insulating film 11 is formed on a substrate already bearing other elements, the etching stopper film 16 (of, for example, a silicon nitride film) is formed thereon, and the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited thereon.
  • the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere, and the interlayer insulating film 11 is flattened by the CMP or the like.
  • the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere, having a thickness of 500 nm.
  • the passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere, having a thickness of 100 nm.
  • the thickness of the etching stopper film 16 depends upon the etching selectivity against the TEOS film used as the buried insulating film 13 , and in this embodiment, a silicon nitride film with a thickness of 30 nm is deposited as the etching stopper film 16 since the etching selectivity is herein 20 or more. Also, the interlayer insulating film 11 is assumed to be sufficiently flattened, and hence, the buried insulating film 13 is not particularly flattened.
  • a via hole (not shown) for connecting with a wire in a lower layer is already formed directly below the etching stopper film 16 .
  • the etching stopper film 16 can be deposited after forming the via hole, or can be deposited before forming the via hole so as to be used also as a stopper film in filling the via hole with a metal.
  • the passivation film 14 and the buried insulating film 13 are etched, thereby forming grooves 18 for the buried metal wires and the opening 20 a for the bonding pad.
  • the buried insulating film 13 can be selectively removed by utilizing the etching selectivity against the etching stopper film 16 .
  • the etching stopper film 16 is formed before forming the via hole as described above, the top face of the via hole is exposed at this point.
  • the etching stopper film 16 is formed simultaneously with the deposition of the buried insulating film 13 after forming the via hole, the etching stopper film 16 exposed at the bottom of each groove 18 is required to be removed for connection with the via hole formed directly below as is shown in FIG. 11 (b).
  • a metal film 12 x for the metal wires is deposited on the entire surface of the substrate with the grooves 18 formed.
  • a Ti type barrier metal with a thickness of approximately 100 nm and an Al type alloy film with a thickness of approximately 600 nm are successively deposited so as to sufficiently fill the groove 18 with a large width.
  • a semiconductor device with high reliability and high performance can be obtained as in the fourth embodiment.
  • the metal wires 12 and the bonding pad 15 can be formed in one layer alone, and a procedure for forming the opening on the bonding pad 15 can be advantageously omitted as compared with the fourth embodiment. Accordingly, the manufacturing method of this embodiment is very simple including a further smaller number of procedures.
  • FIG. 12 is a sectional view for showing the structure of a semiconductor device of the sixth embodiment.
  • a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like.
  • the metal wires 12 and the underlying interlayer insulating film 11 are covered with an underlying moisture proofing film 17 of a film with high moisture absorption resistance (such as a silicon nitride film).
  • a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 of an insulating film with a large dielectric constant and high moisture absorption resistance (such as a silicon nitride film) are successively deposited.
  • a surface protecting film 20 is formed out of a composite film including the underlying moisture proofing layer 17 , the buried insulating film 13 and the passivation film 14 in this embodiment. Therefore, in areas among the metal wires 12 , at least an area having the minimum wire pitch is filled with the buried insulating film 13 with a small dielectric constant and the underlying moisture proofing layer 17 with a large dielectric constant but a small thickness.
  • a bonding pad 15 is formed so as to fill an opening 20 a of the surface protecting film 20 including the three films 13 , 14 and 17 to be connected with the metal wire 12 .
  • the bonding pad 15 completely covers the side faces of the buried insulating film 13 with a small dielectric constant within the opening 20 a and is drawn above the passivation film 14 .
  • the bonding pad 15 is formed so as to be exposed above the passivation film 14 , it is preferably formed out of not an easily oxidized metal such as Cu but an electrode material mainly including an Al or Au type alloy.
  • the interlayer insulating film 11 is formed on a substrate already bearing other elements, and the metal wires 12 are formed thereon.
  • the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the surface of the interlayer insulating film 11 is flattened by the CMP or the like.
  • the metal wire 12 are formed by stacking and then patterning a Ti barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • the underlying moisture proofing film 17 is formed, so as to cover the interlayer insulating film 11 and the metal wires 12 , out of a silicon nitride film with a thickness of approximately 30 nm.
  • the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited, thereby forming the surface protecting film 20 of the composite film including these films.
  • the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the composition of the passivation film 14 is the same as that described in the first embodiment.
  • the surface of the buried insulating film 13 is preferably flattened over the entire surface of the substrate by the CMP or the like before depositing the silicon nitride film as the passivation film 14 as is shown in FIG. 13 (b).
  • the TEOS film is previously deposited in a thickness as large as approximately 1500 nm, and is polished by approximately 700 nm, so that the resultant thickness of the TEOS film is 800 nm.
  • the thickness of the passivation film 14 can be set at a necessary minimum value.
  • the opening 20 a is formed in an area for the bonding pad in the surface protecting film 20 .
  • a metal film 15 x is deposited so as to fill the opening 20 a of the surface protecting film 20 and extend over the passivation film 14 .
  • the metal film 15 x is formed by stacking a Ti layer barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • the opening 20 a having substantially the same area as the bonding pad 15 is formed on the metal wire 12 below.
  • the same effects as described in the first embodiment can be exhibited, and moreover, the moisture proofing function can be further enhanced due to the underlying moisture proofing film 17 as compared with the first embodiment.
  • the underlying moisture proofing film 17 is made from a material with a large dielectric constant, the capacity between the wires is not largely increased as compared with that in the first embodiment because the thickness of the underlying moisture proofing film 17 can be very small.
  • the parasitic capacitance of the wires can be decreased, and the resultant semiconductor device can exhibit high reliability and high performance.
  • FIG. 14 is a sectional view for showing the structure of a semiconductor device of the seventh embodiment.
  • a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like.
  • a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) is formed with an underlying moisture proofing film 17 of a film with high moisture absorption resistance (such as a silicon nitride film) formed therebelow.
  • a surface protecting film 20 is formed out of a composite film including the underlying moisture proofing film 17 , the buried insulating film 13 and a passivation film 14 .
  • the passivation film 14 of a silicon nitride film with a large dielectric constant and high moisture absorption resistance is formed so as to cover the buried insulating film 13 and the metal wires 12 with the underlying moisture proofing film 17 disposed therebetween.
  • an opening 20 a is formed, so that a part of the metal wire 12 is exposed in the opening 20 a to work as a bonding pad 15 .
  • the interlayer insulating film 11 is formed on a substrate already bearing other elements, and the metal wires 12 are formed thereon.
  • the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the surface of the interlayer insulating film 11 is flattened by the CMP or the like.
  • the metal wires 12 are formed by stacking and then patterning a Ti type barrier metal film with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 600 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
  • the underlying moisture proofing film 17 is formed, so as to cover the interlayer insulting film 11 and the metal wires 12 , out of a silicon nitride film with a thickness of approximately 30 nm.
  • the buried insulating film 13 with a small dielectric constant is deposited, and the surfaces of the underlying moisture proofing film 17 and the buried insulating film 13 are flattened by the CMP or the like.
  • the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere.
  • the silicon nitride film used as the underlying moisture proofing film 17 functions as an etching stopper.
  • the passivation film 14 with a large dielectric constant and high moisture absorption resistance is formed on the underlying moisture proofing film 17 and the buried insulating film 13 , and the opening 20 a is formed in an area for the bonding pad.
  • the passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere, having a thickness of 100 nm.
  • FIG. 16 is a sectional view of a semiconductor device according to an eighth embodiment, in which the underlying moisture proofing film 17 of the semiconductor device of the seventh embodiment (shown in FIG. 14 ) is omitted.
  • FIGS. 17 (a) through 17 (c) are sectional views for showing manufacturing procedures for the semiconductor device of this embodiment.
  • a buried insulating film 13 is deposited on the entire surface of the substrate.
  • the entire top surface of the substrate is then flattened by the CMP, so that the buried insulating film 13 can be filled between the metal wires 12 .
  • the structure shown in FIG. 17 (b) can be obtained.
  • a passivation film 14 is deposited on the buried insulating film 13 and the metal wires 12 , and an opening 20 a is then formed. In this manner, the structure as is shown in FIG. 16 can be obtained.
  • the types and the thicknesses of the films used as the respective elements are the same as those described in the seventh embodiment.
  • the buried insulating film 13 formed below the passivation film 14 is a silicon oxide film, a silicon oxide film doped with fluorine, a porous silicon oxide film, a composite film including any of these silicon oxide films, or a composite film including any of the these silicon oxide film and an organic insulating film, and preferably has a dielectric constant of at least 3.9 or less.
  • the parasitic capacitance of the wires can be smaller, resulting in improving the performance of the resultant circuit.
  • the thickness of the buried insulating film 13 is 1 ⁇ 2 or more as large as the pitch between the metal wires, the areas among the metal wires can be filled with the dielectric film with a small dielectric constant, resulting in exhibiting the effects of the invention.
  • the thickness of the buried insulating film 13 can be 1 ⁇ 2 or more as large as a value obtained by subtracting twice of the thickness of the underlying moisture proofing film from the pitch between the metal wires.
  • all the areas among the metal wires 12 are filled with the buried insulating film 13 , which does not limit the invention.
  • the buried insulating film 13 of a dielectric film with a small dielectric constant can be filled with the buried insulating film 13 of a dielectric film with a small dielectric constant. Therefore, for example, after depositing a silicon oxide film on a metal wire layer, the buried insulating film can be left in an area having a small wire pitch alone by anisotropic etching, and side walls are formed on the side faces of the remaining wires. Then, a passivation film can be formed.
  • the areas having a large wire pitch are mostly covered with a silicon nitride film (i.e., the passivation film), but the parasitic capacitance is small and a step coverage defect is not caused in such areas. Therefore, the effects of the invention can be usefully exhibited without causing any problem.
  • the passivation film 14 is preferably made from a silicon nitride film with a large dielectric constant and high moisture absorption resistance.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Wire Bonding (AREA)
  • Formation Of Insulating Films (AREA)

Abstract

A plurality of metal wires are formed on an underlying interlayer insulating film. Areas among the metal wires are filled with a buried insulating film of a silicon oxide film with a small dielectric constant (i.e., a first dielectric film), and thus, a parasitic capacitance of the metal wires can be decreased. On the buried insulating film, a passivation film of a silicon nitride film with high moisture absorption resistance (i.e., a second dielectric film) is formed, and thus, a coverage defect can be avoided. A bonding pad is buried in an opening formed in a part of a surface protecting film including the buried insulating film and the passivation film, so as not to expose the buried insulating film within the opening. Thus, moisture absorption through the opening can be prevented. In this manner, the invention provides a semiconductor device which has a small parasitic capacitance in an area with a small pitch between the metal wires and is free from a coverage defect as well as the moisture absorption through the opening for the bonding pad, and a method of manufacturing the semiconductor device.

Description

This is a divisional of application Ser. No. 08/925,442, filed Sep. 8, 1997.
BACKGROUND OF THE INVENTION
The present invention relates to a semiconductor device having a metal wire layer and a passivation film in the uppermost layer and a method of manufacturing the semiconductor device. More particularly, it relates to improvement in the structures of a bonding pad and a surface protecting film.
In accordance with recent refinement of a semiconductor device, there are increasing demands for a semiconductor device having a multilayer wiring structure for increasing a density of each chip and increasing an operation speed. Now, an example of a conventional semiconductor device having the multilayer wiring structure will be decreased.
FIG. 18 is a sectional view for illustrating the structure in the vicinity of the uppermost wires of the conventional semiconductor device. In FIG. 18, a semiconductor substrate and elements such as a transistor disposed thereon are omitted. Also, a semiconductor substrate generally bears interlayer insulating films and metal wires in several layers, but these elements are also omitted in FIG. 18, so as to show merely uppermost metal wires 12, an interlayer insulating film 11 formed under the metal wires 12 and elements formed on them.
As is shown in FIG. 18, on the underlying interlayer insulating film 11 are formed the uppermost metal wires 12 by stacking a Ti film and the like, and a surface protecting film 21 is formed so as to cover the underlying interlayer insulating film 11 and the metal wires 12. In this case, the surface protecting film 21 is a multilayer film including an underlaying insulating film 19 of a thin silicon film and a passivation film 14 of a silicon nitride film. Furthermore, a bonding pad 15 formed out of the same metal film as the metal wires 12 is provided. The surface protecting film 21 is provided with an opening 21a of several tens μm square, so that external electrical connection can be generally attained through the bonding pad 15 exposed within the opening 21a.
FIGS. 19(a) and 19(b) are sectional views for showing manufacturing procedures for the conventional semiconductor device. First, as is shown in FIG. 19(a), the metal wires 12 and the bonding pad 15 are formed on the underlaying interlayer insulating film 11. Then, as is shown in FIG. 19(b), the underlying insulating film 19 and the passivation film 14 are successively deposited on the interlayer insulating film 11 and the metal wires 12. Thereafter, the underlying insulating film 19 and the passivation film 14 are patterned, so as to form the opening 21a as is shown in FIG. 18. Thus, the structure of the semiconductor device as shown in FIG. 18 can be obtained.
Such a conventional structure of the semiconductor device has, however, the following problems. The silicon nitride film for forming the passivation film 14 in the uppermost layer is required to be deposited under conditions of a temperature lower than the melting point of the metal film. Therefore, it is necessary to adopt CVD in plasma atmosphere or the like, which is poor in the step coverage, and hence, it is difficult to attain a good burying characteristic in an area with a small pitch between the wires. As a result, a coverage defect is caused particularly in a concave step portion as is shown in FIG. 20(a), and hence, a defect in reliability due to moisture absorption can be disadvantageously easily caused. On the other hand, another problem occurs when merely the passivation film 14 of the silicon nitride film with a large dielectric constant is formed on the substrate without forming the underlying insulating film so as to improve the moisture absorption resistance as is shown in FIG. 20(b). In this case, in accordance with the refinement of elements, an insulating film with a large dielectric constant is filled in the area between the metal wires with a small pitch. Therefore, a parasitic capacity between the wires is increased in the uppermost layer, resulting in disadvantageously increasing a wiring delay.
In addition, as is shown in FIG. 21, moisture absorption through the underlying insulating film 19 exposed within the opening 21a on the bonding pad 15 can cause a similar problem.
Such a problem owing to the moisture absorption can be more and more serious in a semiconductor device of the next generation, in which a silicon oxide film doped with fluorine and an organic SOG film having a small dielectric constant and high moisture absorption resistance are to be introduced in stead of the silicon nitride film as the passivation film so as to suppress the increase of a parasitic capacitance.
SUMMARY OF THE INVENTION
The present invention was devised in view of the aforementioned conventional problems. The object is providing a semiconductor device having high integration, high reliability and high performance and a method of manufacturing the semiconductor device, by decreasing a parasitic capacitance between metal wires with a small pitch in a metal wire layer, by preventing a coverage defect in depositing a silicon nitride film used as a passivation film, and by suppressing moisture absorption through an opening for forming a bonding pad.
The semiconductor device of this invention comprises a semiconductor substrate bearing semiconductor elements; an interlayer insulating film formed on the semiconductor substrate; a metal wire layer including plural metal wires formed on the interlayer insulating film; a surface protecting film including a first dielectric film with a small dielectric constant for filling at least a part of areas among the metal wires in the metal wire layer and a second dielectric film with a higher moisture absorption preventing function than the first dielectric film for covering the metal wire layer and the first dielectric film; an opening for a bonding pad formed in the surface protecting film; and a bonding pad formed in the opening for obtaining external electrical connection, wherein the bonding pad and the second dielectric film of the surface protecting film completely cover the first dielectric film within the opening so as not to expose the first dielectric film.
Owing to this structure, the following effects can be attained: Since the area between the metal wires of the metal wire layer is filled with the first dielectric film with a small dielectric constant, the parasitic capacitance of the metal wires can be decreased. Furthermore, since the first dielectric film within the opening is covered with the bonding pad and the second dielectric film so as not to expose the first dielectric film, the moisture absorption through the opening can be prevented.
The first dielectric film preferably is buried, among the areas among the metal wires, at least in an area having a minimum pitch between the metal wires.
Thus, the area with a small pitch in the metal wire layer can be filled with the first dielectric film with a small dielectric constant, and hence, the parasitic capacitance of the metal wires can be decreased. Moreover, since the first dielectric film with a small dielectric constant has good coverage, a coverage defect in the area with a small pitch in the metal wire layer can be avoided.
In one aspect, the first dielectric film can be formed on the interlayer insulating film and the metal wires, and the second dielectric film can be formed over the first dielectric film; the opening can be formed through the first and second dielectric films, with exposing a part of at least one of the metal wires of the metal wire layer; and the bonding pad can be buried in the opening so as to cover a side face of the first dielectric film within the opening and can be connected with the at least one of the metal wires.
In another aspect, the bonding pad can extend above a top surface of the second dielectric film.
Also in these aspects, the aforementioned effects can be exhibited.
In one aspect, the bonding pad can have an area larger than a connecting portion with the at least one of the metal wires, and can extend above a top surface of the second dielectric film to reach a portion above the semiconductor elements on the semiconductor substrate.
As a result, the integration of the semiconductor device can be improved.
In one aspect, the bonding pad can be buried in the opening with a top surface thereof placed at a level lower than a top surface of the second dielectric film and higher than a top surface of the first dielectric film.
As a result, the bonding pad can be formed in a self-alignment manner, and hence, the manufacturing cost can be decreased as a result of simplification of the manufacturing procedures.
In one aspect, a third dielectric film for preventing moisture absorption can be disposed between the first dielectric film and any of the interlayer insulating film and the metal wires.
Thus, a further higher moisture absorption preventing function can be attained.
In one aspect, the first dielectric film can be formed merely in the areas among the metal wires; the second dielectric film can be formed to be in contact with a top surface of the first dielectric film and top surfaces of the metal wires of the metal wire layer; the opening can be formed through merely the second dielectric film; and a part of at least one of the metal wires can function as the bonding pad.
In another aspect, the first and second dielectric films can be formed merely in the areas among the metal wires, and a part of at least one of the metal wires of the metal wire layer can function as the bonding pad.
In still another aspect, a thin etching stopper film with high etching selectivity against the interlayer insulating film can be disposed between the first dielectric film and the interlayer insulating film.
In these aspect, there is no need to provide a metal film for forming the bonding pad on the metal wire layer, and hence, the manufacturing cost can be decreased as a result of simplification of the structure and the manufacturing procedures.
In one aspect a third dielectric film for preventing moisture absorption can be disposed between the first dielectric film and any of the interlayer insulating film, the metal wires and the second dielectric film.
The third dielectric film is preferably made from a silicon nitride film.
The film dielectric film is preferably made from at least one oxide film selected from the group consisting of a silicon oxide film, a silicon oxide film doped with fluorine and a porous silicon oxide film, or a composite film including an organic insulating film and at least one oxide film selected from the group consisting of a silicon oxide film, a silicon oxide film doped with fluorine and a porous silicon oxide film.
The first dielectric film preferably has a dielectric constant of 3.9 or less.
The second dielectric film is preferably made from a silicon nitride film.
The first method of manufacturing a semiconductor device of this invention comprises a first step of forming a metal wire layer including plural metal wires on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements; a second step of forming a surface protecting film including a first dielectric film with a small dielectric constant and a second dielectric film with a higher moisture absorption preventing function than the first dielectric film by filling at least a part of areas among the metal wires of the metal wire layer with the first dielectric film and by depositing the second dielectric film on the first dielectric film; a third step of forming an opening through the surface protecting film so as to expose a part of at least one of the metal wires of the metal wire layer; and a fourth step of forming a bonding pad of a metal film connected with the at least one of the metal wires by filling the opening so as to cover at least the first dielectric film exposed to side faces of the opening.
In one aspect, in the second step, among the areas among the metal wires, at least an area having a minimum pitch between the metal wires can be filled with the first dielectric film.
Through this method, a semiconductor device which can exhibit the aforementioned effects can be manufactured.
In one aspect, in the fourth step, the bonding pad can be formed by depositing the metal film within the opening and on the second dielectric film and by patterning the metal film.
In another aspect, in the fourth step, the bonding pad can be formed so as to have an area larger than a connecting portion with the at least one of the metal wires and extend to reach a portion above the semiconductor elements on the semiconductor substrate.
In these aspects, a semiconductor device with particularly high integration can be manufactured.
In one aspect, in the fourth step, the bonding pad can be formed in a self-alignment manner by depositing the metal film within the opening and on the second dielectric film and by removing the metal film until a top surface of the second dielectric film is exposed so that the metal film remains in the opening alone.
In another aspect, in the fourth step, the bonding pad can be formed in a self-alignment manner by depositing the metal film within the opening by selective CVD.
In these aspects, a step of forming a mask for patterning a metal film for the bonding pad can be omitted, and hence, the manufacturing cost can be decreased.
In one aspect, prior to the second step, a thin third dielectric film for preventing moisture absorption can be deposited so as to cover the interlayer insulating film and the metal wires, and in the third step, the opening can be formed also through a part of the third dielectric film.
Thus, a semiconductor device with particularly high moisture absorption resistance can be manufactured. In addition, since the third dielectric film with high moisture absorption resistance generally has high etching selectivity against a silicon oxide film used as the interlayer insulating film, the manufacturing procedures can be effected without harmfully affecting the interlayer insulating film.
The second method of manufacturing a semiconductor device of this invention comprises a first step of forming a metal wire layer including plural metal wires on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements; a second step of depositing a first dielectric film with a small dielectric constant on the interlayer insulating film and the metal wires and removing the first dielectric film until a top surface of the metal wire layer is exposed so that the first dielectric film remains merely in areas among the metal wires; a third step of depositing a second dielectric film with a higher moisture absorption preventing function than the first dielectric film on the first dielectric film and the metal wires; and a fourth step of forming an opening through the second dielectric film so as to expose a part of at least one of the metal wires of the metal wire layer, wherein a part of the at least one of the metal wires functions as a bonding pad.
In one aspect, the method can further comprises, after the first step and prior to the second step, a step of forming a thin third dielectric film for preventing moisture absorption so as to cover the interlayer insulating film and the metal wires, and in the fourth step, the opening can be formed also through the third dielectric film.
The third method of manufacturing a semiconductor device of this invention comprises a first step of forming, on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements, an etching stopper film with high etching selectivity against the interlayer insulating film; a second step of depositing a first dielectric film with a small dielectric constant on the etching stopper film; a third step of forming plural grooves for burying metal wires by selectively removing a part of the first dielectric film; a fourth step of forming a metal wire including plural metal wires in the grooves by depositing a metal film within the grooves and on the first dielectric film and by removing the metal film until a top surface of the first dielectric film is exposed; a fifth step of depositing a second dielectric film a with higher moisture absorption preventing function than the first dielectric film on the first dielectric film and the metal wires; and a sixth step of forming an opening for exposing a part of at least one of metal wires of the metal wire layer by selectively removing a part of the second dielectric film, wherein a part of the at least one of the metal wires functions as a bonding pad.
The fourth method of manufacturing a semiconductor device of this invention comprises a first step of forming, on an interlayer insulating film on a semiconductor substrate bearing semiconductor elements, an etching stopper film with high etching selectivity against the interlayer insulating film; a second step of depositing a first dielectric film with a small dielectric constant on the etching stopper film; a third step of depositing a second dielectric film with a higher moisture absorption preventing function than the first dielectric film on the first dielectric film; a fourth step of forming plural grooves for burying metal wires by selectively removing a part of the first and second dielectric films; and a fifth step of forming a metal wire layer including plural metal wires in the grooves by depositing a metal film within the grooves and on the dielectric film and by removing the metal film until a top surface of the second dielectric film is exposed, wherein a part of at least one of the metal wires functions as a bonding pad.
In the second through fourth methods, a step of forming a metal film for the bonding pad apart from the metal wire layer and a step of patterning the metal film can be omitted, resulting in largely decreasing the manufacturing cost.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a sectional view of a semiconductor device according to a first embodiment;
FIGS. 2(a) through 2(d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the first embodiment;
FIG. 3 is a sectional view of a semiconductor device according to a second embodiment;
FIGS. 4(a) through 4(d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the second embodiment;
FIG. 5 is a sectional view of a semiconductor device according to a third embodiment;
FIGS. 6(a) through 6(d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the third embodiment;
FIG. 7 is a sectional view of a semiconductor device according to a modification of the third embodiment;
FIG. 8 is a sectional view of a semiconductor device according to a fourth embodiment;
FIGS. 9(a) through 9(e) are sectional views for illustrating manufacturing procedures for the semiconductor device of the fourth embodiment;
FIG. 10 is a sectional view of a semiconductor device according to a fifth embodiment;
FIGS. 11(a) through 11(c) are sectional views for illustrating manufacturing procedures for the semiconductor device of the fifth embodiment;
FIG. 12 is a sectional view of a semiconductor device according to a sixth embodiment;
FIGS. 13(a) through 13(d) are sectional views for illustrating manufacturing procedures for the semiconductor device of the sixth embodiment;
FIG. 14 is a sectional view of a semiconductor device according to a seventh embodiment;
FIGS. 15(a) through 15(c) are sectional views for illustrating manufacturing procedures for the semiconductor device of the seventh embodiment;
FIG. 16 is a sectional view of a semiconductor device according to an eighth embodiment;
FIGS. 17(a) through 17(c) are sectional views for illustrating manufacturing procedures for the semiconductor device of the eighth embodiment;
FIG. 18 is a sectional view for showing the structure of a conventional semiconductor device;
FIGS. 19(a) and 19(b) are sectional views for illustrating manufacturing procedures for the conventional semiconductor device;
FIGS. 20(a) and 20(b) are sectional views of detailed structures in areas among metal wires with a small pitch for illustrating problems of the conventional semiconductor device; and
FIG. 21 is a sectional view of a detailed structure in the vicinity of a bonding pad for illustrating another problem of the conventional semiconductor device.
DETAILED DESCRIPTION OF THE INVENTION Embodiment 1
A first embodiment of the invention will now be described. FIG. 1 is a sectional view for showing the structure of a semiconductor device according to the first embodiment, whereas a semiconductor substrate and other elements such as a transistor disposed thereon are omitted in FIG. 1. Furthermore, a semiconductor substrate generally bears interlayer insulating films and metal wires in several layers, but these elements are also omitted in the drawings illustrating this embodiment and all other embodiments described below because these elements have no relation to the characteristics of the present invention. Accordingly, merely uppermost metal wires 12, an interlayer insulating film 11 formed under the metal wires 12 and elements formed on them are shown in FIG. 1.
As is shown in FIG. 1, on the underlying interlayer insulating film 11 is formed a metal wire layer including a plurality of metal wires 12, which are formed by stacking and then patterning a Ti film and the like. Furthermore, a surface protecting film 20 is formed so as to cover the interlayer insulating film 11 and the metal wires 12. The surface protecting film 20 is a composite film including a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 of an insulating film with a large dielectric constant and high moisture absorption resistance (such as a silicon nitride film). In areas among the metal wires 12 directly below the surface protecting film 20, the buried insulating film 13 with a small dielectric constant is formed at least in an area with the smallest wire pitch. Also, a bonding pad 15 is buried in an opening 20a of the surface protecting film 20 of the composite film, so as to be connected with the metal wire 12. Also, the bonding pad 15 completely covers the side faces of the buried insulating film 13 with a small dielectric constant within the opening 20a and is drawn above the passivation film 14.
At this point, the bonding pad 15 is formed so as to be exposed above the passivation film 14, and hence is preferably formed out of not an easily oxidized metal such as Cu but an electrode material mainly including an Al or Au type alloy.
Now, manufacturing procedures for the semiconductor device of FIG. 1 will be described with reference to FIGS. 2(a) through 2(d).
First, as is shown in FIG. 2(a), the interlayer insulating film 11 is formed on the substrate already bearing other elements, and the metal wires 12 are formed thereon. At this point, the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The surface of the interlayer insulating film 11 is flattened by chemical mechanical polishing (CMP) or the like. Furthermore, the metal wires 12 are formed by stacking and then patterning a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
Then, as is shown in FIG. 2(b), the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited, thereby forming the surface protecting film 20 of the composite film including these films. At this point, the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere. The TEOS film has a thickness of 800 nm and the silicon nitride film has a thickness of 100 nm. At this point, merely the buried insulating film 13 with a small dielectric constant is buried in at least a part of the areas among the metal wires 12, and more preferably at least an area with the minimum wire pitch.
At this point, before depositing the silicon nitride film as the passivation film 14, the surface of the buried insulating film 13 is preferably flattened over the entire surface of the semiconductor substrate by the CMP or the like as is shown in FIG. 2(b). In such a case, the TEOS film is previously deposited in a thickness of approximately 1500 nm, and this TEOS film is polished by approximately 700 nm, so that the resultant TEOS film has a thickness of 800 nm. In this manner, the fine area between the metal wires 12 can be filled with the buried insulating film 13 with a small dielectric constant. Thus, there is no need to consider a coverage defect at a step portion of the passivation film 14 formed thereon, and there is no fear of occurrence of a pin hole and a crack and local stress increase. As a result, the thickness of the passivation film 14 can be set at a necessary minimum value.
Subsequently, as is shown in FIG. 2(c), the opening 20a is formed in an area for forming the bonding pad in the surface protecting film 20 including the films 13 and 14. Furthermore, as is shown in FIG. 2(d), a metal film 15x is deposited so as to fill the opening 20a of the surface protecting film 20 and extend over the passivation film 14. At this point, the metal film 15x can be formed by stacking a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm, and a Ti type anti-reflective film with a thickness of approximately 50 nm.
Procedures thereafter are herein omitted, and the metal film 15x of FIG. 2(d) is patterned, so as to form the bonding pad 15 as is shown in FIG. 1. Thus, the structure of the semiconductor device of the first embodiment can be obtained.
The types and the thickness of the films used as the respective elements described above are merely given as examples, and it goes without saying that other compositions are applicable.
In the procedure for forming the metal film 15x in the area for forming the bonding pad 15 in this embodiment, the opening 20a having substantially the same area as the bonding pad 15 is formed on the metal wire 12 below.
In this embodiment, at least the area with a small pitch among the areas among the metal wires 12 is filled with the dielectric film (buried insulating film 13) with a small dielectric constant. Accordingly, a parasitic capacitance of the wires can be decreased. Also, since the silicon nitride film used as the passivation film 14 is deposited on the underlying thick interlayer insulating film 11, a coverage defect can be avoided. Moreover, in order to suppress moisture absorption through exposed portions of the passivation film 14 and the buried insulating film 13 therebelow within the opening 20a for the bonding pad 15, the exposed portions are completely covered with the bonding pad 15. Thus, the resultant semiconductor device can exhibit high reliability and high performance.
Embodiment 2
A second embodiment of the invention will now be described. FIG. 3 is a sectional view for showing the structure of a semiconductor device of the second embodiment.
The semiconductor device of this embodiment is different from the semiconductor device of the first embodiment shown in FIG. 1 as follows: In the semiconductor device of this embodiment, an area of a bonding pad 15 extending above a passivation film 14 is remarkably larger than an area of an opening 20a formed in a surface protecting film 20 and an area of a wire connected with the bonding pad 15. In other words, the area occupied by metal wires 12 is smaller in this semiconductor device.
Accordingly, the bonding pad 15, which is provided in the same layer as the uppermost wires (i.e., the metal wires 12) in the first embodiment, is provided in a different layer (i.e.; on the surface protecting film) in this embodiment, and hence, this embodiment can not only attain the same effects attained by the first embodiment but also decrease the area of input/output portions, which occupy a large area in a chip, and can improve the freedom in design. Thus, the integration of the semiconductor device can be improved.
FIGS. 4(a) through 4(d) are sectional views for showing manufacturing procedures for the semiconductor device of the second embodiment. The manufacturing procedures of this embodiment are basically the same as those shown in FIGS. 2(a) through 2(d) except for the following points: In the procedure shown in FIG. 4(a), the area of one of the metal wires 12 connected with the bonding pad 15 is smaller than the area of the bonding pad 15; the opening 20a formed in the surface protecting film 20 in the procedure shown in FIG. 4(c) has a much smaller area than the area for forming the bonding pad 15; and a metal film 15x deposited for forming the bonding pad 15 in the procedure shown in FIG. 4(d) has a very large thickness. In other words, through the manufacturing procedures of this embodiment, the bonding pad 15 is formed so as to extend over an area above the semiconductor elements as is shown in FIG. 3. However, since a portion of the bonding pad 15 disposed on the passivation film 14 has a large thickness, the surface protecting film 20 and the like therebelow cannot be harmfully affected by a pressure applied to the bonding pad 15 in a wire bonding process and the like.
In this manner, according to the second embodiment, a semiconductor device with high reliability and high performance can be obtained as in the first embodiment. In addition, since the bonding pad is formed so as to extending over the area above the semiconductor elements, the integration of the semiconductor device can be further improved.
Embodiment 3
A third embodiment of the invention will now be described. FIG. 5 is a sectional view for showing the structure of a semiconductor device of the third embodiment.
As is shown in FIG. 5, on an underlying interlayer insulating film 11 is formed a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. Furthermore a surface protecting film 20 is formed so as to cover the interlayer insulating film 11 and the metal wires 12. The surface protecting film 20 is a composite film including a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 of an insulating film with a large dielectric constant and high moisture absorption resistance (such as a silicon nitride film). In areas among the metal wires 12 directly below the surface protecting film 20, at least an area having the minimum wire pitch is filled with merely the buried insulating film 13 with a small dielectric constant. Also, a bonding pad 15 is buried in an opening 20a of the surface protecting film 20 so as to be connected with the metal wire 12. The bonding pad 15 covers the entire or at least a lower part of the side faces of the buried insulating film 13 with a small dielectric constant within the opening 20a but is not drawn above the passivation film 14. This is a difference from the structures of the semiconductor devices of the first and second embodiments. In other words, the top surface of the bonding pad 15 is placed at the same level as or a lower level than the top surface of the passivation film 14.
At this point, since the bonding pad 15 is formed to be exposed, the bonding pad 15 is preferably formed out of not an easily oxidized metal such as Cu but an electrode material mainly including an Al or Au type alloy.
Now, manufacturing procedures for the semiconductor device of this embodiment will be described with reference to FIGS. 6(a) through 6(d).
First, as is shown in FIG. 6(a), the interlayer insulating film 11 is formed on a substrate already bearing other elements, and the metal wires 12 are formed thereon. At this point, the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The surface of the interlayer insulating film 11 is flattened by the CMP or the like. The metal wires 12 are formed by stacking and then patterning a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
Next, as shown in FIG. 6(b), the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited, thereby forming the surface protecting film 20 of the composite film including these films. At this point, the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere. The TEOS film has a thickness of 800 nm and the silicon nitride film has a thickness of 100 nm. At this point, in areas among the metal wires 12, at least an area with the minimum wire pitch is filled with merely the buried insulating film 13 with a small dielectric constant.
At this point, the surface of the buried insulating film 13 is preferably flattened over the entire surface of the semiconductor substrate by the CMP or the like before depositing the silicon nitride film as is shown in FIG. 6(b). In this case, the TEOS film is previously deposited in a thickness as large as approximately 1500 nm, and is polished by approximately 700 nm, so that the resultant TEOS film has a thickness of 800 nm. Since the fine area between the metal wires 12 is filled with the buried insulating film 13 with a small dielectric constant in this manner, there is no need to consider the coverage defect at a step portion of the passivation film 14 formed thereon, and these is no fear of the occurrence of a pin hole and a crack and the local stress increase. Thus, the thickness of the passivation film 14 can be set at a necessary minimum value.
Subsequently, as is shown in FIG. 6(c), the opening 20a is formed in an area for the bonding pad 15 in the surface protecting film 20 including the two films 13 and 14. Furthermore, as is shown in FIG. 6(d), a metal film 15x is deposited so as to fill the opening 20a of the surface protecting film 20 and extend over the passivation film 14. At this point, the metal film 15x is formed by stacking a Ti type barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
Furthermore, the metal film 15x is removed by the CMP or the like until at least the top surface of the passivation film 14 is exposed, thereby allowing the metal film 15x to remain within the opening 20a alone without conducting an additional masking procedure. Thus, the bonding pad 15 can be formed in a self-alignment manner. In this manner, the structure of the semiconductor device as is shown in FIGS. 5 or 7 can be obtained.
The manufacturing procedures of this embodiment are very economical as compared with those of the first embodiment because one masking procedure in the patterning for forming the bonding pad 15 can be omitted.
In filling the area for the housing pad 15 with the metal film 15x, in stead of the procedure shown in FIG. 6(d), the metal film 15x for the bonding pad can be formed by so-called selective CVD in which tungsten or aluminum is selectively deposited on the surface of the metal wire 12 exposed within the opening 20a of the surface protecting film 20. Also in this case, the bonding pad 15 can be formed in a self-alignment manner, and hence, the same effects attained by using the CMP can be attained. In adopting the selective CVD, the thickness of the deposited metal film 15x can be equal to the thickness of the buried insulating film 13 within the opening 20a for forming the bonding pad 15 (specifically, 800 nm or more in this embodiment).
In filling the area for forming the bonding pad 15 with the metal film 15x in this embodiment, the opening 20a having substantially the same area as the bonding pad 15 is formed on the metal wire 12 below. Furthermore, the metal film 15x completely covers at least the buried insulating film 13 with a small dielectric constant in the composite film of the surface protecting film 20, and the top surface of the bonding pad 15 is placed at the same level as the top surface of the passivation film 14 (as is shown in the structure of FIG. 5) or at a lower level than the top surface of the passivation film 14 (as is shown in the structure of FIG. 7).
As described above, according to this embodiment, a semiconductor device with high reliability and high performance can be obtained as in the first embodiment. In addition, since the bonding pad 15 can be buried in the opening 20a of the surface protecting film 20 in a self-alignment manner, one masking process for the patterning can be omitted. This embodiment is thus very economical.
Embodiment 4
A fourth embodiment of the invention will now be described. FIG. 8 is a sectional view for showing the structure of a semiconductor device of the fourth embodiment.
As is shown in FIG. 8, on an underlying interlayer insulating film 11 is formed a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. Furthermore, in areas among the metal wires 12, a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) is formed with an etching stopper film 16 of a silicon nitride film formed therebelow. In other words, the buried insulating film 13 is filled between the metal wires 12. The top surfaces of the buried insulating film 13 and the metal wires 12 are at substantially the same level. Moreover, a passivation film 14 of a silicon nitride film with a large dielectric constant and high moisture absorption resistance is formed so as to cover the buried insulating film 13 and the metal wires 12. The buried insulating film 13 and the passivation film 14 together work as a surface protecting film 20, and an opening 20a is formed in the passivation film 14 alone in the surface protecting film 20. Thus, the surface of one of the metal wires 12 is exposed, so that the exposed wire can work as a bonding pad 15.
Now, manufacturing procedures for the semiconductor device of this embodiment will be described with reference to FIGS. 9(a) through 9(e).
First, as is shown in FIG. 9(a), the interlayer insulating film 11 is formed on a substrate already bearing other elements, the etching stopper film 16 (of, for example, a silicon nitride film) is deposited thereon, and the buried insulating film 13 with a small dielectric constant is further deposited thereon. At this point, the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere, having a thickness of 600 nm. The thickness of the etching stopper film 16 depends upon the etching selectivity against the TEOS film used as the buried insulating film 13. In this embodiment, a silicon nitride film with a thickness of 30 nm is deposited as the etching stopper film 16 since the etching selectivity is herein 20 or more. Furthermore, the underlying interlayer insulating film 11 is assumed to be sufficiently flattened, and hence, the buried insulating film 13 above the interlayer insulating film 11 is not particularly flattened.
At this point, a via hole (not shown) for connecting with a wire in a lower layer is already formed directly below the etching stopper film 16, and the etching stopper film 16 can be deposited after forming the via hole, or can be deposited before forming the via hole so as to be used also as a stopper film in filling the via hole with a metal.
Next, as is shown in FIG. 9(b), the buried insulating film 13 is etched, thereby forming grooves 18 for burying the metal wires. At this point, the buried insulating film 13 can be selectively removed by utilizing the selectivity against the etching stopper film 16. In the case where the etching stopper film 16 is formed before forming the via hole as described above, the top surface of the via hole is exposed at this point. In the case where the etching stopper film 16 is formed simultaneously with the deposition of the buried insulating film 13 after forming the via hole, the etching stopper film 16 exposed at the bottom of each groove 18 is required to be removed for the connection with the via hole formed directly below as is shown in FIG. 9(b).
Subsequently, as is shown in FIG. 9(c), a metal film 12x for forming the metal wires is deposited on the entire surface of the substrate with the grooves 18 formed. Then, as is shown in FIG. 9(d), the metal film 12x is removed and flattened until the top surface of the buried insulating film 13 is exposed by the CMP or the like. Thus, the buried metal wires 12 and the bonding pad 15 are formed. In depositing the metal film 12x for the metal wires, a Ti type barrier metal with a thickness of approximately 100 nm and an Al type alloy film with a thickness of approximately 600 nm are successively deposited so as to sufficiently fill the groove 18 with a large width.
Then, as shown in FIG. 9(e), the passivation film 14 with a large dielectric constant and high moisture absorption resistance is formed on the buried insulating film 13 and the metal wires 12, and an opening 14a is formed in an area for the bonding pad. Thus, the semiconductor device of the fourth embodiment having the structure shown in FIG. 8 can be obtained. The passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere, having a thickness of 100 nm.
According to this embodiment, since the fine area between the metal wires 12 is surrounded by the buried insulating film 13, there is no need to consider a coverage defect at a step portion of the passivation film 14 formed above, and there is no fear of the occurrence of a pin hole and a crack and the local stress increase. Therefore, the thickness of the passivation film 14 can be set at a necessary minimum value. Accordingly, this embodiment can provide a semiconductor device with high reliability and high performance as the first embodiment. In addition, this embodiment is very useful because the metal wires 12 and the bonding pad 15 can be formed in one layer alone and the manufacturing method is simple including a smaller number of procedures.
Embodiment 5
A fifth embodiment of the invention will now be described. FIG. 10 is a sectional view of a semiconductor device of the fifth embodiment.
As is shown in FIG. 10, on an underlying interlayer insulating film 11 is formed a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. In areas among the metal wires 12, a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 with a large dielectric constant and high moisture absorption resistance are formed with an etching stopper film 16 formed therebelow. The metal wires 12 are buried in the insulating film 13 and the passivation film 14. The buried insulating film 13 and the passivation film 14 together work as a surface protecting film 20, in which an opening 20a is formed. One metal wire 12 within the opening 20a works as a bonding pad 15. The top surfaces of the passivation film 14 and the metal wires 12 are placed at substantially the same level. At this point, the top surfaces of the metal wires 12, including not only one working as the bonding pad 15 but also those working as interconnections, are exposed after forming the surface protecting film 20.
Now, manufacturing procedures for the semiconductor device of this embodiment will be described with reference to FIGS. 11(a) through 11(c).
First, the interlayer insulating film 11 is formed on a substrate already bearing other elements, the etching stopper film 16 (of, for example, a silicon nitride film) is formed thereon, and the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited thereon. At this point, the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere, and the interlayer insulating film 11 is flattened by the CMP or the like. Furthermore, the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere, having a thickness of 500 nm. The passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere, having a thickness of 100 nm. The thickness of the etching stopper film 16 depends upon the etching selectivity against the TEOS film used as the buried insulating film 13, and in this embodiment, a silicon nitride film with a thickness of 30 nm is deposited as the etching stopper film 16 since the etching selectivity is herein 20 or more. Also, the interlayer insulating film 11 is assumed to be sufficiently flattened, and hence, the buried insulating film 13 is not particularly flattened.
At this point, a via hole (not shown) for connecting with a wire in a lower layer is already formed directly below the etching stopper film 16. The etching stopper film 16 can be deposited after forming the via hole, or can be deposited before forming the via hole so as to be used also as a stopper film in filling the via hole with a metal.
Then, as is shown in FIG. 11(b), the passivation film 14 and the buried insulating film 13 are etched, thereby forming grooves 18 for the buried metal wires and the opening 20a for the bonding pad. At this point, the buried insulating film 13 can be selectively removed by utilizing the etching selectivity against the etching stopper film 16. In the case where the etching stopper film 16 is formed before forming the via hole as described above, the top face of the via hole is exposed at this point. In the case where the etching stopper film 16 is formed simultaneously with the deposition of the buried insulating film 13 after forming the via hole, the etching stopper film 16 exposed at the bottom of each groove 18 is required to be removed for connection with the via hole formed directly below as is shown in FIG. 11(b).
Subsequently, as is shown in FIG. 11(c), a metal film 12x for the metal wires is deposited on the entire surface of the substrate with the grooves 18 formed. In depositing the metal film 12x for the metal wires, a Ti type barrier metal with a thickness of approximately 100 nm and an Al type alloy film with a thickness of approximately 600 nm are successively deposited so as to sufficiently fill the groove 18 with a large width.
Procedures thereafter are not shown in the drawings, but the metal film 12x excluding that filled in the grooves 18 is removed by the CMP or the like, thereby forming the buried metal wires 12 and the bonding pad 15. In this manner, the semiconductor device of the fifth embodiment with the structure as shown in FIG. 10 can be obtained.
According to this embodiment, a semiconductor device with high reliability and high performance can be obtained as in the fourth embodiment. In addition, the metal wires 12 and the bonding pad 15 can be formed in one layer alone, and a procedure for forming the opening on the bonding pad 15 can be advantageously omitted as compared with the fourth embodiment. Accordingly, the manufacturing method of this embodiment is very simple including a further smaller number of procedures.
Embodiment 6
A sixth embodiment of the invention will now be described. FIG. 12 is a sectional view for showing the structure of a semiconductor device of the sixth embodiment.
As is shown in FIG. 12, on an underlying interlayer insulating film 11 is formed a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. The metal wires 12 and the underlying interlayer insulating film 11 are covered with an underlying moisture proofing film 17 of a film with high moisture absorption resistance (such as a silicon nitride film). On the underlying moisture proofing film 17, a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) and a passivation film 14 of an insulating film with a large dielectric constant and high moisture absorption resistance (such as a silicon nitride film) are successively deposited. In other words, a surface protecting film 20 is formed out of a composite film including the underlying moisture proofing layer 17, the buried insulating film 13 and the passivation film 14 in this embodiment. Therefore, in areas among the metal wires 12, at least an area having the minimum wire pitch is filled with the buried insulating film 13 with a small dielectric constant and the underlying moisture proofing layer 17 with a large dielectric constant but a small thickness.
Furthermore, a bonding pad 15 is formed so as to fill an opening 20a of the surface protecting film 20 including the three films 13, 14 and 17 to be connected with the metal wire 12. In addition, the bonding pad 15 completely covers the side faces of the buried insulating film 13 with a small dielectric constant within the opening 20a and is drawn above the passivation film 14.
At this point, since the bonding pad 15 is formed so as to be exposed above the passivation film 14, it is preferably formed out of not an easily oxidized metal such as Cu but an electrode material mainly including an Al or Au type alloy.
Now, manufacturing procedures for the semiconductor device of FIG. 12 will be described with reference to FIGS. 13(a) through 13(d).
First, as shown in FIG. 13(a), the interlayer insulating film 11 is formed on a substrate already bearing other elements, and the metal wires 12 are formed thereon. At this point, the interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The surface of the interlayer insulating film 11 is flattened by the CMP or the like. The metal wire 12 are formed by stacking and then patterning a Ti barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm. The underlying moisture proofing film 17 is formed, so as to cover the interlayer insulating film 11 and the metal wires 12, out of a silicon nitride film with a thickness of approximately 30 nm.
Then, as shown in FIG. 13(b), the buried insulating film 13 with a small dielectric constant and the passivation film 14 with a large dielectric constant and high moisture absorption resistance are successively deposited, thereby forming the surface protecting film 20 of the composite film including these films. At this point, the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The composition of the passivation film 14 is the same as that described in the first embodiment.
At this point, the surface of the buried insulating film 13 is preferably flattened over the entire surface of the substrate by the CMP or the like before depositing the silicon nitride film as the passivation film 14 as is shown in FIG. 13(b). In this case, the TEOS film is previously deposited in a thickness as large as approximately 1500 nm, and is polished by approximately 700 nm, so that the resultant thickness of the TEOS film is 800 nm. In this manner, since the fine area between the metal wires is filled with the buried insulating film 13 with a small dielectric constant, there is no need to consider a coverage defect at a step portion of the passivation film 14 formed above, and there is no fear of the occurrence of a pin hole and a crack and the local stress increase. Thus, the thickness of the passivation film 14 can be set at a necessary minimum value.
Subsequently, as is shown in FIG. 13(c), the opening 20a is formed in an area for the bonding pad in the surface protecting film 20. Furthermore, as is shown in FIG. 13(d), a metal film 15x is deposited so as to fill the opening 20a of the surface protecting film 20 and extend over the passivation film 14. At this point, the metal film 15x is formed by stacking a Ti layer barrier metal with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 1000 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm.
Procedures thereafter are not shown in the drawings, and the metal film 15x of FIG. 13(d) is patterned, thereby forming the bonding pad 15 as is shown in FIG. 12. Thus, the structure of the semiconductor device of the sixth embodiment can be obtained.
The types and the thicknesses of the films used as the respective elements described above are given merely as examples, and it goes without saying that other compositions are applicable.
In this embodiment, in filling the area for the bonding pad 15 with the metal film 15x, the opening 20a having substantially the same area as the bonding pad 15 is formed on the metal wire 12 below.
According to this embodiment, the same effects as described in the first embodiment can be exhibited, and moreover, the moisture proofing function can be further enhanced due to the underlying moisture proofing film 17 as compared with the first embodiment. In contrast, not only the insulating film with a small dielectric constant (i.e., the buried insulating film 13) but also the underlying moisture proofing film 17 is present in the areas among the metal wires 12. However, even though the underlying moisture proofing film 17 is made from a material with a large dielectric constant, the capacity between the wires is not largely increased as compared with that in the first embodiment because the thickness of the underlying moisture proofing film 17 can be very small. In other words, as compared with the conventional structure, the parasitic capacitance of the wires can be decreased, and the resultant semiconductor device can exhibit high reliability and high performance.
Embodiment 7
A seventh embodiment of the invention will now be described. FIG. 14 is a sectional view for showing the structure of a semiconductor device of the seventh embodiment.
As is shown in FIG. 14, on an underlying interlayer insulating film 11 is formed a metal wire layer including a plurality of metal wires 12 formed by stacking and then patterning a Ti film and the like. In areas among the metal wires 12, a buried insulating film 13 of an insulating film with a small dielectric constant (such as a TEOS film) is formed with an underlying moisture proofing film 17 of a film with high moisture absorption resistance (such as a silicon nitride film) formed therebelow. In other words, in this embodiment, a surface protecting film 20 is formed out of a composite film including the underlying moisture proofing film 17, the buried insulating film 13 and a passivation film 14. Therefore, in this embodiment, in the areas among the metal wires 12, at least an area having the minimum wire pitch is filled with the buried insulating film 13 with a small dielectric constant and the underlying moisture proofing film 17. The top surfaces of the underlying moisture proofing film 17 and the buried insulating film 13 are placed at substantially the same level. Furthermore, the passivation film 14 of a silicon nitride film with a large dielectric constant and high moisture absorption resistance is formed so as to cover the buried insulating film 13 and the metal wires 12 with the underlying moisture proofing film 17 disposed therebetween. Moreover, in an area for a bonding pad in the passivation film 14, an opening 20a is formed, so that a part of the metal wire 12 is exposed in the opening 20a to work as a bonding pad 15.
Now, manufacturing procedures for the semiconductor device of this embodiment will be described with reference to FIGS. 15(a) through 15(c).
First, as is shown in FIG. 15(a), the interlayer insulating film 11 is formed on a substrate already bearing other elements, and the metal wires 12 are formed thereon. The interlayer insulating film 11 is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. The surface of the interlayer insulating film 11 is flattened by the CMP or the like. The metal wires 12 are formed by stacking and then patterning a Ti type barrier metal film with a thickness of approximately 100 nm, an Al type alloy film with a thickness of approximately 600 nm and a Ti type anti-reflective film with a thickness of approximately 50 nm. Then, the underlying moisture proofing film 17 is formed, so as to cover the interlayer insulting film 11 and the metal wires 12, out of a silicon nitride film with a thickness of approximately 30 nm.
Next, as shown in FIG. 15(b), the buried insulating film 13 with a small dielectric constant is deposited, and the surfaces of the underlying moisture proofing film 17 and the buried insulating film 13 are flattened by the CMP or the like. At this point, the buried insulating film 13 with a small dielectric constant is formed out of a TEOS film (with a dielectric constant of approximately 3.5) deposited by the CVD in the plasma atmosphere. In flattening the TEOS film by the CMP, the silicon nitride film used as the underlying moisture proofing film 17 functions as an etching stopper.
Then, as is shown in FIG. 15(c), the passivation film 14 with a large dielectric constant and high moisture absorption resistance is formed on the underlying moisture proofing film 17 and the buried insulating film 13, and the opening 20a is formed in an area for the bonding pad. Thus, the semiconductor device of the seventh embodiment having the structure as shown in FIG. 14 can be obtained. The passivation film 14 is formed out of a silicon nitride film (with a dielectric constant of approximately 7.5) deposited by the CVD in the plasma atmosphere, having a thickness of 100 nm.
According to this embodiment, not only the effects of the fourth embodiment can be exhibited but also the moisture proofing function can be more definitely exhibited due to the underlying moisture proofing film 17.
Embodiment 8
In the seventh embodiment, the underlying moisture proofing film 17 is not necessarily formed. FIG. 16 is a sectional view of a semiconductor device according to an eighth embodiment, in which the underlying moisture proofing film 17 of the semiconductor device of the seventh embodiment (shown in FIG. 14) is omitted.
Furthermore, FIGS. 17(a) through 17(c) are sectional views for showing manufacturing procedures for the semiconductor device of this embodiment. First, as is shown in FIG. 17(a), after metal wires 12 are formed on an interlayer insulating film 11, a buried insulating film 13 is deposited on the entire surface of the substrate. The entire top surface of the substrate is then flattened by the CMP, so that the buried insulating film 13 can be filled between the metal wires 12. Thus, the structure shown in FIG. 17(b) can be obtained. Next, as shown in FIG. 17(c), a passivation film 14 is deposited on the buried insulating film 13 and the metal wires 12, and an opening 20a is then formed. In this manner, the structure as is shown in FIG. 16 can be obtained. The types and the thicknesses of the films used as the respective elements are the same as those described in the seventh embodiment.
In each of the aforementioned embodiments, the buried insulating film 13 formed below the passivation film 14 is a silicon oxide film, a silicon oxide film doped with fluorine, a porous silicon oxide film, a composite film including any of these silicon oxide films, or a composite film including any of the these silicon oxide film and an organic insulating film, and preferably has a dielectric constant of at least 3.9 or less. When the buried insulating film 13 has a smaller dielectric constant, the parasitic capacitance of the wires can be smaller, resulting in improving the performance of the resultant circuit.
Furthermore, when the thickness of the buried insulating film 13 is ½ or more as large as the pitch between the metal wires, the areas among the metal wires can be filled with the dielectric film with a small dielectric constant, resulting in exhibiting the effects of the invention. However, when the underlying moisture proofing film is formed, the thickness of the buried insulating film 13 can be ½ or more as large as a value obtained by subtracting twice of the thickness of the underlying moisture proofing film from the pitch between the metal wires.
In each of the aforementioned embodiments, all the areas among the metal wires 12 are filled with the buried insulating film 13, which does not limit the invention. Among all the areas among the metal wires 12, at least the area having the minimum wire pitch can be filled with the buried insulating film 13 of a dielectric film with a small dielectric constant. Therefore, for example, after depositing a silicon oxide film on a metal wire layer, the buried insulating film can be left in an area having a small wire pitch alone by anisotropic etching, and side walls are formed on the side faces of the remaining wires. Then, a passivation film can be formed. In this case, the areas having a large wire pitch are mostly covered with a silicon nitride film (i.e., the passivation film), but the parasitic capacitance is small and a step coverage defect is not caused in such areas. Therefore, the effects of the invention can be usefully exhibited without causing any problem.
Also, the passivation film 14 is preferably made from a silicon nitride film with a large dielectric constant and high moisture absorption resistance.

Claims (32)

1. A semiconductor device comprising:
a semiconductor substrate bearing semiconductor elements;
an interlayer insulating film formed on said semiconductor substrate;
a metal wire layer including plural metal wires formed on said interlayer insulating film;
a surface protecting film including a first dielectric film with a small dielectric constant for filling forming at least a part of areas among said metal wires in said metal wire layer and a second dielectric film with a higher moisture absorption preventing function than said first dielectric film for covering said metal wire layer and said first dielectric film, said second dielectric film having a function of suppressing moisture absorption of said first dielectric film;
an opening for a bonding pad formed in said surface protecting film; and
a bonding pad forming in said opening for obtaining external electrical connection,
wherein said bonding pad and said second dielectric film of said surface protecting film completely cover said first dielectric film within said opening so as not to expose said first dielectric film, and
wherein said entire upper surface of said first dielectric film is substantially flat.
2. The semiconductor device of claim 1,
wherein said first dielectric film is buried, among said areas among said metal wires, at least in an area having a minimum pitch between said metal wires.
3. The semiconductor device of claim 1,
wherein said first dielectric film is formed on said interlayer insulating film and said metal wires, and said second dielectric film is formed over said first dielectric film,
said opening is formed through said first and second dielectric films, with exposing a part of at least one of said metal wires of said metal wire layer, and
said bonding pad is buried in said opening so as to cover a side face of said first dielectric film within said opening and is connected with said at least one of said metal wires.
4. The semiconductor device of claim 3,
wherein said bonding pad extends above a top surface of said second dielectric film.
5. The semiconductor device of claim 4,
wherein said bonding pad has an area larger than a connecting portion with said at least one of said metal wires, and extends above a top surface of said second dielectric film to reach a portion above said semiconductor elements on said semiconductor substrate.
6. The semiconductor device of claim 3,
wherein said bonding pad is buried in said opening with a top surface thereof placed at a level equal to or lower than a top surface of said second dielectric film.
7. The semiconductor device of claim 3,
wherein a third dielectric film for preventing moisture absorption is disposed between said first dielectric film and any of said interlayer insulating film and said metal wires.
8. The semiconductor device of claim 7,
wherein said third dielectric film is made from a silicon nitride film.
9. The semiconductor device of claim 1,
wherein said first dielectric film is formed merely in said areas among said metal wires,
said second dielectric film is formed to be in contact with a top surface of said first dielectric film and top surfaces of said metal wires of said metal wire layer,
said opening is formed through merely said second dielectric film, and
a part of at least one of said metal wires functions as said bonding pad.
10. The semiconductor device of claim 9,
wherein a thin etching stopper film with high etching selectivity against said interlayer insulating film is disposed between said first dielectric film and said interlayer insulating film.
11. The semiconductor device of claim 9,
wherein a third dielectric film for preventing moisture absorption is disposed between said first dielectric film and any of said interlayer insulating film, said metal wires and said second dielectric film.
12. The semiconductor device of claim 1,
wherein said first and second dielectric films are formed merely in said areas among said metal wires, and
a part of at least one of said metal wires of said metal wire layer functions as said bonding pad.
13. The semiconductor device of claim 1,
wherein said first dielectric film is made from at least one oxide film selected from the group consisting of a silicon oxide film, a silicon oxide film doped with fluorine and a porous silicon oxide film, or a composite film including an organic insulating film and at least one oxide film selected from the group consisting of a silicon oxide film, a silicon oxide film doped with fluorine and a porous silicon oxide film.
14. The semiconductor device of claim 1,
wherein said first dielectric film has a dielectric constant of 3.9 or less.
15. The semiconductor device of claim 1,
wherein said second dielectric film is made from a silicon nitride film.
16. The semiconductor device of claim 1, wherein said bonding pad directly contacts one of said plural metal wires formed on said interlayer insulating film.
17. The semiconductor device of claim 1, wherein said bonding pad directly contacts said surface protecting film.
18. A semiconductor device comprising:
a semiconductor substrate;
an interlayer insulating film formed on said semiconductor substrate;
a first dielectric film with a small dielectric constant and metal wires formed on said interlayer insulating film; said first dielectric layer disposed between said metal wires;
a second dielectric film, which has a higher moisture absorption preventing function than said first dielectric film, formed on a surface of said first dielectric film and on a surface of each metal wire, said second dielectric film having a function of suppressing moisture absorption by said first dielectric film; and
an opening formed in said second dielectric film so as to expose at least one of said metal wires,
wherein the surface of said first dielectric film and the surface of said metal wires are flat, and
wherein said metal wires under said opening and said second dielectric film completely cover said first dielectric film within said opening so as not to expose said first dielectric film.
19. The semiconductor device of claim 18, wherein said first dielectric film is at least formed in an area having a minimum pitch between the metal wires.
20. The semiconductor device of claim 18, wherein said first dielectric film is made from an oxide film or a composite film consisting at least one of a TEOS film, a silicon oxide film doped with fluorine and a porous silicon oxide film, or a composite film including an organic insulating film and at least one of a TEOS film, a silicon oxide film doped with fluorine and a porous silicon oxide film.
21. The semiconductor device of claim 18, wherein said first dielectric film has a dielectric constant of 3.9 or less.
22. The semiconductor device of claim 18, wherein said second dielectric film is made from a silicon nitride film.
23. The semiconductor device of claim 18, wherein the second dielectric film is in contact with said at least one metal wire exposed in said opening.
24. A semiconductor device comprising:
a semiconductor substrate;
an interlayer insulating film formed on said semiconductor substrate;
a metal wire layer including plural metal wires formed on said interlayer insulating film;
a first dielectric film with a small dielectric constant formed on both said interlayer insulating film and said metal wires, a surface of said first dielectric film is flattened by chemical mechanical polishing;
a second dielectric film having a higher moisture absorption preventing function than said first dielectric film and formed on the entire surface of said first dielectric film, said second dielectric film having a function of suppressing moisture absorption by said first dielectric film;
an opening formed in both said first dielectric film and said second dielectric film such that a portion of at least one of said metal wires in said metal wire layer is exposed; and
a bonding pad formed in said opening so as to connect said metal wires under said opening,
wherein said bonding pad and said second dielectric film completely cover said first dielectric film within said opening so as not to expose said first dielectric film.
25. The semiconductor device of claim 24, wherein said bonding pad extends above a top surface of said second dielectric film.
26. The semiconductor device of claim 25, wherein said bonding pad has an area larger than a connecting portion with said metal wires under said opening, and extends above a top surface of said second dielectric film to reach a portion above said semiconductor elements on said semiconductor substrate.
27. The semiconductor device of claim 24, wherein said bonding pad is buried in said opening with a top surface thereof placed at a level equal to or lower than a top surface of said second dielectric film.
28. The semiconductor device of claim 24, further comprising,
a third dielectric film for preventing moisture absorption disposed between said first dielectric film and any of said interlayer insulating film and said metal wires.
29. The semiconductor device of claim 28, wherein said third dielectric film is made from a silicon nitride film.
30. The semiconductor device of claim 24, wherein said first dielectric film is made from an oxide film or a composite film consisting at least one of a TEOS film, a silicon oxide film doped with fluorine and a porous silicon oxide film, or a composite film including an organic insulating film and at least one of a TEOS film, a silicon oxide film doped with fluorine and a porous silicon oxide film.
31. The semiconductor device of claim 24, wherein said first dielectric film has a dielectric constant of 3.9 or less.
32. The semiconductor device of claim 24, wherein said second dielectric film is made from a silicon nitride film.
US10/438,348 1996-09-10 2003-05-15 Semiconductor interconnect formed over an insulation and having moisture resistant material Expired - Lifetime USRE39932E1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/438,348 USRE39932E1 (en) 1996-09-10 2003-05-15 Semiconductor interconnect formed over an insulation and having moisture resistant material
US11/984,551 USRE41980E1 (en) 1996-09-10 2007-11-19 Semiconductor interconnect formed over an insulation and having moisture resistant material

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP23940396A JP3305211B2 (en) 1996-09-10 1996-09-10 Semiconductor device and manufacturing method thereof
US08/925,442 US5989992A (en) 1996-09-10 1997-09-08 Method of making a semiconductor device
US09/387,834 US6232656B1 (en) 1996-09-10 1999-09-01 Semiconductor interconnect formed over an insulation and having moisture resistant material
US10/438,348 USRE39932E1 (en) 1996-09-10 2003-05-15 Semiconductor interconnect formed over an insulation and having moisture resistant material

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US08/925,442 Division US5989992A (en) 1996-09-10 1997-09-08 Method of making a semiconductor device
US09/387,834 Reissue US6232656B1 (en) 1996-09-10 1999-09-01 Semiconductor interconnect formed over an insulation and having moisture resistant material

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/387,834 Continuation US6232656B1 (en) 1996-09-10 1999-09-01 Semiconductor interconnect formed over an insulation and having moisture resistant material

Publications (1)

Publication Number Publication Date
USRE39932E1 true USRE39932E1 (en) 2007-12-04

Family

ID=17044263

Family Applications (4)

Application Number Title Priority Date Filing Date
US08/925,442 Expired - Lifetime US5989992A (en) 1996-09-10 1997-09-08 Method of making a semiconductor device
US09/387,834 Ceased US6232656B1 (en) 1996-09-10 1999-09-01 Semiconductor interconnect formed over an insulation and having moisture resistant material
US10/438,348 Expired - Lifetime USRE39932E1 (en) 1996-09-10 2003-05-15 Semiconductor interconnect formed over an insulation and having moisture resistant material
US11/984,551 Expired - Lifetime USRE41980E1 (en) 1996-09-10 2007-11-19 Semiconductor interconnect formed over an insulation and having moisture resistant material

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/925,442 Expired - Lifetime US5989992A (en) 1996-09-10 1997-09-08 Method of making a semiconductor device
US09/387,834 Ceased US6232656B1 (en) 1996-09-10 1999-09-01 Semiconductor interconnect formed over an insulation and having moisture resistant material

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/984,551 Expired - Lifetime USRE41980E1 (en) 1996-09-10 2007-11-19 Semiconductor interconnect formed over an insulation and having moisture resistant material

Country Status (5)

Country Link
US (4) US5989992A (en)
EP (1) EP0831529B1 (en)
JP (1) JP3305211B2 (en)
KR (1) KR100411782B1 (en)
DE (1) DE69739354D1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090057908A1 (en) * 2004-09-14 2009-03-05 Daubenspeck Timothy H Wire bond pads
USRE41980E1 (en) * 1996-09-10 2010-12-07 Panasonic Corporation Semiconductor interconnect formed over an insulation and having moisture resistant material

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6875681B1 (en) * 1997-12-31 2005-04-05 Intel Corporation Wafer passivation structure and method of fabrication
US6143638A (en) * 1997-12-31 2000-11-07 Intel Corporation Passivation structure and its method of fabrication
JPH11261010A (en) * 1998-03-13 1999-09-24 Mitsubishi Electric Corp Semiconductor device and its manufacturing method
EP0949672A3 (en) * 1998-04-08 2002-09-11 Texas Instruments Incorporated PO Flow for copper metallization
KR100285701B1 (en) * 1998-06-29 2001-04-02 윤종용 Manufacturing method and structure of trench isolation
US6495442B1 (en) 2000-10-18 2002-12-17 Magic Corporation Post passivation interconnection schemes on top of the IC chips
US6358831B1 (en) * 1999-03-03 2002-03-19 Taiwan Semiconductor Manufacturing Company Method for forming a top interconnection level and bonding pads on an integrated circuit chip
JP4460669B2 (en) 1999-03-19 2010-05-12 株式会社東芝 Semiconductor device
JP3530073B2 (en) * 1999-05-25 2004-05-24 株式会社東芝 Semiconductor device and manufacturing method thereof
US6423625B1 (en) * 1999-08-30 2002-07-23 Taiwan Semiconductor Manufacturing Company Ltd. Method of improving the bondability between Au wires and Cu bonding pads
JP2002016065A (en) * 2000-06-29 2002-01-18 Toshiba Corp Semiconductor device
JP3842548B2 (en) * 2000-12-12 2006-11-08 富士通株式会社 Semiconductor device manufacturing method and semiconductor device
JP2002353307A (en) * 2001-05-25 2002-12-06 Toshiba Corp Semiconductor device
US6844631B2 (en) * 2002-03-13 2005-01-18 Freescale Semiconductor, Inc. Semiconductor device having a bond pad and method therefor
KR100471401B1 (en) * 2002-12-27 2005-03-10 주식회사 하이닉스반도체 Method for fabrication of contact pad of semiconductor device
US20040175918A1 (en) * 2003-03-05 2004-09-09 Taiwan Semiconductor Manufacturing Company Novel formation of an aluminum contact pad free of plasma induced damage by applying CMP
US20050074918A1 (en) * 2003-10-07 2005-04-07 Taiwan Semicondutor Manufacturing Co. Pad structure for stress relief
DE102004036734A1 (en) * 2004-07-29 2006-03-23 Konarka Technologies, Inc., Lowell Cost-effective organic solar cell and method of manufacture
US7429775B1 (en) 2005-03-31 2008-09-30 Xilinx, Inc. Method of fabricating strain-silicon CMOS
US7423283B1 (en) 2005-06-07 2008-09-09 Xilinx, Inc. Strain-silicon CMOS using etch-stop layer and method of manufacture
WO2007004282A1 (en) 2005-07-04 2007-01-11 Fujitsu Limited Semiconductor device and process for producing the same
US7936006B1 (en) * 2005-10-06 2011-05-03 Xilinx, Inc. Semiconductor device with backfilled isolation
KR100731081B1 (en) * 2005-12-30 2007-06-22 동부일렉트로닉스 주식회사 Method for fabricating of passivation
JP2008047943A (en) * 2007-11-01 2008-02-28 Renesas Technology Corp Semiconductor device
JP2010206094A (en) * 2009-03-05 2010-09-16 Elpida Memory Inc Semiconductor device and method of manufacturing the same
JP5249150B2 (en) * 2009-07-23 2013-07-31 株式会社東海理化電機製作所 Manufacturing method of magnetic sensor and magnetic sensor
JP6268725B2 (en) * 2013-03-18 2018-01-31 富士通株式会社 Semiconductor device and manufacturing method of semiconductor device
JP2015032661A (en) 2013-08-01 2015-02-16 ルネサスエレクトロニクス株式会社 Semiconductor device, manufacturing method of the same and semiconductor device mounting method
JP2017136724A (en) * 2016-02-02 2017-08-10 東芝テック株式会社 Ink jet head
JP2018046306A (en) * 2017-12-21 2018-03-22 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method of the same
KR20210144776A (en) * 2019-03-28 2021-11-30 도쿄엘렉트론가부시키가이샤 Method of manufacturing a semiconductor device
CN112397467B (en) * 2020-11-13 2024-02-27 武汉新芯集成电路制造有限公司 Wafer bonding structure and manufacturing method thereof
CN114678330A (en) * 2020-12-24 2022-06-28 长鑫存储技术有限公司 Forming method of semiconductor structure and semiconductor structure
CN113725186B (en) * 2021-11-02 2022-03-01 北京智芯微电子科技有限公司 Chip bonding pad structure, chip, wafer and chip bonding pad structure manufacturing method

Citations (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58122447A (en) 1982-01-13 1983-07-21 Ricoh Co Ltd Measuring method of grain size distribution by light transmission type
JPS62128128A (en) 1985-11-29 1987-06-10 Nec Corp Semiconductor device
JPS62224037A (en) * 1986-03-26 1987-10-02 Nippon Denso Co Ltd Semiconductor device
JPS62242331A (en) 1986-04-14 1987-10-22 Sony Corp Semiconductor device
US4761386A (en) * 1984-10-22 1988-08-02 National Semiconductor Corporation Method of fabricating conductive non-metallic self-passivating non-corrodable IC bonding pads
JPH0458531A (en) 1990-06-28 1992-02-25 Kawasaki Steel Corp Manufacture of semiconductor device
JPH04179246A (en) 1990-11-14 1992-06-25 Nec Corp Semiconductor device metal pad structure
US5136364A (en) * 1991-06-12 1992-08-04 National Semiconductor Corporation Semiconductor die sealing
EP0514888A1 (en) * 1991-05-23 1992-11-25 Canon Kabushiki Kaisha Method of forming a contact pad by selective deposition of a metal film
JPH05198572A (en) 1991-08-30 1993-08-06 Micron Technol Inc Method of passivating semiconductor wafer
JPH06112265A (en) 1992-09-25 1994-04-22 Sony Corp Bonding pad structure of semiconductor device and formation thereof
JPH06318590A (en) 1993-05-10 1994-11-15 Nec Corp Manufacture of semiconductor device
US5371047A (en) * 1992-10-30 1994-12-06 International Business Machines Corporation Chip interconnection having a breathable etch stop layer
JPH07130737A (en) * 1993-10-29 1995-05-19 Nec Corp Semiconductor device and its manufacture
US5445994A (en) * 1994-04-11 1995-08-29 Micron Technology, Inc. Method for forming custom planar metal bonding pad connectors for semiconductor dice
JPH07312386A (en) 1994-05-19 1995-11-28 Fujitsu Ltd Burn-in substrate and burn-in method of semiconductor chip
US5472913A (en) * 1994-08-05 1995-12-05 Texas Instruments Incorporated Method of fabricating porous dielectric material with a passivation layer for electronics applications
US5527737A (en) * 1994-05-27 1996-06-18 Texas Instruments Incorporated Selective formation of low-density, low-dielectric-constant insulators in narrow gaps for line-to-line capacitance reduction
WO1996019826A1 (en) * 1994-12-20 1996-06-27 National Semiconductor Corporation A method of fabricating integrated circuits using bilayer dielectrics
US5554305A (en) * 1994-05-23 1996-09-10 General Electric Company Processing low dielectric constant materials for high speed electronics
JPH09120963A (en) 1995-08-23 1997-05-06 Internatl Business Mach Corp <Ibm> Flattening final passivation for semiconductor device
JPH09283554A (en) 1996-04-18 1997-10-31 Nec Corp Semiconductor device and manufacture thereof
EP0825646A2 (en) * 1996-08-21 1998-02-25 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing the same
US5731584A (en) * 1995-07-14 1998-03-24 Imec Vzw Position sensitive particle sensor and manufacturing method therefor
US5746868A (en) * 1994-07-21 1998-05-05 Fujitsu Limited Method of manufacturing multilayer circuit substrate
US5785236A (en) * 1995-11-29 1998-07-28 Advanced Micro Devices, Inc. Advanced copper interconnect system that is compatible with existing IC wire bonding technology
US5804259A (en) * 1996-11-07 1998-09-08 Applied Materials, Inc. Method and apparatus for depositing a multilayered low dielectric constant film
US5807787A (en) * 1996-12-02 1998-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Method for reducing surface leakage current on semiconductor intergrated circuits during polyimide passivation
US5854127A (en) * 1997-03-13 1998-12-29 Micron Technology, Inc. Method of forming a contact landing pad
US5856707A (en) * 1995-09-11 1999-01-05 Stmicroelectronics, Inc. Vias and contact plugs with an aspect ratio lower than the aspect ratio of the structure in which they are formed
US5874779A (en) * 1994-09-01 1999-02-23 Kabushiki Kaisha Toshiba Semiconductor device with improved adhesion between titanium-based metal wiring layer and insulation film
US5900668A (en) * 1995-11-30 1999-05-04 Advanced Micro Devices, Inc. Low capacitance interconnection
US6037215A (en) * 1996-07-29 2000-03-14 Samsung Electronics Co., Ltd. Fabricating methods including capacitors on capping layer

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA2026605C (en) 1990-10-01 2001-07-17 Luc Ouellet Multi-level interconnection cmos devices including sog
JPH065715A (en) 1992-06-18 1994-01-14 Sony Corp Formation of wiring layer
US5369701A (en) 1992-10-28 1994-11-29 At&T Corp. Compact loudspeaker assembly
US5572737A (en) 1994-12-12 1996-11-12 Valice; Steven F. Padded skating shorts
JP3305211B2 (en) * 1996-09-10 2002-07-22 松下電器産業株式会社 Semiconductor device and manufacturing method thereof

Patent Citations (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58122447A (en) 1982-01-13 1983-07-21 Ricoh Co Ltd Measuring method of grain size distribution by light transmission type
US4761386A (en) * 1984-10-22 1988-08-02 National Semiconductor Corporation Method of fabricating conductive non-metallic self-passivating non-corrodable IC bonding pads
JPS62128128A (en) 1985-11-29 1987-06-10 Nec Corp Semiconductor device
JPS62224037A (en) * 1986-03-26 1987-10-02 Nippon Denso Co Ltd Semiconductor device
JPS62242331A (en) 1986-04-14 1987-10-22 Sony Corp Semiconductor device
JPH0458531A (en) 1990-06-28 1992-02-25 Kawasaki Steel Corp Manufacture of semiconductor device
JPH04179246A (en) 1990-11-14 1992-06-25 Nec Corp Semiconductor device metal pad structure
EP0514888A1 (en) * 1991-05-23 1992-11-25 Canon Kabushiki Kaisha Method of forming a contact pad by selective deposition of a metal film
US5136364A (en) * 1991-06-12 1992-08-04 National Semiconductor Corporation Semiconductor die sealing
JPH05198572A (en) 1991-08-30 1993-08-06 Micron Technol Inc Method of passivating semiconductor wafer
US5849632A (en) 1991-08-30 1998-12-15 Micron Technology, Inc. Method of passivating semiconductor wafers
JPH06112265A (en) 1992-09-25 1994-04-22 Sony Corp Bonding pad structure of semiconductor device and formation thereof
US5371047A (en) * 1992-10-30 1994-12-06 International Business Machines Corporation Chip interconnection having a breathable etch stop layer
JPH06318590A (en) 1993-05-10 1994-11-15 Nec Corp Manufacture of semiconductor device
JPH07130737A (en) * 1993-10-29 1995-05-19 Nec Corp Semiconductor device and its manufacture
US5445994A (en) * 1994-04-11 1995-08-29 Micron Technology, Inc. Method for forming custom planar metal bonding pad connectors for semiconductor dice
JPH07312386A (en) 1994-05-19 1995-11-28 Fujitsu Ltd Burn-in substrate and burn-in method of semiconductor chip
US5554305A (en) * 1994-05-23 1996-09-10 General Electric Company Processing low dielectric constant materials for high speed electronics
US5527737A (en) * 1994-05-27 1996-06-18 Texas Instruments Incorporated Selective formation of low-density, low-dielectric-constant insulators in narrow gaps for line-to-line capacitance reduction
US5746868A (en) * 1994-07-21 1998-05-05 Fujitsu Limited Method of manufacturing multilayer circuit substrate
US5472913A (en) * 1994-08-05 1995-12-05 Texas Instruments Incorporated Method of fabricating porous dielectric material with a passivation layer for electronics applications
US5874779A (en) * 1994-09-01 1999-02-23 Kabushiki Kaisha Toshiba Semiconductor device with improved adhesion between titanium-based metal wiring layer and insulation film
WO1996019826A1 (en) * 1994-12-20 1996-06-27 National Semiconductor Corporation A method of fabricating integrated circuits using bilayer dielectrics
US5731584A (en) * 1995-07-14 1998-03-24 Imec Vzw Position sensitive particle sensor and manufacturing method therefor
JPH09120963A (en) 1995-08-23 1997-05-06 Internatl Business Mach Corp <Ibm> Flattening final passivation for semiconductor device
US5856707A (en) * 1995-09-11 1999-01-05 Stmicroelectronics, Inc. Vias and contact plugs with an aspect ratio lower than the aspect ratio of the structure in which they are formed
US5785236A (en) * 1995-11-29 1998-07-28 Advanced Micro Devices, Inc. Advanced copper interconnect system that is compatible with existing IC wire bonding technology
US5900668A (en) * 1995-11-30 1999-05-04 Advanced Micro Devices, Inc. Low capacitance interconnection
JPH09283554A (en) 1996-04-18 1997-10-31 Nec Corp Semiconductor device and manufacture thereof
US6037215A (en) * 1996-07-29 2000-03-14 Samsung Electronics Co., Ltd. Fabricating methods including capacitors on capping layer
EP0825646A2 (en) * 1996-08-21 1998-02-25 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing the same
US5804259A (en) * 1996-11-07 1998-09-08 Applied Materials, Inc. Method and apparatus for depositing a multilayered low dielectric constant film
US5807787A (en) * 1996-12-02 1998-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Method for reducing surface leakage current on semiconductor intergrated circuits during polyimide passivation
US5854127A (en) * 1997-03-13 1998-12-29 Micron Technology, Inc. Method of forming a contact landing pad

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE41980E1 (en) * 1996-09-10 2010-12-07 Panasonic Corporation Semiconductor interconnect formed over an insulation and having moisture resistant material
US20090057908A1 (en) * 2004-09-14 2009-03-05 Daubenspeck Timothy H Wire bond pads
US7843069B2 (en) * 2004-09-14 2010-11-30 International Business Machines Corporation Wire bond pads

Also Published As

Publication number Publication date
US6232656B1 (en) 2001-05-15
US5989992A (en) 1999-11-23
DE69739354D1 (en) 2009-05-28
USRE41980E1 (en) 2010-12-07
EP0831529A3 (en) 2000-02-02
KR100411782B1 (en) 2004-04-29
EP0831529A2 (en) 1998-03-25
EP0831529B1 (en) 2009-04-15
JP3305211B2 (en) 2002-07-22
JPH1092817A (en) 1998-04-10
KR19980024496A (en) 1998-07-06

Similar Documents

Publication Publication Date Title
USRE41980E1 (en) Semiconductor interconnect formed over an insulation and having moisture resistant material
US6921714B2 (en) Method for manufacturing a semiconductor device
US5756396A (en) Method of making a multi-layer wiring structure having conductive sidewall etch stoppers and a stacked plug interconnect
US5703408A (en) Bonding pad structure and method thereof
US6867070B2 (en) Bonding pad structure of a semiconductor device and method for manufacturing the same
KR100360387B1 (en) A Novel Passivation Structure And Its Method of Fabrication
US20060006547A1 (en) Semiconductor device and a method of manufacturing the semiconductor device
US6015751A (en) Self-aligned connection to underlayer metal lines through unlanded via holes
KR100368115B1 (en) Bonding pad structure of semiconductor device and method for fabricating the same
US6462395B1 (en) Semiconductor device and method of producing the same
KR100553679B1 (en) Semiconductor device with analog capacitor and method of fabricating the same
US5856707A (en) Vias and contact plugs with an aspect ratio lower than the aspect ratio of the structure in which they are formed
US11715710B2 (en) Method of treatment of an electronic circuit for a hybrid molecular bonding
KR19990062473A (en) Semiconductor device and manufacturing method
US6479375B2 (en) Method of forming a semiconductor device having a non-peeling electrode pad portion
US6445071B1 (en) Semiconductor device having an improved multi-layer interconnection structure and manufacturing method thereof
US6399471B1 (en) Assorted aluminum wiring design to enhance chip-level performance for deep sub-micron application
KR20030088847A (en) Semiconductor device and method of manufacturing the same
JP2988943B2 (en) Method of forming wiring connection holes
KR100450244B1 (en) Semiconductor device and fabrication method of thereof
KR100613290B1 (en) A method for forming a damascene structure of semiconductor device
KR0172525B1 (en) Fabrication method of semiconductor device
KR100846993B1 (en) A manufacturing method for wires of semiconductor devices
JPH11162983A (en) Semiconductor device and its manufacture
KR20010066112A (en) a manufacturing method for wires of semiconductor devices

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: GODO KAISHA IP BRIDGE 1, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION (FORMERLY MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.);REEL/FRAME:032152/0514

Effective date: 20140117