USRE46957E1 - Nonvolatile semiconductor memory device - Google Patents
Nonvolatile semiconductor memory device Download PDFInfo
- Publication number
- USRE46957E1 USRE46957E1 US14/296,237 US201414296237A USRE46957E US RE46957 E1 USRE46957 E1 US RE46957E1 US 201414296237 A US201414296237 A US 201414296237A US RE46957 E USRE46957 E US RE46957E
- Authority
- US
- United States
- Prior art keywords
- potential
- memory
- semiconductor pillar
- select gate
- wiring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 241
- 239000010410 layer Substances 0.000 claims description 133
- 239000000758 substrate Substances 0.000 claims description 27
- 229910052735 hafnium Inorganic materials 0.000 claims description 16
- 238000000605 extraction Methods 0.000 claims description 14
- 238000002347 injection Methods 0.000 claims description 14
- 239000007924 injection Substances 0.000 claims description 14
- -1 hafnium aluminate Chemical class 0.000 claims description 13
- 239000000463 material Substances 0.000 claims description 11
- 241000588731 Hafnia Species 0.000 claims description 8
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 claims description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 8
- 230000015556 catabolic process Effects 0.000 claims description 8
- 230000006870 function Effects 0.000 claims description 8
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 claims description 8
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 8
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 claims description 8
- 150000004767 nitrides Chemical class 0.000 claims description 8
- 229910052710 silicon Inorganic materials 0.000 claims description 8
- 239000010703 silicon Substances 0.000 claims description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 7
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 7
- 239000002356 single layer Substances 0.000 claims description 6
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 5
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052746 lanthanum Inorganic materials 0.000 claims description 4
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 4
- 239000002210 silicon-based material Substances 0.000 claims 19
- 238000010586 diagram Methods 0.000 description 26
- 239000011229 interlayer Substances 0.000 description 15
- 238000000034 method Methods 0.000 description 13
- 230000008569 process Effects 0.000 description 8
- 239000011159 matrix material Substances 0.000 description 7
- 230000014759 maintenance of location Effects 0.000 description 4
- 230000002093 peripheral effect Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 230000005641 tunneling Effects 0.000 description 2
- 238000007792 addition Methods 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000000052 comparative effect Effects 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000012217 deletion Methods 0.000 description 1
- 230000037430 deletion Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
-
- H01L27/11573—
-
- H01L27/11578—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/40—EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- H01L27/11556—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B41/23—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B41/27—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
Definitions
- Embodiments of this invention relate generally to a nonvolatile semiconductor memory device.
- a method for collectively processing a three-dimensional multilayer memory has been proposed to increase the memory capacity of a nonvolatile semiconductor memory device (memory) (see, e.g., JP-A 2007-266143 (Kokai)).
- a multilayer memory can be collectively formed irrespective of the number of stacked layers, and hence the increase of cost can be suppressed.
- insulating films and electrode films are alternately stacked to form a multilayer body, in which through holes are collectively provided. Then, a charge storage layer (memory layer) is provided on the side surface of the through hole, and silicon is filled inside the through hole to form a silicon pillar. A tunnel insulating film is provided between the charge storage layer and the silicon pillar, and a block insulating film is provided between the charge storage layer and the electrode film.
- a memory cell illustratively made of a MONOS (metal oxide nitride oxide semiconductor) transistor is formed at the intersection between each of the electrode films and the silicon pillar.
- MONOS metal oxide nitride oxide semiconductor
- a method of performing a plurality of erase loops as the erase operation has been proposed for a three-dimensional multilayer memory with planar memory cells simply stacked therein, not for the collectively processed three-dimensional multilayer memory as described above.
- this method is not directly applicable to the collectively processed three-dimensional multilayer memory.
- it is necessary to develop an operation method specific to the collectively processed three-dimensional multilayer memory.
- a nonvolatile semiconductor memory device including: a memory unit; and a control unit, the memory unit including: a multilayer structure including a plurality of electrode films and a plurality of interelectrode insulating films alternately stacked in a first direction; a first semiconductor pillar piercing the multilayer structure in the first direction; a first memory layer provided between each of the electrode films and the first semiconductor pillar; a first inner insulating film provided between the first memory layer and the first semiconductor pillar; a first outer insulating film provided between each of the electrode films and the first memory layer; and a first wiring electrically connected to one end of the first semiconductor pillar, the control unit performing: a first operation setting the first wiring at a first potential and setting the electrode film at a second potential lower than the first potential during a first period; and an operation including a second operation setting the first wiring at a third potential and setting the electrode film at a fourth potential lower than the third potential during a second period after the first operation,
- a nonvolatile semiconductor memory device including: a memory unit; and a control unit, the memory unit including: a multilayer structure including a plurality of electrode films and a plurality of interelectrode insulating films alternately stacked in a first direction; a semiconductor pillar piercing the multilayer structure in the first direction; a memory layer provided between each of the electrode films and the semiconductor pillar; an inner insulating film provided between the memory layer and the semiconductor pillar; an outer insulating film provided between each of the electrode films and the memory layer; and a wiring electrically connected to one end of the semiconductor pillar, and the control unit setting: the wiring at a first potential; and the electrode film opposed to one of memory sections of the memory layer facing the plurality of electrode films at a second potential lower than the first potential and the electrode film opposed to the memory section except the one of memory sections in a floating state, the setting being performed in an operation for performing at least one of injection of holes into the one memory section and extraction of electrons from
- a nonvolatile semiconductor memory device including: a memory unit; and a control unit, the memory unit including: a multilayer structure including a plurality of electrode films and a plurality of interelectrode insulating films alternately stacked in a first direction; a semiconductor pillar piercing the multilayer structure in the first direction; a memory layer provided between each of the electrode films and the semiconductor pillar; an inner insulating film provided between the memory layer and the semiconductor pillar; an outer insulating film provided between each of the electrode films and the memory layer; and a wiring electrically connected to one end of the semiconductor pillar, and the control unit setting: the wiring at a first potential one electrode film of the plurality of electrode films at a second potential lower than the first potential; and another electrode film of the plurality of electrode films at a seventh potential lower than the first potential and different from the second potential, the setting being performed in an operation for performing at least one of injection of holes into the memory layer and extraction of electrons from the memory layer.
- FIG. 1 is a flow chart illustrating the operation of a nonvolatile semiconductor memory device according to a first embodiment
- FIG. 2 is a schematic cross-sectional view illustrating the configuration of the nonvolatile semiconductor memory device according to the first embodiment
- FIG. 3 is a schematic perspective view illustrating the configuration of the nonvolatile semiconductor memory device according to the first embodiment
- FIG. 4 is a schematic cross-sectional view illustrating the configuration of the nonvolatile semiconductor memory device according to the first embodiment
- FIG. 5 is a schematic plan view illustrating the configuration of the electrode films of the nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 6A to 6D are schematic diagrams illustrating the operation of the nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 7A to 7C are schematic diagrams illustrating the operation of the nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 8A to 8C are schematic diagrams illustrating the operation of the nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 9A to 9D are schematic diagrams illustrating the operation of an alternative nonvolatile semiconductor memory device according to the first embodiment.
- FIGS. 10A to 10C are schematic diagrams illustrating the operation of the alternative nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 11A and 11B are flow charts illustrating the operation of an alternative nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 12A to 12D are schematic diagrams illustrating the operation of an alternative nonvolatile semiconductor memory device according to the first embodiment
- FIGS. 13A to 13D are schematic diagrams illustrating the operation of a nonvolatile semiconductor memory device according to a second embodiment
- FIGS. 14A to 14F are schematic diagrams illustrating the operation of a nonvolatile semiconductor memory device according to a third embodiment
- FIG. 15 is a schematic cross-sectional view illustrating the configuration of a nonvolatile semiconductor memory device according to a fourth embodiment.
- FIG. 16 is a schematic perspective view illustrating the configuration of the nonvolatile semiconductor memory device according to the fourth embodiment.
- FIG. 1 is a flow chart illustrating the operation of a nonvolatile semiconductor memory device according to a first embodiment.
- FIGS. 2, 3, and 4 are a schematic cross-sectional view, a schematic perspective view, and a schematic cross-sectional view, respectively, illustrating the configuration of the nonvolatile semiconductor memory device according to the first embodiment.
- FIG. 3 shows only the conductive portions and omits the insulating portions.
- FIG. 5 is a schematic plan view illustrating the configuration of the electrode films of the nonvolatile semiconductor memory device according to the first embodiment.
- a nonvolatile semiconductor memory device 110 is a collectively processed three-dimensional multilayer memory.
- the configuration of the nonvolatile semiconductor memory device 110 is outlined with reference to FIGS. 2 to 5 .
- the nonvolatile semiconductor memory device 110 includes a memory unit MU and a control unit CTU.
- the memory unit MU and the control unit CTU are provided on the major surface 11 a of a substrate 11 illustratively made of single crystal silicon.
- the control unit CTU may be provided on a substrate different from the substrate on which the memory unit MU is provided. In the following description, it is assumed that the memory unit MU and the control unit CTU are provided on the same substrate (substrate 11 ).
- a memory array region MR to be provided with memory cells and a peripheral region PR illustratively provided around the memory array region MR are defined.
- various peripheral region circuits PR 1 are provided on the substrate 11 .
- a circuit unit CU is illustratively provided on the substrate 11 , and the memory unit MU is provided on the circuit unit CU. It is noted that the circuit unit CU is provided as needed and can be omitted.
- An interlayer insulating film 13 illustratively made of silicon oxide is provided between the circuit unit CU and the memory unit MU.
- At least part of the control unit CTU can illustratively be provided in at least one of the peripheral region circuit PR 1 and the circuit unit CU described above.
- the memory unit MU includes a matrix memory cell unit MU 1 including a plurality of memory transistors MT and a wiring connecting unit MU 2 for connecting wirings in the matrix memory cell unit MU 1 .
- FIG. 3 illustrates the configuration of the matrix memory cell unit MU 1 .
- FIG. 2 illustrates part of the A-A′ cross section of FIG. 3 and part of the B-B′ cross section of FIG. 3 .
- a multilayer structure ML is provided on the major surface 11 a of the substrate 11 .
- the multilayer structure ML includes a plurality of electrode films WL and a plurality of interelectrode insulating films 14 alternately stacked in the direction perpendicular to the major surface 11 a.
- an XYZ orthogonal coordinate system is introduced.
- the direction perpendicular to the major surface 11 a of the substrate 11 is referred to as a Z-axis direction (first direction).
- a Y-axis direction second direction.
- a X-axis direction third direction.
- the stacking direction of the electrode films WL and the interelectrode insulating films 14 in the multilayer structure ML is the Z-axis direction.
- the electrode films WL and the interelectrode insulating films 14 are provided parallel to the major surface 11 a.
- FIG. 4 illustrates the configuration of the matrix memory cell unit MU 1 , illustratively corresponding to part of the B-B′ cross section of FIG. 3 .
- the memory unit MU of the nonvolatile semiconductor memory device 110 includes the aforementioned multilayer structure ML, a semiconductor pillar SP (first semiconductor pillar SP 1 ) piercing the multilayer structure ML in the Z-axis direction, a memory layer 48 (first memory layer 48 a), an inner insulating film 42 (first inner insulating film 42 a), an outer insulating film 43 (first outer insulating film 43 a), and a wiring WR (first wiring W 1 ).
- the memory layer 48 is provided between each of the electrode films WL and the semiconductor pillar SP.
- the inner insulating film 42 is provided between the memory layer 48 and the semiconductor pillar SP.
- the outer insulating film 43 is provided between each of the electrode films WL and the memory layer 48 .
- the wiring WR is electrically connected to one end (first end) of the semiconductor pillar SP.
- the outer insulating film 43 , the memory layer 48 , and the inner insulating film 42 are formed in this order on the inner wall surface of the through hole TH piercing the multilayer structure ML in the Z-axis direction, and the remaining space is filled with a semiconductor to form the semiconductor pillar SP.
- a memory cell MC is provided at the intersection between the electrode film WL of the multilayer structure ML and the semiconductor pillar SP. That is, memory transistors MT including the memory layer 48 are provided in a three-dimensional matrix at the intersection between the electrode film WL and the semiconductor pillar SP. Each of the memory transistors MT functions as a memory cell MC for storing data by storing charge in the memory layer 48 .
- the inner insulating film 42 functions as a tunnel insulating film in the memory transistor MT of the memory cell MC.
- the outer insulating film 43 functions as a block insulating film in the memory transistor MT of the memory cell MC.
- the interelectrode insulating film 14 functions as an interlayer insulating film for insulating the electrode films WL from each other.
- the electrode film WL can be made of any conductive material, such as amorphous silicon or polysilicon provided with conductivity by impurity doping, or can be made of metals and alloys. A prescribed electrical signal is applied to the electrode film WL, which functions as a word line of the nonvolatile semiconductor memory device 110 .
- the interelectrode insulating film 14 , the inner insulating film 42 , and the outer insulating film 43 can illustratively be silicon oxide films. It is noted that the interelectrode insulating film 14 , the inner insulating film 42 , and the outer insulating film 43 may be a monolayer film or a multilayer film.
- the memory layer 48 can illustratively be a silicon nitride film and functions as a portion for storing information by storing or releasing charge by an electric field applied between the semiconductor pillar SP and the electrode film WL.
- the memory layer 48 may be a monolayer film or a multilayer film.
- the interelectrode insulating film 14 , the inner insulating film 42 , the memory layer 48 , and the outer insulating film 43 can be made of various materials, not limited to the materials illustrated above.
- FIGS. 2 and 3 illustrate the case where the multilayer structure ML includes four electrode films WL
- the number of electrode films WL provided in the multilayer structure ML is arbitrary. In the following description, it is assumed that the number of electrode films WL is four.
- the memory unit MU further includes a second semiconductor pillar SP 2 (one of a plurality of semiconductor pillars SP), a second memory layer 48 b, a second inner insulating film 42 b, a second outer insulating film 43 b, a second wiring W 2 , a first connecting portion CP 1 (one of a plurality of connecting portions CP), a first select gate SG 1 (one of a plurality of select gates SG, such as source side select gate SGS), and a second select gate SG 2 (one of the plurality of select gates SG, such as drain side select gate SGD).
- a first connecting portion CP 1 one of a plurality of connecting portions CP
- a first select gate SG 1 one of a plurality of select gates SG, such as source side select gate SGS
- a second select gate SG 2 one of the plurality of select gates SG, such as drain side select gate SGD.
- the second semiconductor pillar SP 2 is adjacent to the first semiconductor pillar SP 1 (one of the plurality of semiconductor pillars SP) illustratively in the Y-axis direction and pierces the multilayer structure ML in the Z-axis direction.
- the second memory layer 48 b is provided between each of the electrode films WL and the second semiconductor pillar SP 2 .
- the second inner insulating film 42 b is provided between the second memory layer 48 b and the second semiconductor pillar SP 2 .
- the second outer insulating film 43 b is provided between each of the electrode films WL and the second memory layer 48 b.
- the second wiring WR 2 is electrically connected to one end (second end) of the second semiconductor pillar SP 2 .
- the first connecting portion CP 1 electrically connects the other end (third end) opposite to the one end (first end) of the first semiconductor pillar SP 1 and the other end (fourth end) opposite to the one end (second end) of the second semiconductor pillar SP 2 .
- the third end is the end of the first semiconductor pillar SP 1 on the substrate 11 side
- the fourth end is the end of the second semiconductor pillar SP 2 on the substrate 11 side.
- the first connecting portion CP 1 connects the first semiconductor pillar SP 1 and the second semiconductor pillar SP 2 to each other on the substrate 11 side.
- the first connecting portion CP 1 aligns in the Y-axis direction.
- the first connecting portion CP 1 is made of the same material as the first and second semiconductor pillars SP 1 and SP 2 .
- a back gate BG (connecting conductive layer) is provided on the major surface 11 a of the substrate 11 via the interlayer insulating film 13 .
- a trench is provided in portions of the back gate BG opposed to the first and second semiconductor pillars SP 1 and SP 2 .
- An outer insulating film 43 , a memory layer 48 , and an inner insulating film 42 are formed inside the trench, and the remaining space is filled with a connecting portion CP made of a semiconductor.
- the formation of the outer insulating film 43 , the memory layer 48 , the inner insulating film 42 , and the connecting portion CP in the trench is performed simultaneously and collectively with the formation of the outer insulating film 43 , the memory layer 48 , the inner insulating film 42 , and the semiconductor pillar SP.
- the back gate BG is provided opposite to the connecting portion CP.
- the first and second semiconductor pillars SP 1 and SP 2 and the connecting portion CP constitute a U-shaped memory string.
- This memory string is illustratively a NAND memory string.
- each semiconductor pillar SP may be independent and not be connected by the connecting portion CP on the substrate 11 side.
- the connecting portion CP it is assumed that two semiconductor pillars SP are connected by the connecting portion CP.
- one end (first end) of the first semiconductor pillar SP 1 opposite to the first connecting portion CP 1 is connected to a source line SL (first wiring W 1 ), and one end (second end) of the second semiconductor pillar SP 2 opposite to the first connecting portion CP 1 is connected to a bit line BL (second wiring W 2 ).
- the semiconductor pillar SP is connected to the bit line BL by a via VA 1 and a via VA 2 .
- bit line BL aligns in the Y-axis direction
- source line SL aligns in the X-axis direction
- the first select gate SG 1 (e.g., source side select gate SGS) is provided between the first end of the first semiconductor pillar SP 1 and the multilayer structure ML and pierced by the first semiconductor pillar SP 1 .
- the second select gate SG 2 (e.g., drain side select gate SGD) is provided between the second end of the second semiconductor pillar SP 2 and the multilayer structure ML and pierced by the second semiconductor pillar SP 2 .
- desired data can be written to and read from an arbitrary memory cell MC of an arbitrary semiconductor pillar SP.
- the select gate SG can be made of any conductive material, such as polysilicon or amorphous silicon.
- the select gate SG is divided in the Y-axis direction and shaped like strips aligning in the X-axis direction.
- an interlayer insulating film 15 is provided at the top (on the side farthest from the substrate 11 ) of the multilayer structure ML. Furthermore, an interlayer insulating film 16 is provided on the multilayer structure ML, a select gate SG is provided thereon, and an interlayer insulating film 17 is provided between the select gates SG. A through hole TH is provided in the select gate SG, a select gate insulating film SGI of a select gate transistor is provided on the inner side surface thereof, and a semiconductor is filled inside it. This semiconductor is connected to the semiconductor pillar SP.
- the memory unit MU includes a select gate SG stacked on the multilayer structure ML in the Z-axis direction and pierced by the semiconductor pillar SP on the wiring WR (at least one of the source line SL and the bit line BL) side.
- an interlayer insulating film 18 is provided on the interlayer insulating film 17 , and a source line SL and vias 22 (vias VA 1 and VA 2 ) are provided thereon, and an interlayer insulating film 19 is provided around the source line SL. Furthermore, an interlayer insulating film 23 is provided on the source line SL, and a bit line BL is provided thereon.
- the interlayer insulating films 15 , 16 , 17 , 18 , 19 , and 23 , and the select gate insulating film SGI can illustratively be made of silicon oxide.
- the wording “semiconductor pillar SP” is used.
- the wording “n-th semiconductor pillar SPn” is used.
- the electrode films corresponding to the semiconductor pillars SP(4m+1) and SP(4m+3) with the aforementioned integer n being equal to 4m+1 and 4m+3 are commonly connected into an electrode film WLA
- the electrode films corresponding to the semiconductor pillars SP(4m+2) and SP(4m+4) with n being equal to 4m+2 and 4m+4 are commonly connected into an electrode film WLB, where m is an integer of zero or more. That is, the electrode films WL are shaped into the electrode film WLA and the electrode film WLB, which are opposed in the X-axis direction and meshed with each other like comb teeth.
- the electrode film WL is divided by an insulating layer IL into a first region (electrode film WLA) and a second region (electrode film WLB).
- the electrode film WLB is connected to a word line 32 by a via plug 31 and electrically connected to, for instance, a driving circuit provided in the substrate 11 .
- the electrode film WLA is connected to the word line by the via plug and electrically connected to the driving circuit.
- the length in the X-axis direction of the electrode films WL (electrode film WLA and electrode film WLB) stacked in the Z-axis direction is varied stepwise, so that electrical connection to the driving circuit is implemented by the electrode film WLA at one end in the X-axis direction and by the electrode film WLB at the other end in the X-axis direction.
- the memory unit MU can further include a third semiconductor pillar SP 3 (one of the plurality of semiconductor pillars SP), a fourth semiconductor pillar SP 4 (one of the plurality of semiconductor pillars SP), and a second connecting portion CP 2 (one of the plurality of connecting portions CP).
- the third semiconductor pillar SP 3 is adjacent to the first semiconductor pillar SP 1 on the opposite side of the first semiconductor pillar SP 1 from the second semiconductor pillar SP 2 in the Y-axis direction and pierces the multilayer structure ML in the Z-axis direction.
- the fourth semiconductor pillar SP 4 is adjacent to the third semiconductor pillar SP 3 on the opposite side of the third semiconductor pillar SP 3 from the first semiconductor pillar SP 1 in the Y-axis direction and pierces the multilayer structure ML in the Z-axis direction.
- the second connecting portion CP 2 electrically connects the third semiconductor pillar SP 3 and the fourth semiconductor pillar SP 4 on the same side (the same side as the first connecting portion CP 1 ) in the Z-axis direction.
- the second connecting portion CP 2 aligns in the Y-axis direction and is opposed to the back gate BG.
- the memory layer 48 is provided also between each of the electrode films WL and the third and fourth semiconductor pillars SP 3 and SP 4 and between the back gate BG and the second connecting portion CP 2 .
- the inner insulating film 42 is provided also between the third and fourth semiconductor pillars SP 3 and SP 4 and the memory layer 48 and between the memory layer 48 and the second connecting portion CP 2 .
- the outer insulating film 43 is provided also between each of the electrode films WL and the memory layer 48 and between the memory layer 48 and the back gate BG.
- the source line SL is connected to the end of the third semiconductor pillar SP 3 opposite to the second connecting portion CP 2 .
- the bit line BL is connected to the end of the fourth semiconductor pillar SP 4 opposite to the second connecting portion CP 2 .
- a third select gate SG 3 (one of the plurality of select gates SG, such as source side select gate SGS) is provided opposite to the third semiconductor pillar SP 3
- a fourth select gate SG 4 (one of the plurality of select gates SG, such as drain side select gate SGD) is provided opposite to the fourth semiconductor pillar SP 4 .
- the control unit CTU when performing an erase operation, performs operations including execution of a first operation E 1 (step S 110 ) and execution of a second operation E 2 (step S 120 ) described below.
- the first operation E 1 (first erase operation) is performed during a first period.
- the control unit CTU sets the first wiring W 1 at a first potential V 01 and the electrode film WL at a second potential V 02 lower than the first potential V 01 .
- the second operation E 2 (second erase operation) is performed during a second period after the first operation E 1 .
- the control unit CTU sets the first wiring W 1 at a third potential V 03 and the electrode film WL at a fourth potential V 04 lower than the third potential V 03 .
- the length of the second period being shorter than the length of the first period; and the difference between the third potential V 03 and the fourth potential V 04 being lower than the difference between the first potential V 01 and the second potential V 02 .
- the erase operation is the operation of performing at least one of injection of holes into the memory layer 48 (first memory layer 48 a and second memory layer 48 b) and extraction of electrons from the memory layer 48 (first memory layer 48 a and second memory layer 48 b).
- the memory transistor MT serving as a memory cell MC has a state (erase state) of low threshold voltage and a state (write state) having a relatively higher threshold voltage than the state of low threshold voltage.
- the erase operation is an operation for setting the threshold voltage of the memory transistor MT to the lower state.
- the write operation is the operation of performing at least one of injection of electrons into the memory layer 48 and extraction of holes from the memory layer 48 . That is, the write operation is an operation for setting the threshold voltage of the memory transistor MT to the higher state.
- the electrode film WL is set at a potential of negative polarity with reference to the first wiring W 1 . This results in performing at least one of injection of holes into the memory layer 48 and extraction of electrons from the memory layer 48 .
- the first operation E 1 is the erase operation.
- the first operation E 1 produces a state (shallow state) having a voltage slightly higher than the target threshold voltage. That is, the first operation E 1 is “soft erasure”.
- the electrode film WL is set at a potential of negative polarity with reference to the first wiring W 1 . This results in performing at least one of injection of holes into the memory layer 48 and extraction of electrons from the memory layer 48 .
- the second operation E 2 is also the erase operation.
- the threshold voltage which has been set slightly higher than the target threshold voltage in the first operation E 1 , is set to the target value by this second operation E 2 . That is, the second operation E 2 is “additional erasure”.
- the length of the second period of the second operation E 2 is set shorter than the length of the first period of the first operation E 1 .
- the pulse width of the erase voltage applied in the second operation E 2 is set shorter than the pulse width of the erase voltage applied in the first operation E 1 .
- the difference between the third potential V 03 and the fourth potential V 04 is set smaller than the difference between the first potential V 01 and the second potential V 02 .
- the second operation E 2 (additional erasure) is an operation with at least one of shorter pulse width and lower erase voltage than in the first operation E 1 (soft erasure).
- a stable erase state can be realized by combining the erase operation of “soft erasure” (first operation E 1 ) for setting the threshold voltage to a value higher (shallower) than the target value and the operation of “additional erasure” (second operation E 2 ) for subsequently setting the threshold voltage to the target value.
- FIGS. 6A to 6D are schematic diagrams illustrating the operation of the nonvolatile semiconductor memory device according to the first embodiment. More specifically, FIGS. 6A and 6B are a schematic diagram and a graph, respectively, illustrating the state of potential in the first operation E 1 . FIGS. 6C and 6D are a schematic diagram and a graph, respectively, illustrating the state of potential in the second operation E 2 . In FIGS. 6B and 6D , the horizontal axis represents time t, and the vertical axis represents potential Vp.
- FIGS. 7A to 7C are schematic diagrams illustrating the operation of the nonvolatile semiconductor memory device according to the first embodiment. More specifically, FIGS. 7A, 7B, and 7C show, in the first operation E 1 and the second operation E 2 , the potential of the first wiring W 1 (the potential VSL of the source line SL) and the potential of the second wiring W 2 (the potential VBL of the bit line BL); the potential VSGD of the drain side select gate SGD and the potential VSGS of the source side select gate SGS; and the potential VWL of the electrode film WL, respectively.
- FIGS. 8A to 8C are schematic diagrams illustrating the operation of the nonvolatile semiconductor memory device according to the first embodiment. More specifically, FIGS. 8A, 8B, and 8C are energy band diagrams in the first operation E 1 , in the second operation E 2 , and after the second operation E 2 , respectively.
- the control unit CTU sets the wiring WR (e.g., first wiring W 1 and second wiring W 2 ) at a first potential V 01 and the electrode film WL at a second potential V 02 lower than the first potential V 01 .
- the second potential V 02 is the reference potential V 00 .
- the reference potential V 00 can be set to an arbitrary potential. In the following, it is assumed that the reference potential V 00 is the ground potential GND.
- the first erase voltage Vera 1 applied to the wiring WR rises from the reference potential V 00 at time t 11 , reaches the first potential V 01 at time t 13 , then keeps the first potential V 01 until time t 14 , starts falling at time t 14 , and returns to the reference potential V 00 at time t 16 .
- the period from time t 13 to time t 14 is the first period TE 1 .
- the first erase-time select gate voltage VeraG 1 applied to the source side select gate SGS and the drain side select gate SGD rises from the reference potential V 00 at time t 12 , reaches a fifth potential V 05 at time t 13 , then keeps the fifth potential V 05 until time t 14 , starts falling at time t 14 , and returns to the reference potential V 00 at time t 15 .
- the time when the first erase-time select gate voltage VeraG 1 reaches the fifth potential V 05 and the time when it starts falling from the fifth potential V 05 are respectively the same as the time t 13 when the first erase voltage Vera 1 reaches the first potential V 01 and the time t 14 when it starts falling from the first potential V 01 .
- the time of reaching the fifth potential V 05 and the time of starting falling from the fifth potential V 05 may be different from the time t 13 of reaching the first potential V 01 and the time t 14 of starting falling from the first potential V 01 .
- the potential of the electrode film WL and the back gate BG is constant at the second potential V 02 (reference potential V 00 ).
- the first potential V 01 is illustratively 20 V (volts)
- the fifth potential V 05 is illustratively 15 V
- the second potential V 02 reference potential V 00
- the fifth potential V 05 is lower than the first potential V 01
- the difference between the first potential V 01 and the fifth potential V 05 is illustratively about 5 V.
- the maximum of the first erase-time select gate voltage VeraG 1 i.e., the difference between the fifth potential V 05 and the reference potential V 00
- VeraG 1 is lower than the breakdown voltage of the select gate transistor of the select gate SG.
- Time t 12 comes after time t 11
- time t 13 comes after time t 12
- time t 14 comes after time t 13
- time t 15 comes after time t 14
- time t 16 comes after time t 15 .
- the first erase voltage Vera 1 is not less than the first erase-time select gate voltage VeraG 1 at any time. More specifically, during the first period TE 1 , after the time (time t 11 ) when the potential of the first wiring W 1 starts changing from the second potential V 02 to the first potential V 01 , the potential of the select gate (source side select gate SGS and drain side select gate SGD) starts changing from the second potential V 02 to the fifth potential V 05 (time t 12 ). During the second period TE 2 , after the time (time t 16 ) when the potential of the first wiring W 1 finishes changing from the first potential V 01 to the second potential V 02 , the potential of the select gate finishes changing from the fifth potential V 05 to the second potential V 02 (time t 15 ).
- GIDL gate-induced drain leakage
- the first erase voltage Vera 1 is set to a voltage such that the threshold voltage of the memory transistor MT is slightly higher than the target value of the erase state. For instance, when the target threshold voltage is ⁇ 2 V, the threshold voltage of the memory transistor MT is set to approximately ⁇ 1 V. That is, soft erasure is performed.
- the operation based on GIDL as described above is specific to the collectively processed three-dimensional multilayer memory, unlike the operation in the three-dimensional multilayer memory with planar memory cells simply stacked therein. Furthermore, in order to generate GIDL, the aforementioned potential (first erase voltage Vera 1 ) of the wiring WR (first wiring W 1 and second wiring W 2 ) and the aforementioned potential (first erase-time select gate voltage VeraG 1 ) of the select gate SG (first select gate SG 1 and second select gate SG 2 ) are specific to the collectively processed three-dimensional multilayer memory, unlike those in the three-dimensional multilayer memory with planar memory cells simply stacked therein. Thus, the control unit CTU of the nonvolatile semiconductor memory device 110 according to this embodiment performs operations specific to the collectively processed three-dimensional multilayer memory.
- holes are injected from the semiconductor pillar SP side toward the electrode film WL, and holes cg 2 a are captured in the memory layer 48 .
- the first erase voltage Vera 1 is set to make the threshold voltage of the memory transistor MT shallower (higher) than the target threshold voltage. This suppresses holes cg 2 b from being captured by traps at shallow energy levels at the interface between the semiconductor pillar SP and the inner insulating film 42 and in the portion of the inner insulating film 42 on the semiconductor pillar SP side.
- the control unit CTU sets the wiring WR (e.g., first wiring W 1 and second wiring W 2 ) at a third potential V 03 and the electrode film WL at a fourth potential V 04 lower than the third potential V 03 .
- the fourth potential V 04 is arbitrary. However, in the following, it is assumed that the fourth potential V 04 is equal to the second potential V 02 (i.e., in this example, the reference potential V 00 ).
- the third potential V 03 is illustratively 18 V.
- the second erase voltage Vera 2 applied to the wiring WR rises from the reference potential V 00 at time t 21 , reaches the third potential V 03 at time t 23 , then keeps the third potential V 03 until time t 24 , starts falling at time t 24 , and returns to the reference potential V 00 at time t 26 .
- the period from time t 23 to time t 24 is the second period TE 2 .
- the length of the second period TE 2 is equal to the length of the first period TE 1 .
- the second erase-time select gate voltage VeraG 2 applied to the source side select gate SGS and the drain side select gate SGD rises from the reference potential V 00 at time t 22 , reaches a sixth potential V 06 at time t 23 , then keeps the sixth potential V 06 until time t 24 , starts falling at time t 24 , and returns to the reference potential V 00 at time t 25 .
- the time of reaching the sixth potential V 06 and the time of starting falling from the sixth potential V 06 may be different from the time t 23 of reaching the third potential V 03 and the time t 24 of starting falling from the third potential V 03 , respectively.
- the potential of the electrode film WL and the back gate BG is constant at the fourth potential V 04 , which is equal to the second potential V 02 or the reference potential V 00 .
- the sixth potential V 06 is illustratively 13 V.
- the sixth potential V 06 only needs to be lower than the third potential V 03 and higher than the fourth potential V 04 (in this example, the second potential V 02 , or the reference potential V 00 ) and may be equal to the fifth potential V 05 .
- the sixth potential V 06 is lower than the third potential V 03 .
- the difference between the third potential V 03 and the sixth potential V 06 is approximately 5 V.
- the maximum of the second erase-time select gate voltage VeraG 2 i.e., the difference between the sixth potential V 06 and the reference potential V 00 ) is lower than the breakdown voltage of the select gate transistor of the select gate SG.
- Time t 22 comes after time t 21
- time t 23 comes after time t 22
- time t 24 comes after time t 23
- time t 25 comes after time t 24
- time t 26 comes after time t 25 .
- the second erase voltage Vera 2 is not less than the second erase-time select gate voltage VeraG 2 at any time.
- GIDL is generated in the semiconductor pillar SP near the portion opposed to the drain side select gate SGD and the source side select gate SGS without gate breakdown of the select gate transistor.
- the second erase voltage Vera 2 is set lower than the first erase voltage Vera 1 .
- the threshold voltage which has been set slightly higher by application of the first erase voltage Vera 1 , is slightly lowered and set to the target value. Consequently, the threshold voltage of the memory transistor MT is set to the target value, such as ⁇ 2 V.
- holes are injected from the semiconductor pillar SP side toward the electrode film WL, and holes cg 2 a are captured in the memory layer 48 in addition to the holes cg 2 a captured in the first operation E 1 .
- the second erase voltage Vera 2 applied is a low voltage. This also suppresses holes cg 2 b from being captured by traps at shallow energy levels at the interface between the semiconductor pillar SP and the inner insulating film 42 and in the portion of the inner insulating film 42 on the semiconductor pillar SP side.
- holes cg 2 b are suppressed from being captured by traps at shallow energy levels at the interface between the semiconductor pillar SP and the inner insulating film 42 and in the portion of the inner insulating film 42 on the semiconductor pillar SP side. This results in the desired erase state in which holes cg 2 a are captured in the memory layer 48 .
- the threshold voltage of the memory transistor MT falls approximately 1 V from after the first operation E 1 and results in reaching the target value (e.g., ⁇ 2 V).
- the erase operation EP includes a combination of the first operation E 1 for soft erasure and the second operation E 2 for additional erasure.
- the erase state can be made uniform.
- an excessively deep erase state the state with an excessively low threshold voltage
- the state before writing can be made uniform, which facilitates writing and can improve controllability in the write operation.
- the erase voltage needs to be excessively increased in order to form the erase state irrespective of the characteristics variation among a plurality of memory transistors MT.
- An excessively high erase voltage causes excessively deep erasure, and some memory transistors MT may fall outside the desired threshold voltage.
- holes cg 2 b may be captured by traps at shallow energy levels at the interface between the semiconductor pillar SP and the inner insulating film 42 and in the portion of the inner insulating film 42 on the semiconductor pillar SP side and may degrade retention characteristics.
- erroneous write may occur due to the so-called back tunneling by which electrons are injected into the memory layer 48 (first memory layer 48 a and second memory layer 48 b) via the outer insulating film 43 (first outer insulating film 43 a and second outer insulating film 43 b), for instance. Furthermore, an excessive stress is applied to the memory transistor MT, and it may cause reliability degradation.
- the erase operation EP includes a combination of the first operation E 1 for soft erasure and the second operation E 2 for additional erasure.
- the excessively deep erasure does not occur, and the threshold voltage can be made uniform.
- holes cg 2 b are suppressed from being captured by traps at shallow energy levels, which improves retention characteristics and stabilizes the erase state.
- the back tunneling is suppressed, and erroneous write is suppressed.
- stress on the memory transistor MT is reduced, thereby improving reliability.
- the memory unit MU further includes a select gate SG stacked on the multilayer structure ML in the first direction (Z-axis direction) and pierced by one end of the semiconductor pillar SP.
- the control unit CTU sets, during the first period TE 1 of the first operation E 1 , the select gate SG at the fifth potential V 05 , which is lower than the first potential V 01 and higher than the second potential V 02 , and sets, during the second period TE 2 of the second operation E 2 , the select gate SG at the sixth potential V 06 , which is lower than the third potential V 03 and higher than the fourth potential V 04 .
- GIDL is generated to perform the erase operation EP.
- a nonvolatile semiconductor memory device 111 in which this operation is performed is the same in configuration as the nonvolatile semiconductor memory device 110 , but different in the operation of the control unit CTU.
- FIGS. 9A to 9D are schematic diagrams illustrating the operation of an alternative nonvolatile semiconductor memory device according to the first embodiment.
- FIGS. 9A and 9B are a schematic diagram and a graph, respectively, illustrating the state of potential in the first operation E 1 .
- FIGS. 9C and 9D are a schematic diagram and a graph, respectively, illustrating the state of potential in the second operation E 2 .
- the horizontal axis represents time t
- the vertical axis represents potential Vp.
- FIGS. 10A to 10C are schematic diagrams illustrating the operation of the alternative nonvolatile semiconductor memory device according to the first embodiment.
- FIGS. 10A, 10B, and 10C show, in the first operation E 1 and the second operation E 2 , the potential of the first wiring W 1 (the potential VSL of the source line SL) and the potential of the second wiring W 2 (the potential VBL of the bit line BL); the potential VSGD of the drain side select gate SGD and the potential VSGS of the source side select gate SGS; and the potential VWL of the electrode film WL, respectively.
- the control unit CTU sets the wiring WR (e.g., first wiring W 1 and second wiring W 2 ) at a first potential V 01 and the electrode film WL at a second potential V 02 lower than the first potential V 01 .
- the wiring WR e.g., first wiring W 1 and second wiring W 2
- the first erase voltage Vera 1 applied to the wiring WR rises from the reference potential V 00 at time t 11 , reaches the first potential V 01 at time t 13 , then keeps the first potential V 01 until time t 14 , starts falling at time t 14 , and returns to the reference potential V 00 at time t 16 .
- the period from time t 13 to time t 14 is the first period TE 1 .
- the first erase-time select gate voltage VeraG 1 applied to the source side select gate SGS and the drain side select gate SGD rises from the reference potential V 00 at time t 12 , reaches a fifth potential V 05 at time t 13 , then keeps the fifth potential V 05 until time t 14 , starts falling at time t 14 , and returns to the reference potential V 00 at time t 15 .
- the time of reaching the fifth potential V 05 and the time of starting falling from the fifth potential V 05 may be different from the time t 13 of reaching the first potential V 01 and the time t 14 of starting falling from the first potential V 01 .
- the potential of the electrode film WL and the back gate BG is constant at the second potential V 02 (reference potential V 00 ).
- the first potential V 01 is illustratively 20 V
- the fifth potential V 05 is illustratively 15 V
- the second potential V 02 reference potential V 00 ) is illustratively 0 V.
- Time t 12 comes after time t 11
- time t 13 comes after time t 12
- time t 14 comes after time t 13
- time t 15 comes after time t 14
- time t 16 comes after time t 15 .
- the first erase voltage Vera 1 is not less than the first erase-time select gate voltage VeraG 1 at any time.
- GIDL is generated, and holes are injected into the memory layer 48 (first memory layer 48 a and second memory layer 48 b) of the memory transistor MT.
- the first erase voltage Vera 1 is set to a voltage such that the threshold voltage of the memory transistor MT is slightly higher than the target value of the erase state. For instance, when the target threshold voltage is ⁇ 2 V, the threshold voltage of the memory transistor MT is set to approximately ⁇ 1 V.
- the control unit CTU sets the wiring WR (e.g., first wiring W 1 and second wiring W 2 ) at a third potential V 03 and the electrode film WL at a fourth potential V 04 lower than the third potential V 03 .
- the fourth potential V 04 is equal to the second potential V 02 .
- the difference between the third potential V 03 and the fourth potential V 04 is equal to the difference between the first potential V 01 and the second potential V 02 . That is, the third potential V 03 is equal to the first potential V 01 , or 20 V.
- the period for which the third potential V 03 (equal to the first potential V 01 in this case) is applied in the second operation E 2 is shorter than the period for which the first potential V 01 is applied in the first operation E 1 .
- the second erase voltage Vera 2 rises from the reference potential V 00 at time t 21 , reaches the third potential V 03 at time t 23 , then keeps the third potential V 03 until time t 24 , starts falling at time t 24 , and returns to the reference potential V 00 at time t 26 .
- the period from time t 23 to time t 24 is the second period TE 2 .
- the length of the second period TE 2 is shorter than the length of the first period TE 1 .
- the second erase-time select gate voltage VeraG 2 rises from the reference potential V 00 at time t 22 , reaches a sixth potential V 06 at time t 23 , then keeps the sixth potential V 06 until time t 24 , starts falling at time t 24 , and returns to the reference potential V 00 at time t 25 .
- the time of reaching the sixth potential V 06 and the time of starting falling from the sixth potential V 06 may be different from the time t 23 of reaching the third potential V 03 and the time t 24 of starting falling from the third potential V 03 .
- the potential of the electrode film WL and the back gate BG is constant at the fourth potential V 04 , which is equal to the second potential V 02 , or the reference potential V 00 .
- the third potential V 03 is equal to the first potential V 01 , such as 20 V.
- the sixth potential V 06 is equal to the fifth potential V 05 , such as 15 V.
- Time t 22 comes after time t 21
- time t 23 comes after time t 22
- time t 24 comes after time t 23
- time t 25 comes after time t 24
- time t 26 comes after time t 25 .
- the second erase voltage Vera 2 is not less than the second erase-time select gate voltage VeraG 2 at any time.
- GIDL is generated, and holes are injected into the memory layer 48 (first memory layer 48 a and second memory layer 48 b) of the memory transistor MT.
- the first period TE 1 for which the first operation E 1 is performed is set to the period for which the first erase voltage Vera 1 is the first potential V 01 .
- the second period TE 2 for which the second operation E 2 is performed is set to the period for which the second erase voltage Vera 2 is the third potential V 03 (equal to the first potential V 01 in this example).
- the second period TE 2 is shorter than the first period TE 1 .
- the threshold voltage which has been set slightly higher by the first operation E 1 , is slightly lowered and set to the target value. That is, the threshold voltage of the memory transistor MT is set to the target threshold value, such as ⁇ 2 V.
- the length of the second period TE 2 of the second operation E 2 being shorter than the length of the first period TE 1 of the first operation E 1 ; and the difference between the third potential V 03 and the fourth potential V 04 being smaller than the difference between the first potential V 01 and the second potential V 02 .
- control unit CTU can further perform a verify read operation as described below.
- FIGS. 11A and 11B are flow charts illustrating the operation of an alternative nonvolatile semiconductor memory device according to the first embodiment.
- an alternative nonvolatile semiconductor memory device 112 performs a third operation E 3 (step S 130 ) for reading the threshold voltage of the memory transistor MT formed at the intersection between the semiconductor pillar SP and the electrode film WL.
- the configuration of the nonvolatile semiconductor memory device 112 can be the same as that of the nonvolatile semiconductor memory devices 110 and 111 , and hence the description thereof is omitted.
- the third operation E 3 is the so-called verify read operation.
- the first wiring W 1 (source line SL) is set at a second potential V 02 (e.g., 0 V)
- the second wiring W 2 (bit line BL) is set at a low potential Vcc (e.g., approximately 3 V)
- the first select gate SG 1 and the second select gate SG 2 are set at the low potential Vcc
- the electrode film WL is set at a search potential Vse.
- the search potential Vse varied that is, with the potential of the electrode film WL varied between the first potential V 01 and the second potential V 02
- the threshold voltage of the memory transistor MT corresponding to each electrode film WL is read. This operation is also performed by the control unit CTU.
- step S 131 if the threshold voltage of the memory transistor MT read by the third operation E 3 has not reached the target value, the process proceeds to the second operation E 2 , and if the threshold voltage has reached the target value, the process is completed (step S 131 ).
- the second operation E 2 (step S 120 ) is performed.
- the second operation E 2 is performed on the basis of the state of the threshold voltage of the memory transistor MT after the first operation E 1 .
- the control unit CTU performs an operation including the execution of the first operation E 1 and the execution of the second operation E 2 .
- the second operation E 2 can be performed as needed, and the erase operation EP can be performed efficiently.
- a third operation E 3 a (step S 130 a) for reading the threshold voltage of the memory transistor MT formed at the intersection between the semiconductor pillar SP and the electrode film WL is performed after the second operation E 2 .
- the configuration of the nonvolatile semiconductor memory device 113 can be the same as that of the nonvolatile semiconductor memory devices 110 and 111 , and hence the description thereof is omitted.
- the third operation E 3 a is also the verify read operation. In the third operation E 3 a, an operation similar to the aforementioned third operation E 3 is performed.
- step S 131 a If the threshold voltage of the memory transistor MT read by the third operation E 3 a has not reached the target value, the process returns to the second operation E 2 , and if the threshold voltage has reached the target value, the process is completed (step S 131 a). Then, the aforementioned step S 120 , step S 130 a, and step S 131 a are repeated until the threshold voltage reaches the target value.
- step S 130 the aforementioned third operation E 3 (step S 130 ) is performed. If the threshold voltage of the memory transistor MT read by the third operation E 3 has not reached the target value, the process proceeds to the second operation E 2 , and if the threshold voltage has reached the target value, the process is completed (step S 131 ).
- step S 130 a and step S 131 a are performed.
- the third operation E 3 a is performed after the second operation E 2 .
- the control unit CTU performs an operation (corresponding to a second additional erasure) for setting the first wiring W 1 at an eighth potential and setting the electrode film WL at a ninth potential lower than the eighth potential.
- the length of the third period being shorter than the length of the second period; and the difference between the eighth potential and the ninth potential being smaller than the difference between the third potential V 03 and the fourth potential V 04 .
- the ninth potential is illustratively equal to the fourth potential V 04 , that is, equal to the second potential V 02 .
- step S 130 and step S 131 perform step S 110 and step S 120 , then perform step S 130 a and step S 131 a, repeating the aforementioned step S 120 , step S 130 a, and step S 131 a until the threshold voltage reaches the target value.
- the third operation E 3 (or third operation E 3 a) can be performed at least one of between the first operation El and the second operation E 2 and after the second operation E 2 .
- the second operation E 2 can be repeated as needed, and the erase operation EP can be performed efficiently.
- At least one of the second period TE 2 of the second operation E 2 and the difference between the third potential V 03 and the fourth potential V 04 may be varied with the number of repetitions.
- the erase operation EP can be performed more efficiently.
- FIGS. 12A to 12D are schematic diagrams illustrating the operation of an alternative nonvolatile semiconductor memory device according to the first embodiment.
- FIGS. 12A and 12B are a schematic diagram and a graph, respectively, illustrating the state of potential in the first operation E 1 .
- FIGS. 12C and 12D are a schematic diagram and a graph, respectively, illustrating the state of potential in the second operation E 2 .
- the horizontal axis represents time t
- the vertical axis represents potential Vp.
- an erase voltage (first erase voltage Vera 1 ) is applied to the first wiring W 1 (source line SL), but the second wiring W 2 (bit line BL) is set in the floating state FLT.
- an erase-time select gate voltage (first erase-time select gate voltage VeraG 1 ) is applied to the first select gate SG 1 (source side select gate SGS), but the second select gate SG 2 (drain side select gate SGD) on the second wiring W 2 side is set in the floating state FLT.
- the memory unit MU further includes a second semiconductor pillar SP 2 provided adjacent to the first semiconductor pillar SP 1 in the second direction (Y-axis direction) orthogonal to the first direction (Z-axis direction) and piercing the multilayer structure ML in the first direction, a second memory layer 48 b provided between each electrode film WL and the second semiconductor pillar SP 2 , a second inner insulating film 42 b provided between the second memory layer 48 b and the second semiconductor pillar SP 2 , a second outer insulating film 43 b provided between each electrode film WL and the second memory layer 48 b, a second wiring W 2 electrically connected to one end (second end) of the second semiconductor pillar SP 2 , a connecting portion CP (first connecting portion CP 1 ) electrically connecting the other end (third end) opposite to the one end (first end) of the first semiconductor pillar SP 1 and the other end (fourth end) opposite to the one end (second end) of the second semiconductor pillar SP 2 , a first select gate SG 1
- the control unit CTU sets the first wiring W 1 at a first potential V 01 , the second wiring W 2 in the floating state FLT, and the electrode film WL at a second potential V 02 lower than the first potential V 01 .
- the control unit CTU sets the first wiring W 1 at a third potential V 03 , the second wiring W 2 in the floating state FLT, and the electrode film WL at a fourth potential V 04 lower than the third potential V 03 .
- the first select gate SG 1 is set at a fifth potential V 05 , which is lower than the first potential V 01 and higher than the second potential V 02 .
- the second select gate SG 2 is preferably set in the floating state FLT.
- the first select gate SG 1 is set at a sixth potential V 06 , which is lower than the third potential V 03 and higher than the fourth potential V 04 .
- the second select gate SG 2 is preferably set in the floating state FLT.
- first erase voltage Vera 1 and second erase voltage Vera 2 and the erase-time select gate voltage (first erase-time select gate voltage VeraG 1 and second erase-time select gate voltage VeraG 2 ) are applied, respectively, to the first wiring W 1 and the first select gate SG 1 corresponding to one end of a memory string, then the second wiring W 2 and the second select gate SG 2 corresponding to the other end of the memory string may be in the floating state FLT.
- FIGS. 13A to 13D are schematic diagrams illustrating the operation of a nonvolatile semiconductor memory device according to a second embodiment.
- FIGS. 13A and 13B are a schematic diagram and a graph, respectively, illustrating the state of potential in the first operation E 1 .
- FIGS. 13C and 13D are a schematic diagram and a graph, respectively, illustrating the state of potential in the second operation E 2 .
- the horizontal axis represents time t
- the vertical axis represents potential Vp.
- the second operation E 2 does not necessarily need to be performed as a combination with the first operation E 1 after the first operation E 1 , but the first operation E 1 and the second operation E 2 may be performed independently.
- the control unit CTU sets the wiring WR (e.g., first wiring W 1 and second wiring W 2 ) at a first potential V 01 when performing at least one operation of: injection of holes into one memory layer 48 (one memory section, selected memory layer 48 ) of a plurality of memory layers 48 ; and extraction of electrons from the one memory layer 48 (the one memory section, selected memory layer 48 ).
- the wiring WR e.g., first wiring W 1 and second wiring W 2
- the electrode film WL opposed to the one memory layer 48 (the one memory section) is set at a second potential V 02 lower than the first potential V 01 , and the electrode films WL opposed to the memory layers 48 (memory section) except the one memory layer 48 (the one memory section) are set in the floating state FLT.
- the electrode films WL 0 S, WL 1 S, WL 0 D, and WL 1 D opposed to the selected memory layers 48 are grounded to the reference potential V 00 , which is the second potential V 02 , and the electrode films WL 2 S, WL 3 S, WL 2 D, and WL 3 D opposed to the other memory layers 48 are set in the floating state FLT.
- a memory transistor MT corresponding to a particular electrode film WL can be selectively erased.
- the memory transistors MT corresponding to the electrode films WL 0 S, WL 1 S, WL 0 D, and WL 1 D are selectively erased.
- At least one of the erase voltage (first erase voltage Vera 1 ) and the length of the first period TE 1 can be optimally adapted to these memory transistors MT.
- the size of the through hole TH provided in the multilayer structure ML may be nonuniform depending on the distance from the substrate 11 .
- the through hole TH in the upper portion may have a larger diameter, and hence a larger curvature radius.
- a relatively larger potential difference is applied between the wiring WR and the electrode film WL to erase the memory transistor MT in the upper portion than in the lower portion.
- the first potential V 01 which is the maximum of the first erase voltage Vera 1
- the second potential V 02 is the reference potential V 00 , or the ground potential GND (0 V).
- the setting of the potential of the first select gate SG 1 and the second select gate SG 2 (fifth potential V 05 , or first erase-time select gate voltage VeraG 1 ) can be the same as that described with reference to FIGS. 6A to 6D , and hence the description thereof is omitted.
- the erase state can be made uniform, which can improve controllability in the subsequent write operation, for instance. Furthermore, this improves retention characteristics, stabilizes the erase state, and also suppresses erroneous write. Furthermore, selective erasure of only the desired memory transistor MT serves to improve reliability and accelerate the erase operation.
- the electrode films WL 2 S, WL 3 S, WL 2 D, and WL 3 D are grounded to the reference potential V 00 , which is the fourth potential V 04 , and the electrode films WL 0 S, WL 1 S, WL 0 D, and WL 1 D opposed to the other memory layers 48 are set in the floating state FLT.
- the memory transistors MT corresponding to the electrode films WL 2 S, WL 3 S, WL 2 D, and WL 3 D are selectively erased.
- At least one of the erase voltage (second erase voltage Vera 2 ) and the length of the second period TE 2 can be optimally adapted to these memory transistors MT.
- the third potential V 03 which is the maximum of the second erase voltage Vera 2 , is illustratively 19 V
- the fourth potential V 04 is the reference potential V 00 , or the ground potential GND (0 V).
- the setting of the potential of the first select gate SG 1 and the second select gate SG 2 (sixth potential V 06 , or the maximum of the second erase-time select gate voltage VeraG 2 ) can be the same as that described with reference to FIGS. 6A to 6D , and hence the description thereof is omitted.
- the erase state can be made uniform, which can improve controllability in the subsequent write operation, for instance. Furthermore, this improves retention characteristics, stabilizes the erase state, and also suppresses erroneous write. Furthermore, selective erasure serves to improve reliability and accelerate the erase operation.
- the control unit CTU performs a first operation E 1 for setting the wiring WR (first wiring W 1 and second wiring W 2 ) at a first potential V 01 , setting the electrode film WL opposed to the first selected memory layer 48 at a second potential V 02 lower than the first potential V 01 , and setting the electrode film WL opposed to first non-selected memory layers 48 (the memory layers 48 except the first selected memory layer 48 , memory section) in the floating state FLT.
- the control unit CTU can perform a second operation E 2 for setting the wiring WR (first wiring W 1 and second wiring W 2 ) at a third potential V 03 , setting the electrode film WL opposed to the second selected memory layer 48 (the memory section) at a fourth potential V 04 lower than the third potential V 03 , and setting the electrode film WL opposed to second non-selected memory layers 48 (the memory layers 48 except the second selected memory layer 48 , the memory section)) in the floating state FLT.
- the length of the second period TE 2 being different from the length of the first period TE 1 ; and the difference between the third potential V 03 and the fourth potential V 04 being different from the difference between the first potential V 01 and the second potential V 02 .
- each desired memory transistor MT can be selectively erased by an optimal erase voltage.
- the erase state can be made more uniform.
- the second wiring W 2 in the first operation E 1 , with the first wiring W 1 set at a first potential V 01 , the second wiring W 2 can be set in the floating state FLT, and with the first select gate SG 1 set at a fifth potential V 05 , the second select gate SG 2 can be set in the floating state FLT. Furthermore, in the second operation E 2 , with the first wiring W 1 set at a third potential V 03 , the second wiring W 2 can be set in the floating state FLT, and with the first select gate SG 1 set at a sixth potential V 06 , the second select gate SG 2 can be set in the floating state FLT.
- FIGS. 14A to 14F are schematic diagrams illustrating the operation of a nonvolatile semiconductor memory device according to a third embodiment.
- FIG. 14A is a schematic diagram illustrating the state of potential in a nonvolatile semiconductor memory device 130 .
- FIGS. 14B to 14F are graphs illustrating the state of potential, where FIG. 14B shows the erase voltage Vera and the erase-time select gate voltage VeraG, and FIGS. 14C to 14F show, respectively, the application voltage VWL 3 to the electrode films WL 3 S and WL 3 D, the application voltage VWL 2 to the electrode films WL 2 S and WL 2 D, the application voltage VWL 1 to the electrode films WL 1 S and WL 1 D, and the application voltage VWL 0 to the electrode films WL 0 S and WL 0 D.
- control unit CTU performs the following process in the operation of performing at least one of: injection of holes into the memory layer 48 ; and extraction of electrons from the memory layer 48 .
- the control unit CTU sets the wiring WR (e.g., first wiring W 1 and second wiring W 2 ) at a first potential V 01 and one electrode film WL of a plurality of electrode films WL at a second potential V 02 lower than the first potential V 01 . Furthermore, the control unit CTU sets another electrode film WL of the plurality of electrode films WL at a seventh potential V 07 , which is lower than the first potential V 01 and different from the second potential V 02 .
- the wiring WR e.g., first wiring W 1 and second wiring W 2
- the control unit CTU sets another electrode film WL of the plurality of electrode films WL at a seventh potential V 07 , which is lower than the first potential V 01 and different from the second potential V 02 .
- the first potential V 01 is illustratively 20 V
- the second potential V 02 is illustratively the reference potential V 00 , or 0 V.
- the erase voltage Vera, the erase-time select gate voltage VeraG, the fifth potential V 05 , the period TE, and time t 11 , t 12 , t 13 , t 14 , t 15 , and t 16 illustrated in FIG. 14B can be the same as the first erase voltage Vera 1 , the first erase-time select gate voltage VeraG 1 , the fifth potential V 05 , the first period TE 1 , and time t 11 , t 12 , t 13 , t 14 , t 15 , and t 16 described with reference to FIGS. 6A to 6D , and hence the description thereof is omitted.
- all the electrode films WL are simultaneously set at the second potential V 02 .
- at least two of the electrode films WL are set at different potentials.
- the application voltage VWL 3 to the electrode films WL 3 S and WL 3 D is constant at the second potential V 02 (reference potential V 00 ), or 0 V.
- the maximum of the application voltage VWL 2 to the electrode films WL 2 S and WL 2 D is illustratively 1 V.
- the maximum of the application voltage VWL 1 to the electrode films WL 1 S and WL 1 D is illustratively 2 V.
- the maximum of the application voltage VWL 0 to the electrode films WL 0 S and WL 0 D is illustratively 3 V.
- Each of the application voltages VWL 0 to VWL 2 rises from the reference potential V 00 at time t 11 , reaches the associated maximum potential (3 V, 2 V and 1 V) at time t 13 , then keeps the maximum potential until time t 14 , starts falling at time t 14 , and returns to the reference potential V 00 at time t 16 .
- the period from time t 13 to time t 14 is the period TE.
- each memory transistor MT opposed to the associated electrode film WL can be optimally erased.
- the size of the through hole TH provided in the multilayer structure ML may be nonuniform depending on the distance from the substrate 11 .
- the through hole TH may have a larger diameter, and hence a larger curvature radius, in the upper portion (substrate-distal portion) at farther distance from the substrate 11 than the lower portion.
- the electrode film WL in the upper portion having a relatively larger curvature radius is set at 0 V
- the electrode film WL in the lower portion having a relatively smaller curvature radius is set at a voltage higher than 0 V, for instance
- a first region e.g., substrate-distal portion, or upper portion
- a second region e.g., substrate-proximal portion, or lower portion
- the aforementioned one electrode film WL of a plurality of electrode films WL is an electrode film WL in the first region
- the aforementioned other electrode film WL of the plurality of electrode films WL is an electrode film WL in the second region.
- the seventh potential V 07 is illustratively 1 V to 3 V, which is higher than the second potential V 02 (e.g., 0 V).
- the maximum of the application voltage VWL 0 to the electrode film WL 0 S and the electrode film WL 0 D, for instance, corresponding to the memory transistors MT in the lower portion is set higher than the maximum of the application voltage VWL 3 to the electrode film WL 3 S and the electrode film WL 3 D corresponding to the memory transistors MT in the upper portion so that optimal potential differences are respectively applied to the memory transistors MT in the upper portion and the lower portion.
- each of the memory transistors MT can be set at a suitable erase state.
- the second wiring W 2 can be set in the floating state FLT, and with the first select gate SG 1 set at a fifth potential V 05 , the second select gate SG 2 can be set in the floating state FLT.
- the memory transistors MT opposed to different electrode films WL can be separately erased by varying the erase voltage Vera and further varying the potential VWL depending on the electrode film WL.
- FIGS. 15 and 16 are a schematic cross-sectional view and a schematic perspective view, respectively, illustrating the configuration of a nonvolatile semiconductor memory device according to a fourth embodiment.
- FIG. 16 shows only the conductive portions and omits the insulating portions.
- a nonvolatile semiconductor memory device 140 also includes a memory unit MU and a control unit CTU.
- semiconductor pillars SP are not connected in a U-shape, but are independent of each other. That is, the nonvolatile semiconductor memory device 140 includes linear NAND strings.
- An upper select gate USG (second select gate SG 2 , illustratively serving as a drain side select gate SGD) is provided above the multilayer structure ML, and a lower select gate LSG (first select gate SG 1 , illustratively serving as a source side select gate SGS) is provided below the multilayer structure ML.
- An upper select gate insulating film USGI illustratively made of silicon oxide is provided between the upper select gate USG and the semiconductor pillar SP, and a lower select gate insulating film LSGI illustratively made of silicon oxide is provided between the lower select gate LSG and the semiconductor pillar SP.
- a source line SL (first wiring W 1 , which is one of the wirings WR) is provided below the lower select gate LSG.
- An interlayer insulating film 13 a is provided below the source line SL, and an interlayer insulating film 13 b is provided between the source line SL and the lower select gate LSG.
- the semiconductor pillar SP is connected to the source line SL below the lower select gate LSG and to a bit line BL (second wiring W 2 , which is one of the wirings WR) above the upper select gate USG.
- memory transistors MT memory cells MC are formed in the multilayer structure ML between the upper select gate USG and the lower select gate LSG, and the semiconductor pillar SP functions as one linear memory string.
- This memory string is illustratively a NAND string.
- the upper select gate USG and the lower select gate LSG are divided in the Y-axis direction by an interlayer insulating film 17 and an interlayer insulating film 13 c, respectively, and shaped like strips aligning in the X-axis direction.
- bit line BL connected to the upper portion of the semiconductor pillar SP and the source line SL connected to the lower portion of the semiconductor pillar SP are shaped like strips aligning in the Y-axis direction.
- the electrode film WL is a plate-like conductive film parallel to the X-Y plane.
- control unit CTU performs the operation described with reference to the first to third embodiments.
- a stable erase state can be realized.
- the interelectrode insulating film 14 , the inner insulating film 42 , and the outer insulating film 43 can be a monolayer film made of a material selected from the group including silicon oxide, silicon nitride, silicon oxynitride, aluminum oxide, aluminum oxynitride, hafnia, hafnium aluminate, hafnia nitride, hafnium nitride aluminate, hafnium silicate, hafnium nitride silicate, lanthanum oxide, and lanthanum aluminate, or a multilayer film made of a plurality of materials selected from the group.
- the memory layer 48 can be a monolayer film made of a material selected from the group including silicon nitride, silicon oxynitride, aluminum oxide, aluminum oxynitride, hafnia, hafnium aluminate, hafnia nitride, hafnium nitride aluminate, hafnium silicate, hafnium nitride silicate, lanthanum oxide, and lanthanum aluminate, or a multilayer film made of a plurality of materials selected from the group.
- perpendicular and parallel refer to not only strictly perpendicular and strictly parallel but also include, for instance, the fluctuation due to manufacturing processes, etc. It is sufficient to be substantially perpendicular and substantially parallel.
- the embodiments of the invention have been described with reference to examples. However, the invention is not limited to these examples.
- various specific configurations of the components such as the substrate, electrode film, insulating film, insulating layer, multilayer structure, memory layer, charge storage layer, semiconductor pillar, word line, bit line, source line, wiring, memory transistor, and select gate transistor constituting the nonvolatile semiconductor memory device are encompassed within the scope of the invention as long as those skilled in the art can similarly practice the invention and achieve similar effects by suitably selecting such configurations from conventionally known ones.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
- Read Only Memory (AREA)
Abstract
Description
Claims (37)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/296,237 USRE46957E1 (en) | 2009-09-16 | 2014-06-04 | Nonvolatile semiconductor memory device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2009-214116 | 2009-09-16 | ||
JP2009214116A JP4975794B2 (en) | 2009-09-16 | 2009-09-16 | Nonvolatile semiconductor memory device |
US12/725,742 US8194467B2 (en) | 2009-09-16 | 2010-03-17 | Nonvolatile semiconductor memory device |
US14/296,237 USRE46957E1 (en) | 2009-09-16 | 2014-06-04 | Nonvolatile semiconductor memory device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/725,742 Reissue US8194467B2 (en) | 2009-09-16 | 2010-03-17 | Nonvolatile semiconductor memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE46957E1 true USRE46957E1 (en) | 2018-07-17 |
Family
ID=43730415
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/725,742 Ceased US8194467B2 (en) | 2009-09-16 | 2010-03-17 | Nonvolatile semiconductor memory device |
US14/296,237 Active 2030-11-18 USRE46957E1 (en) | 2009-09-16 | 2014-06-04 | Nonvolatile semiconductor memory device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/725,742 Ceased US8194467B2 (en) | 2009-09-16 | 2010-03-17 | Nonvolatile semiconductor memory device |
Country Status (2)
Country | Link |
---|---|
US (2) | US8194467B2 (en) |
JP (1) | JP4975794B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI807576B (en) * | 2021-08-18 | 2023-07-01 | 日商鎧俠股份有限公司 | memory system |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130082232A1 (en) | 2011-09-30 | 2013-04-04 | Unity Semiconductor Corporation | Multi Layered Conductive Metal Oxide Structures And Methods For Facilitating Enhanced Performance Characteristics Of Two Terminal Memory Cells |
US8937292B2 (en) | 2011-08-15 | 2015-01-20 | Unity Semiconductor Corporation | Vertical cross point arrays for ultra high density memory applications |
JP2011014817A (en) * | 2009-07-06 | 2011-01-20 | Toshiba Corp | Nonvolatile semiconductor memory device |
JP5380190B2 (en) * | 2009-07-21 | 2014-01-08 | 株式会社東芝 | Nonvolatile semiconductor memory device and manufacturing method thereof |
JP5121869B2 (en) | 2010-03-23 | 2013-01-16 | 株式会社東芝 | Method for manufacturing nonvolatile semiconductor memory device |
KR101738103B1 (en) * | 2010-09-10 | 2017-05-22 | 삼성전자주식회사 | Therr dimensional semiconductor memory devices |
JP2012146350A (en) * | 2011-01-07 | 2012-08-02 | Toshiba Corp | Nonvolatile semiconductor memory device |
US8559231B2 (en) | 2011-03-08 | 2013-10-15 | Micron Technology, Inc. | Sense operation in a stacked memory array device |
JP2012203969A (en) * | 2011-03-25 | 2012-10-22 | Toshiba Corp | Nonvolatile semiconductor memory device |
JP2012204684A (en) * | 2011-03-25 | 2012-10-22 | Toshiba Corp | Nonvolatile semiconductor memory device |
JP5524134B2 (en) * | 2011-06-14 | 2014-06-18 | 株式会社東芝 | Nonvolatile semiconductor memory device |
JP2013020682A (en) | 2011-07-14 | 2013-01-31 | Toshiba Corp | Nonvolatile semiconductor memory device |
JP5543950B2 (en) * | 2011-09-22 | 2014-07-09 | 株式会社東芝 | Nonvolatile semiconductor memory device manufacturing method and nonvolatile semiconductor memory device |
US8897070B2 (en) | 2011-11-02 | 2014-11-25 | Sandisk Technologies Inc. | Selective word line erase in 3D non-volatile memory |
US8908435B2 (en) | 2011-12-21 | 2014-12-09 | Sandisk Technologies Inc. | Erase operation with controlled select gate voltage for 3D non-volatile memory |
US8488382B1 (en) | 2011-12-21 | 2013-07-16 | Sandisk Technologies Inc. | Erase inhibit for 3D non-volatile memory |
US8804430B2 (en) * | 2012-03-26 | 2014-08-12 | Sandisk Technologies Inc. | Selected word line dependent select gate diffusion region voltage during programming |
US8638608B2 (en) | 2012-03-26 | 2014-01-28 | Sandisk Technologies Inc. | Selected word line dependent select gate voltage during program |
US8787094B2 (en) | 2012-04-18 | 2014-07-22 | Sandisk Technologies Inc. | Soft erase operation for 3D non-volatile memory with selective inhibiting of passed bits |
US9019775B2 (en) | 2012-04-18 | 2015-04-28 | Sandisk Technologies Inc. | Erase operation for 3D non-volatile memory with controllable gate-induced drain leakage current |
JP2014026695A (en) | 2012-07-26 | 2014-02-06 | Toshiba Corp | Nonvolatile semiconductor memory device |
KR102154784B1 (en) * | 2013-10-10 | 2020-09-11 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
JP2015176624A (en) | 2014-03-14 | 2015-10-05 | 株式会社東芝 | semiconductor memory device |
KR102200493B1 (en) | 2014-05-13 | 2021-01-11 | 삼성전자주식회사 | 3 dimensionanl memory device of storage device having the same |
KR102179168B1 (en) | 2014-06-11 | 2020-11-16 | 삼성전자주식회사 | Non-volatile memory device having vertical cell |
KR20160013756A (en) * | 2014-07-28 | 2016-02-05 | 에스케이하이닉스 주식회사 | Interconnection structure, semiconductor device and manufaturing method thereof |
JP2016062622A (en) | 2014-09-16 | 2016-04-25 | 株式会社東芝 | Semiconductor storage device and driving method of the same |
JP2016225614A (en) | 2015-05-26 | 2016-12-28 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US9589651B1 (en) | 2015-11-18 | 2017-03-07 | Kabushiki Kaisha Toshiba | Semiconductor memory device and controlling method thereof |
JP6613220B2 (en) * | 2016-09-14 | 2019-11-27 | キオクシア株式会社 | Semiconductor memory device |
JP6662323B2 (en) * | 2017-02-15 | 2020-03-11 | 株式会社デンソー | Data erasing device for nonvolatile semiconductor memory device and method for manufacturing nonvolatile semiconductor memory device |
US10340281B2 (en) * | 2017-03-14 | 2019-07-02 | Macronix International Co., Ltd. | Three-dimensional semiconductor device and method of manufacturing the same |
US10804287B2 (en) * | 2017-08-28 | 2020-10-13 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory devices and fabricating methods thereof |
JP2020047321A (en) | 2018-09-14 | 2020-03-26 | キオクシア株式会社 | Semiconductor storage device |
TWI673857B (en) * | 2018-09-17 | 2019-10-01 | 旺宏電子股份有限公司 | Memory device and manufacturing method for the same |
JP2021044397A (en) * | 2019-09-11 | 2021-03-18 | キオクシア株式会社 | Semiconductor storage device |
JP2023045251A (en) * | 2021-09-21 | 2023-04-03 | キオクシア株式会社 | Semiconductor storage device and data erasing method |
Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0668688A (en) | 1992-06-09 | 1994-03-11 | Seiko Epson Corp | Non-volatile semiconductor device |
JPH11250677A (en) | 1998-12-17 | 1999-09-17 | Hitachi Ltd | Semiconductor non-volatile storage and it information erasure method |
JP2000188384A (en) | 1998-12-22 | 2000-07-04 | Toshiba Corp | Nonvolatile semiconductor storage device |
JP2004023044A (en) | 2002-06-20 | 2004-01-22 | Toshiba Corp | Nonvolatile semiconductor memory device |
JP2006079802A (en) | 2004-09-09 | 2006-03-23 | Macronix Internatl Co Ltd | Method and device for operating single line charge-trapping memory cell |
JP2007180389A (en) | 2005-12-28 | 2007-07-12 | Toshiba Corp | Semiconductor memory device, and method of manufacturing same |
JP2007266143A (en) | 2006-03-27 | 2007-10-11 | Toshiba Corp | Non-volatile semiconductor memory device and manufacturing method therefor |
US20080067583A1 (en) * | 2006-09-15 | 2008-03-20 | Masaru Kidoh | Nonvolatile semiconductor memory device and manufacturing method thereof |
JP2008536249A (en) | 2005-03-31 | 2008-09-04 | サンディスク コーポレイション | Method of erasing non-volatile memory using word line change condition to correct memory cell with slow erasing speed |
US20090146190A1 (en) * | 2007-11-30 | 2009-06-11 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method for fabricating semiconductor memory device |
JP2009146954A (en) | 2007-12-11 | 2009-07-02 | Toshiba Corp | Non-volatile semiconductor storage device |
US20090268523A1 (en) * | 2008-04-23 | 2009-10-29 | Hiroshi Maejima | Three dimensional stacked nonvolatile semiconductor memory |
US20100002515A1 (en) * | 2008-07-02 | 2010-01-07 | Lutze Jeffrey W | Programming And Selectively Erasing Non-Volatile Storage |
US20100118610A1 (en) * | 2008-11-13 | 2010-05-13 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
US20100181612A1 (en) * | 2009-01-22 | 2010-07-22 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method for manufacturing same |
US7847342B2 (en) * | 2007-11-30 | 2010-12-07 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor storage device and method of manufacturing the same |
US20110013458A1 (en) * | 2009-07-20 | 2011-01-20 | Samsung Electronics Co., Ltd. | Memory devices supporting simultaneous programming of multiple cells and programming methods thereof |
US20110019486A1 (en) * | 2009-07-22 | 2011-01-27 | Samsung Electronics Co., Ltd. | Semiconductor memory device and programming method thereof |
US7910979B2 (en) * | 2008-07-08 | 2011-03-22 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
US7910973B2 (en) * | 2008-03-17 | 2011-03-22 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
US7969789B2 (en) * | 2008-08-06 | 2011-06-28 | Kabushiki Kaisha Toshiba | Method for driving nonvolatile semiconductor memory device |
US8013383B2 (en) * | 2008-02-25 | 2011-09-06 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor storage device including a plurality of memory strings |
US8203187B2 (en) * | 2009-03-03 | 2012-06-19 | Macronix International Co., Ltd. | 3D memory array arranged for FN tunneling program and erase |
-
2009
- 2009-09-16 JP JP2009214116A patent/JP4975794B2/en active Active
-
2010
- 2010-03-17 US US12/725,742 patent/US8194467B2/en not_active Ceased
-
2014
- 2014-06-04 US US14/296,237 patent/USRE46957E1/en active Active
Patent Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0668688A (en) | 1992-06-09 | 1994-03-11 | Seiko Epson Corp | Non-volatile semiconductor device |
JPH11250677A (en) | 1998-12-17 | 1999-09-17 | Hitachi Ltd | Semiconductor non-volatile storage and it information erasure method |
JP2000188384A (en) | 1998-12-22 | 2000-07-04 | Toshiba Corp | Nonvolatile semiconductor storage device |
JP2004023044A (en) | 2002-06-20 | 2004-01-22 | Toshiba Corp | Nonvolatile semiconductor memory device |
JP2006079802A (en) | 2004-09-09 | 2006-03-23 | Macronix Internatl Co Ltd | Method and device for operating single line charge-trapping memory cell |
JP2008536249A (en) | 2005-03-31 | 2008-09-04 | サンディスク コーポレイション | Method of erasing non-volatile memory using word line change condition to correct memory cell with slow erasing speed |
JP2007180389A (en) | 2005-12-28 | 2007-07-12 | Toshiba Corp | Semiconductor memory device, and method of manufacturing same |
US20070158736A1 (en) * | 2005-12-28 | 2007-07-12 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of fabricating the same |
JP2007266143A (en) | 2006-03-27 | 2007-10-11 | Toshiba Corp | Non-volatile semiconductor memory device and manufacturing method therefor |
US7936004B2 (en) * | 2006-03-27 | 2011-05-03 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and manufacturing method thereof |
US20080067583A1 (en) * | 2006-09-15 | 2008-03-20 | Masaru Kidoh | Nonvolatile semiconductor memory device and manufacturing method thereof |
US20090146190A1 (en) * | 2007-11-30 | 2009-06-11 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method for fabricating semiconductor memory device |
US7847342B2 (en) * | 2007-11-30 | 2010-12-07 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor storage device and method of manufacturing the same |
JP2009146954A (en) | 2007-12-11 | 2009-07-02 | Toshiba Corp | Non-volatile semiconductor storage device |
US8013383B2 (en) * | 2008-02-25 | 2011-09-06 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor storage device including a plurality of memory strings |
US7910973B2 (en) * | 2008-03-17 | 2011-03-22 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
US20090268523A1 (en) * | 2008-04-23 | 2009-10-29 | Hiroshi Maejima | Three dimensional stacked nonvolatile semiconductor memory |
US20100002515A1 (en) * | 2008-07-02 | 2010-01-07 | Lutze Jeffrey W | Programming And Selectively Erasing Non-Volatile Storage |
US8743624B2 (en) * | 2008-07-02 | 2014-06-03 | SanDisk Technologies, Inc. | Programming and selectively erasing non-volatile storage |
US7910979B2 (en) * | 2008-07-08 | 2011-03-22 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
US7969789B2 (en) * | 2008-08-06 | 2011-06-28 | Kabushiki Kaisha Toshiba | Method for driving nonvolatile semiconductor memory device |
US20100118610A1 (en) * | 2008-11-13 | 2010-05-13 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
US20100181612A1 (en) * | 2009-01-22 | 2010-07-22 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method for manufacturing same |
US8203187B2 (en) * | 2009-03-03 | 2012-06-19 | Macronix International Co., Ltd. | 3D memory array arranged for FN tunneling program and erase |
US20110013458A1 (en) * | 2009-07-20 | 2011-01-20 | Samsung Electronics Co., Ltd. | Memory devices supporting simultaneous programming of multiple cells and programming methods thereof |
US20110019486A1 (en) * | 2009-07-22 | 2011-01-27 | Samsung Electronics Co., Ltd. | Semiconductor memory device and programming method thereof |
Non-Patent Citations (1)
Title |
---|
Office Action dated Jan. 5, 2012 in Japan Application No. 2009-214116 (With English Translation). |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI807576B (en) * | 2021-08-18 | 2023-07-01 | 日商鎧俠股份有限公司 | memory system |
Also Published As
Publication number | Publication date |
---|---|
JP2011066110A (en) | 2011-03-31 |
US8194467B2 (en) | 2012-06-05 |
JP4975794B2 (en) | 2012-07-11 |
US20110063914A1 (en) | 2011-03-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE46957E1 (en) | Nonvolatile semiconductor memory device | |
USRE47815E1 (en) | Nonvolatile semiconductor memory device | |
US8654586B2 (en) | Nonvolatile semiconductor memory device | |
US9747995B2 (en) | Nonvolatile memory devices, operating methods thereof and memory systems including the same | |
US8559221B2 (en) | Nonvolatile semiconductor memory device and method for driving same | |
KR101141798B1 (en) | Nonvolatile semiconductor memory device | |
TWI567947B (en) | Semiconductor memory device | |
US8817538B2 (en) | Nonvolatile semiconductor memory device and method for erasing data thereof | |
JP5378255B2 (en) | Nonvolatile semiconductor memory device and driving method of nonvolatile semiconductor memory device | |
US8830757B2 (en) | Method for operating nonvolatile semiconductor memory device | |
KR20120060661A (en) | Nonvolatile memory device and operating method thereof | |
JP2012009512A (en) | Nonvolatile semiconductor memory device and method of manufacturing the same | |
JP2012160222A (en) | Nonvolatile semiconductor memory device | |
US11386959B2 (en) | Semiconductor storage device | |
US11011541B2 (en) | Semiconductor memory device in which memory cells are three-dimensionally arrange | |
US20240192873A1 (en) | Multi-tier sub-block mode operation | |
US12046297B2 (en) | Method to optimize first read versus second read margin by switching boost timing | |
US12057157B2 (en) | Low power mode with read sequence adjustment | |
US20230154550A1 (en) | Techniques for erasing the memory cells of edge word lines | |
US20220284965A1 (en) | Negative bit line biasing during quick pass write programming | |
US11222694B1 (en) | Reference current generator control scheme for sense amplifier in NAND design | |
KR20220021181A (en) | Nonvolatile memory device including erase transistor | |
US20230253053A1 (en) | Neighbor bit line coupling enhanced gate-induced drain leakage erase for memory apparatus with on-pitch semi-circle drain side select gate technology |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:043355/0058 Effective date: 20170713 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: K.K. PANGEA, JAPAN Free format text: MERGER;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055659/0471 Effective date: 20180801 Owner name: KIOXIA CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055669/0001 Effective date: 20191001 Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:K.K. PANGEA;REEL/FRAME:055669/0401 Effective date: 20180801 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |