USRE41865E1 - CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling - Google Patents
CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling Download PDFInfo
- Publication number
- USRE41865E1 USRE41865E1 US11/412,249 US41224906A USRE41865E US RE41865 E1 USRE41865 E1 US RE41865E1 US 41224906 A US41224906 A US 41224906A US RE41865 E USRE41865 E US RE41865E
- Authority
- US
- United States
- Prior art keywords
- signal
- voltage
- reset
- analog
- mode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
- 238000005070 sampling Methods 0.000 title claims abstract description 19
- 230000002596 correlated effect Effects 0.000 title abstract description 16
- 239000003990 capacitor Substances 0.000 claims abstract description 44
- 238000012546 transfer Methods 0.000 claims description 13
- 238000000034 method Methods 0.000 claims description 12
- 230000000875 corresponding effect Effects 0.000 abstract description 5
- 238000006243 chemical reaction Methods 0.000 description 13
- 238000010586 diagram Methods 0.000 description 10
- 238000012545 processing Methods 0.000 description 4
- 230000006870 function Effects 0.000 description 3
- 238000012937 correction Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000015654 memory Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000013139 quantization Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/71—Charge-coupled device [CCD] sensors; Charge-transfer registers specially adapted for CCD sensors
- H04N25/75—Circuitry for providing, modifying or processing image signals from the pixel array
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/616—Noise processing, e.g. detecting, correcting, reducing or removing noise involving a correlated sampling function, e.g. correlated double sampling [CDS] or triple sampling
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/7795—Circuitry for generating timing or clock signals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/78—Readout circuits for addressed sensors, e.g. output amplifiers or A/D converters
Definitions
- the invention relates to image sensors and, more particularly, to a complimentary metal oxide semiconductor (CMOS) image sensor able to perform analog correlated double sampling (CDS).
- CMOS complimentary metal oxide semiconductor
- CDS analog correlated double sampling
- an image sensor is an apparatus that captures images from objects by using the property that silicon semiconductors react with visible light.
- CCD charge coupled devices
- CMOS imagers have an advantage over CCD imagers in that supplementary analog and digital circuits can be integrated together with a CMOS image sensing portion on a single chip with very low cost, which makes it possible for the CMOS image sensor to have analog-to-digital conversion circuits and other image processing logic circuits integrated on a single imager.
- the on-chip analog-to-digital conversion circuits are comprised of as many comparators as columns in a pixel array of the CMOS image sensor and the picture quality of the CMOS image sensor depends largely on the quality of these comparators that convert analog pixel signals into digital signals.
- FIG. 1 is a block diagram illustrating a conventional CMOS image sensor with the function of correlated double sampling.
- the conventional CMOS image sensor includes a pixel array 100 , a comparator array 200 , a line buffer 300 , a ramp signal generator 400 , a digital controller 500 and a row decoder 600 .
- the pixel array 100 has unit pixels arranged in the Bayer Pattern and the ramp signal generator 400 generates a ramp signal (as a reference signal for comparison) that is required to find a digital value according to an input analog signal from the pixel.
- the line buffer 300 consists of 4 arrays of dynamic latch circuits to store the digital value from the comparator array 200 and the digital controller 500 controls the row decoder 600 , the line buffer 300 and the ramp generator 400 , and performs additional image signal processing.
- the row decoder 600 selects a specific row of the pixel array 100 to read out the analog pixel signals under the control of the digital controller 500 .
- the analog pixel signals are input to the comparator array 200 , along with the ramp signal produced by the ramp signal generator 400 .
- the comparators of the comparator array 200 compare the analog pixel signals with the ramp signal to find the digital pixel signals for analog-to-digital conversion.
- the comparator array 200 has as many comparators as columns in the pixel array 100 and these comparators perform the analog-to-digital conversion on a row-by-row basis.
- the converted digital data (signals) are stored in the line buffer 300 on a column by column basis.
- the digital pixel signals stored in the line buffer 300 are then transferred to the digital controller 500 , which performs the image processing on them and then outputs the digital image signals through the output pins of the CMOS image sensor.
- FIG. 2 is a block diagram illustrating the analog-to-digital conversion circuits of a column of the conventional CMOS image sensor in FIG. 1 .
- FIG. 3 is a waveform of ramp signal to be compared with the analog pixel signal. There are two ramps in the overall ramp signal, which actually perform two analog-to-digital conversions for correlated double sampling (CDS).
- CDS correlated double sampling
- analog-to-digital conversion is carried out by a comparator 210 , which is a so-called column ADC(analog-to-digital converter), to compare the analog signal obtained from a unit pixel 110 with the ramp signal from the ramp signal generator 400 .
- the resulting output signal of the comparator 210 controls the latch 310 to catch and keep the digital gray code that becomes a digital pixel signal in gray code.
- the gray counter (not shown) is used for minimal error owing to the asynchronous output signal of the comparator 210 .
- the unit pixel 110 includes a photodiode 32 to generate a voltage from an image of an object; a transfer transistor Tx to cut the current pass, which will give the photodiode the chance to collect the photo-generated electrons to produce the pixel voltage; and a source-follower (or drive) transistor Dx driven by the photodiode voltage transferred through the transfer transistor Tx, which has a function to safely transfer the pixel voltage to the comparator.
- the unit pixel 110 also includes a reset transistor Rx that has two functions, to flush out all the electrons in the photodiode and to apply a reset signal to a gate of the source-follower transistor Dx; a selection transistor Sx to let the source-follower voltage out to a comparator 210 ; and a bias current source Is to supply the bias current to the source-follower transistor Dx.
- a reset transistor Rx that has two functions, to flush out all the electrons in the photodiode and to apply a reset signal to a gate of the source-follower transistor Dx
- a selection transistor Sx to let the source-follower voltage out to a comparator 210
- a bias current source Is to supply the bias current to the source-follower transistor Dx.
- CDS correlated double sampling
- the transfer transistor Tx should be turned off, the reset transistor Rx is to be on for a time long enough to charge the floating node connected to the gate of source-follower transistor Dx up to VDD and then off, and the select transistor Sx must be on to apply the output voltage of the source-follower to the comparator.
- AD(analog-to-digital) conversion cycle the digital value of the pixel reset voltage is stored in the reset bank of line buffer.
- the transfer transistor Tx is turned on for some time long enough to complete the process of charge sharing of the photodiode and the floating node of the Dx transistor and then off, and the select transistor Sx is turned on to apply the data voltage of the transistor Dx to the comparator for AD conversion.
- the Rx transistor is always off.
- the digital value of pixel data is stored in the data bank of line buffer.
- the actual CDS process is carried out by the digital control block 500 , which digitally subtracts the reset value from the data value, to filter out all the signal sources of fixed pattern noise.
- the process of AD conversion of this imager is simple.
- the digital control block 500 starts to count the gray code and the gates of digital latches in the line buffer 300 controlled by the comparator 200 that compares the ramp signal (+) and the pixel voltage ( ⁇ ), opens the gates of latches when the ramp signal is higher than the pixel voltage, and closes the gates when it is lower are open and ready for the digital latches to follow the codes of the gray counter.
- the comparator 200 then closes the gates of latches in the line buffer 300 when the ramp signal is the same as, or lower than, the pixel voltage, which means that the latches of the column controlled by the comparator of that column keep the digital value in gray code converted from the analog pixel voltage.
- the ramp generator scans from the voltage higher than the maximum possible pixel voltage to the voltage lower than the minimum possible pixel voltage so that the comparator can convert all the analog pixel voltages to digital codes.
- the gray codes in the line buffer are then transferred to the digital control block 500 , converted to the binary codes, and processed with the CDS operation after the completion of AD conversion of a full row of pixel voltages.
- FIG. 4 is a circuit diagram of the conventional comparator of FIG. 2 . However, the detailed description will be omitted because this CMOS differential amplifier is well known to those skilled in the art to which the subject matter pertains.
- CMOS differential amplifier has an offset voltage and, for the case that a few hundreds of comparators are implemented with such differential amplifiers, the offset voltages of the comparators are not uniform. Therefore, these mismatches of offset voltages of comparators result in the fixed pattern noise in the image captured by this imager. That is why CDS is important in this type of AD conversion. But the traditional CDS performed in the images of FIG. 1 is done digitally, which causes quantization noise.
- FIG. 5 is a block diagram of the line buffer 300 of FIG. 1 .
- two registers of 8-bit or 9-bit latch cells are required for one pixel value owing to CDS operation.
- Another weak point is that it is impossible to use a specific gamma correction for the pixel analog signals because the start voltage of the ramp signal is different from one another due to the various offset voltages of the comparators.
- the disclosed CMOS image sensor may include an image capturer for capturing an image for analog image signal from an object and an analog-to-digital converter that converts the analog image signal to a digital value using a ramp signal.
- the analog-to-digital converter may include a chopper-type comparator receiving the analog image signal and the ramp signal and a first capacitor that receives a start voltage of the ramp signal and charging a voltage level corresponding the start voltage of the ramp signal in a reset mode and for receiving a down-ramping signal of the ramp signal in a count mode in order to remove an device offset voltage.
- the CMOS image sensor may also include a ramp signal generator providing the ramp signal to the analog-to-digital converter.
- a rest mode the start voltage of the ramp signal is charged in the first capacitor and a reset voltage of the image capturer is simultaneously charged in the chopper-type comparator.
- a charge transfer mode the analog image signal from the image capturer is provided to the chopper-type comparator.
- a count mode the down-ramping signal of the ramp signal is provided to the chopper-type comparator in a count mode.
- the disclosed apparatus may use analog correlated double sampling, which the CDS is carried out based on analog signals, rather than on conventional digital correlated double sampling carried out after converting analog signals from a pixel to digital signals.
- an analog signal and an offset voltage from a pixel of the CMOS image sensor are stored in a second capacitor, the ramp signal and the offset voltage are stored in a third capacitor, and then the offset voltage is removed by a switching operation between the second and third capacitors.
- the method may include charging a start voltage of a ramp signal in a capacitor and simultaneously charging a rest voltage of an image capturer in a chopper-type comparator in a reset mode and providing to the chopper-type comparator an analog image signal from the image capturer in a charge transfer mode.
- the method may also include providing a down-ramping signal of the ramp signal to the chopper-type comparator in a count mode.
- FIG. 1 is a block diagram illustrating a conventional CMOS image sensor with a correlated double sampling
- FIG. 2 is a block diagram illustrating the analog-to-digital conversion circuit of the conventional CMOS image sensor of FIG. 1 ;
- FIG. 3 is a waveform of ramp signal with an analog signal from a pixel in the correlated double sampling (CDS);
- FIG. 4 is a circuit diagram of a conventional comparator of FIG. 2 ;
- FIG. 5 is a block diagram of the line buffer of FIG. 1 ;
- FIG. 6 is a circuit diagram illustrating a chopper-type comparator to be employed in a CMOS image sensor
- FIG. 7 is a transfer curve of the inverter amplifier illustrating a clamp voltage induced in capacitors of FIG. 6 ;
- FIG. 8 is a circuit diagram illustrating a CMOS image sensor having the chopper-type comparator.
- FIG. 9 is a timing chart useful in operating the chopper-type comparator of FIG. 8 .
- a chopper-type comparator which the disclosed apparatus employs, includes switches S 1 and S 2 to selectively connect input signal Vn or Vo to node A, a first stage 10 having an inverting amplifier IN 1 and a switch S 3 connected in parallel to the inverting amplifier IN 1 and a capacitor C 1 connected between node A and the first stage 10 .
- the chopper-type comparator may also include a second stage 20 having an inverting amplifier IN 12 and a switch S 4 connected in parallel to the inverting amplifier IN 12 and a capacitor C 2 connected between the first and second stages 10 and 20 .
- the capacitor C 1 stores a clamp voltage of the first stage 10 and the capacitor C 2 stores a clamp voltage of the second stage 20 .
- FIG. 7 is a waveform illustrating the clamp voltage induced in the capacitor of FIG. 6 . If short circuits are respectively formed between the input and output terminals of the inverting amplifiers IN 1 and IN 2 through the switches S 3 and S 4 , clamp voltages of the inverting amplifiers IN 1 and IN 2 are induced.
- the chopper-type comparator disclosed herein includes many switches S 1 to S 4 .
- Voffset Vth/(A 1 *A 2 )
- Vth is a logic threshold voltage to subsequently connected next digital circuit
- a 1 and A 2 are gains of the first and second stages, respectively.
- this offset voltage is weaker than that in the conventional differential amplifier.
- the larger the size of the first and second stages 10 and 20 the smaller the offset voltage.
- the CMOS image sensor includes a chopper-type comparator 220 , a unit pixel 120 , a ramp signal generator 410 , a latch circuit 320 and a counter 510 to calculate a digital value corresponding to an analog signal (typically, the counter is provided in a digital controller of the CMOS image sensor).
- the chopper-type comparator 220 has an additional capacitor C 3 in the input terminal of the ramp signal so that the fixed pattern noise caused between the pixels may be improved.
- the switches S 1 and S 2 are turned on and a capacitor C 3 stores a voltage level of VC 3 . Subsequently, the switch S 2 is turned off immediately after a predetermined time to maintain such a stored voltage as shown in FIG. 9 .
- the reset transistor Rx is tuned off and the transfer and selection transistors Tx and Sx are turned on so that the photocharges generated in the photodiode are applied to a gate of the source-follow transistor Dx.
- switches S 3 and S 4 are turned on and then voltage levels of Vclamp 1 and Vclamp 2 are respectively induced in the capacitors C 2 and C 3 based on the operation voltage of the inverting amplifiers IN 1 and IN 2 .
- Vc 2 Vpixel ⁇ (Vth+Voffset) ⁇ Vclamp 1
- Vc 1 Vclamp 1 ⁇ Vclamp 2
- the switches S 1 , S 3 and S 4 are turned off and the switch S 2 is turned on to compare the ramp signal from the ramp signal generator 410 to the pixel voltage. Because the switches S 1 , S 3 and S 4 are turned off, the voltage levels of the capacitor C 1 , C 2 and C 3 are kept continuous, even if the switch S 2 is turned on.
- VN 3 Vreset ⁇ Vpixel+Vclamp 1
- Vreset ⁇ Vpixel is a net image data caused by the analog pixel data.
- the voltage of Vclamp 1 is an operation voltage of the inverting amplifier IN 1 , the comparison can be obtained while the input voltage of the inverting amplifier IN 1 becomes Vclamp 1 .
- a latch enable signal Latch_EN is set to a high voltage level to drive the latch circuit 310 and a clock counting value of the counter 510 increases one by one as the ramp signal from the ramp signal generator 410 gradually decreases.
- VN 3 (Vreset ⁇ Vpixel) ⁇ V+Vclamp 1
- the voltage level of ⁇ V gradually increases with the lapse of time and eventually it is the same as “Vreset ⁇ Vpixel.”
- An input voltage of the inverting amplifier IN 1 becomes “Vclamp 1 ” and an input voltage of the inverting amplifier IN 12 becomes “Vclamp 2 simultaneously, so that the two inverting amplifiers IN 1 and IN 2 are at the operation voltage at the same time.
- the latched value is a digital value from the unit pixel 120 .
- the latch enable signal Latch_EN is set to a logic low level in order to store the digital values in the latch circuit 320 until the data stored to latch 310 is transmitted to the digital controller (reference numeral 500 of FIG. 1 ).
- the current of the comparator is consumed in the inverting amplifiers IN 1 and IN 2 only when the comparison is carried out so that there is little static current and it is possible to reduce the power consumption sharply. Also, because the comparator stores the reset level in the capacitor C 3 in the analog signal level, only one ramp signal is required to obtain the digital signal corresponding to the input analog signal with the simple digital control algorithm and operations used in the CMOS image sensor. Further, because it is not necessary to store the digital value corresponding to the reset level of the CMOS image sensor, the entire size of the memories can be reduced by half.
- the disclosed comparator can reduce the fixed pattern noise, such as the offset voltage, in the CMOS image sensor by considerably removing the offset voltage that exist between pixels using the analog correlated double sampling.
- the comparator can be made by a simple circuit design without a subtractor because only one ramp signal is used to obtain the digital value.
- the ramp signal generator for the comparison can has a simple structure so that the chip size of the CMOS image sensor using the disclosed analog correlated double sampling is smaller than others using the digital correlated double sampling.
- the disclosed apparatus may be employed in other integration circuits in which a low-voltage operation is required to reduce a power consumption or it is necessary to remove the offset value to obtain an exact digital value.
- the comparator may have a simple structure that connects, in series, signal processing stages to process input data and the ramp signal. Further, the disclosed device may include a CMOS inverter with a low-operation voltage and a chopper type voltage comparator. Because the chopper type voltage comparator uses an inverter as a voltage amplifier, which consumes the current only when the comparison of inputs is carried out, the disclosed device can reduce the power consumption thereof.
- the disclosure introduces a new architecture of CMOS image sensor that has many advantages over the previous one. Such advantages include smaller size of chip area, reduced power consumption, reduced FPN and possibility of implementing analog gamma correction.
- the disclosed CMOS image sensor is capable of reducing power consumption and a size of chip through the reduction of an offset voltage efficiently therein.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
- Analogue/Digital Conversion (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
A CMOS image sensor performing an analog correlated double sampling is disclosed. The CMOS image sensor may include an image capture device for capturing an image for analog image signal from an object an analog-to-digital converter for converting the analog image signal to a digital value using a ramp signal. In such an arrangement the analog-to-digital converter may includes a chopper-type comparator receiving the analog image signal and the ramp signal and a capacitor for receiving a start voltage of the ramp signal and charging a voltage level corresponding the start voltage of the ramp signal in a reset mode and for receiving a down-ramping signal of the ramp signal in a count mode in order to remove an device offset voltage. The analog-to-digital converter may also include a ramp signal generator providing the ramp signal to the analog-to-digital converter.
Description
The invention relates to image sensors and, more particularly, to a complimentary metal oxide semiconductor (CMOS) image sensor able to perform analog correlated double sampling (CDS).
Generally, an image sensor is an apparatus that captures images from objects by using the property that silicon semiconductors react with visible light. Most previous image sensors have used charge coupled devices (CCD) as image capturing devices.
However, current CMOS technology has matured to the point that the imagers implemented using CMOS transistors are becoming more popular. CMOS imagers have an advantage over CCD imagers in that supplementary analog and digital circuits can be integrated together with a CMOS image sensing portion on a single chip with very low cost, which makes it possible for the CMOS image sensor to have analog-to-digital conversion circuits and other image processing logic circuits integrated on a single imager.
The on-chip analog-to-digital conversion circuits are comprised of as many comparators as columns in a pixel array of the CMOS image sensor and the picture quality of the CMOS image sensor depends largely on the quality of these comparators that convert analog pixel signals into digital signals.
When the row decoder 600 selects a row line of the pixel array 100, the analog pixel signals are input to the comparator array 200, along with the ramp signal produced by the ramp signal generator 400. The comparators of the comparator array 200 compare the analog pixel signals with the ramp signal to find the digital pixel signals for analog-to-digital conversion.
The comparator array 200 has as many comparators as columns in the pixel array 100 and these comparators perform the analog-to-digital conversion on a row-by-row basis. The converted digital data (signals) are stored in the line buffer 300 on a column by column basis. The digital pixel signals stored in the line buffer 300 are then transferred to the digital controller 500, which performs the image processing on them and then outputs the digital image signals through the output pins of the CMOS image sensor.
Referring to FIG. 2 , analog-to-digital conversion is carried out by a comparator 210, which is a so-called column ADC(analog-to-digital converter), to compare the analog signal obtained from a unit pixel 110 with the ramp signal from the ramp signal generator 400. The resulting output signal of the comparator 210 controls the latch 310 to catch and keep the digital gray code that becomes a digital pixel signal in gray code. The gray counter (not shown) is used for minimal error owing to the asynchronous output signal of the comparator 210.
The unit pixel 110 includes a photodiode 32 to generate a voltage from an image of an object; a transfer transistor Tx to cut the current pass, which will give the photodiode the chance to collect the photo-generated electrons to produce the pixel voltage; and a source-follower (or drive) transistor Dx driven by the photodiode voltage transferred through the transfer transistor Tx, which has a function to safely transfer the pixel voltage to the comparator. The unit pixel 110 also includes a reset transistor Rx that has two functions, to flush out all the electrons in the photodiode and to apply a reset signal to a gate of the source-follower transistor Dx; a selection transistor Sx to let the source-follower voltage out to a comparator 210; and a bias current source Is to supply the bias current to the source-follower transistor Dx.
To reduce fixed pattern noise (FPN), correlated double sampling (CDS) is used when reading the pixel data. CDS includes two phases, reading reset voltage and reading data voltage. To read the reset voltage, the transfer transistor Tx should be turned off, the reset transistor Rx is to be on for a time long enough to charge the floating node connected to the gate of source-follower transistor Dx up to VDD and then off, and the select transistor Sx must be on to apply the output voltage of the source-follower to the comparator. After the completion of AD(analog-to-digital) conversion cycle, the digital value of the pixel reset voltage is stored in the reset bank of line buffer.
To read the data voltage, the transfer transistor Tx is turned on for some time long enough to complete the process of charge sharing of the photodiode and the floating node of the Dx transistor and then off, and the select transistor Sx is turned on to apply the data voltage of the transistor Dx to the comparator for AD conversion. During the second phase, the Rx transistor is always off. After the second phase, the digital value of pixel data is stored in the data bank of line buffer. The actual CDS process is carried out by the digital control block 500, which digitally subtracts the reset value from the data value, to filter out all the signal sources of fixed pattern noise.
The process of AD conversion of this imager is simple. When the ramp generator 400, a simple switched-capacitor integrator, starts to generate a ramp signal, the digital control block 500 starts to count the gray code and the gates of digital latches in the line buffer 300 controlled by the comparator 200 that compares the ramp signal (+) and the pixel voltage (−), opens the gates of latches when the ramp signal is higher than the pixel voltage, and closes the gates when it is lower are open and ready for the digital latches to follow the codes of the gray counter. The comparator 200 then closes the gates of latches in the line buffer 300 when the ramp signal is the same as, or lower than, the pixel voltage, which means that the latches of the column controlled by the comparator of that column keep the digital value in gray code converted from the analog pixel voltage. In other words, the ramp generator scans from the voltage higher than the maximum possible pixel voltage to the voltage lower than the minimum possible pixel voltage so that the comparator can convert all the analog pixel voltages to digital codes. The gray codes in the line buffer are then transferred to the digital control block 500, converted to the binary codes, and processed with the CDS operation after the completion of AD conversion of a full row of pixel voltages.
Typically, a CMOS differential amplifier has an offset voltage and, for the case that a few hundreds of comparators are implemented with such differential amplifiers, the offset voltages of the comparators are not uniform. Therefore, these mismatches of offset voltages of comparators result in the fixed pattern noise in the image captured by this imager. That is why CDS is important in this type of AD conversion. But the traditional CDS performed in the images of FIG. 1 is done digitally, which causes quantization noise.
One weak point that the comparator implemented with the CMOS differential amplifier has is that when it is not actually comparing, the static bias currents are still flowing, which results in poor power efficiency. Poor efficiency is a serious defect when applying sensors to mobile applications.
Another weak point is that it is impossible to use a specific gamma correction for the pixel analog signals because the start voltage of the ramp signal is different from one another due to the various offset voltages of the comparators.
The disclosed CMOS image sensor may include an image capturer for capturing an image for analog image signal from an object and an analog-to-digital converter that converts the analog image signal to a digital value using a ramp signal. In such an arrangement, the analog-to-digital converter may include a chopper-type comparator receiving the analog image signal and the ramp signal and a first capacitor that receives a start voltage of the ramp signal and charging a voltage level corresponding the start voltage of the ramp signal in a reset mode and for receiving a down-ramping signal of the ramp signal in a count mode in order to remove an device offset voltage. The CMOS image sensor may also include a ramp signal generator providing the ramp signal to the analog-to-digital converter.
In a rest mode, the start voltage of the ramp signal is charged in the first capacitor and a reset voltage of the image capturer is simultaneously charged in the chopper-type comparator. In a charge transfer mode, the analog image signal from the image capturer is provided to the chopper-type comparator. In a count mode, the down-ramping signal of the ramp signal is provided to the chopper-type comparator in a count mode.
The disclosed apparatus may use analog correlated double sampling, which the CDS is carried out based on analog signals, rather than on conventional digital correlated double sampling carried out after converting analog signals from a pixel to digital signals.
In the disclosed apparatus, an analog signal and an offset voltage from a pixel of the CMOS image sensor are stored in a second capacitor, the ramp signal and the offset voltage are stored in a third capacitor, and then the offset voltage is removed by a switching operation between the second and third capacitors.
Also disclosed is a a method for removing a device offset voltage in a CMOS image sensor. The method may include charging a start voltage of a ramp signal in a capacitor and simultaneously charging a rest voltage of an image capturer in a chopper-type comparator in a reset mode and providing to the chopper-type comparator an analog image signal from the image capturer in a charge transfer mode. The method may also include providing a down-ramping signal of the ramp signal to the chopper-type comparator in a count mode.
Hereinafter, the disclosed apparatus will be described in detail referring to the accompanying drawings.
Referring to FIG. 6 , a chopper-type comparator, which the disclosed apparatus employs, includes switches S1 and S2 to selectively connect input signal Vn or Vo to node A, a first stage 10 having an inverting amplifier IN1 and a switch S3 connected in parallel to the inverting amplifier IN1 and a capacitor C1 connected between node A and the first stage 10. The chopper-type comparator may also include a second stage 20 having an inverting amplifier IN12 and a switch S4 connected in parallel to the inverting amplifier IN12 and a capacitor C2 connected between the first and second stages 10 and 20. The capacitor C1 stores a clamp voltage of the first stage 10 and the capacitor C2 stores a clamp voltage of the second stage 20.
As mentioned above, the chopper-type comparator disclosed herein includes many switches S1 to S4. The switching operation of the switches S1 to S4 makes an offset voltage caused by charge injection as the following equation:
Voffset=Vth/(A1*A2)
where Vth is a logic threshold voltage to subsequently connected next digital circuit and A1 and A2 are gains of the first and second stages, respectively. However, this offset voltage is weaker than that in the conventional differential amplifier. Further, the larger the size of the first and second stages 10 and 20, the smaller the offset voltage.
Voffset=Vth/(A1*A2)
where Vth is a logic threshold voltage to subsequently connected next digital circuit and A1 and A2 are gains of the first and second stages, respectively. However, this offset voltage is weaker than that in the conventional differential amplifier. Further, the larger the size of the first and
It is possible to reduce the offset voltage by increasing the gains of the first and second stages 10 and 20 and the fixed pattern noise can be considerably reduced by the smaller offset voltage.
Referring to FIG. 8 , the CMOS image sensor includes a chopper-type comparator 220, a unit pixel 120, a ramp signal generator 410, a latch circuit 320 and a counter 510 to calculate a digital value corresponding to an analog signal (typically, the counter is provided in a digital controller of the CMOS image sensor). In order to implement the correlated double sampling (CDS), the chopper-type comparator 220 has an additional capacitor C3 in the input terminal of the ramp signal so that the fixed pattern noise caused between the pixels may be improved.
Referring to FIGS. 8 and 9 , the chopper-type comparator 220 carries out the comparison through three steps. First, if a transfer transistor Tx is set to be turned off and a reset transistor Rx and a selection transistor Sx are set to be turned on, a reset level (Vrest) is induced at a source-follower transistor Dx and a voltage Vp (Vp=Vreset−Vth) is created at node N1. However, because the voltage Vth includes an offset voltage (Voffset), the more correct voltage Vp is given by:
VP=Vreset−(Vth+Voffset).
VP=Vreset−(Vth+Voffset).
On the other hand, a starting voltage (Vstart) of a ramp voltage (Vramp) is applied to node N2 and, on this time, the voltage level at node N2 is Vramp (=Vstart).
Also, the switches S1 and S2 are turned on and a capacitor C3 stores a voltage level of VC3. Subsequently, the switch S2 is turned off immediately after a predetermined time to maintain such a stored voltage as shown in FIG. 9. The voltage Vc3 stored in the capacitor C3 is given by:
Vc3=Vrest=(Vth−Voffset)−Vstart
Vc3=Vrest=(Vth−Voffset)−Vstart
To apply an actual data from the unit pixel 120 to the comparator 220, the reset transistor Rx is tuned off and the transfer and selection transistors Tx and Sx are turned on so that the photocharges generated in the photodiode are applied to a gate of the source-follow transistor Dx. At this time, because the gate voltage of the source-follow transistor Dx is Vpixel, a voltage level on node N1 is Vn1 (=Vpixel−(Vth+Voffset)).
Subsequently, the switches S3 and S4 are turned on and then voltage levels of Vclamp1 and Vclamp2 are respectively induced in the capacitors C2 and C3 based on the operation voltage of the inverting amplifiers IN1 and IN2.
On the other hand, because the switch Si is continuously turned on, the capacitors C2 and C1 respectively stores voltage levels of Vc2 and Vc1 as follows:
Vc2=Vpixel−(Vth+Voffset)−Vclamp1
Vc1=Vclamp1−Vclamp2
Vc2=Vpixel−(Vth+Voffset)−Vclamp1
Vc1=Vclamp1−Vclamp2
In summary, the first and second stages mentioned above, ‘Vreset−(Vth+Voffset)−Vstart’ is sampled at the first stage and ‘Vpixel−(Vth+Voffset)−Vclamp1’ is sampled at the second stage. Accordingly, a double sampling for removing the offset voltages in the capacitors C3 and C2 can be achieved, which is called an analog correlated double sampling in the present disclosure.
At the third stage, the switches S1, S3 and S4 are turned off and the switch S2 is turned on to compare the ramp signal from the ramp signal generator 410 to the pixel voltage. Because the switches S1, S3 and S4 are turned off, the voltage levels of the capacitor C1, C2 and C3 are kept continuous, even if the switch S2 is turned on.
At this time, the input voltage (N3) of the inverting amplifier IN1 is given by:
VN3=Vramp+VC3−VC2=Vramp−Vstart+Vreset−Vpixel+Vclamp1
VN3=Vramp+VC3−VC2=Vramp−Vstart+Vreset−Vpixel+Vclamp1
On the other hand, because the start voltage of the ramp signal is Vstart, VN3 is expressed as follow:
VN3=Vreset−Vpixel+Vclamp1
VN3=Vreset−Vpixel+Vclamp1
As shown in the above polynomial of VN3, the voltage levels of Vth and Voffset, which exist within the polynomials of VC3 and VC2, are removed; thereby achieving the analog correlated double sampling. The voltage level of “Vreset−Vpixel” is a net image data caused by the analog pixel data. Also, since the voltage of Vclamp1 is an operation voltage of the inverting amplifier IN1, the comparison can be obtained while the input voltage of the inverting amplifier IN1 becomes Vclamp1.
A latch enable signal Latch_EN is set to a high voltage level to drive the latch circuit 310 and a clock counting value of the counter 510 increases one by one as the ramp signal from the ramp signal generator 410 gradually decreases.
On the other hand, the ramp signal from the ramp signal generator 410 can be expressed as follow:
Vramp=Vstart−ΔV
Vramp=Vstart−ΔV
Accordingly, the voltage level of VN3 can be expressed as follow:
VN3=(Vreset−Vpixel)−ΔV+Vclamp1
VN3=(Vreset−Vpixel)−ΔV+Vclamp1
According to the feature of the ramp signal, the voltage level of ΔV gradually increases with the lapse of time and eventually it is the same as “Vreset−Vpixel.” An input voltage of the inverting amplifier IN1 becomes “Vclamp1” and an input voltage of the inverting amplifier IN12 becomes “Vclamp2 simultaneously, so that the two inverting amplifiers IN1 and IN2 are at the operation voltage at the same time.
This point in time is the comparison moment and, if the ramp signal is dropped a little, the signal is amplified by the gains of the inverting amplifiers IN1 and IN2 and Vo is dropped to a ground voltage level.
If Vo is dropped to the ground voltage level, the final value, which is continuously counted by the counter 510, is stored in the latch circuit 320. Accordingly, the latched value is a digital value from the unit pixel 120.
Finally, the latch enable signal Latch_EN is set to a logic low level in order to store the digital values in the latch circuit 320 until the data stored to latch 310 is transmitted to the digital controller (reference numeral 500 of FIG. 1).
The current of the comparator is consumed in the inverting amplifiers IN1 and IN2 only when the comparison is carried out so that there is little static current and it is possible to reduce the power consumption sharply. Also, because the comparator stores the reset level in the capacitor C3 in the analog signal level, only one ramp signal is required to obtain the digital signal corresponding to the input analog signal with the simple digital control algorithm and operations used in the CMOS image sensor. Further, because it is not necessary to store the digital value corresponding to the reset level of the CMOS image sensor, the entire size of the memories can be reduced by half.
As apparent from the above, the disclosed comparator can reduce the fixed pattern noise, such as the offset voltage, in the CMOS image sensor by considerably removing the offset voltage that exist between pixels using the analog correlated double sampling. The comparator can be made by a simple circuit design without a subtractor because only one ramp signal is used to obtain the digital value. Also, the ramp signal generator for the comparison can has a simple structure so that the chip size of the CMOS image sensor using the disclosed analog correlated double sampling is smaller than others using the digital correlated double sampling. Further, the disclosed apparatus may be employed in other integration circuits in which a low-voltage operation is required to reduce a power consumption or it is necessary to remove the offset value to obtain an exact digital value.
The comparator may have a simple structure that connects, in series, signal processing stages to process input data and the ramp signal. Further, the disclosed device may include a CMOS inverter with a low-operation voltage and a chopper type voltage comparator. Because the chopper type voltage comparator uses an inverter as a voltage amplifier, which consumes the current only when the comparison of inputs is carried out, the disclosed device can reduce the power consumption thereof.
The disclosure introduces a new architecture of CMOS image sensor that has many advantages over the previous one. Such advantages include smaller size of chip area, reduced power consumption, reduced FPN and possibility of implementing analog gamma correction. The disclosed CMOS image sensor is capable of reducing power consumption and a size of chip through the reduction of an offset voltage efficiently therein.
Although certain apparatus constructed in accordance with the teachings of the invention have been described herein, the scope of coverage of this patent is not limited thereto. On the contrary, this patent covers all embodiments of the teachings of the invention fairly falling within the scope of the appended claims either literally or under the doctrine of equivalents.
Claims (19)
1. A CMOS image sensor comprising:
an image capturer for capturing an image and producing an analog image signal from an object;
an analog-to-digital converter for converting the analog image signal to a digital value using a ramp signal, wherein the analog-to-digital converter includes:
a) a chopper-type comparator receiving the analog image signal and the ramp signal; and
b) a capacitor for receiving a start voltage of the ramp signal and charging a voltage level corresponding the start voltage of the ramp signal in a reset mode and for receiving a down-ramping signal of the ramp signal in a count mode in order to remove a device offset voltage; and
a ramp signal generator providing the ramp signal to the analog-to-digital converter.
2. The CMOS image sensor as recited in claim 1 , further comprising a latch circuit for storing the digital value converted by the analog-to-digital converter, wherein the latch circuit has a plurality of buffer lines to store the digital value only, wherein the capacitor is a first capacitor and wherein the chopper-type comparator comprises: a plurality of capacitors and switches; and at least two inverting amplifiers, wherein the switches are controlled by a digital controller in the CMOS image sensor.
3. The CMOS image sensor as recited in claim 1 , wherein the capacitor is a first capacitor and wherein the chopper-type comparator comprises:
a plurality of capacitors and switches; and
at least two inverting amplifiers, wherein the switches are controlled by a digital controller in the CMOS image sensor.
4. The CMOS image sensor as recited in claim 3 , wherein the chopper-type comparator comprises:
a first switch connected to the image capturer;
a second switch connected to the ramp signal generator;
a second capacitor connected to the first switch, wherein the first capacitor is connected between the first switch and the second switch;
a first inverting amplifier connected to the second capacitor;
a third switch connected between input and output terminals of the first inverting amplifier;
a third capacitor connected to the first inverting amplifier;
a fourth switch connected between input and output terminals of the a second inverting amplifier; and
awherein the second inverting amplifier is connected to the third capacitor and the latch circuit to store the digital value.
5. The CMOS image sensor as recited in claim 4 , wherein the first switch is turned on in response to a control signal from the digital controller in the rest reset mode and in a charge transfer mode in which photocharges are transferred to the analog-to-digital converter.
6. The CMOS image sensor as recited in claim 5 , wherein the first, third, and fourth switches are turned on in response to a control signal from the digital controller in the charge transfer mode in which photocharges are transferred to the analog-to-digital converter.
7. A method for removing a device offset voltage in a CMOS image sensor, the method comprising:
charging a start voltage of a ramp signal in a capacitor and simultaneously charging a rest reset voltage of an image capturer in a chopper-type comparator in a reset mode;
providing to the chopper-type comparator an analog image signal from the image capturer in a charge transfer mode; and
providing a down-ramping signal of the ramp signal to the chopper-type comparator in a count mode.
8. A CMOS image sensor comprising:
an image capturer including a plurality of pixel sensor circuits configured to provide analog signals in a reset mode and a read mode, wherein each pixel sensor circuit is further configured to provide a reset signal in the reset mode and a pixel output signal in the read mode, and wherein an offset signal is superimposed on the reset signal and the pixel output signal of each pixel sensor circuit;
a ramp signal generator configured to provide a ramp signal, wherein the ramp signal includes a ramp signal waveform beginning as a start signal;
a chopper circuit configured to receive the analog signals and the ramp signal, wherein the chopper circuit is further configured to generate a control signal to control operation of a logic component, and wherein the chopper circuit is further configured such that:
during the reset mode, the chopper circuit generates a reset mode signal corresponding to a difference between first and second signals, wherein the first signal includes the reset signal, wherein the second signal includes a sum of the offset signal and the start signal, and wherein the reset signal, offset signal, and start signal are sampled concurrently;
during the read mode, the chopper circuit generates a clamped logic level signal, wherein the chopper circuit further generates a read mode signal that corresponds to a difference between the pixel output signal and a third signal, and wherein the third signal includes a sum of the offset signal and the clamped logic level signal; and
during the read mode, the chopper circuit generates the control signal using a signal corresponding to a difference between the reset mode signal and the read mode signal.
9. The CMOS image sensor of claim 8 , wherein the ramp signal waveform includes a down-ramping waveform.
10. The CMOS image sensor of claim 8 , wherein the chopper circuit comprises:
a plurality of capacitors and switches; and
at least two inverting amplifiers, wherein the switches are configured to respond to control signals provided by a digital controller in the CMOS image sensor.
11. The CMOS image sensor of claim 10 , wherein the chopper circuit further comprises:
a first switch configured to receive the analog signals from the image capturer;
a second switch configured to receive the ramp signal from the ramp signal generator;
a first capacitor connected between the first switch and the second switch;
a first inverting amplifier connected to the first capacitor;
a third switch connected between input and output terminals of the first inverting amplifier;
a second capacitor connected between the first switch and the input terminal of the first inverting amplifier;
a second inverting amplifier;
a third capacitor connected between the output terminal of the first inverting amplifier and an input terminal of the second inverting amplifier;
a fourth switch connected between input and output terminals of the second inverting amplifier;
wherein the output terminal of the second inverting amplifier is provided as the control signal from the chopper circuit.
12. The CMOS image sensor of claim 11 , wherein the first, second, third, and fourth switches are configured to respond to control signals from the digital controller.
13. The CMOS image sensor of claim 8 , further comprising a latch circuit configured to store a digital value of a digital counter if a difference between the reset mode signal and the read mode signal corresponds to a magnitude of the ramp signal waveform.
14. A method of compensating for an offset voltage of a pixel sensor in a CMOS image sensor, the method comprising:
providing a reset voltage from the pixel sensor during a reset mode, wherein the offset voltage is superimposed on the reset voltage;
providing a ramp voltage waveform beginning at a start voltage;
concurrently sampling the reset voltage, the offset voltage superimposed on the reset voltage, and the start voltage;
generating a reset mode voltage, wherein the reset mode voltage corresponds to a difference between first and second voltages, wherein the first voltage includes the reset voltage, and wherein the second voltage includes a sum of the offset voltage and the start voltage;
generating a clamped logic level voltage;
providing a pixel output voltage during a pixel sensor read mode, wherein the offset voltage is superimposed on the pixel output voltage;
generating a read mode voltage corresponding to a difference between the pixel output voltage and a third voltage, wherein the third voltage includes a sum of the offset voltage and the clamped logic level voltage; and
generating a control signal to a logic circuit, wherein the control signal corresponds to a difference between the reset mode voltage and the read mode voltage.
15. The method of claim 14 , wherein said generating a reset mode voltage comprises:
configuring a capacitor to receive the reset voltage and the offset voltage at a first terminal; and
configuring the capacitor to receive the start signal at a second terminal.
16. A CMOS image sensor comprising: an image capturer including a plurality of pixel sensor circuits, wherein each pixel sensor circuit is configured to provide a reset signal in a reset mode and a pixel output signal in a read mode, and wherein an offset signal is superimposed on the reset signal and the pixel output signal of each pixel sensor circuit during the reset mode and read mode, respectively;
a ramp signal generator configured to provide a ramp signal, wherein the ramp signal includes a ramp signal waveform beginning as a start signal;
a chopper circuit configured to receive the reset signal with the superimposed offset signal from a given pixel sensor circuit during the reset mode and the pixel output signal with the superimposed offset signal from the given pixel sensor circuit during the read mode, wherein the chopper circuit is configured to receive the ramp signal from the ramp signal generator, and wherein the chopper circuit is configured to generate a control signal to control operation of a logic component;
wherein, during the reset mode, the chopper circuit is configured to generate a reset mode signal across a charging element by concurrently sampling the reset signal and the offset signal from the given pixel sensor circuit and the start signal from the ramp signal generator, wherein the reset mode signal corresponds to a difference between first and second signals, and wherein the first signal includes the reset signal, and wherein the second signal includes a sum of the offset signal and the start signal;
wherein, during the read mode, the chopper circuit is further configured to generate a clamped logic level signal and is further configured to generate a read mode signal that corresponds to a difference between the pixel output signal and a third signal, wherein the third signal includes a sum of the offset signal and the clamped logic level signal; and
wherein, during the read mode, the chopper circuit is further configured to generate the control signal using a signal corresponding to a difference between the reset mode signal and the read mode signal.
17. The CMOS image sensor of claim 16 , wherein the charging element comprises a capacitor connected between first and second inputs of the chopper circuit.
18. A CMOS image sensor comprising:
an image capturer having a plurality of pixel sensor circuits, wherein each pixel sensor circuit is configured to provide an analog signal at its output;
a ramp signal generator configured to provide a ramp signal;
a chopper circuit configured to receive the analog signal from a given pixel sensor circuit and to receive the ramp signal from the ramp signal generator, wherein the chopper circuit is configured to:
provide a logic level control signal to control operation of a logic component, wherein the logic level control signal is used to generate a digital signal corresponding to a magnitude of the analog signal provided from the output of the given pixel sensor circuit; and
store a signal across a charging element, wherein the signal stored across the charging element corresponds to a difference between the analog signal from the given pixel sensor circuit and the ramp signal from the ramp signal generator, wherein the analog signal from the given pixel sensor circuit and the ramp signal from the ramp signal generator are concurrently sampled to store the signal across the charging element during a mode of at least two modes of operation of the given pixel sensor circuit to generate the logic level control signal to the logic component, wherein the charging element comprises a capacitor connected between first and second inputs of the chopper circuit.
19. The CMOS image sensor of claim 18 , wherein the at least two modes of operation comprise a reset mode in which a reset signal is provided from the output of the given pixel sensor circuit and a read mode in which a pixel output signal is provided from the output of the given pixel sensor circuit.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/412,249 USRE41865E1 (en) | 2000-12-14 | 2006-04-26 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR20000076618 | 2000-12-14 | ||
KR2000-76618 | 2000-12-14 | ||
US10/016,951 US6727486B2 (en) | 2000-12-14 | 2001-12-14 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
US11/412,249 USRE41865E1 (en) | 2000-12-14 | 2006-04-26 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/016,951 Reissue US6727486B2 (en) | 2000-12-14 | 2001-12-14 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE41865E1 true USRE41865E1 (en) | 2010-10-26 |
Family
ID=19703071
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/016,951 Ceased US6727486B2 (en) | 2000-12-14 | 2001-12-14 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
US11/412,249 Expired - Lifetime USRE41865E1 (en) | 2000-12-14 | 2006-04-26 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/016,951 Ceased US6727486B2 (en) | 2000-12-14 | 2001-12-14 | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Country Status (4)
Country | Link |
---|---|
US (2) | US6727486B2 (en) |
JP (1) | JP4065378B2 (en) |
KR (1) | KR100399954B1 (en) |
TW (1) | TW550942B (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100245642A1 (en) * | 2006-01-17 | 2010-09-30 | Panasonic Corporation | Solid-state imaging device |
TWI702848B (en) * | 2018-11-28 | 2020-08-21 | 恆景科技股份有限公司 | Digital double sampling circuit |
US11374544B2 (en) * | 2017-10-26 | 2022-06-28 | Maxim Integrated Products, Inc. | Capacitive-coupled chopper instrumentation amplifiers and associated methods |
US11750944B2 (en) | 2021-05-28 | 2023-09-05 | Varex Imaging Corporation | Pixel noise cancellation system |
US11812187B2 (en) | 2021-05-28 | 2023-11-07 | Varex Imaging Corporation | Combined imaging array and strip |
Families Citing this family (75)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100399954B1 (en) * | 2000-12-14 | 2003-09-29 | 주식회사 하이닉스반도체 | Comparator performing analog correlated double sample for cmos image sensor |
US20020097446A1 (en) * | 2001-01-25 | 2002-07-25 | Umax Data Systems Inc. | Apparatus and method for dark calibration of a linear CMOS sensor |
KR100411307B1 (en) * | 2002-03-12 | 2003-12-24 | 주식회사 하이닉스반도체 | Image sensor with improved automatic control of reset voltage and control method thereof |
KR100833177B1 (en) * | 2002-05-14 | 2008-05-28 | 삼성전자주식회사 | Signal converting circuit and Signal converting method for automatically adjusting offset |
JP4213943B2 (en) | 2002-07-25 | 2009-01-28 | 富士通マイクロエレクトロニクス株式会社 | Image processing circuit with improved image quality |
JP4187502B2 (en) * | 2002-07-25 | 2008-11-26 | 富士通マイクロエレクトロニクス株式会社 | Image sensor with improved image quality |
US6885331B2 (en) * | 2003-09-15 | 2005-04-26 | Micron Technology, Inc. | Ramp generation with capacitors |
DE60333757D1 (en) * | 2003-11-04 | 2010-09-23 | St Microelectronics Res & Dev | Improvements in or relating to image sensors |
KR100866950B1 (en) * | 2004-02-03 | 2008-11-05 | 삼성전자주식회사 | Correlated Double Sampling Circuit for improving signal to noise ratio and signal converting method using the same |
JP4474982B2 (en) * | 2004-04-19 | 2010-06-09 | ソニー株式会社 | Solid-state imaging device and signal processing method for solid-state imaging device |
JP2006020172A (en) * | 2004-07-02 | 2006-01-19 | Fujitsu Ltd | Lamp waveform generating circuit, analog-digital conversion circuit, imaging apparatus, method for controlling imaging apparatus |
JP2006020171A (en) | 2004-07-02 | 2006-01-19 | Fujitsu Ltd | Differential comparator, analog/digital converter, imaging apparatus |
JP4230967B2 (en) | 2004-07-02 | 2009-02-25 | 富士通マイクロエレクトロニクス株式会社 | IMAGING DEVICE, IMAGING DEVICE CONTROL METHOD, CMOS IMAGE SENSOR |
JP4969771B2 (en) * | 2004-07-12 | 2012-07-04 | ソニー株式会社 | Solid-state imaging device and capacitor adjustment method thereof |
US7075475B1 (en) * | 2004-08-13 | 2006-07-11 | National Semiconductor Corporation | Correlated double sampling modulation system with reduced latency of reference to input |
DE602005013469D1 (en) * | 2004-11-08 | 2009-05-07 | Sony Corp | A method for analog-to-digital conversion, analog-to-digital converter, semiconductor device for detecting the distribution of physical quantities and electronic device |
GB2421374B (en) | 2004-12-15 | 2007-01-10 | Micron Technology Inc | Ramp generators for imager analog-to-digital converters |
KR100660858B1 (en) | 2005-01-28 | 2006-12-26 | 삼성전자주식회사 | Column ADC of CMOS Image Sensor for preventing sun black effect |
JP4247995B2 (en) * | 2005-02-03 | 2009-04-02 | 富士通マイクロエレクトロニクス株式会社 | Data readout circuit for solid-state image sensor, imaging apparatus, and data readout method for solid-state image sensor |
KR100674957B1 (en) | 2005-02-23 | 2007-01-26 | 삼성전자주식회사 | Solid state image sensing device and driving method for averaging and sub-sampling analog signals at an arbitrary sub-sampling rate |
KR100671693B1 (en) * | 2005-03-29 | 2007-01-19 | 매그나칩 반도체 유한회사 | Cmos image sensor for executing analog correlated double sampling |
US7800672B1 (en) | 2005-05-09 | 2010-09-21 | Raytheon Company | Unit cell compression circuit and method |
US7095355B1 (en) * | 2005-05-09 | 2006-08-22 | Raytheon Company | Low power ADC for imaging arrays |
KR100716736B1 (en) | 2005-05-18 | 2007-05-14 | 삼성전자주식회사 | Apparatus and Method of column analog to digital conversion for supporting high frame rate in sub-sampling mode |
KR100699850B1 (en) * | 2005-06-23 | 2007-03-27 | 삼성전자주식회사 | CMOS image photographing device for correcting gain by itself and ramp signal generator comprised in the same |
JP2007074447A (en) | 2005-09-07 | 2007-03-22 | Fujitsu Ltd | Cmos sensor |
KR100790259B1 (en) * | 2005-12-14 | 2008-01-02 | 매그나칩 반도체 유한회사 | Analog digital converter, cmos image sensor having the same and method for removing analog offset |
US7652706B2 (en) * | 2006-02-15 | 2010-01-26 | Eastman Kodak Company | Pixel analog-to-digital converter using a ramped transfer gate clock |
US7969493B2 (en) * | 2006-03-20 | 2011-06-28 | Intellectual Ventures Fund 27 Llc | Matching free dynamic digital pixel sensor |
US7382008B2 (en) * | 2006-05-02 | 2008-06-03 | Eastman Kodak Company | Ultra-small CMOS image sensor pixel using a photodiode potential technique |
KR100826509B1 (en) * | 2006-09-05 | 2008-05-02 | 삼성전자주식회사 | Apparatus and method for parallel processing correlated double sampling and analog-to-digital converting |
KR100830583B1 (en) * | 2006-11-13 | 2008-05-22 | 삼성전자주식회사 | Pixel circuit of cmos image sensor capable of dual capturing and structure of the same |
KR100879386B1 (en) * | 2006-11-13 | 2009-01-20 | 삼성전자주식회사 | Cmos image senser and digital camera including thereof and image signal detecting method of cmos image senser |
KR100830582B1 (en) * | 2006-11-13 | 2008-05-22 | 삼성전자주식회사 | Digital double sampling method and cmos image senser performing thereof and digital camera including thereof |
CN101563846B (en) * | 2007-02-22 | 2012-02-01 | 富士通株式会社 | Analog signal processing device |
JP5074808B2 (en) * | 2007-04-11 | 2012-11-14 | キヤノン株式会社 | Photoelectric conversion device and imaging system |
JP4386113B2 (en) | 2007-08-03 | 2009-12-16 | ソニー株式会社 | Reference voltage circuit and imaging circuit |
JP4946761B2 (en) * | 2007-09-28 | 2012-06-06 | ソニー株式会社 | Solid-state imaging device and camera system |
EP2104234B1 (en) * | 2008-03-21 | 2011-08-31 | STMicroelectronics Limited | Analog-to-digital conversion in image sensors |
US8305474B2 (en) * | 2008-03-21 | 2012-11-06 | STMicroelectronics (R&D) Ltd. | Analog-to-digital conversion in image sensors |
JP5347341B2 (en) * | 2008-06-06 | 2013-11-20 | ソニー株式会社 | Solid-state imaging device, imaging device, electronic device, AD conversion device, AD conversion method |
KR101496712B1 (en) * | 2008-06-11 | 2015-02-27 | 삼성전자주식회사 | Apparatus for analog to digital converting, and image pick-up device having the same |
US8072525B1 (en) | 2008-06-18 | 2011-12-06 | Infrared Newco, Inc. | Imaging signal processing methods and apparatus |
JP5636694B2 (en) * | 2009-04-03 | 2014-12-10 | ソニー株式会社 | Electronic device, AD converter, AD conversion method |
KR101605831B1 (en) * | 2009-08-24 | 2016-03-24 | 삼성전자주식회사 | Cmos image senser and image signal detecting method thereof |
KR101633283B1 (en) * | 2009-09-18 | 2016-06-24 | 삼성전자주식회사 | Correlated double sampling circuit, image sensor including the same, and image processing system including the image sensor |
US8810701B2 (en) | 2010-02-08 | 2014-08-19 | Himax Imaging, Inc. | Image sensor system and amplifying/digitizing circuit therof for promoting performance while saving on power consumption and reducing the circuit area |
TWI410045B (en) * | 2010-02-26 | 2013-09-21 | Himax Imagimg Inc | Image sensor system and amplifying/digitizing circuit thereof |
KR101181310B1 (en) * | 2010-06-30 | 2012-09-11 | 에스케이하이닉스 주식회사 | Ramp signal generator and image sensor |
KR101710481B1 (en) * | 2010-11-29 | 2017-02-28 | 삼성전자주식회사 | CDS circuit, method thereof and devices having the same |
US8743258B2 (en) | 2010-11-29 | 2014-06-03 | Samsung Electronics Co., Ltd. | Correlated double sampling circuit, method thereof and devices having the same |
US8587708B2 (en) | 2011-01-27 | 2013-11-19 | Aptina Imaging Corporation | Image sensors with low noise mode for pixel array current bias |
KR101926606B1 (en) | 2012-02-06 | 2019-03-07 | 삼성전자 주식회사 | Image sensor and image processing apparatus using the same |
CN103618860B (en) * | 2013-11-04 | 2016-06-15 | 中国航天科技集团公司第九研究院第七七一研究所 | A kind of analog-digital converter for imageing sensor |
JP6223267B2 (en) * | 2014-04-22 | 2017-11-01 | キヤノン株式会社 | Solid-state imaging device and imaging apparatus |
JP2016139936A (en) * | 2015-01-27 | 2016-08-04 | 株式会社東芝 | Solid-state imaging device |
US10694131B2 (en) | 2016-06-15 | 2020-06-23 | Samsung Electronics Co., Ltd. | Comparing circuit and an image sensor including a current stabilization circuit |
US10389957B2 (en) | 2016-12-20 | 2019-08-20 | Microsoft Technology Licensing, Llc | Readout voltage uncertainty compensation in time-of-flight imaging pixels |
US10616519B2 (en) | 2016-12-20 | 2020-04-07 | Microsoft Technology Licensing, Llc | Global shutter pixel structures with shared transfer gates |
CN106656185B (en) * | 2016-12-31 | 2023-08-04 | 唯捷创芯(天津)电子技术股份有限公司 | Monoclinic analog-to-digital converter with digital double sampling function, chip and terminal |
US10686996B2 (en) | 2017-06-26 | 2020-06-16 | Facebook Technologies, Llc | Digital pixel with extended dynamic range |
US10598546B2 (en) | 2017-08-17 | 2020-03-24 | Facebook Technologies, Llc | Detecting high intensity light in photo sensor |
US11906353B2 (en) | 2018-06-11 | 2024-02-20 | Meta Platforms Technologies, Llc | Digital pixel with extended dynamic range |
US10897586B2 (en) | 2018-06-28 | 2021-01-19 | Facebook Technologies, Llc | Global shutter image sensor |
KR102697341B1 (en) * | 2019-02-12 | 2024-08-21 | 삼성전자주식회사 | Pixel array included in image sensor and image sensor including the same |
US11943561B2 (en) | 2019-06-13 | 2024-03-26 | Meta Platforms Technologies, Llc | Non-linear quantization at pixel sensor |
US10798320B1 (en) | 2019-06-27 | 2020-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Image sensor, comparator circuit and method thereof |
CN112291492B (en) * | 2019-07-25 | 2024-03-29 | 比亚迪半导体股份有限公司 | Method and device for removing noise of image sensor and storage medium |
US11936998B1 (en) | 2019-10-17 | 2024-03-19 | Meta Platforms Technologies, Llc | Digital pixel sensor having extended dynamic range |
CN113382186A (en) * | 2020-03-09 | 2021-09-10 | 格科微电子(上海)有限公司 | Method for improving performance of image sensor |
US11902685B1 (en) | 2020-04-28 | 2024-02-13 | Meta Platforms Technologies, Llc | Pixel sensor having hierarchical memory |
US11956560B2 (en) | 2020-10-09 | 2024-04-09 | Meta Platforms Technologies, Llc | Digital pixel sensor having reduced quantization operation |
WO2022146897A1 (en) * | 2020-12-29 | 2022-07-07 | Meta Platforms Technologies, Llc | Digital image sensor using a single-input comparator based quantizer |
US12022218B2 (en) * | 2020-12-29 | 2024-06-25 | Meta Platforms Technologies, Llc | Digital image sensor using a single-input comparator based quantizer |
CN113206119B (en) * | 2021-04-29 | 2023-04-18 | 武汉新芯集成电路制造有限公司 | Active pixel circuit, image sensor, and electronic device |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57139973A (en) | 1981-02-25 | 1982-08-30 | Ricoh Co Ltd | Image sensor with multiplying factor of one |
JPH01125071A (en) | 1987-11-09 | 1989-05-17 | Matsushita Electric Ind Co Ltd | Image sensor |
JPH04196688A (en) | 1990-11-26 | 1992-07-16 | Nec Corp | Video signal processing circuit |
JPH09247494A (en) | 1996-03-04 | 1997-09-19 | Toshiba Corp | Signal conduction circuit and image pickup device |
JPH09270961A (en) | 1996-04-01 | 1997-10-14 | Hamamatsu Photonics Kk | Solid-state image pickup device |
JPH10304133A (en) | 1997-04-28 | 1998-11-13 | Fuji Photo Film Co Ltd | Correlative double sampling circuit |
US5877715A (en) | 1997-06-12 | 1999-03-02 | International Business Machines Corporation | Correlated double sampling with up/down counter |
US5920274A (en) | 1997-08-05 | 1999-07-06 | International Business Machines Corporation | Image sensor employing non-uniform A/D conversion |
US5982318A (en) | 1997-10-10 | 1999-11-09 | Lucent Technologies Inc. | Linearizing offset cancelling white balancing and gamma correcting analog to digital converter for active pixel sensor imagers with self calibrating and self adjusting properties |
US6025875A (en) | 1995-10-23 | 2000-02-15 | National Semiconductor Corporation | Analog signal sampler for imaging systems |
US6040570A (en) | 1998-05-29 | 2000-03-21 | Sarnoff Corporation | Extended dynamic range image sensor system |
US6064239A (en) * | 1997-06-17 | 2000-05-16 | Nec Corporation | Chopper-type voltage comparator |
US6346696B1 (en) | 1998-10-14 | 2002-02-12 | Hyundai Electronics Industries Co., Ltd. | Image sensor and method for driving the same |
US20020051067A1 (en) * | 2000-08-18 | 2002-05-02 | Stmicroelectronics Ltd. | Modification of column fixed pattern column noise in solid state image sensors |
US6423957B1 (en) | 1998-12-30 | 2002-07-23 | Hyundai Electronics Industries Co., Ltd. | CMOS image sensor having automatic reference voltage controller |
US6456170B1 (en) | 1999-06-01 | 2002-09-24 | Fujitsu Limited | Comparator and voltage controlled oscillator circuit |
US6727486B2 (en) * | 2000-12-14 | 2004-04-27 | Hynix Semiconductor Inc | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6337711A (en) * | 1986-07-31 | 1988-02-18 | Toshiba Corp | Analog arithmetic circuit |
JPH05206756A (en) * | 1992-01-28 | 1993-08-13 | Fujitsu Ltd | Differential chopper type cmos comparator |
JPH0646256A (en) * | 1992-07-27 | 1994-02-18 | Konica Corp | Signal processing circuit for solid-state image pickup element |
EP0793380A2 (en) * | 1996-02-29 | 1997-09-03 | Kabushiki Kaisha Toshiba | A noise cancelling circuit for pixel signals and an image pickup device using the noise cancelling circuit |
JP4098884B2 (en) * | 1998-07-08 | 2008-06-11 | 浜松ホトニクス株式会社 | Solid-state imaging device |
-
2001
- 2001-12-11 KR KR10-2001-0078123A patent/KR100399954B1/en active IP Right Grant
- 2001-12-13 TW TW090130885A patent/TW550942B/en not_active IP Right Cessation
- 2001-12-14 JP JP2001382311A patent/JP4065378B2/en not_active Expired - Lifetime
- 2001-12-14 US US10/016,951 patent/US6727486B2/en not_active Ceased
-
2006
- 2006-04-26 US US11/412,249 patent/USRE41865E1/en not_active Expired - Lifetime
Patent Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57139973A (en) | 1981-02-25 | 1982-08-30 | Ricoh Co Ltd | Image sensor with multiplying factor of one |
JPH01125071A (en) | 1987-11-09 | 1989-05-17 | Matsushita Electric Ind Co Ltd | Image sensor |
JPH04196688A (en) | 1990-11-26 | 1992-07-16 | Nec Corp | Video signal processing circuit |
US6025875A (en) | 1995-10-23 | 2000-02-15 | National Semiconductor Corporation | Analog signal sampler for imaging systems |
JPH09247494A (en) | 1996-03-04 | 1997-09-19 | Toshiba Corp | Signal conduction circuit and image pickup device |
JPH09270961A (en) | 1996-04-01 | 1997-10-14 | Hamamatsu Photonics Kk | Solid-state image pickup device |
JPH10304133A (en) | 1997-04-28 | 1998-11-13 | Fuji Photo Film Co Ltd | Correlative double sampling circuit |
US5877715A (en) | 1997-06-12 | 1999-03-02 | International Business Machines Corporation | Correlated double sampling with up/down counter |
US6064239A (en) * | 1997-06-17 | 2000-05-16 | Nec Corporation | Chopper-type voltage comparator |
US5920274A (en) | 1997-08-05 | 1999-07-06 | International Business Machines Corporation | Image sensor employing non-uniform A/D conversion |
US5982318A (en) | 1997-10-10 | 1999-11-09 | Lucent Technologies Inc. | Linearizing offset cancelling white balancing and gamma correcting analog to digital converter for active pixel sensor imagers with self calibrating and self adjusting properties |
US6040570A (en) | 1998-05-29 | 2000-03-21 | Sarnoff Corporation | Extended dynamic range image sensor system |
US6346696B1 (en) | 1998-10-14 | 2002-02-12 | Hyundai Electronics Industries Co., Ltd. | Image sensor and method for driving the same |
US6423957B1 (en) | 1998-12-30 | 2002-07-23 | Hyundai Electronics Industries Co., Ltd. | CMOS image sensor having automatic reference voltage controller |
US6456170B1 (en) | 1999-06-01 | 2002-09-24 | Fujitsu Limited | Comparator and voltage controlled oscillator circuit |
US20020051067A1 (en) * | 2000-08-18 | 2002-05-02 | Stmicroelectronics Ltd. | Modification of column fixed pattern column noise in solid state image sensors |
US6727486B2 (en) * | 2000-12-14 | 2004-04-27 | Hynix Semiconductor Inc | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100245642A1 (en) * | 2006-01-17 | 2010-09-30 | Panasonic Corporation | Solid-state imaging device |
US8319869B2 (en) | 2006-01-17 | 2012-11-27 | Panasonic Corporation | Solid-state imaging device |
US11374544B2 (en) * | 2017-10-26 | 2022-06-28 | Maxim Integrated Products, Inc. | Capacitive-coupled chopper instrumentation amplifiers and associated methods |
TWI702848B (en) * | 2018-11-28 | 2020-08-21 | 恆景科技股份有限公司 | Digital double sampling circuit |
US11750944B2 (en) | 2021-05-28 | 2023-09-05 | Varex Imaging Corporation | Pixel noise cancellation system |
US11812187B2 (en) | 2021-05-28 | 2023-11-07 | Varex Imaging Corporation | Combined imaging array and strip |
Also Published As
Publication number | Publication date |
---|---|
US20020118289A1 (en) | 2002-08-29 |
US6727486B2 (en) | 2004-04-27 |
JP2002218324A (en) | 2002-08-02 |
JP4065378B2 (en) | 2008-03-26 |
KR100399954B1 (en) | 2003-09-29 |
KR20020046957A (en) | 2002-06-21 |
TW550942B (en) | 2003-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE41865E1 (en) | CMOS image sensor having a chopper-type comparator to perform analog correlated double sampling | |
US5877715A (en) | Correlated double sampling with up/down counter | |
US7733402B2 (en) | CMOS image sensor having wide dynamic range | |
US8218051B2 (en) | Low-power signal chain for image sensors | |
US6344877B1 (en) | Image sensor with dummy pixel or dummy pixel array | |
US9154714B2 (en) | Solid-state image pickup device and control method thereof | |
US7471230B2 (en) | Analog-to-digital converter and semiconductor device | |
US5920274A (en) | Image sensor employing non-uniform A/D conversion | |
US6115066A (en) | Image sensor with direct digital correlated sampling | |
KR100737916B1 (en) | Image sensor, and test system and test method for the same | |
US20030189209A2 (en) | Cmos image sensor with noise cancellation | |
EP1351490B1 (en) | Image sensor with improved readout circuit | |
US6710803B1 (en) | Image sensor and method for driving the same | |
US9967499B2 (en) | Readout circuit for image sensors | |
CN114503545B (en) | Dual ramp pixel readout | |
US7649488B1 (en) | Low-power column parallel cyclic analog-to-digital converter | |
JP3308146B2 (en) | Solid-state imaging device | |
JP4157862B2 (en) | ANALOG-DIGITAL CONVERTER AND ITS OPERATION METHOD, IMAGING DEVICE, AND LAMP GENERATOR OPERATION METHOD | |
JPH09270961A (en) | Solid-state image pickup device | |
KR100737915B1 (en) | Image sensor, and test system and test method for the same | |
JP2001036816A (en) | Automatic calibration of a/d converter in cmos-type image sensor | |
JP4521050B2 (en) | Analog-digital converter and operation method thereof, lamp generator and operation method thereof, and imaging apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CROSSTEK CAPITAL, LLC, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:022764/0270 Effective date: 20090514 |
|
AS | Assignment |
Owner name: INTELLECTUAL VENTURES II LLC, DELAWARE Free format text: MERGER;ASSIGNOR:CROSSTEK CAPITAL, LLC;REEL/FRAME:026637/0632 Effective date: 20110718 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |