US8692373B2 - Methods of forming a metal silicide region on at least one silicon structure - Google Patents
Methods of forming a metal silicide region on at least one silicon structure Download PDFInfo
- Publication number
- US8692373B2 US8692373B2 US13/400,920 US201213400920A US8692373B2 US 8692373 B2 US8692373 B2 US 8692373B2 US 201213400920 A US201213400920 A US 201213400920A US 8692373 B2 US8692373 B2 US 8692373B2
- Authority
- US
- United States
- Prior art keywords
- silicon
- silicon structures
- metal
- structures
- metal silicide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical group [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title claims abstract description 322
- 229910052751 metal Inorganic materials 0.000 title claims abstract description 127
- 239000002184 metal Substances 0.000 title claims abstract description 127
- 229910021332 silicide Inorganic materials 0.000 title claims abstract description 116
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 title claims abstract description 113
- 238000000034 method Methods 0.000 title claims abstract description 69
- 239000007769 metal material Substances 0.000 claims abstract description 115
- 239000000463 material Substances 0.000 claims abstract description 99
- 239000003989 dielectric material Substances 0.000 claims abstract description 65
- 238000009792 diffusion process Methods 0.000 claims abstract description 25
- 239000004065 semiconductor Substances 0.000 claims abstract description 15
- 238000005389 semiconductor device fabrication Methods 0.000 claims abstract 2
- 229910052710 silicon Inorganic materials 0.000 claims description 49
- 239000010703 silicon Substances 0.000 claims description 49
- 238000007669 thermal treatment Methods 0.000 claims description 14
- 229910045601 alloy Inorganic materials 0.000 claims description 11
- 239000000956 alloy Substances 0.000 claims description 11
- 239000010941 cobalt Substances 0.000 claims description 7
- 229910017052 cobalt Inorganic materials 0.000 claims description 7
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 claims description 7
- 238000000151 deposition Methods 0.000 claims description 5
- 229910052719 titanium Inorganic materials 0.000 claims description 5
- 229910052721 tungsten Inorganic materials 0.000 claims description 5
- 229910052735 hafnium Inorganic materials 0.000 claims description 4
- 229910052750 molybdenum Inorganic materials 0.000 claims description 4
- 229910052759 nickel Inorganic materials 0.000 claims description 4
- 229910052758 niobium Inorganic materials 0.000 claims description 4
- 229910052763 palladium Inorganic materials 0.000 claims description 4
- 229910052697 platinum Inorganic materials 0.000 claims description 4
- 229910052715 tantalum Inorganic materials 0.000 claims description 4
- 229910052720 vanadium Inorganic materials 0.000 claims description 2
- 229910052726 zirconium Inorganic materials 0.000 claims description 2
- 238000010438 heat treatment Methods 0.000 claims 10
- 230000001747 exhibiting effect Effects 0.000 claims 2
- 229910000531 Co alloy Inorganic materials 0.000 claims 1
- 229910019001 CoSi Inorganic materials 0.000 claims 1
- 229910018999 CoSi2 Inorganic materials 0.000 claims 1
- 239000002019 doping agent Substances 0.000 description 34
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 27
- 238000002955 isolation Methods 0.000 description 26
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 15
- 230000008569 process Effects 0.000 description 13
- 239000000377 silicon dioxide Substances 0.000 description 13
- 238000003917 TEM image Methods 0.000 description 10
- 230000015572 biosynthetic process Effects 0.000 description 8
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 7
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 7
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 7
- 239000010936 titanium Substances 0.000 description 7
- 238000007796 conventional method Methods 0.000 description 6
- 238000005240 physical vapour deposition Methods 0.000 description 6
- QTBSBXVTEAMEQO-UHFFFAOYSA-N Acetic acid Chemical compound CC(O)=O QTBSBXVTEAMEQO-UHFFFAOYSA-N 0.000 description 5
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 5
- AIOWANYIHSOXQY-UHFFFAOYSA-N cobalt silicon Chemical compound [Si].[Co] AIOWANYIHSOXQY-UHFFFAOYSA-N 0.000 description 5
- 239000010955 niobium Substances 0.000 description 5
- 238000001878 scanning electron micrograph Methods 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- 238000004140 cleaning Methods 0.000 description 4
- 229910001092 metal group alloy Inorganic materials 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 3
- 208000012868 Overgrowth Diseases 0.000 description 3
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 3
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 3
- 229910000040 hydrogen fluoride Inorganic materials 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000012299 nitrogen atmosphere Substances 0.000 description 3
- 230000000737 periodic effect Effects 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 2
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 239000007864 aqueous solution Substances 0.000 description 2
- 239000012298 atmosphere Substances 0.000 description 2
- 150000004770 chalcogenides Chemical class 0.000 description 2
- -1 cobalt (Co) Chemical compound 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- RKTYLMNFRDHKIL-UHFFFAOYSA-N copper;5,10,15,20-tetraphenylporphyrin-22,24-diide Chemical compound [Cu+2].C1=CC(C(=C2C=CC([N-]2)=C(C=2C=CC=CC=2)C=2C=CC(N=2)=C(C=2C=CC=CC=2)C2=CC=C3[N-]2)C=2C=CC=CC=2)=NC1=C3C1=CC=CC=C1 RKTYLMNFRDHKIL-UHFFFAOYSA-N 0.000 description 2
- 230000007812 deficiency Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000011733 molybdenum Substances 0.000 description 2
- GUCVJGMIXFAOAE-UHFFFAOYSA-N niobium atom Chemical compound [Nb] GUCVJGMIXFAOAE-UHFFFAOYSA-N 0.000 description 2
- 229910017604 nitric acid Inorganic materials 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- VSZWPYCFIRKVQL-UHFFFAOYSA-N selanylidenegallium;selenium Chemical compound [Se].[Se]=[Ga].[Se]=[Ga] VSZWPYCFIRKVQL-UHFFFAOYSA-N 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- LEONUFNNVUYDNQ-UHFFFAOYSA-N vanadium atom Chemical compound [V] LEONUFNNVUYDNQ-UHFFFAOYSA-N 0.000 description 2
- 241000826860 Trapezium Species 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 239000000908 ammonium hydroxide Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000007654 immersion Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 230000037361 pathway Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28518—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising silicides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
- H10B63/32—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors of the bipolar type
Definitions
- Embodiments of the present disclosure relate to methods of forming a metal silicide region on at least one silicon structure, and to a related array of silicon structures, and to a related semiconductor device structure.
- Metal silicides have been employed in a variety of silicon structures as a way of reducing contact resistance.
- various metal silicides can be employed as low resistance contact regions between bipolar junction transistors (BJTs) and phase change memory (PCM) cells.
- the memory element of a conventional PCM cell includes a chalcogenide material that can switch states (e.g., between crystalline, semi-crystalline, amorphous, and semi-amorphous states) upon changes in temperature.
- a BJT can enable the changes in temperature by selectively supplying or stopping current to an electrode of the PCM cell.
- a metal silicide contact region at the interface of the BJT and the electrode can decrease electrical resistance between the BJT and the electrode, reducing voltage requirements and improving an ability to switch the states of the chalcogenide material.
- CoSi 2 cobalt disilicide
- CoSi 2 advantageously exhibits relatively low electrical resistance (e.g., from about 16 micro-ohm-centimeters to about 18 micro-ohm-centimeters), generally does not form tightly bound compounds with common p-type and n-type dopants, and forms a smooth and fine grained silicide.
- a metal silicide region such as a CoSi 2 contact region
- a metal silicide region that facilitates the formation of the metal silicide region confined within the critical dimensions of a smaller silicon structure, such as within an area of less than or equal to about 3600 nm 2 . It would be further desirable for such a method to provide improved control of the uniformity of the metal silicide region formed.
- FIGS. 1A through 1G illustrate an embodiment of a method of the present disclosure for forming a metal silicide region for at least one silicon structure
- FIG. 2 illustrates a semiconductor device structure in accordance with an embodiment of the present disclosure
- FIGS. 3A through 3D are transmission electron micrographs (TEMs) showing the formation of CoSi 2 regions for silicon pillars using an embodiment of the present disclosure, as described in Example 1;
- FIGS. 4A and 4B are scanning electron micrographs (SEMs) showing CoSi 2 regions of silicon pillars that were formed using an embodiment of the method of the present disclosure, as described in Example 2;
- FIGS. 4C and 4D are TEMs showing CoSi 2 regions of silicon pillars that were formed using an embodiment of the method of the present disclosure, as described in Example 2;
- FIGS. 4E and 4F are, respectively, a silicon map and a cobalt map for silicon pillars including CoSi 2 regions that were formed using an embodiment of the method of the present disclosure, as described in Example 2.
- the present disclosure relates to methods of forming a metal silicide region on at least one silicon structure, to a related array of silicon structures, and to a related semiconductor device structure.
- the metal silicide region is formed by the self-aligned silicidation (also known as a “salicidiation”) of a metal material and silicon.
- the morphology which may also be characterized as the geometry, of the metal material and adjacent silicon, the resulting metal silicide region on the silicon structure may be confined to a small area (i.e., having dimensions of less than about 60 nm by about 60 nm).
- the methods of forming a metal silicide region for at least one silicon structure disclosed herein may overcome difficulties with conventional methods of forming a metal silicide region (e.g., difficulties with overgrowth of metal silicide caused by the deficiencies in controlling the diffusion of metal material during silicidation processes), thus improving the compositional uniformity and the thickness uniformity of the metal silicide region formed, and enabling the formation of smaller metal silicide regions than have previously been available in the semiconductor industry.
- the metal silicide region may be formed by forming an array of silicon structures separated by isolation trenches.
- the silicon structures may be, for example, silicon pillars.
- the isolation trenches are filled with a dielectric material such that the dielectric material abuts and substantially covers sidewalls of each of the silicon structures.
- the dielectric material in the isolation trenches forms isolation regions surrounding the silicon structures. A portion of the dielectric material is selectively removed to expose a portion of the sidewalls of each of the silicon structures and form a height differential between a top surface of each of the silicon structures and a top surface of the dielectric material.
- a metal material may be formed over and in contact with the top surface of the dielectric material, the top surface of each of the silicon structures, and the exposed portion of the sidewalls of each of the silicon structures.
- a capping material may be formed over and in contact with the metal material.
- the array of silicon structures is subjected to a first thermal treatment to effectuate a multidirectional diffusion of the metal material into each of the silicon structures (e.g., longitudinal diffusion from the metal material on the top surface of each of the silicon structures and lateral diffusion from the metal material on the exposed portion of the sidewalls of each of the silicon structures) and form a first metal silicide material.
- the capping material and unreacted portions of the metal material are selectively removed, and the array of silicon structures is subjected to a second thermal treatment.
- the second thermal treatment may convert the first metal silicide material to a second metal silicide material, completing formation of the metal silicide regions.
- the metal silicide regions may function as contact regions for the silicon structures.
- the metal silicide regions are contact regions for vertical BJTs.
- the term “contact region” means and includes an electrical contact region facilitating a conductive pathway between at least two structures.
- siliconcidation means and includes a reaction between silicon and a metal material, such as cobalt (Co), nickel (Ni), palladium (Pd), platinum (Pt), titanium (Ti), zirconium (Zr), hafnium (Hf), vanadium (V), niobium (Nb), tantalum (Ta), molybdenum (Mo), tungsten (W), or alloys thereof, to form an alloy (i.e., metal silicide) of the silicon and the metal material.
- a metal material such as cobalt (Co), nickel (Ni), palladium (Pd), platinum (Pt), titanium (Ti), zirconium (Zr), hafnium (Hf), vanadium (V), niobium (Nb), tantalum (Ta), molybdenum (Mo), tungsten (W), or alloys thereof, to form an alloy (i.e., metal silicide) of the silicon and the metal material.
- silicon means and includes a material that includes the element silicon or a compound of silicon.
- the silicon may be a conventional silicon wafer or other bulk substrate comprising a layer of silicon.
- the silicon may include monocrystalline silicon, polysilicon, or combinations thereof, which may be doped or undoped.
- the silicon may have any crystal orientation.
- FIGS. 1A through 1G are simplified perspective ( FIG. 1A ) and partial cross-sectional ( FIGS. 1B through 1G ; taken about an X direction shown in FIG. 1A ) views illustrating embodiments of a method of forming a metal silicide region on at least one silicon structure, such as a metal silicide contact region for at least one vertical BJT.
- a metal silicide region on at least one silicon structure
- FIGS. 1A through 1G are simplified perspective ( FIG. 1A ) and partial cross-sectional ( FIGS. 1B through 1G ; taken about an X direction shown in FIG. 1A ) views illustrating embodiments of a method of forming a metal silicide region on at least one silicon structure, such as a metal silicide contact region for at least one vertical BJT.
- an array of silicon structures 100 may include a silicon base 102 , silicon structures 112 (e.g., silicon pillars), isolation trenches 121 filled with a dielectric material 120 (see FIG. 1B , illustrating the dielectric material 120 within first isolation trenches 118 of the isolation trenches 121 shown in FIG. 1A ; the dielectric material 120 absent from FIG. 1A for clarity), and a screen material 124 .
- the silicon structures 112 may longitudinally extend from and be integral with the silicon base 102 .
- each of the terms “longitudinal” and “vertical” means and includes extending in a direction substantially perpendicular to the silicon base 102 , regardless of the orientation of the silicon base 102 .
- each of the terms “lateral” and “horizontal” means and includes extending in a direction substantially parallel to the silicon base 102 , regardless of the orientation of the silicon base 102 .
- the silicon structures 112 may be separated from one another by the isolation trenches 121 such that the dielectric material 120 (see FIG. 1B , as described above) abuts and substantially covers sidewalls 116 of each of the silicon structures 112 .
- the screen material 124 may be disposed over and in contact with a top surface 114 of each of the silicon structures 112 . While various embodiments herein describe the array of silicon structures 100 as including silicon structures 112 (i.e., more than one silicon structure 112 ), the array of silicon structures 100 may, alternatively, include a single silicon structure 112 .
- the array of silicon structures 100 may include rows of the silicon structures 112 extending in an X direction and columns of the silicon structures 112 extending in a Y direction.
- the X direction may be substantially perpendicular to the Y direction.
- the silicon structures 112 may include small silicon structures 108 and large silicon structures 110 .
- Each of the rows may include a portion of the small silicon structures 108 and a portion of the large silicon structures 110 .
- groups 113 of the small silicon structures 108 may be separated by at least one of the large silicon structures 110 .
- a group of four of the small silicon structures 108 may be separated from another group of four of the small silicon structures 108 by one of the large silicon structures 110 .
- the isolation trenches 121 may include first isolation trenches 118 and second isolation trenches 119 .
- the first isolation trenches 118 may separate each of the silicon structures 112 (e.g., each of the small silicon structures 108 and each of the large silicon structures 110 ) within each of the rows.
- the first isolation trenches 118 may longitudinally extend to a top surface 106 of the silicon base 102 .
- Each of the columns may include a portion of the small silicon structures 108 or may include a portion of the large silicon structures 110 .
- the second isolation trenches 119 may separate each of the silicon structures 112 (e.g., each of the small silicon structures 108 or each of the large silicon structures 110 ) within each of the columns.
- the second isolation trenches 119 may longitudinally extend to a bottom surface 104 of the silicon base 102 .
- the second isolation trenches 119 may extend substantially perpendicular to the first isolation trenches 118 .
- the silicon structures 112 may be of substantially equal height H 1 and substantially equal depth D.
- the height H 1 of each of the silicon structures 112 may be within a range of from about 50 nanometers (nm) to about 400 nm, such as from about 80 nm to about 350 nm, or from about 100 nm to about 300 nm. In at least some embodiments, the height H 1 is about 295 nm.
- the depth D of each of the silicon structures 112 may be less than or equal to about 60 nm, such as less than or equal to about 52 nm, or less than or equal to about 32 nm, or less than or equal to about 25 nm. In at least some embodiments, the depth D of each of the silicon structures 112 is about 52 nm. In addition, at least some of the silicon structures 112 may have a substantially different width than at least some other of the silicon structures 112 . For example, as shown in FIG. 1A , a width W 1 of each of the small silicon structures 108 may be smaller than a width W 2 of each of the large silicon structures 110 .
- the width W 1 of each of the small silicon structures 108 may be less than or equal to about 60 nanometers (nm), such as less than or equal to about 52 nm, or less than or equal to about 32 nm, or less than or equal to about 25 nm. In at least some embodiments, the width W 1 of each of the small silicon structures 108 is about 52 nm.
- the width W 2 of each of the large silicon structures 110 may be greater than the width W 1 of each of the small silicon structures 108 .
- a ratio between the width W 1 of each of the small silicon structures 108 and the width W 2 of each of the large silicon structures 110 may be within a range of from about 1:1.5 to about 1:3.0, such as from about 1:2.0 to about 1:2.5. In at least some embodiments, the ratio between the width W 1 of each of the small silicon structures 108 and the width W 2 of each of the large silicon structures 110 is about 1:2.0.
- each of the small silicon structures 108 may be such that a lateral cross-section of each of the small silicon structures 108 has a substantially square shape (e.g., about 52 nm by about 52 nm, about 32 nm by about 32 nm, etc.).
- the dimensions of each of the large silicon structures 110 e.g., the depth D and the width W 2
- a lateral cross-section of each of the large silicon structures 110 has a substantially rectangular shape (e.g., about 52 nm by about 130 nm, about 32 nm by about 80 nm, etc.).
- the lateral cross-section of at least one of the small silicon structures 108 and the large silicon structures 110 may be of a different shape including, but not limited to, a different tetragonal shape, (e.g., square, rectangular, trapezium, trapezoidal, parallelogram, etc.), a triangular shape, a circular shape, a semicircular shape, an ovular shape, or an elliptical shape.
- a different tetragonal shape e.g., square, rectangular, trapezium, trapezoidal, parallelogram, etc.
- a triangular shape e.g., square, rectangular, trapezium, trapezoidal, parallelogram, etc.
- each of the small silicon structures 108 has a lateral cross-sectional area (e.g., the depth D by the width W 1 ) of less than or equal to about 3600 nm 2 , such as less than or equal to about 2704 nm 2 , or less than or equal to about 1024 nm 2 .
- each of the large silicon structures 110 has a lateral cross sectional area (e.g., the depth D by the width W 2 ) of less than or equal to about 9000 nm 2 , such as less than or equal to about 6760 nm 2 , or less than or equal to about 2560 nm 2 .
- Each of the silicon structures 112 and the silicon base 102 may be doped or undoped.
- the silicon base 102 and a first portion (not numbered) of each of the silicon structures 112 proximate the silicon base 102 may include an n-type dopant
- a second portion (not numbered) of each of the silicon structures 112 proximate the top surface 114 of each of the silicon structures 112 may include a different dopant (e.g., the second portion of each of the small silicon structures 108 may include a p-type dopant
- the second portion of each of the large silicon structures 110 may include an n+ type dopant).
- the silicon base 102 and the first portion of each of the silicon structures 112 may include a p-type dopant, and the second portion of each of the silicon structures 112 may include a different dopant (e.g., the second portion of each of the small silicon structures 108 may include an n-type dopant, and the second portion of each of the large silicon structures 110 may include a p+ type dopant).
- the dielectric material 120 may be formed in the isolation trenches 121 .
- a top surface 122 of the dielectric material 120 within each of the first isolation trenches 118 and the second isolation trenches 119 i.e., collectively the isolation trenches 121 ) may be substantially non-coplanar with the top surface 114 of each of the silicon structures 112 adjacent the dielectric material 120 .
- the dielectric material 120 within each of the first isolation trenches 118 and the second isolation trenches 119 may protrude longitudinally beyond a plane 123 , shown as a dashed line, defined by the top surface 114 of each of the silicon structures 112 .
- a height differential between the top surface 122 of the dielectric material 120 and the plane 123 may depend upon the process used to form the isolation trenches 121 .
- a nitride material (not shown) may be used as a hard mask for an etching process to form the isolation trenches 121 .
- the nitride material may remain over the silicon structures 112 , and the isolation trenches 121 may be filled with the dielectric material 120 .
- the nitride material overlying the silicon structures 112 may then be removed to form the height differential between the top surface 122 of the dielectric material 120 and the plane 123 .
- the top surface 122 of the dielectric material 120 may be substantially coplanar with the top surface 114 of each of the silicon structures 112 adjacent the dielectric material 120 (e.g., the dielectric material 120 may longitudinally extend to and substantially terminate at the plane 123 ).
- the dielectric material 120 may be any known dielectric material that substantially isolates each of the silicon structures 112 and that does not substantially react with metal (e.g., cobalt, nickel, titanium) of a metal material to form a metal silicide.
- the dielectric material 120 may be formed of and include a field oxide material, such as silicon dioxide (SiO 2 ), or a nitride material, such as silicon nitride (Si 3 N 4 ).
- the screen material 124 on the top surface 114 of each of the silicon structures 112 may be of any suitable thickness. In at least some embodiments, the screen material 124 has a thickness of about 3 nm.
- the screen material 124 may be any material that substantially controls implantation or diffusion of one or more materials (e.g., dopants) into each of the silicon structures 112 .
- the screen material 124 may also prevent, by substantially limiting, damage to the silicon structures 112 during implantation.
- the screen material 124 may be a screen oxide material, such as a middle temperature oxide (e.g., silicon oxide).
- the array of silicon structures 100 may be formed using conventional techniques and conventional processing equipment (not shown), which are not described in detail herein.
- the array of silicon structures 100 may undergo a cleaning process to selectively remove the screen material 124 and a predetermined amount of the dielectric material 120 surrounding the sidewalls 116 of each of the silicon structures 112 .
- the selective removal of the dielectric material 120 may recess the top surface 122 ′ of the dielectric material 120 to expose a portion 117 of the sidewalls 116 of each of the silicon structures 112 .
- the exposed portion 117 of the sidewalls 116 may extend a height H 2 beyond a lateral plane 136 , shown by a dashed line, defined by the recessed top surface 122 ′ of the dielectric material 120 .
- the cleaning process may be tailored to achieve a desired magnitude of the height H 2 (i.e., to achieve a predetermined height differential between the top surface 114 of each of the silicon structures 112 and the recessed top surface 122 ′ of the dielectric material 120 ).
- the magnitude of the height H 2 may be used to at least partially define the size of a subsequently formed metal silicide region on the silicon structure 112 , as described in further detail below.
- the magnitude of the height H 2 is within a range of from about 20 nm to about 25 nm.
- the cleaning process may utilize at least one material capable of removing the screen material 124 and the predetermined amount of the dielectric material 120 without removing a substantial portion of the silicon structures 112 .
- the array of silicon structures 100 may be exposed to at least one of an aqueous solution of hydrogen fluoride (HF), and an aqueous solution of ammonium hydroxide (NH 4 OH) and hydrogen peroxide (H 2 O 2 ) for a sufficient amount of time to substantially remove the screen material 124 and the predetermined amount of the dielectric material 120 without removing a substantial portion of the silicon structures 112 .
- the array of silicon structures 100 is exposed to a 0.3% aqueous HF solution.
- the cleaning process may utilize a single step or multiple steps to remove the screen material 124 and the predetermined amount of the dielectric material 120 .
- a metal material 126 may be formed over and in contact with exposed surfaces (e.g., the top surface 114 of each of the silicon structures 112 , the exposed portion 117 of the sidewalls 116 of each of the silicon structures 112 , and the recessed top surface 122 ′ of the dielectric material 120 ) of the array of silicon structures 100 .
- the metal material 126 may be formed substantially continuously across the exposed surfaces of the array of silicon structures 100 .
- the metal material 126 may be substantially conformally deposited over the exposed surfaces of the array of silicon structures 100 .
- the metal material 126 may be any metal or metal alloy as previously described and configured to react with the silicon structures 112 to form a metal silicide within the lateral cross-sectional area (e.g., the width W 1 or width W 2 by the depth D ( FIG. 1A )) of each of the silicon structures 112 .
- the metal material 126 may be selected to have a relatively small grain size.
- the metal material is Co.
- the metal material is Ni.
- the metal material 126 may be one of cobalt (Co) and a Co-based alloy.
- Co-based alloy means and includes a metal alloy including greater than or equal to about 80 atomic percent Co, and less than or equal to about 20 atomic percent of another metal capable of forming a metal silicide.
- the another metal may, for example, be a Group VIIIB metal of the Periodic Table of the Elements, such as nickel (Ni), palladium (Pd), and platinum (Pt); a Group IVB metal of the Periodic Table of the Elements, such as titanium (Ti), zirconium (Zr), and hafnium (Hf); a Group VB metal, such as vanadium (V), niobium (Nb), and tantalum (Ta); a Group VIB metal of the Periodic Table of the Elements, such as molybdenum (Mo), and tungsten (W); or a combination thereof.
- a Group VIIIB metal of the Periodic Table of the Elements such as nickel (Ni), palladium (Pd), and platinum (Pt); a Group IVB metal of the Periodic Table of the Elements, such as titanium (Ti), zirconium (Zr), and hafnium (Hf); a Group VB metal, such as vanadium (V), niobium
- the metal material 126 may be one of Ni and a Ni-based alloy.
- Ni-based alloy means and includes a metal alloy including greater than or equal to about 80 atomic percent Ni, and less than or equal to about 20 atomic percent of another metal capable of forming a metal silicide.
- the another metal may be substantially similar to the another metal described above with respect to the Co-based alloy.
- the metal material 126 is Co.
- the metal material 126 may be one of Co, a Co-based alloy, Ni, and a Ni-based alloy, or the metal material 126 may be a different metal or a different metal alloy, such as at least one of Pd, Pt, Ti, Zr, Hf, V, Nb, Ta, Mo, W, alloys thereof, and combinations thereof.
- the metal material 126 may be formed of any thickness suitable to facilitate subsequent formation of metal silicide regions having desired sizes and desired geometric configurations, as described in further detail below. As shown in FIG. 1D , a thickness of the metal material 126 may vary across the exposed surfaces of the array of silicon structures 100 .
- the metal material 126 may have a first thickness along the top surface 114 of each of the silicon structures 112 and along the recessed top surface 122 ′ of the dielectric material 120 , and a second thickness along the exposed portion 117 of the sidewalls 116 of each of the silicon structures 112 .
- the first thickness of the metal material 126 may be greater than the second thickness of the metal material 126 .
- a ratio of the first thickness of the metal material 126 to the second thickness of the metal material 126 may be within a range of from about 1:0.8 to about 1:0.4 (i.e., the second thickness may be from about 80 percent to about 40 percent as thick as the first thickness), such as from about 1:0.7 to about 1:0.5 (i.e., the second thickness may be from about 70 percent to about 50 percent as thick as the first thickness), or from about 1:0.65 to about 1:0.55 (i.e., the second thickness may be from about 65 percent to about 55 percent as thick as the first thickness).
- the ratio of the first thickness of the metal material 126 to the second thickness of the metal material 126 is about 1:0.6 (i.e., a magnitude of the second thickness is equal to about 60 percent of a magnitude of the first thickness).
- the thickness of the metal material 126 across the exposed surfaces of the array of silicon structures 100 may at least partially depend upon the magnitude of the height H 2 and the technique used to form the metal material 126 .
- a ratio of the height H 2 to the first thickness of the metal material 126 may be within a range of from about 1:0.15 to about 1:0.25, such as from about 1:0.18 to about 1:0.22, or from about 1:0.19 to about 1:0.21.
- the ratio of the height H 2 to the first thickness of the metal material 126 is about 1:0.2 (i.e., a magnitude of the first thickness is equal to about 20 percent of a magnitude of the height H 2 ).
- the ratio of the first thickness of the metal material 126 to the second thickness of the metal material 126 may correspond to the ratios previously described above. As a non-limiting example, if the height H 2 is within a range of from about 20 nm to about 25 nm, the first thickness of the metal material 126 may be within a range of from about 4 nm to about 5 nm and the second thickness of the metal material 126 may be within a range of from about 2.4 nm to about 3 nm. In additional embodiments, the thickness of the metal material 126 may be substantially uniform across the exposed surfaces of the array of silicon structures 100 .
- the metal material 126 may be foamed over and in contact with exposed surfaces of the array of silicon structures 100 using conventional techniques and conventional processing equipment.
- the metal material 126 may be deposited using a physical vapor deposition (“PVD”) technique, a chemical vapor deposition (“CVD”) technique, or an atomic layer deposition (“ALD”) technique.
- PVD includes, but is not limited to, sputtering, evaporation, or ionized PVD.
- PVD includes, but is not limited to, sputtering, evaporation, or ionized PVD.
- PVD includes, but is not limited to, sputtering, evaporation, or ionized PVD.
- the metal material 126 is deposited over and in contact with the exposed surfaces of the array of silicon structures 100 using a PVD technique.
- a capping material 128 may be formed over and in contact with exposed surfaces of the metal material 126 .
- the capping material 128 may be formed substantially continuously across the exposed surfaces of the metal material 126 .
- the capping material 128 may substantially conform to the exposed surfaces of the metal material 126 .
- the capping material 128 may be any material capable of substantially limiting or preventing each of the oxidization of the metal material 126 and the overgrowth of metal silicide material during subsequent processing.
- the capping material 128 may be at least one of titanium nitride (TiN), titanium tungsten, tantalum nitride, tungsten nitride, and elemental Ti. In at least some embodiments, the capping material 128 is TiN.
- the capping material 128 may be of any thickness that facilitates subsequent formation of metal silicide regions having desired sizes and geometric configurations, as described in further detail below.
- the thickness of the capping material 128 may be substantially uniform, or may vary across the exposed surfaces of the metal material 126 . In at least some embodiments, the thickness of the capping material is substantially uniform. In addition, the thickness of the capping material 128 may be greater than or equal to the thickness of the metal material 126 . As a non-limiting example, the thickness of the capping material 128 may be within a range of from about 5 nm to about 15 nm, such as from about 7 nm to about 13 nm, or from about 9 nm to about 11 nm.
- the thickness of the capping material 128 across the exposed surfaces of the metal material 126 is about 10 nm.
- the capping material 128 may be formed over and in contact with the exposed surfaces of the metal material 126 using conventional techniques, such as a PVD technique, a CVD technique, or an ALD technique, which are not described in detail herein.
- the array of silicon structures 100 may be subjected to a first thermal treatment to form first metal silicide regions 131 including a first metal silicide material 130 .
- the array of silicon structures 100 may be subjected to rapid thermal processing (RTP) in an inert atmosphere (e.g., an N 2 atmosphere) at a temperature within a range of from about 400° C. to about 600° C., such as from about 480° C. to about 560° C., for a period of time within a range of from about 10 seconds to about 120 seconds, such as from about 20 seconds to about 60 seconds.
- RTP rapid thermal processing
- the array of silicon structures 100 is heated in an N 2 atmosphere at a temperature of about 530° C. for about 30 seconds.
- the first thermal treatment enables at least a portion of the metal material 126 over and in contact with the top surface 114 ( FIG. 1D ) and the exposed portion 117 ( FIG. 1D ) of the sidewalls 116 of each of the silicon structures 112 to diffuse into each of the silicon structures 112 and effectuate a silicidation reaction to form the first metal silicide material 130 .
- the Co may diffuse laterally (e.g., from the exposed portion 117 of the sidewalls 116 ) and longitudinally (e.g., from the top surface 114 ) into each of the silicon structures 112 and react with the Si therein to form cobalt monosilicide (CoSi).
- the metal material 126 over and in contact with the recessed top surface 122 ′ of the dielectric material 120 does not substantially diffuse into the dielectric material 120 , and may substantially remain over and in contact with recessed top surface 122 ′.
- each of the first metal silicide regions 131 to have an inverted substantially “u-shaped” geometric configuration, wherein the first metal silicide material 130 laterally surrounds and longitudinally surrounds at least a portion of a corresponding silicon structure 112 (e.g., a portion of a corresponding silicon structure 112 above the recessed top surface 122 ′ of the dielectric material 120 ).
- the multidirectional diffusion (e.g., longitudinal diffusion and lateral diffusion) of the metal material 126 into each of the silicon structures 112 improves the peripheral compositional uniformity and the peripheral thickness uniformity of the first metal silicide region 131 as compared to conventional silicidation processes that utilize unidirectional diffusion (e.g., in a primarily longitudinal direction) of a metal material to form metal silicide regions.
- the multidirectional diffusion of the metal material 126 of the present disclosure facilitates improved control of the size of each of the first metal silicide regions 131 .
- the geometry of the metal material 126 on the exposed sidewalls 117 of each of the silicon structures 112 in conjunction with the geometry of the capping material 128 on the metal material 126 , facilitates lateral diffusion of the metal material 126 toward a longitudinal centerline 129 , shown as a dashed line, of each of the silicon structures 112 and also substantially impedes or prevents lateral diffusion of the metal material 126 beyond longitudinal planes 134 , shown by dashed lines, defined by the sidewalls 116 of the silicon structures 112 .
- the first metal silicide material 130 may be substantially confined within a lateral cross-sectional area defined by the sidewalls 116 of the corresponding silicon structure 112 (e.g., an area of about 3600 nm 2 if a corresponding silicon structure 112 is about 60 nm in depth by about 60 nm in width; an area of about 2704 nm 2 if a corresponding silicon structure 112 is about 52 nm in depth by about 52 nm in width; an area of about 1024 nm 2 if a corresponding silicon structure 112 is about 32 nm in depth by about 32 nm in width; etc.).
- a lateral cross-sectional area defined by the sidewalls 116 of the corresponding silicon structure 112 e.g., an area of about 3600 nm 2 if a corresponding silicon structure 112 is about 60 nm in depth by about 60 nm in width; an area of about 2704 nm 2 if a corresponding silicon structure 112 is about 52 n
- the magnitude of the height H 2 and the relatively reduced thickness (i.e., the second thickness described above in relation to FIG. 1C ) of the metal material 126 on the exposed portion 117 of the sidewalls 116 of each of the silicon structures 112 may substantially limit the longitudinal diffusion of the metal material 126 beyond the lateral plane 136 , shown as a dashed line, defined by the recessed top surface 122 ′ of the dielectric material 120 .
- a method of forming a metal silicide region may include forming an array of silicon structures including silicon structures separated by a dielectric material, and a screen material over and in contact with a top surface of each of the silicon structures.
- the dielectric material may substantially cover sidewalls of each of the silicon structures.
- the screen material and a portion of the dielectric material may be removed to expose the top surface and a portion of the sidewalls of each of the silicon structures.
- a metal material may be formed over and in contact with the top surface and the exposed portion of the sidewalls of each of the silicon structures.
- a capping material may be formed over and in contact with the metal material.
- the array of silicon structures may be heated to form a metal silicide region in each of the silicon structures.
- each of the capping material 128 and unreacted portions of the metal material 126 may be selectively removed.
- the array of silicon structures 100 may be subjected to an isotropic etch, such as a wet etch, that substantially removes the capping material 128 and the unreacted portions of the metal material 126 but that does not substantially remove the first metal silicide material 130 .
- the wet etch may, for example, be effectuated by exposing the array of silicon structures 100 to a conventional wet etchant, such as at least one of a mixture of sulfuric acid (H 2 SO 4 ) and H 2 O 2 , a mixture of NH 4 OH and H 2 O 2 , and a mixture of phosphoric acid (H 3 PO 4 ), acetic acid (AcOH), nitric acid (HNO 3 ), and H 2 O 2 .
- a conventional wet etchant such as at least one of a mixture of sulfuric acid (H 2 SO 4 ) and H 2 O 2 , a mixture of NH 4 OH and H 2 O 2 , and a mixture of phosphoric acid (H 3 PO 4 ), acetic acid (AcOH), nitric acid (HNO 3 ), and H 2 O 2 .
- the array of silicon structures 100 may be subjected to a second thermal treatment to form second metal silicide regions 131 ′ including a second metal silicide material 130 ′.
- the second thermal treatment may extend, in a longitudinal direction, at least a portion of each the first metal silicide regions 131 ( FIG. 1F ) and may substantially convert the first metal silicide material 130 ( FIG. 1F ) into the second metal silicide material 130 ′.
- the silicon of the silicon structures 112 may be substantially completely silicidated to a height H 2 .
- the array of silicon structures 100 may be subjected to additional RTP in an inert atmosphere at a temperature within a range of from about 700° C.
- the array of silicon structures 100 is heated in an N 2 atmosphere at a temperature of about 830° C. for about 20 seconds.
- the second metal silicide material 130 ′ may have a lower electrical resistance than that of the first metal silicide material 130 .
- the second thermal treatment may substantially convert the CoSi into cobalt disilicide (CoSi 2 ), which has a lower electrical resistance than CoSi.
- CoSi 2 cobalt disilicide
- the second thermal treatment may extend at least a portion (e.g., a central portion) of each of the first metal silicide regions 131 (e.g., by longitudinal diffusion of metal material) such that a bottom surface of each of the second metal silicide regions 131 ′ is substantially coplanar with the recessed top surface 122 ′ of the dielectric material 120 .
- the bottom portion of at least one of the second metal silicide regions 131 ′ may be substantially non-coplanar with recessed top surface 122 ′ of the dielectric material 120 (e.g., at least a portion of the bottom portions of the second metal silicide regions 131 ′ may longitudinally extend beyond the lateral plane 136 defined by the recessed top surface 122 ′ of the dielectric material 120 ).
- the second metal silicide material 130 ′, and, hence, each of the second metal silicide regions 131 ′ may be substantially confined within the lateral cross-sectional area defined by the sidewalls 116 of corresponding silicon structures 112 . As illustrated in FIG.
- the second metal silicide regions 131 ′ may have a substantially rectangular shape. In additional embodiments, at least one of the second metal silicide regions 131 ′ may have a different shape (e.g., a different tetragonal shape, a triangular shape, a semicircular shape, etc.), at least partially depending on a geometric configuration of each of the silicon structures 112 .
- the second metal silicide regions 131 ′ may exhibit good compositional uniformity and good thickness uniformity at the longitudinal centerline 129 of each of the silicon structures 112 , as well as along the longitudinal planes 134 defined by the sidewalls 116 of each of the silicon structures 112 .
- second metal silicide regions 131 ′ of CoSi 2 may be formed by appropriately selecting the metal material from one of the metal materials previously described.
- a method of forming a metal silicide region may include forming a metal material over and in contact with exposed surfaces of a dielectric material and silicon structures protruding from the dielectric material.
- a capping material may be formed over and in contact with the metal material.
- the silicon structures may be exposed to heat to effectuate a multidirectional diffusion of the metal material into the silicon structures to form a first metal silicide material.
- the capping material and unreacted portions of the metal material may be removed.
- the silicon structures may be exposed to heat to substantially convert the first metal silicide material into a second metal silicide material.
- an array of silicon structures of the present disclosure may include silicon pillars each having a metal silicide region confined within a lateral cross-sectional area defined by sidewalls of each of the silicon pillars, the lateral cross-sectional area being less than or equal to about 3600 nm 2 , such as less than or equal to about 2704 nm 2 , or less than or equal to about 1024 nm 2 .
- an array of silicon structures of the present disclosure may include silicon pillars each having a metal silicide region, the metal silicide region of at least one of the silicon pillars being confined within a lateral cross-sectional area defined by sidewalls of the at least one of the silicon pillars and having a bottom surface substantially coplanar with a top surface of a dielectric material surrounding each of the silicon pillars.
- FIG. 2 illustrates a semiconductor device structure 200 in accordance with an embodiment of the present disclosure.
- the semiconductor device structure 200 includes a silicon base 202 , and a silicon structure 212 including a metal silicide region 231 .
- the silicon base 202 , and the silicon structure 212 including the metal silicide region 231 may, respectively, be substantially similar to the silicon base 102 , and one of the silicon structures 112 (e.g., one of the small silicon structures 108 , or one of the large silicon structures 110 ) including the second metal silicide region 131 ′, described above in relation to the array of silicon structures 100 .
- the silicon structures 112 e.g., one of the small silicon structures 108 , or one of the large silicon structures 110
- the silicon structure 212 may include a first region 212 A longitudinally adjacent the silicon base 202 , and a second region 212 B between the first region 212 A and the metal silicide region 231 .
- the silicon base 202 and the first region 212 A of the silicon structure 212 may each include a first dopant.
- the second region 212 B of the silicon structure 212 may include a second dopant that is different than the first dopant.
- the first dopant may be an n-type dopant and the second dopant may be a p-type dopant.
- the first dopant may be an n-type dopant, and the second dopant may be an n+ type dopant.
- the first dopant may be a p-type dopant, and the second dopant may be an n-type dopant.
- the first dopant may be a p-type dopant, and the second dopant may be a p+ type dopant.
- the silicon base 202 and the first region 212 A of the silicon structure each include an n-type dopant
- the second region 212 B of the silicon structure 212 includes a p-type dopant
- the metal silicide region 231 includes CoSi 2 .
- a semiconductor device structure of the present disclosure may include a silicon base including a first dopant, and a silicon structure having a lateral cross-sectional area of less than or equal to about 3600 nm 2 .
- the silicon structure may include a first region longitudinally adjacent the silicon base and comprising the first dopant, a second region longitudinally adjacent the first region and comprising a second dopant, and a metal silicide region longitudinally adjacent the second region and confined within the lateral cross-sectional area of the silicon structure.
- the methods of the present disclosure provide an effective and reliable way to control the size and shape of the metal silicide regions 131 , 131 ′.
- the multidirectional diffusion of the metal material 126 into the silicon structures 112 enables greater control of the uniformity of the metal silicide regions 131 , 131 ′ than has previously been available in the industry, which enhanced uniformity, facilitates greater reliability in the finished semiconductor device.
- the multidirectional diffusion of the metal material 126 into the silicon structures 112 also avoids the diffusion of the metal material 126 beyond the area defined by the sidewalls 116 of each of the silicon structures 112 , advantageously enabling the formation of smaller metal silicide regions 131 , 131 ′ than has previously been achievable.
- the methods of the present disclosure advantageously facilitate improved silicon performance, lower cost, increased miniaturization of components, and greater packaging density as compared to conventional methods of forming a metal silicide region for a silicon structure.
- FIG. 3A is a transmission electron micrograph (TEM) showing a partial cross-sectional view of an array of Si pillars (i.e., in a direction parallel to columns of the Si pillars) that were conventionally formed and surrounded by SiO 2 .
- TEM transmission electron micrograph
- the Si pillars each had a height within a range of from about 294 nm to about 297 nm, a top surface width of about 52 nm, and a top surface depth of about 52 nm
- the SiO 2 surrounding each of the Si pillars had a top surface that was substantially coplanar with a top surface of each of the Si pillars, such that the SiO 2 also had a height within a range of from about 294 nm to about 297 nm.
- FIG. 3B is a TEM showing a portion of the Si pillars and the SiO 2 shown in FIG. 3A following treatment with a 0.3% aqueous HF solution.
- the array of Si pillars was introduced to an immersion wet bench including the 0.3% aqueous HF solution.
- the treatment selectively removed a portion of the SiO 2 surrounding each of the Si pillars to expose a portion of the sidewalls of each of the Si pillars.
- a height differential between the top surface of the SiO 2 and the top surface of each of the Si pillars was within a range of from about 20 nm to about 25 nm (a 20.1 nm height differential is depicted in FIG. 3B ).
- FIG. 3C is a TEM showing an expanded view of the Si pillars and the SiO 2 shown in FIG. 3A following a conformal deposition of Co on the top surface of each of the Si pillars and on the top surface of the SiO 2 and following a conformal deposition of TiN on the top surface of the Co.
- the Co had a thickness of about 5 nm on the top surface of each of the Si pillars and on the top surface of the SiO 2 .
- the Co had a thickness within a range of from about 2 nm to about 3 nm on the exposed sidewalls of the Si pillars.
- the TiN had a thickness of about 4 nm.
- FIG. 3D is a TEM showing the CoSi 2 regions that were ultimately formed (i.e., following each of a first RTP at 480° C. for 30 seconds, a selective removal of the TiN and unreacted Co, and a second RTP at 830° C. for 20 seconds) using an embodiment of the method of the present disclosure.
- Each of the CoSi 2 regions had a width of less than or equal to about 52 nm and a depth of less than or equal to about 52 nm.
- each of the CoSi 2 regions was substantially confined within (i.e., did not substantially laterally extend beyond) a lateral cross-sectional area defined by the sidewalls of the Si pillars.
- each of the CoSi 2 regions did not substantially longitudinally extend below a plane defined by the top surface of the SiO 2 surrounding each of the Si pillars.
- FIG. 4A is a scanning electron micrograph (SEM) showing a partial cross-sectional view of CoSi 2 regions that were formed on Si pillars (i.e., in a direction parallel to columns of the Si pillars) using an embodiment of the method of the present disclosure.
- SEM scanning electron micrograph
- Each of the Si pillars had a top surface width of about 32 nm and a top surface depth of about 32 nm.
- the CoSi 2 regions exhibited good composition uniformity at a longitudinal center of each of the Si pillars, as well as at the sidewalls of each of the Si pillars.
- FIG. 4B is an SEM showing a perspective view of the CoSi 2 regions shown in FIG. 4A .
- FIG. 4B illustrates an array of Si pillars upon which the CoSi 2 regions were formed.
- FIG. 4B shows relatively larger CoSi 2 regions that were formed on large Si pillars or the array.
- Each of the large Si pillars had a top surface width of about 80 nm and a top surface depth of about 32 nm.
- FIG. 4C is a TEM showing a partial cross-sectional view of the Si pillars and corresponding CoSi 2 regions shown in FIG. 4B (i.e., in a direction parallel to rows of the Si pillars).
- FIG. 4D is a TEM showing another partial cross-sectional view of the Si pillars and corresponding CoSi 2 regions shown in FIG. 4B (i.e., showing the large Si pillars and large CoSi 2 regions).
- FIG. 4E is an Si map of the Si pillars and corresponding CoSi 2 regions shown in FIG. 4D .
- FIG. 4F is a Co map of the Si pillars and corresponding CoSi 2 regions shown in FIG. 4D .
- FIGS. 4E and 4F further illustrate that the CoSi 2 regions had good uniformity, and that each of the CoSi 2 regions was substantially confined within a lateral cross-sectional area defined by the sidewalls of the Si pillars.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
Claims (23)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/400,920 US8692373B2 (en) | 2012-02-21 | 2012-02-21 | Methods of forming a metal silicide region on at least one silicon structure |
US14/199,519 US9224807B2 (en) | 2012-02-21 | 2014-03-06 | Arrays of silicon structures including metal silicide regions, and related semiconductor device structures |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/400,920 US8692373B2 (en) | 2012-02-21 | 2012-02-21 | Methods of forming a metal silicide region on at least one silicon structure |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/199,519 Division US9224807B2 (en) | 2012-02-21 | 2014-03-06 | Arrays of silicon structures including metal silicide regions, and related semiconductor device structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130214417A1 US20130214417A1 (en) | 2013-08-22 |
US8692373B2 true US8692373B2 (en) | 2014-04-08 |
Family
ID=48981659
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/400,920 Active US8692373B2 (en) | 2012-02-21 | 2012-02-21 | Methods of forming a metal silicide region on at least one silicon structure |
US14/199,519 Active US9224807B2 (en) | 2012-02-21 | 2014-03-06 | Arrays of silicon structures including metal silicide regions, and related semiconductor device structures |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/199,519 Active US9224807B2 (en) | 2012-02-21 | 2014-03-06 | Arrays of silicon structures including metal silicide regions, and related semiconductor device structures |
Country Status (1)
Country | Link |
---|---|
US (2) | US8692373B2 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8692373B2 (en) | 2012-02-21 | 2014-04-08 | Micron Technology, Inc. | Methods of forming a metal silicide region on at least one silicon structure |
KR20150028419A (en) * | 2013-09-06 | 2015-03-16 | 에스케이하이닉스 주식회사 | Semiconductor device and method for manufacturing semiconductor devie |
CN109427798A (en) * | 2017-08-28 | 2019-03-05 | 中芯国际集成电路制造(上海)有限公司 | Flush memory device and its manufacturing method |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5567651A (en) | 1992-03-02 | 1996-10-22 | Digital Equipment Corporation | Self-aligned cobalt silicide on MOS integrated circuits |
US6103610A (en) | 1998-11-04 | 2000-08-15 | National Semiconductor Corporation | Integrated circuit structure with dual thickness cobalt silicide layers and method for its manufacture |
US6136705A (en) | 1998-10-22 | 2000-10-24 | National Semiconductor Corporation | Self-aligned dual thickness cobalt silicide layer formation process |
US6329276B1 (en) | 1998-12-01 | 2001-12-11 | Samsung Electronics Co. Ltd. | Method of forming self-aligned silicide in semiconductor device |
US6380040B1 (en) | 1999-08-02 | 2002-04-30 | Advanced Micro Devices, Inc. | Prevention of dopant out-diffusion during silicidation and junction formation |
US6635539B2 (en) | 2001-04-30 | 2003-10-21 | Samsung Electronics Co., Ltd. | Method for fabricating a MOS transistor using a self-aligned silicide technique |
US20040124461A1 (en) * | 2001-07-24 | 2004-07-01 | Gajda Mark A. | Trench-gate semiconductor devices, and their manufacture |
US6936528B2 (en) | 2002-10-17 | 2005-08-30 | Samsung Electronics Co., Ltd. | Method of forming cobalt silicide film and method of manufacturing semiconductor device having cobalt silicide film |
US20060192249A1 (en) * | 2004-09-20 | 2006-08-31 | Samsung Electronics Co., Ltd. | Field effect transistors with vertically oriented gate electrodes and methods for fabricating the same |
US20070170498A1 (en) * | 2006-01-24 | 2007-07-26 | Alpha & Omega Semiconductor, Ltd | Configuration and method to form mosfet devices with low resistance silicide gate and mesa contact regions |
US20070187751A1 (en) * | 2006-02-14 | 2007-08-16 | Alpha & Omega Semiconductor, Ltd | Method of fabrication and device configuration of asymmetrical DMOSFET with Schottky barrier source |
US20090176342A1 (en) * | 2008-01-03 | 2009-07-09 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device having deifferential gate dielectric layer and related device |
US20110001114A1 (en) | 2009-07-01 | 2011-01-06 | Barbara Zanderighi | Phase change memory cell with self-aligned vertical heater and low resistivity interface |
US20110233503A1 (en) | 2010-03-23 | 2011-09-29 | Samsung Electronics Co., Ltd. | Methods of forming phase-change memory devices and devices so formed |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4984037A (en) * | 1986-12-11 | 1991-01-08 | Gte Laboratories Incorporated | Semiconductor device with conductive rectifying rods |
US5211707A (en) * | 1991-07-11 | 1993-05-18 | Gte Laboratories Incorporated | Semiconductor metal composite field emission cathodes |
US7989328B2 (en) * | 2006-12-19 | 2011-08-02 | Spansion Llc | Resistive memory array using P-I-N diode select device and methods of fabrication thereof |
KR101116354B1 (en) * | 2009-09-30 | 2012-03-09 | 주식회사 하이닉스반도체 | Semiconductor device with buried bitline interconnected one side contact and method for manufacturing the same |
US8692373B2 (en) | 2012-02-21 | 2014-04-08 | Micron Technology, Inc. | Methods of forming a metal silicide region on at least one silicon structure |
-
2012
- 2012-02-21 US US13/400,920 patent/US8692373B2/en active Active
-
2014
- 2014-03-06 US US14/199,519 patent/US9224807B2/en active Active
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5567651A (en) | 1992-03-02 | 1996-10-22 | Digital Equipment Corporation | Self-aligned cobalt silicide on MOS integrated circuits |
US6136705A (en) | 1998-10-22 | 2000-10-24 | National Semiconductor Corporation | Self-aligned dual thickness cobalt silicide layer formation process |
US6103610A (en) | 1998-11-04 | 2000-08-15 | National Semiconductor Corporation | Integrated circuit structure with dual thickness cobalt silicide layers and method for its manufacture |
US6329276B1 (en) | 1998-12-01 | 2001-12-11 | Samsung Electronics Co. Ltd. | Method of forming self-aligned silicide in semiconductor device |
US6380040B1 (en) | 1999-08-02 | 2002-04-30 | Advanced Micro Devices, Inc. | Prevention of dopant out-diffusion during silicidation and junction formation |
US6635539B2 (en) | 2001-04-30 | 2003-10-21 | Samsung Electronics Co., Ltd. | Method for fabricating a MOS transistor using a self-aligned silicide technique |
US20040124461A1 (en) * | 2001-07-24 | 2004-07-01 | Gajda Mark A. | Trench-gate semiconductor devices, and their manufacture |
US6936528B2 (en) | 2002-10-17 | 2005-08-30 | Samsung Electronics Co., Ltd. | Method of forming cobalt silicide film and method of manufacturing semiconductor device having cobalt silicide film |
US20060192249A1 (en) * | 2004-09-20 | 2006-08-31 | Samsung Electronics Co., Ltd. | Field effect transistors with vertically oriented gate electrodes and methods for fabricating the same |
US20070170498A1 (en) * | 2006-01-24 | 2007-07-26 | Alpha & Omega Semiconductor, Ltd | Configuration and method to form mosfet devices with low resistance silicide gate and mesa contact regions |
US20070187751A1 (en) * | 2006-02-14 | 2007-08-16 | Alpha & Omega Semiconductor, Ltd | Method of fabrication and device configuration of asymmetrical DMOSFET with Schottky barrier source |
US20090176342A1 (en) * | 2008-01-03 | 2009-07-09 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device having deifferential gate dielectric layer and related device |
US20110001114A1 (en) | 2009-07-01 | 2011-01-06 | Barbara Zanderighi | Phase change memory cell with self-aligned vertical heater and low resistivity interface |
US20110233503A1 (en) | 2010-03-23 | 2011-09-29 | Samsung Electronics Co., Ltd. | Methods of forming phase-change memory devices and devices so formed |
Also Published As
Publication number | Publication date |
---|---|
US20130214417A1 (en) | 2013-08-22 |
US20140183703A1 (en) | 2014-07-03 |
US9224807B2 (en) | 2015-12-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP3262685B1 (en) | A metal-semiconductor alloy region for enhancing on current in a three-dimensional memory structure | |
US6583052B2 (en) | Method of fabricating a semiconductor device having reduced contact resistance | |
US8154130B2 (en) | Self-aligned metal to form contacts to Ge containing substrates and structure formed thereby | |
US6448131B1 (en) | Method for increasing the capacitance of a trench capacitor | |
KR100343653B1 (en) | Semiconductor device with metal silicide layer and method of manufacturing the same | |
US8927422B2 (en) | Raised silicide contact | |
US11557484B2 (en) | Contact structures with deposited silicide layers | |
JP2012054555A (en) | Complementary metal oxide semiconductor (cmos) structure | |
JP2008022027A (en) | Method for forming self-aligned silicide in semiconductor device | |
US7968457B2 (en) | Sandwiched metal structure silicidation for enhanced contact | |
TW202121544A (en) | Method of fabricating semiconductor device | |
JP2005150752A (en) | Method of forming nickel silicide film and method of manufacturing semiconductor device using same | |
US11196001B2 (en) | 3D ReRAM formed by metal-assisted chemical etching with replacement wordline and wordline separation | |
US8987135B2 (en) | Method to control metal semiconductor micro-structure | |
US9224807B2 (en) | Arrays of silicon structures including metal silicide regions, and related semiconductor device structures | |
US20090233439A1 (en) | Method of forming an ohmic layer and method of forming a metal wiring of a semiconductor device using the same | |
US11189724B2 (en) | Method of forming a top epitaxy source/drain structure for a vertical transistor | |
CN109585549A (en) | FinFET and forming method thereof | |
US20190305131A1 (en) | LOW PARASITIC CAPACITANCE AND RESISTANCE finFET DEVICE | |
KR20150034980A (en) | Semiconductor devie and method for manufacturing semiconductor devie | |
US20230044391A1 (en) | Selective silicide deposition for 3-d dram | |
US20220005810A1 (en) | 3-d dram cell with mechanical stability | |
EP1411146A2 (en) | Method of forming cobalt silicide film and method of manufacturing semiconductor device having cobalt silicide film | |
JP2004006903A (en) | Semiconductor device and its manufacturing method | |
CN113851424A (en) | Method for manufacturing semiconductor element |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAZZARI, CARLA MARIA;BELLANDI, ENRICO;REEL/FRAME:027735/0111 Effective date: 20120214 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |