Nothing Special   »   [go: up one dir, main page]

US8577717B2 - Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink - Google Patents

Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink Download PDF

Info

Publication number
US8577717B2
US8577717B2 US11/486,521 US48652106A US8577717B2 US 8577717 B2 US8577717 B2 US 8577717B2 US 48652106 A US48652106 A US 48652106A US 8577717 B2 US8577717 B2 US 8577717B2
Authority
US
United States
Prior art keywords
design
shrink
yield
integrated circuit
shrunk
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/486,521
Other versions
US20070276770A1 (en
Inventor
Chung-min Fu
Yu-Chyi Harn
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US11/486,521 priority Critical patent/US8577717B2/en
Priority to TW96115565A priority patent/TWI341979B/en
Publication of US20070276770A1 publication Critical patent/US20070276770A1/en
Application granted granted Critical
Publication of US8577717B2 publication Critical patent/US8577717B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q30/00Commerce
    • G06Q30/02Marketing; Price estimation or determination; Fundraising
    • G06Q30/0283Price estimation or determination
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q10/00Administration; Management
    • G06Q10/04Forecasting or optimisation specially adapted for administrative or management purposes, e.g. linear programming or "cutting stock problem"

Definitions

  • integrated circuit chip designers may shrink the design of an IC chip directly. For example, the design of an IC chip may be shrunk from 0.18 ⁇ m to 0.16 ⁇ m, on the same size of a wafer in a foundry. Some times the design shrink may only apply to part of the process, such as the back-end of a particular process technology. Often as a result of a design shrink, more IC chips can be produced from a single wafer, chip speed or power consumption is improved, and/or other benefits are obtained.
  • the interaction time may take anywhere from a quarter to a number of years.
  • the interaction time includes the time it takes to develop foundry technologies, silicon-proven learning, and the like. This time-consuming process might make it difficult to realize real benefits, especially with ever-changing business situations.
  • FIG. 1 is a normal manufacturing ramping scenario from a given design and its shrunk design is depicted
  • FIG. 2 is a diagram illustrating a technology migration evolution for performing design shrink yield analysis
  • FIG. 3 is a diagram illustrating an exemplary integrated circuit design to silicon flow in which (shrinkable) yield prediction may be performed;
  • FIG. 4 is a pictorial representation of a network of data processing systems in which the present invention may be implemented
  • FIG. 5 is a process flowchart illustrating a business assessment system for facilitating business decisions of integrated circuit design-shrink.
  • FIG. 6 is a diagram illustrating exemplary binnings for critical area analysis and technology shrink factor
  • FIG. 7 is a diagram illustrating an exemplary cost benefit assessment for direct shrink generated by the assessment system.
  • FIG. 1 a normal manufacturing ramping scenario from a given design and its shrunk design is depicted.
  • the Y-axis 102 of graph 100 indicates a number of good die per wafer produced at each time period.
  • the X-axis 104 of graph 100 indicates an amount of time the given design is employed.
  • an original design 108 initially has a better yield in the beginning.
  • the shrunk design 106 gives more good dies from a wafer than the original design 108 . Based on these results, the cost-down estimation and business decisions can be made to employ shrunk design 106 on the chip.
  • FIG. 2 a diagram illustrating a technology migration evolution for performing design-shrink yield analysis is depicted.
  • Step 1 is yield analysis and yield ramping 200 .
  • an original design layout database which stores original designs of the chip, is used to simulate original yield results of the wafer. The simulation is performed by a yield simulator.
  • Yield simulator is a tool that is used to predict the yield of a chip based on its layout. Yield simulator takes the original design of the chip and other process parameters as inputs and generates original yield results using a certain simulation method. The simulation method can generate the modeling yield results based on the layout of the chip from the given design layout database. The simulation method can generate the modeling yield based on a number of alternatives, such as the numerical calculation, polygons operations, dot-throwing operations and the like.
  • the second step of the evolution is layout treatment for design shrink 210 .
  • This step involves realizing the shrink design layout on the chip.
  • the third step of the evolution, yield analysis 212 is performed.
  • a shrunk design layout database which stores shrunk design layouts of the chip, is used to simulate yield results of the wafer. Similar to step 1 , the simulation is performed by the yield simulator (or another yield simulator). Yield simulator takes the shrunk design of the chip and other process parameters as inputs and generates shrunk yield results using the simulation algorithm.
  • step 2 and step 3 are optional, which means that, in the current evolution, the layout treatment for design shrink and the yield analysis may or may not be performed. At the end of the evolution, which may occur after a long period of time, silicon data and cost down benefits are finally realized and business decisions can be made as to whether design shrink should be employed 218 . While cost down benefits may finally be realized, this process is time consuming.
  • aspects of the present invention provide a computer-implemented method, a computer system, and a computer program product for predicting shrinkable yield for business assessment of integrated circuit design shrink. Instead of having to wait for a long period of time before cost down benefits of the direct design-shrink are realized, the aspects of the present invention provide a method for predicting the yield of the wafer if the shrunk design is employed early in the process. In this way, business decisions can be made early to cut down costs.
  • FIG. 3 a diagram illustrating an exemplary integrated circuit design to silicon flow in which shrinkable yield prediction may be performed is depicted.
  • an integrated circuit design database 302 and third party IPs 304 are used for chip implementation 306 .
  • IC design database 302 may comprise circuitry design, IPs and block designs.
  • Chip implementation 306 generates design data 308 after implementing the design in the integrated circuit. Based on the design data 308 , manufacturing 310 of the integrated circuit is performed. Examples of manufacturing steps performed are mask making and wafer processing.
  • testing 312 of the integrated circuit is performed.
  • Testing 312 of the integrated circuit may include yield percentage testing and packaging testing. Once testing 312 is complete, good integrated circuits that are ready for ship 314 are identified.
  • the shrinkable yield predication of the present invention may be performed in various steps of this integrated circuit design to silicon flow.
  • the shrinkable yield prediction may be performed based on intelligent property (IP) or block design database 302 , third party IP evaluations 304 , design data 308 generation.
  • Intelligent property design is a design of the integrated chip in different format, for example, in layout format.
  • a data processing system 400 includes a network 402 , which is the medium used to provide communications links between various devices and computers connected together within the data processing system 400 .
  • Network 402 may include connections such as wire, wireless, or fiber optic cables.
  • a server 404 is connected to the network 402 along with a storage unit 406 .
  • clients 408 , 410 , and 412 are connected to the network 402 .
  • These clients 408 , 410 , and 412 may be, for example, personal computers or network computers.
  • the server 404 provides data, such as boot files, operating system images, and applications to the clients 408 - 412 .
  • Clients 408 , 410 , and 412 are clients to the server 404 .
  • Network data processing system 400 may include additional servers, clients, and other devices not shown.
  • the network 402 may include the Internet and/or a collection of networks and gateways that use such things as a Transmission Control Protocol/Internet Protocol (TCP/IP) suite of protocols to communicate with one another.
  • TCP/IP Transmission Control Protocol/Internet Protocol
  • the network 402 may include a number of different types of networks, such as a local area network (LAN), or a wide area network (WAN).
  • FIG. 4 is intended as an example, and not as an architectural limitation for the present invention.
  • FIG. 5 a process flowchart illustrates one embodiment of a business assessment system for facilitating business decisions of integrated circuit design-shrink.
  • the business assessment system includes an assessment system 500 , which may be implemented as a software program executing within a client, such as clients 408 , 410 , and 412 , or on a server, such as server 404 , in FIG. 4 .
  • the assessment system 500 includes three components: a yield simulator 502 , a database 504 of design layers information, shrink tables, and algorithms, and a shrinkable regression-model calculator 506 .
  • Yield simulator 502 of the assessment system 500 is similar to the yield simulator 204 in FIG. 2 , which takes the original design layouts from the original design database 508 for yield simulation. Once the original layouts are analyzed with the given program or method, the results are populated into the database 504 .
  • the database 504 may be implemented within a storage unit, such as storage 406 in FIG. 4 .
  • a shrink table includes information and rules by binnings, layers, IP blocks, and the like. Each bin collects data for a defined design shrink, for example, from 0.13 ⁇ m to 0.11 ⁇ m technology. More details regarding binnings are discussed in FIG. 6 .
  • a shrinkable regression-model calculator 506 is used to calculate original and shrunk yield results 510 .
  • the shrinkable calculator 506 takes into account manufacturing information, which include process parameters and tech shrink rules, when calculating the results. By updating the manufacturing parameters information from time to time, prediction results can be as close as possible to the actual silicon results.
  • the cost saving benefit and the business decisions can be made by evaluating the difference between the shrunk design and the original design.
  • Examples of business decisions that can be made based on the original and shrunk yield results 510 include the possibility to delay or accelerate the time when the shrinking is to be done, design optimization, concurrent projects, revising future research and development roadmaps, and push process shrinking capability.
  • Design optimization includes redesigning the layout of the chip.
  • FIG. 6 a diagram illustrating exemplary binnings for critical area analysis and technology shrink factor is depicted.
  • Yield simulator such as yield simulator 502 in FIG. 5
  • yield simulator 502 in FIG. 5 generates critical dimension binnings 604 of different design shrinks and corresponding critical area 606 for each shrink table.
  • critical dimension binnings include 0.100, 0.110, and 0.121.
  • CD binnings 604 and corresponding critical area 606 are generated by the yield simulator using the original layout design database.
  • other process parameters or rules such as layers, blocks, may be generated by yield simulator without departing the spirit and scope of the present invention.
  • FIG. 6 Also shown in FIG. 6 is technology shrink factor 608 .
  • An example of a technology shrink factor is from 0.100 to 0.090.
  • Shrinkable regression-model calculator such as shrinkable calculator 506 in FIG. 5 , may use the technology shrink-factor 608 to perform shrunk yield analysis. More details regarding the shrinkable regression-model calculator is discussed in FIG. 7 .
  • a graph 700 illustrates an exemplary cost benefit assessment for direct shrink generated by the assessment system 500 ( FIG. 5 ) is depicted.
  • the Y-axis 702 of the graph 700 indicates the percentage of cost savings for a given design-shrink. The percentage is based on the number of good die produced per wafer.
  • the X-axis 704 of the graph 700 indicates three types of chips with a design shrink from 0.13 ⁇ m to 90 nm 706 , from 0.13 ⁇ m to 0.11 ⁇ m 708 , and another from 0.13 ⁇ m to 0.11 ⁇ m 710 .
  • Line 712 represents first year silicon data across all three types of chips.
  • Line 714 represents prediction data that is generated by the assessment system 500 across all three types of chips.
  • Line 716 represents the second year silicon data across all three types of chips.
  • Prediction data 714 generated by the assessment system closely matches the second year silicon data 716 cost savings. This means that the prediction data 714 generated by the assessment system provides a close prediction of cost savings that will result after two years of silicon learning process. Thus, more accurate prediction of silicon yields may be realized early on instead of having to wait maybe two years for the actual silicon data.
  • the aspects of the present invention provide a creative assessment system to determine cost benefits of design shrink. Instead of a time-consuming silicon learning process or a traditional guessing from chip area, the assessment system provides cost benefit analysis across different design shrink technologies early in the process, such that business decisions regarding employment of design shrink can be made as early as possible.
  • the present invention can take the form of an entirely hardware embodiment, an entirely software embodiment, or an embodiment containing both hardware and software elements.
  • the invention is implemented in software, which includes but is not limited to firmware, resident software, microcode, etc.
  • the invention can take the form of a computer program product accessible from a tangible computer-usable or computer-readable medium providing program code for use by or in connection with a computer or any instruction execution system.
  • a tangible computer-usable or computer readable medium can be any apparatus that can contain, store, communicate, propagate, or transport the program for use by or in connection with the instruction execution system, apparatus, or device.
  • the medium can be an electronic, magnetic, optical, electromagnetic, infrared, a semiconductor system (or apparatus or device), or a propagation medium.
  • Examples of a computer-readable medium include a semiconductor or solid state memory, magnetic tape, a removable computer diskette, a random access memory (RAM), a read-only memory (ROM), a rigid magnetic disk and an optical disk.
  • Current examples of optical disks include compact disk—read only memory (CD-ROM), compact disk—read/write (CD-R/W) and digital video disc (DVD).

Landscapes

  • Business, Economics & Management (AREA)
  • Engineering & Computer Science (AREA)
  • Strategic Management (AREA)
  • Development Economics (AREA)
  • Economics (AREA)
  • Theoretical Computer Science (AREA)
  • Game Theory and Decision Science (AREA)
  • Entrepreneurship & Innovation (AREA)
  • Marketing (AREA)
  • Finance (AREA)
  • Accounting & Taxation (AREA)
  • Human Resources & Organizations (AREA)
  • Physics & Mathematics (AREA)
  • General Business, Economics & Management (AREA)
  • General Physics & Mathematics (AREA)
  • Tourism & Hospitality (AREA)
  • Quality & Reliability (AREA)
  • Operations Research (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Management, Administration, Business Operations System, And Electronic Commerce (AREA)

Abstract

A method and a system for predicting shrinkable yield for business assessment of integrated circuit design shrink are provided. An assessment system is provided to determine cost benefits of a design shrink of an integrated circuit chip. A cost benefit analysis across different design shrink technologies is provided early in the process, so that business decisions regarding employment of design shrinks can be made as early as possible.

Description

BACKGROUND
In a semiconductor manufacturing process, integrated circuit chip designers may shrink the design of an IC chip directly. For example, the design of an IC chip may be shrunk from 0.18 μm to 0.16 μm, on the same size of a wafer in a foundry. Some times the design shrink may only apply to part of the process, such as the back-end of a particular process technology. Often as a result of a design shrink, more IC chips can be produced from a single wafer, chip speed or power consumption is improved, and/or other benefits are obtained.
However, the overall cost reduction associated with a design-shrink is not directly evident from the die-area reduction. In particular, the process flow for the prior design may have a better yield percentage. Also, the design-shrink itself may cause problems that need to be resolved—adding to the overall cost. The time it takes for a design shrink to become profitable, referred to as “the interaction time,” may take anywhere from a quarter to a number of years. The interaction time includes the time it takes to develop foundry technologies, silicon-proven learning, and the like. This time-consuming process might make it difficult to realize real benefits, especially with ever-changing business situations.
Determination of the interaction time and chip-area reduction has neither been reliable nor systematic. Thus, an early assessment method on IC design is desired. A valid assessment approach would be beneficial for layout quality index, intelligent property (IP) design, design shrink, and business decision for product cost evaluation.
BRIEF DESCRIPTION OF THE DRAWINGS
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
FIG. 1 is a normal manufacturing ramping scenario from a given design and its shrunk design is depicted;
FIG. 2 is a diagram illustrating a technology migration evolution for performing design shrink yield analysis;
FIG. 3. is a diagram illustrating an exemplary integrated circuit design to silicon flow in which (shrinkable) yield prediction may be performed;
FIG. 4 is a pictorial representation of a network of data processing systems in which the present invention may be implemented;
FIG. 5 is a process flowchart illustrating a business assessment system for facilitating business decisions of integrated circuit design-shrink; and
FIG. 6 is a diagram illustrating exemplary binnings for critical area analysis and technology shrink factor;
FIG. 7 is a diagram illustrating an exemplary cost benefit assessment for direct shrink generated by the assessment system.
DETAILED DESCRIPTION
It's a common idea to achieve the IC cost-down need by directly or partially shrinking an original design as a shrunk design. Turning now to FIG. 1, a normal manufacturing ramping scenario from a given design and its shrunk design is depicted. The Y-axis 102 of graph 100 indicates a number of good die per wafer produced at each time period. The X-axis 104 of graph 100 indicates an amount of time the given design is employed. In this example, an original design 108 initially has a better yield in the beginning. Once a cross-over point 110 is reached, the shrunk design 106 gives more good dies from a wafer than the original design 108. Based on these results, the cost-down estimation and business decisions can be made to employ shrunk design 106 on the chip.
Moreover, it is important to evaluate the shrunk design and original design as early in the process as possible so that early cost assessments can be achieved. Turning now to FIG. 2, a diagram illustrating a technology migration evolution for performing design-shrink yield analysis is depicted. During the evolution of technology migration, four major steps are performed. Step 1 is yield analysis and yield ramping 200. In this step, an original design layout database, which stores original designs of the chip, is used to simulate original yield results of the wafer. The simulation is performed by a yield simulator.
Yield simulator is a tool that is used to predict the yield of a chip based on its layout. Yield simulator takes the original design of the chip and other process parameters as inputs and generates original yield results using a certain simulation method. The simulation method can generate the modeling yield results based on the layout of the chip from the given design layout database. The simulation method can generate the modeling yield based on a number of alternatives, such as the numerical calculation, polygons operations, dot-throwing operations and the like.
The second step of the evolution is layout treatment for design shrink 210. This step involves realizing the shrink design layout on the chip. After the layout is realized, the third step of the evolution, yield analysis 212, is performed. In this step, a shrunk design layout database, which stores shrunk design layouts of the chip, is used to simulate yield results of the wafer. Similar to step 1, the simulation is performed by the yield simulator (or another yield simulator). Yield simulator takes the shrunk design of the chip and other process parameters as inputs and generates shrunk yield results using the simulation algorithm.
It is noted that step 2 and step 3 are optional, which means that, in the current evolution, the layout treatment for design shrink and the yield analysis may or may not be performed. At the end of the evolution, which may occur after a long period of time, silicon data and cost down benefits are finally realized and business decisions can be made as to whether design shrink should be employed 218. While cost down benefits may finally be realized, this process is time consuming.
Aspects of the present invention provide a computer-implemented method, a computer system, and a computer program product for predicting shrinkable yield for business assessment of integrated circuit design shrink. Instead of having to wait for a long period of time before cost down benefits of the direct design-shrink are realized, the aspects of the present invention provide a method for predicting the yield of the wafer if the shrunk design is employed early in the process. In this way, business decisions can be made early to cut down costs.
Turning now to FIG. 3, a diagram illustrating an exemplary integrated circuit design to silicon flow in which shrinkable yield prediction may be performed is depicted. As shown in FIG. 3, generally, an integrated circuit design database 302 and third party IPs 304 are used for chip implementation 306. IC design database 302 may comprise circuitry design, IPs and block designs. Chip implementation 306 generates design data 308 after implementing the design in the integrated circuit. Based on the design data 308, manufacturing 310 of the integrated circuit is performed. Examples of manufacturing steps performed are mask making and wafer processing.
Once the integrated circuit is manufactured, testing 312 of the integrated circuit is performed. Testing 312 of the integrated circuit may include yield percentage testing and packaging testing. Once testing 312 is complete, good integrated circuits that are ready for ship 314 are identified. The shrinkable yield predication of the present invention may be performed in various steps of this integrated circuit design to silicon flow. For example, the shrinkable yield prediction may be performed based on intelligent property (IP) or block design database 302, third party IP evaluations 304, design data 308 generation. Intelligent property design is a design of the integrated chip in different format, for example, in layout format. By performing shrinkable yield prediction based on a given design, a design-for-manufacturing (DFM) awareness design may be implemented early in the process by performing design shrink evaluation at each yield prediction step.
Turning now to FIG. 4, a data processing system 400 includes a network 402, which is the medium used to provide communications links between various devices and computers connected together within the data processing system 400. Network 402 may include connections such as wire, wireless, or fiber optic cables.
In the depicted example, a server 404 is connected to the network 402 along with a storage unit 406. In addition, clients 408, 410, and 412 are connected to the network 402. These clients 408, 410, and 412 may be, for example, personal computers or network computers. In the depicted example, the server 404 provides data, such as boot files, operating system images, and applications to the clients 408-412. Clients 408, 410, and 412 are clients to the server 404. Network data processing system 400 may include additional servers, clients, and other devices not shown.
In the depicted example, the network 402 may include the Internet and/or a collection of networks and gateways that use such things as a Transmission Control Protocol/Internet Protocol (TCP/IP) suite of protocols to communicate with one another. In another example, the network 402 may include a number of different types of networks, such as a local area network (LAN), or a wide area network (WAN). FIG. 4 is intended as an example, and not as an architectural limitation for the present invention.
Turning now to FIG. 5, a process flowchart illustrates one embodiment of a business assessment system for facilitating business decisions of integrated circuit design-shrink. The business assessment system includes an assessment system 500, which may be implemented as a software program executing within a client, such as clients 408, 410, and 412, or on a server, such as server 404, in FIG. 4.
In an illustrative embodiment, the assessment system 500 includes three components: a yield simulator 502, a database 504 of design layers information, shrink tables, and algorithms, and a shrinkable regression-model calculator 506. Yield simulator 502 of the assessment system 500 is similar to the yield simulator 204 in FIG. 2, which takes the original design layouts from the original design database 508 for yield simulation. Once the original layouts are analyzed with the given program or method, the results are populated into the database 504. The database 504 may be implemented within a storage unit, such as storage 406 in FIG. 4.
In the present embodiment, multiple shrink tables and algorithms are present within the database 504. A shrink table includes information and rules by binnings, layers, IP blocks, and the like. Each bin collects data for a defined design shrink, for example, from 0.13 μm to 0.11 μm technology. More details regarding binnings are discussed in FIG. 6. Once the results are populated into the database 504, a shrinkable regression-model calculator 506 is used to calculate original and shrunk yield results 510. In some embodiments, the shrinkable calculator 506 takes into account manufacturing information, which include process parameters and tech shrink rules, when calculating the results. By updating the manufacturing parameters information from time to time, prediction results can be as close as possible to the actual silicon results.
Once the original and shrunk yield results 510 are analyzed, the cost saving benefit and the business decisions can be made by evaluating the difference between the shrunk design and the original design. Examples of business decisions that can be made based on the original and shrunk yield results 510 include the possibility to delay or accelerate the time when the shrinking is to be done, design optimization, concurrent projects, revising future research and development roadmaps, and push process shrinking capability. Design optimization includes redesigning the layout of the chip.
Turning now to FIG. 6, a diagram illustrating exemplary binnings for critical area analysis and technology shrink factor is depicted. As shown in FIG. 6, two shrink tables 600 and 602 are shown. Yield simulator, such as yield simulator 502 in FIG. 5, generates critical dimension binnings 604 of different design shrinks and corresponding critical area 606 for each shrink table. Examples of critical dimension binnings include 0.100, 0.110, and 0.121. These CD binnings 604 and corresponding critical area 606 are generated by the yield simulator using the original layout design database. In addition to binnings, other process parameters or rules, such as layers, blocks, may be generated by yield simulator without departing the spirit and scope of the present invention.
Also shown in FIG. 6 is technology shrink factor 608. An example of a technology shrink factor is from 0.100 to 0.090. Shrinkable regression-model calculator, such as shrinkable calculator 506 in FIG. 5, may use the technology shrink-factor 608 to perform shrunk yield analysis. More details regarding the shrinkable regression-model calculator is discussed in FIG. 7.
Turning now to FIG. 7, a graph 700 illustrates an exemplary cost benefit assessment for direct shrink generated by the assessment system 500 (FIG. 5) is depicted. The Y-axis 702 of the graph 700 indicates the percentage of cost savings for a given design-shrink. The percentage is based on the number of good die produced per wafer. The X-axis 704 of the graph 700 indicates three types of chips with a design shrink from 0.13 μm to 90 nm 706, from 0.13 μm to 0.11 μm 708, and another from 0.13 μm to 0.11 μm 710. Line 712 represents first year silicon data across all three types of chips. Line 714 represents prediction data that is generated by the assessment system 500 across all three types of chips. Line 716 represents the second year silicon data across all three types of chips.
As shown in graph 700, all three silicon yields continuously improve. Prediction data 714 generated by the assessment system closely matches the second year silicon data 716 cost savings. This means that the prediction data 714 generated by the assessment system provides a close prediction of cost savings that will result after two years of silicon learning process. Thus, more accurate prediction of silicon yields may be realized early on instead of having to wait maybe two years for the actual silicon data.
In summary, the aspects of the present invention provide a creative assessment system to determine cost benefits of design shrink. Instead of a time-consuming silicon learning process or a traditional guessing from chip area, the assessment system provides cost benefit analysis across different design shrink technologies early in the process, such that business decisions regarding employment of design shrink can be made as early as possible.
The present invention can take the form of an entirely hardware embodiment, an entirely software embodiment, or an embodiment containing both hardware and software elements. In an illustrative embodiment, the invention is implemented in software, which includes but is not limited to firmware, resident software, microcode, etc.
Furthermore, the invention can take the form of a computer program product accessible from a tangible computer-usable or computer-readable medium providing program code for use by or in connection with a computer or any instruction execution system. For the purposes of this description, a tangible computer-usable or computer readable medium can be any apparatus that can contain, store, communicate, propagate, or transport the program for use by or in connection with the instruction execution system, apparatus, or device.
The medium can be an electronic, magnetic, optical, electromagnetic, infrared, a semiconductor system (or apparatus or device), or a propagation medium. Examples of a computer-readable medium include a semiconductor or solid state memory, magnetic tape, a removable computer diskette, a random access memory (RAM), a read-only memory (ROM), a rigid magnetic disk and an optical disk. Current examples of optical disks include compact disk—read only memory (CD-ROM), compact disk—read/write (CD-R/W) and digital video disc (DVD).
Although embodiments of the present disclosure have been described in detail, those skilled in the art should understand that they may make various changes, substitutions and alterations herein without departing from the spirit and scope of the present disclosure. Accordingly, all such changes, substitutions and alterations are intended to be included within the scope of the present disclosure as defined in the following claims. In the claims, means-plus-function clauses are intended to cover the structures described herein as performing the recited function and not only structural equivalents, but also equivalent structures.

Claims (11)

What is claimed is:
1. A method for predicting cost benefits of an integrated circuit chip design shrink, the method comprising:
calculating, by a business assessment computer, an original yield result based on a design layout of the integrated circuit chip using a yield simulator executed on the business assessment computer;
populating original layout information into a database in computer readable storage, the database comprising information of different shrink rules of the integrated circuit chip for a plurality of design shrinks, each design shrink generated by an application of a different technology shrink factor to the design layout, each different technology shrink factor being defined from a first dimension to a second dimension, the different shrink rules being organized in a plurality of shrink tables each having a plurality of critical area values corresponding to different critical dimension bins, wherein the plurality of shrink tables includes a first shrink table associated with the design layout and a plurality of second shrink tables each associated with a respective one of the plurality of design shrinks;
calculating, by the business assessment computer, a plurality of shrunk yield results for the plurality of design shrinks based on the design layout, the different shrink rules, and a process parameter using a shrinkable regression-model calculator executed on the business assessment computer; and
determining, by the business assessment computer, a cost benefit across the plurality of design shrinks based on the original yield result and the shrunk yield results, wherein the cost benefit includes a predicted cost savings over a defined time period.
2. The method of claim 1, wherein the shrinkable regression-model calculator calculates a shrunk yield result based on manufacturing information of the integrated circuit chip.
3. The method of claim 1, wherein the original yield result and the shrunk yield results indicate the predicted cost savings based on a number of good die produced per wafer using an original layout of the integrated circuit chip.
4. The method of claim 3, wherein a difference between the shrunk yield results and actual silicon results is minimized.
5. The method of claim 1, further comprising fabricating a further integrated circuit chip having a shrink design based on the determined cost benefit.
6. A business assessment system for integrated circuit chip design shrink, the system comprising:
a yield simulator configured to generate an original yield result based on a design layout of the integrated circuit chip;
a database in computer readable storage comprising information of original layout information and different shrink rules of the integrated circuit chip for a plurality of design shrinks, each design shrink generated by an application of a different technology shrink factor to the design layout, each different technology shrink factor being defined from a first dimension to a second dimension, the different shrink rules being organized in a plurality of shrink tables each having a plurality of critical area values corresponding to different critical dimension bins, wherein the plurality of shrink tables includes a first shrink table associated with the design layout and a plurality of second shrink tables each associated with a respective one of the plurality of design shrinks;
a shrinkable regression-model calculator configured to generate a plurality of shrunk yield results for the plurality of design shrinks based on the design layout, the different shrink rules, and a process parameter; and
a business assessment computer configured to assess a cost benefit across the plurality of design shrinks based on the original yield result and the shrunk yield results, wherein the cost benefit includes a predicted cost savings over a defined time period.
7. The business assessment system of claim 6, wherein the shrinkable regression-model calculator calculates the shrunk yield results based on manufacturing information of the integrated circuit chip.
8. The business assessment system of claim 7, wherein a difference between the shrunk yield results and actual silicon results is minimized.
9. The business assessment system of claim 6, wherein the business assessment computer assesses the original yield results and the shrunk yield results in an early stage of a design-to-silicon flow.
10. The business assessment system of claim 6, wherein the original yield result and the shrunk yield results are generated using a given original layout, a shrink factor approach based on cross technology shrink rules and process parameters, and process information from a manufacturer.
11. The business assessment system of claim 6, wherein the original yield result and the shrunk yield results are generated using one of a given IP design, a design macro/block, and a full chip design of the integrated circuit chip.
US11/486,521 2006-05-25 2006-07-13 Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink Expired - Fee Related US8577717B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/486,521 US8577717B2 (en) 2006-05-25 2006-07-13 Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink
TW96115565A TWI341979B (en) 2006-05-25 2007-05-02 Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink and related cost benefits predicting method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US80830706P 2006-05-25 2006-05-25
US11/486,521 US8577717B2 (en) 2006-05-25 2006-07-13 Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink

Publications (2)

Publication Number Publication Date
US20070276770A1 US20070276770A1 (en) 2007-11-29
US8577717B2 true US8577717B2 (en) 2013-11-05

Family

ID=38750691

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/486,521 Expired - Fee Related US8577717B2 (en) 2006-05-25 2006-07-13 Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink

Country Status (2)

Country Link
US (1) US8577717B2 (en)
TW (1) TWI341979B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9569573B1 (en) 2015-10-27 2017-02-14 International Business Machines Corporation RAS evaluation for circuit element
US11792969B2 (en) * 2017-06-29 2023-10-17 Taiwan Semiconductor Manufacturing Co., Ltd. Preventing gate-to-contact bridging by reducing contact dimensions in FinFET SRAM

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100088129A1 (en) * 2008-10-03 2010-04-08 Chih-Shih Wei Technology Selection and Pricing System
US8286119B2 (en) * 2009-01-30 2012-10-09 Taiwan Semiconductor Manufacturing Company, Ltd. Systematic method for variable layout shrink
CN104076686A (en) * 2013-03-29 2014-10-01 沈阳铝镁设计研究院有限公司 Method for controlling aluminum oxide production process dynamic cost
US10685161B2 (en) * 2018-08-20 2020-06-16 Taiwan Semiconductor Manufacturing Company Ltd. Region based shrinking methodology for integrated circuit layout migration

Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE36602E (en) * 1993-11-24 2000-03-07 The Trustees Of The Stevens Institute Of Technology Concurrent engineering design tool and method
US6066179A (en) 1997-06-13 2000-05-23 University Of Edinburgh Property estimation of an integrated circuit
TW466703B (en) 1999-03-01 2001-12-01 Matsushita Electric Ind Co Ltd Optimizing method of transistor and device, layout design method of integrated circuit and device, medium recording transistor optimizing program, medium recording layout design program of integrated circuit, and integrated circuit
US6470229B1 (en) * 1999-12-08 2002-10-22 Yield Dynamics, Inc. Semiconductor yield management system and method
US6658375B1 (en) * 1999-03-15 2003-12-02 Isola Laminate Systems, Inc. Compensation model and registration simulation apparatus and method for manufacturing of printed circuit boards
US20040078310A1 (en) * 2002-10-17 2004-04-22 Louis Shaffer System and method for determining a return-on-investment in a semiconductor or data storage fabrication facility
US20040153979A1 (en) 2003-01-30 2004-08-05 Numerical Technologies, Inc. System and method for generating a two-dimensional yield map for a full layout
US20040181761A1 (en) * 2003-03-11 2004-09-16 Renesas Technology Corp. Circuit simulation for a circuit including transistors
US20050049911A1 (en) * 2003-08-29 2005-03-03 Accenture Global Services Gmbh. Transformation opportunity indicator
US6868301B1 (en) * 2003-02-11 2005-03-15 Kla-Tencor Corporation Method and application of metrology and process diagnostic information for improved overlay control
US20050071788A1 (en) * 2003-09-26 2005-03-31 International Business Machines Corporation Method for modeling integrated circuit yield
US20050197816A1 (en) * 2004-03-04 2005-09-08 Kabushiki Kaisha Toshiba Circuit simulation system with simulation models assigned based on layout information and connection information
US20050204327A1 (en) * 2004-03-11 2005-09-15 Matsushita Electric Industrial Co., Ltd. Layout data verification method, mask pattern verification method and circuit operation verification method
US20060273242A1 (en) * 2005-06-03 2006-12-07 Brion Technologies, Inc. System and method for characterizing aerial image quality in a lithography system
US7231374B1 (en) * 2000-05-16 2007-06-12 Cypress Semiconductor Corp. Scheme for evaluating costs and/or benefits of manufacturing technologies
US7308669B2 (en) * 2005-05-18 2007-12-11 International Business Machines Corporation Use of redundant routes to increase the yield and reliability of a VLSI layout
US7337149B2 (en) * 2000-12-12 2008-02-26 International Business Machines Corporation System and methodology for calculating the cost of future semiconductor products using regression analysis of historical cost data
US7441211B1 (en) * 2005-05-06 2008-10-21 Blaze Dfm, Inc. Gate-length biasing for digital circuit optimization
US20080281566A1 (en) * 2004-10-28 2008-11-13 Weidong Wang Semiconductor yield management system and method

Patent Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE36602E (en) * 1993-11-24 2000-03-07 The Trustees Of The Stevens Institute Of Technology Concurrent engineering design tool and method
US6066179A (en) 1997-06-13 2000-05-23 University Of Edinburgh Property estimation of an integrated circuit
TW466703B (en) 1999-03-01 2001-12-01 Matsushita Electric Ind Co Ltd Optimizing method of transistor and device, layout design method of integrated circuit and device, medium recording transistor optimizing program, medium recording layout design program of integrated circuit, and integrated circuit
US6658375B1 (en) * 1999-03-15 2003-12-02 Isola Laminate Systems, Inc. Compensation model and registration simulation apparatus and method for manufacturing of printed circuit boards
US6470229B1 (en) * 1999-12-08 2002-10-22 Yield Dynamics, Inc. Semiconductor yield management system and method
US7231374B1 (en) * 2000-05-16 2007-06-12 Cypress Semiconductor Corp. Scheme for evaluating costs and/or benefits of manufacturing technologies
US7337149B2 (en) * 2000-12-12 2008-02-26 International Business Machines Corporation System and methodology for calculating the cost of future semiconductor products using regression analysis of historical cost data
US20040078310A1 (en) * 2002-10-17 2004-04-22 Louis Shaffer System and method for determining a return-on-investment in a semiconductor or data storage fabrication facility
US20040153979A1 (en) 2003-01-30 2004-08-05 Numerical Technologies, Inc. System and method for generating a two-dimensional yield map for a full layout
US6996790B2 (en) * 2003-01-30 2006-02-07 Synopsys, Inc. System and method for generating a two-dimensional yield map for a full layout
US6868301B1 (en) * 2003-02-11 2005-03-15 Kla-Tencor Corporation Method and application of metrology and process diagnostic information for improved overlay control
US20040181761A1 (en) * 2003-03-11 2004-09-16 Renesas Technology Corp. Circuit simulation for a circuit including transistors
US20050049911A1 (en) * 2003-08-29 2005-03-03 Accenture Global Services Gmbh. Transformation opportunity indicator
US20050071788A1 (en) * 2003-09-26 2005-03-31 International Business Machines Corporation Method for modeling integrated circuit yield
US7013441B2 (en) * 2003-09-26 2006-03-14 International Business Machines Corporation Method for modeling integrated circuit yield
US20050197816A1 (en) * 2004-03-04 2005-09-08 Kabushiki Kaisha Toshiba Circuit simulation system with simulation models assigned based on layout information and connection information
US20050204327A1 (en) * 2004-03-11 2005-09-15 Matsushita Electric Industrial Co., Ltd. Layout data verification method, mask pattern verification method and circuit operation verification method
US20080281566A1 (en) * 2004-10-28 2008-11-13 Weidong Wang Semiconductor yield management system and method
US7441211B1 (en) * 2005-05-06 2008-10-21 Blaze Dfm, Inc. Gate-length biasing for digital circuit optimization
US7308669B2 (en) * 2005-05-18 2007-12-11 International Business Machines Corporation Use of redundant routes to increase the yield and reliability of a VLSI layout
US20060273242A1 (en) * 2005-06-03 2006-12-07 Brion Technologies, Inc. System and method for characterizing aerial image quality in a lithography system

Non-Patent Citations (15)

* Cited by examiner, † Cited by third party
Title
"Cost Effective IC Manufacturing", 1998-1998, Integrated Circuit Engineering Corporation, Chapter 7, Changing Wafer Size and the Move to 300mm, pp. 7-1 to 7-16, (17 pages). *
ASIC Outlook 1998, Integrated Circuit Engineering Corporation, Chapter 5, Asic Cost Effectiveness, pp. 5-1 to 5-38, (38 pages). *
Balasinski, "Optimizing the Cost of Design Rule Modifications for Subsequent Generations of Semiconductor Technology", 2000, IEEE/SEMI advanced Semiconductor Manufacturing Conference, pp. 256-262. *
Gibson et al., "Statistically Based Parametric Yield Prediction for Integrated Circuits", Nov. 1997, IEEE Transactions on Semiconductor Manufacturing, vol. 10, No. 4, pp. 445-458 (14 pgs). *
Gilg, Larry, "Known Good Die", 1997, Journal of Electronic Testing: Theory and Applications 8, pp. 15-25 (11 pgs). *
Gold et al., "A Quantitative Approach to Nonlinear Process Design Rule Scaling", 1999, Proceedings of the 20th Anniversary Conference on Advanced Research in VLSI, 14 Pgs. *
Heineken et al.; "Performance-Manufacturability Tradeoffs in IC Design", Feb. 22-26, 1998; Design, Automation and Test in Europe, 1998 Proceedings, pp. 563-567 (1-5). *
Heineken et al.; "Performance-Manufacturability Tradeoffs in IC Design", Feb. 22-26, 1998; Design, Automation and Test in Europe, 1998, Proceedings, pp. 563-567 (1-5). *
Kuo et al. "An Overview of Manufacturing Yield and Reliability Modeling for Semiconductor Products", Mar. 1, 1999, I EEE, 16 pgs. *
Kuo et al. "An Overview of Manufacturing Yield and Reliability Modeling for Semiconductor Products", Mar. 1, 1999, IEEE, 16 pgs., (herein referred to as Kuo et al.). *
Laura, "Cost Effective IC Manufacturing", 1998-1998, Integrated Circuit Engineering Corporation, Chapter 2, Costs Per Wafer, pp. 2-1 to 7-16, (17 pages). *
McDonald, Chris; "New tools for yield improvement in integrated circuit manufacturing: can they be applied reliability?", 1999, Microelectronics Reliability, pp. 731-739, 9 pgs. *
Seidel, Phil, Lithography EUV Source Cost of Ownership Panel SEMATECH Perspective, Feb. 27, 2005, EUV Source Workshop, pp. 1-24. *
Taiwanese Patent Office, Office Action dated Oct. 11, 2010, Application No. 096115565, 7 pages.
Tegethoff et al., Defects, Fault Coverage, Yield and Cost, In Board Manufacturing, 1994 International Test Conference, 9 pgs. *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9569573B1 (en) 2015-10-27 2017-02-14 International Business Machines Corporation RAS evaluation for circuit element
US9703907B2 (en) 2015-10-27 2017-07-11 International Business Machines Corporation RAS evaluation for circuit element
US11792969B2 (en) * 2017-06-29 2023-10-17 Taiwan Semiconductor Manufacturing Co., Ltd. Preventing gate-to-contact bridging by reducing contact dimensions in FinFET SRAM

Also Published As

Publication number Publication date
US20070276770A1 (en) 2007-11-29
TW200745892A (en) 2007-12-16
TWI341979B (en) 2011-05-11

Similar Documents

Publication Publication Date Title
US10885255B1 (en) Using a Barycenter compact model for a circuit network
US9171124B2 (en) Parasitic extraction in an integrated circuit with multi-patterning requirements
US8577717B2 (en) Method and system for predicting shrinkable yield for business assessment of integrated circuit design shrink
JP2022511491A (en) Generation of integrated circuit floor plans using neural networks
US7707528B1 (en) System and method for performing verification based upon both rules and models
US8769470B2 (en) Timing closure in chip design
Hsieh et al. Efficient development of cycle time response surfaces using progressive simulation metamodeling
US11036913B2 (en) Integrated circuit methods using single-pin imaginary devices
CN116341465B (en) Layout generation method and device, computing device and storage medium
JP5267398B2 (en) Pareto data generation program, method and apparatus for automatic circuit design, and automatic circuit design program, method and apparatus
US10592627B2 (en) Optimizing integrated circuit designs based on interactions between multiple integration design rules
KR102555607B1 (en) Method and apparatus for annotating data, device, storage medium and computer program
US9047434B2 (en) Clustering for processing of circuit design data
CN107209793A (en) Designed with the folded piece for 3D integrated circuits and the intellectual property block for replicating pin
US7036096B1 (en) Estimating capacitances using information including feature sizes extracted from a netlist
US9639644B1 (en) Method and apparatus for master-clone optimization during circuit analysis
US20120317526A1 (en) Verification method, computer-readable recording medium, and design verification apparatus
Balaskas et al. Variability-aware approximate circuit synthesis via genetic optimization
US11176309B1 (en) System and method for validation of photonics device layout designs
JPWO2006100712A1 (en) Design support device, design support method, design support program
US20210141989A1 (en) Methods of generating integrated circuit (ic) layout synthetic patterns and related computer program products
JP3660156B2 (en) Design support apparatus, design information management apparatus, design information editing method, design support system, and recording medium for storing design information editing program
JP4355930B2 (en) Semiconductor integrated circuit power supply model creation method, program, and information processing apparatus
US9852259B2 (en) Area and/or power optimization through post-layout modification of integrated circuit (IC) design blocks
Lee et al. Eco cost measurement and incremental gate sizing for late process changes

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20211105