Nothing Special   »   [go: up one dir, main page]

US6215688B1 - Electronic memory circuit and related manufacturing method - Google Patents

Electronic memory circuit and related manufacturing method Download PDF

Info

Publication number
US6215688B1
US6215688B1 US09/364,766 US36476699A US6215688B1 US 6215688 B1 US6215688 B1 US 6215688B1 US 36476699 A US36476699 A US 36476699A US 6215688 B1 US6215688 B1 US 6215688B1
Authority
US
United States
Prior art keywords
control gate
memory cells
line
memory
region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/364,766
Inventor
Federico Pio
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SRL
Micron Technology Inc
Original Assignee
STMicroelectronics SRL
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SRL filed Critical STMicroelectronics SRL
Assigned to STMICROELECTRONICS S.R.L. reassignment STMICROELECTRONICS S.R.L. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PIO, FEDERICO
Priority to US09/779,956 priority Critical patent/US6852596B2/en
Application granted granted Critical
Publication of US6215688B1 publication Critical patent/US6215688B1/en
Priority to US11/033,776 priority patent/US7601590B2/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NUMONYX B.V.
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0433Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and one or more separate select transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • H10B41/35Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates to circuits, and, more particularly, to an electronic memory circuit.
  • each EEPROM cell comprises a floating gate transistor and a selection transistor. Once the selection transistor is enabled, it is possible to alter the state of the associated floating gate transistor, by exploiting a passage of electrons for tunnel effect through a thin layer of silicon oxide, the so-called tunnel oxide. Such a thin layer is provided below a portion of the floating gate region of the floating gate transistor, in which the charge is stored.
  • positive voltages are usually applied to the diffusion below the tunnel region or to the control gate. Such voltages are between 8 and 18 Volts in order to generate a sufficiently high electrical field at the opposite ends of the thin oxide to activate the tunnel effect efficiently.
  • the matrix includes a structure 1 ′ comprising a plurality of rows 3 ′ and a plurality of columns 4 ′.
  • Rows 3 ′ comprise Word Lines WL′ 1 , WL′m.
  • Columns 4 ′ instead comprise Bit Lines BL′ of the matrix and the Control Gate Lines CG′.
  • the Bit Lines BL′ are grouped in bytes, i.e. in groups of eight bits, BL′ 0 . . . BL′ 7 .
  • each byte has an associated line CG′.
  • a selection transistor 5 ′ is provided at the crossing of a word line WL′ and of a bit line BL′. Further on, a bit line BL′ connects together all the drain terminals of the selection transistors 5 ′ common to a given column 4 ′ of the matrix. Every selection transistor 5 ′ is associated and connected in series to a MOS floating gate transistor 2 a ′.
  • the EEPROM memory cell 2 ′ comprises a MOS transistor 2 a ′ with a floating gate region 6 ′ wherein the charge is stored that allows the two different states of the cell to be distinguish: i.e. “written” or “erased”.
  • a control gate region 7 ′ is capacitively coupled to the floating gate region 6 ′ through an intermediate, interpoly dielectric layer. Through such dielectric layer, voltage is transferred to the floating gate region 6 ′ from the control gate region 7 ′, during the write and/or erase steps of the cell 2 ′.
  • the control terminal of the control gate region 7 ′ is common to all the cells 2 ′ forming a same byte in the structure 1 ′.
  • the erasing of a byte is accomplished by addressing the word line WL′i corresponding to the desired i-th line and the control gate line CG′j corresponding to the selected byte.
  • the prior art process for making these memory cells on a P-type silicon substrate, with the control gate region self-aligned with the floating gate region includes: the formation of active areas; the implantation of doped regions of N+ type; the formation of oxides of different thickness; the deposition and the following selective removal of a first layer of polysilicon for defining the floating gate regions in the direction of the Word Lines; the formation of an interpoly dielectric; the deposition and the following selective removal of a second layer of polysilicon for defining the control gate lines and the floating gate regions self-aligned to the control gate regions; and the implantation of the source and drain regions.
  • control gate line CGj of each byte is required to be electrically separated from the control gate line of the other bytes.
  • the first layer of polysilicon between the floating gate regions belonging to adjacent cells of the same byte is removed; this step defines the floating gate regions in the direction of the line.
  • the control gate lines of adjacent bytes be very close to each other. Therefore, during the above-described process step, the first layer of polysilicon is removed also by the source line portion common to two adjacent bytes. As previously described, after the above step is carried out, an intermediate oxide layer and then the second layer of polysilicon are formed, in order to make the control gate region. In order to make the final gate region of the floating gate transistor, a selective removal of the stack including the second layer of polysilicon, of the dielectric interpoly layer and of the first layer of polysilicon, is respectively carried out. This last removal is required in the process for making the final gate region and defines the length thereof.
  • the second step of removal of the first layer of polysilicon for defining the final gate region is not selective enough for discriminating the first layer of polysilicon or the surface of the substrate of silicon in single-crystal form. Therefore, the surface of the source region has notches 30 as shown in FIG. 5 .
  • This surface arrangement of the common source region has various drawbacks. First of all, these notches may become receptacles for contaminating material, which would be hard to remove because of the small dimensions of the notches 30 themselves. Further, because of the differences in height present on the surface of the source region, the subsequent implantation of dopant provides non-uniform implanted region. This increases the resistance of the common source region. This drawback is particularly significant for the EEPROM parallel access memory matrices, because all the cells of the same byte will be read at the same time and thus the current in the common source region will reach relatively high values. This may lead to a read error on the single memory cell because of the resistance introduced by the presence of these notches.
  • An object of the present invention is to provide an electronic memory circuit wherein the control gate line is electrically common to pairs of cells belonging to the same byte.
  • an electronic memory circuit comprising a matrix of EEPROM memory cells, each memory cell incorporating a MOS floating gate transistor and a selection transistor.
  • the matrix includes a plurality of rows and columns, each row being provided with a word line and each column comprising a bit line organized in line groups so as to group the matrix cells in bytes, each of which has a associated control gate line.
  • a pair of cells having a common source region, and each cell being arranged symmetrically with respect to the common source region, has a common control gate region.
  • the common control gate region covers the common source region.
  • FIG. 1 is a schematic view of a circuit structure made according to the prior art
  • FIG. 2 is an enlarged schematic view, from above, of a portion of a semiconductor wherein an EEPROM memory cells included in the circuit structure according to the prior art;
  • FIG. 3 is an enlarged cross-sectional schematic view, taken along the line III—III of FIG. 2 of a portion of a semiconductor, including an EEPROM memory cell according to the prior art;
  • FIG. 4 is an enlarged cross-sectional schematic view, taken along the line IV—IV of FIG. 2 of a portion of a semiconductor, including an EEPROM memory cell according to the prior art;
  • FIG. 5 is an enlarged cross-sectional schematic view, taken along the line V—V of FIG. 2 of a portion of a semiconductor, including an EEPROM memory cell according to the prior art;
  • FIG. 6 is a schematic view of an electronic circuit made according to the present invention.
  • FIG. 7 is an enlarged schematic view, from above, of a portion of a semiconductor wherein an EEPROM memory cell is included in the electronic circuit according to the present invention.
  • FIG. 8 is an enlarged cross-sectional schematic view, taken along the line VIII—VIII of FIG. 7 of a portion of a semiconductor, including EEPROM cells according to the present invention
  • FIGS. 9 to 16 are cross-sectional views illustrating the process steps for making the EEPROM memory cells according to the present invention.
  • FIG. 17 is an enlarged cross-sectional schematic view, taken along the line XVII—XVII of FIG. 7;
  • FIG. 18 is an enlarged cross-sectional schematic view, taken along the line XVIII—XVIII of FIG. 7;
  • FIG. 19 is a schematic view of a second embodiment of the circuit according to the invention.
  • FIG. 20 is a schematic view of a third embodiment of the circuit according to the invention.
  • the structure 1 is realized as a semiconductor integrated circuit, incorporating, for example, thousands of cells 2 . In FIG. 6 only a portion of such circuit is indicated.
  • the matrix according to the invention includes a plurality of rows 3 , comprising the word lines WL 1 , WLm and a plurality of columns 4 comprising bit lines of the matrix.
  • the columns 4 also comprise control gate lines CG. Groups of eight lines of bit, BL 0 , BL 1 . . . BL 7 are grouped in a byte 9 a. For each byte 9 a, a memory cell 2 is connected to each bit line Bli.
  • Each EEPROM cell 2 comprises a MOS transistor 2 a connected in series to a selection transistor 5 , as would readily be appreciated by those skilled in the art.
  • each selection transistor comprises a source region 6 a and a drain region 7 of N-type formed in a substrate 20 of P-type.
  • such region 7 also comprises a contact region 7 a realized with an implantation of N+ type dopant.
  • a gate region 5 a insulated from the substrate 20 , by the oxide layer 13 is between the source region 6 a and the drain region 7 .
  • the gate region 5 a comprises two superimposed regions of polysilicon 5 b, 5 c realized respectively in a first and second layer of polysilicon 14 , 17 by the interposition of the intermediate dielectric layer 16 ; the two regions 5 b, 5 c are then electrically short-circuited outside the cell.
  • the floating gate transistor 2 a comprises a source region 6 and a drain region 8 , coincident with the source region 6 a of the selection transistor 5 .
  • the channel region is provided, onto which a floating gate region 11 is arranged, formed by the first layer of polysilicon 14 and insulated from the substrate by a layer of gate oxide 13 that has a thinner portion referenced as the tunnel oxide 10 .
  • the drain region 8 is realized in the substrate by an N-type dopant implantation.
  • an implanted N+ type region 9 is realized, that extends below the tunnel region 10 .
  • the source region 6 of the cell 2 is realized by an implantation of N-type dopant in the substrate 2 .
  • such region is common to pairs of cells 2 belonging to the same byte 9 a.
  • the source region 6 and the implanted N+ type region 9 may be realized with a same implantation of dopant of N+ type.
  • the source regions 6 of all cells 2 belonging to the same byte 9 a form an only line of source.
  • the source lines are then connected to a common metallization line S.
  • the source lines of each byte column 9 a are in contact with a respective source line Si (FIG. 19 ).
  • a control gate region 12 is coupled capacitively to the floating gate region 11 by an intermediate layer of dielectric material, the interpoly, and is realized with the second layer 17 of polysilicon. According to the invention, for each pair of cells, the control gate region 12 is physically and electrically connected and completely covers the common source region 6 .
  • the control gate line CG is connected by an enabling transistor T to the control gate regions 12 of the pairs of cells. This enabling switch T is realized by a MOS transistor, as would be appreciated by the skilled artisan.
  • pairs of cells belonging to the same byte 9 a are addressed by two adjacent word lines WLm, WLm+ 1 .
  • each byte 9 b comprises four lines of bits BL 0 / 4 , BL 1 / 5 , BL 2 / 6 , BL 3 / 7 .
  • each bit line BLi is connected to two cells having the source region in common, such cells, as well, being addressed by two adjacent word lines WLm, WLm+ 1 .
  • such an embodiment is even more compact.
  • the process steps that lead to the realization of a matrix of cells according to the invention are described hereinbelow.
  • the cells 2 of the matrix 1 are realized with MOS technology from a P-doped semiconductor substrate 20 .
  • the process for making the circuit according to the invention includes: the formation of active areas; the implantation of N+ and/or N doped regions 6 , 9 ; and the formation of oxides 10 , 16 of different thickness.
  • a first layer 14 of polysilicon is deposited as shown in FIG. 9, and is selectively removed by a photolithographic process that uses a mask 15 to make the source region 6 .
  • the intermediate oxide layer 16 is then formed on the entire surface of the substrate 20 as shown in FIG. 10.
  • a second layer 17 of polysilicon is deposited (FIG. 11) and then selectively removed in order to form the control gate 12 of the pairs of cells 2 that have the source region 6 in common and the gate region of the selection transistor.
  • the floating gate regions 11 of the floating gate transistors 2 a are also defined.
  • the process concludes with the following conventional steps to attain: the implantation of the N-doped source and drain regions 7 , 8 (FIG. 13 ); spacers 18 (FIG. 14 ); the N-channel and P-channel transistors of the circuitry associated to the structure 1 ; and intermediate dielectrics. Respective first and a second contacts 19 , 21 are then opened, covered by a first layer 20 and a second layer 22 of metallization, respectively, thereby forming the bit lines BL.
  • FIGS. 17 and 18 a detailed illustration is made of the realization of these contacts in the drain region of the selection transistor and of the bit: lines BL. None prevents, however, the forming of such bit lines with the first metallic layer.
  • the structure is of particularly reduced dimensions. It is worth noting that in the prior art (FIG. 1 ), an enabling transistor T′ of the Control Gate line CG′ is provided for each word line WL′i. In virtue of the symmetry of the matrix both in X- and Y-direction, in the semiconductor portion A of FIG. 1, four enabling transistors T′ are provided.
  • the circuit according to the invention may be therefore rendered compact, occupying a smaller area than the area of a conventional cell, in particular along the X direction, should the same technology be used.
  • the circuit according to the invention realized according to the above described process substantially resolves the technical problem and achieves several advantages, which are highlighted below.
  • the provision of only one control gate region avoids holes on the substrate surface wherein the source region of the EEPROM memory cells is realized. Furthermore, the structural architecture of the memory cell according to the invention saves a step in the decoding process of the memory.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)
  • Credit Cards Or The Like (AREA)

Abstract

An electronic memory circuit comprises a matrix of EEPROM memory cells. Each memory cell includes a MOS floating gate transistor and a selection transistor. The matrix includes a plurality of rows and columns, with each row being provided with a word line and each column comprising a bit line organized in line groups so as to group the matrix cells in bytes, each of which has an associated control gate line. A pair of cells have a common source region, and each cell symmetrically provided with respect to this common source region has a common control gate region.

Description

FIELD OF THE INVENTION
The present invention relates to circuits, and, more particularly, to an electronic memory circuit.
BACKGROUND OF THE INVENTION
As known, EEPROM memories, while being a non-volatile type of memory, allow electrical modification of the information contained therein in either a write or an erase step. It is also known that each EEPROM cell comprises a floating gate transistor and a selection transistor. Once the selection transistor is enabled, it is possible to alter the state of the associated floating gate transistor, by exploiting a passage of electrons for tunnel effect through a thin layer of silicon oxide, the so-called tunnel oxide. Such a thin layer is provided below a portion of the floating gate region of the floating gate transistor, in which the charge is stored.
During the write and erase steps of the cells, positive voltages are usually applied to the diffusion below the tunnel region or to the control gate. Such voltages are between 8 and 18 Volts in order to generate a sufficiently high electrical field at the opposite ends of the thin oxide to activate the tunnel effect efficiently.
According to the prior art as shown in FIGS. 1-5, the matrix includes a structure 1′ comprising a plurality of rows 3′ and a plurality of columns 4′. Rows 3′ comprise Word Lines WL′1, WL′m. Columns 4′ instead comprise Bit Lines BL′ of the matrix and the Control Gate Lines CG′. Preferably, the Bit Lines BL′ are grouped in bytes, i.e. in groups of eight bits, BL′0 . . . BL′7. In particular, each byte has an associated line CG′.
At the crossing of a word line WL′ and of a bit line BL′, a selection transistor 5′ is provided. Further on, a bit line BL′ connects together all the drain terminals of the selection transistors 5′ common to a given column 4′ of the matrix. Every selection transistor 5′ is associated and connected in series to a MOS floating gate transistor 2 a′.
In more detail as shown in FIG. 3, the EEPROM memory cell 2′ comprises a MOS transistor 2 a′ with a floating gate region 6′ wherein the charge is stored that allows the two different states of the cell to be distinguish: i.e. “written” or “erased”. A control gate region 7′, is capacitively coupled to the floating gate region 6′ through an intermediate, interpoly dielectric layer. Through such dielectric layer, voltage is transferred to the floating gate region 6′ from the control gate region 7′, during the write and/or erase steps of the cell 2′. The control terminal of the control gate region 7′ is common to all the cells 2′ forming a same byte in the structure 1′. The erasing of a byte is accomplished by addressing the word line WL′i corresponding to the desired i-th line and the control gate line CG′j corresponding to the selected byte.
The prior art process for making these memory cells on a P-type silicon substrate, with the control gate region self-aligned with the floating gate region, includes: the formation of active areas; the implantation of doped regions of N+ type; the formation of oxides of different thickness; the deposition and the following selective removal of a first layer of polysilicon for defining the floating gate regions in the direction of the Word Lines; the formation of an interpoly dielectric; the deposition and the following selective removal of a second layer of polysilicon for defining the control gate lines and the floating gate regions self-aligned to the control gate regions; and the implantation of the source and drain regions.
In order to achieve good operation of the matrix the control gate line CGj of each byte is required to be electrically separated from the control gate line of the other bytes. During the formation of the floating gate regions, the first layer of polysilicon between the floating gate regions belonging to adjacent cells of the same byte is removed; this step defines the floating gate regions in the direction of the line.
In order to minimize the area of each cell, it is desirable that the control gate lines of adjacent bytes be very close to each other. Therefore, during the above-described process step, the first layer of polysilicon is removed also by the source line portion common to two adjacent bytes. As previously described, after the above step is carried out, an intermediate oxide layer and then the second layer of polysilicon are formed, in order to make the control gate region. In order to make the final gate region of the floating gate transistor, a selective removal of the stack including the second layer of polysilicon, of the dielectric interpoly layer and of the first layer of polysilicon, is respectively carried out. This last removal is required in the process for making the final gate region and defines the length thereof.
In the portion of the source region common to two bytes, wherein the first layer of polysilicon has been removed during the first step of definition of the floating gates, the second step of removal of the first layer of polysilicon for defining the final gate region is not selective enough for discriminating the first layer of polysilicon or the surface of the substrate of silicon in single-crystal form. Therefore, the surface of the source region has notches 30 as shown in FIG. 5.
This surface arrangement of the common source region has various drawbacks. First of all, these notches may become receptacles for contaminating material, which would be hard to remove because of the small dimensions of the notches 30 themselves. Further, because of the differences in height present on the surface of the source region, the subsequent implantation of dopant provides non-uniform implanted region. This increases the resistance of the common source region. This drawback is particularly significant for the EEPROM parallel access memory matrices, because all the cells of the same byte will be read at the same time and thus the current in the common source region will reach relatively high values. This may lead to a read error on the single memory cell because of the resistance introduced by the presence of these notches.
SUMMARY OF THE INVENTION
An object of the present invention is to provide an electronic memory circuit wherein the control gate line is electrically common to pairs of cells belonging to the same byte.
These and other advantages, features and objects in accordance with the present invention are provided by an electronic memory circuit comprising a matrix of EEPROM memory cells, each memory cell incorporating a MOS floating gate transistor and a selection transistor. The matrix includes a plurality of rows and columns, each row being provided with a word line and each column comprising a bit line organized in line groups so as to group the matrix cells in bytes, each of which has a associated control gate line. A pair of cells having a common source region, and each cell being arranged symmetrically with respect to the common source region, has a common control gate region. Advantageously, the common control gate region covers the common source region.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein, wherein:
FIG. 1 is a schematic view of a circuit structure made according to the prior art;
FIG. 2 is an enlarged schematic view, from above, of a portion of a semiconductor wherein an EEPROM memory cells included in the circuit structure according to the prior art;
FIG. 3 is an enlarged cross-sectional schematic view, taken along the line III—III of FIG. 2 of a portion of a semiconductor, including an EEPROM memory cell according to the prior art;
FIG. 4 is an enlarged cross-sectional schematic view, taken along the line IV—IV of FIG. 2 of a portion of a semiconductor, including an EEPROM memory cell according to the prior art;
FIG. 5 is an enlarged cross-sectional schematic view, taken along the line V—V of FIG. 2 of a portion of a semiconductor, including an EEPROM memory cell according to the prior art;
FIG. 6 is a schematic view of an electronic circuit made according to the present invention;
FIG. 7 is an enlarged schematic view, from above, of a portion of a semiconductor wherein an EEPROM memory cell is included in the electronic circuit according to the present invention;
FIG. 8 is an enlarged cross-sectional schematic view, taken along the line VIII—VIII of FIG. 7 of a portion of a semiconductor, including EEPROM cells according to the present invention;
FIGS. 9 to 16 are cross-sectional views illustrating the process steps for making the EEPROM memory cells according to the present invention;
FIG. 17 is an enlarged cross-sectional schematic view, taken along the line XVII—XVII of FIG. 7;
FIG. 18 is an enlarged cross-sectional schematic view, taken along the line XVIII—XVIII of FIG. 7;
FIG. 19 is a schematic view of a second embodiment of the circuit according to the invention;
FIG. 20 is a schematic view of a third embodiment of the circuit according to the invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
With reference to the drawings, an electronic memory circuit 1 including a matrix of EEPROM memory cells 2 will now be described. The structure 1 is realized as a semiconductor integrated circuit, incorporating, for example, thousands of cells 2. In FIG. 6 only a portion of such circuit is indicated. The matrix according to the invention includes a plurality of rows 3, comprising the word lines WL1, WLm and a plurality of columns 4 comprising bit lines of the matrix.
The columns 4 also comprise control gate lines CG. Groups of eight lines of bit, BL0, BL1 . . . BL7 are grouped in a byte 9 a. For each byte 9 a, a memory cell 2 is connected to each bit line Bli. Each EEPROM cell 2 comprises a MOS transistor 2 a connected in series to a selection transistor 5, as would readily be appreciated by those skilled in the art. In particular each selection transistor comprises a source region 6 a and a drain region 7 of N-type formed in a substrate 20 of P-type.
As is typical, such region 7 also comprises a contact region 7 a realized with an implantation of N+ type dopant. A gate region 5 a, insulated from the substrate 20, by the oxide layer 13 is between the source region 6 a and the drain region 7. The gate region 5 a comprises two superimposed regions of polysilicon 5 b, 5 c realized respectively in a first and second layer of polysilicon 14, 17 by the interposition of the intermediate dielectric layer 16; the two regions 5 b, 5 c are then electrically short-circuited outside the cell.
The floating gate transistor 2 a comprises a source region 6 and a drain region 8, coincident with the source region 6 a of the selection transistor 5. In each floating gate transistor 2 a, between the source region 6 and the drain region 8, the channel region is provided, onto which a floating gate region 11 is arranged, formed by the first layer of polysilicon 14 and insulated from the substrate by a layer of gate oxide 13 that has a thinner portion referenced as the tunnel oxide 10.
The drain region 8 is realized in the substrate by an N-type dopant implantation. Corresponding to this drain region 8, an implanted N+ type region 9 is realized, that extends below the tunnel region 10. The source region 6 of the cell 2 is realized by an implantation of N-type dopant in the substrate 2. Advantageously, such region is common to pairs of cells 2 belonging to the same byte 9 a. Advantageously, the source region 6 and the implanted N+ type region 9 may be realized with a same implantation of dopant of N+ type. The source regions 6 of all cells 2 belonging to the same byte 9 a form an only line of source. The source lines are then connected to a common metallization line S. Advantageously, the source lines of each byte column 9 a are in contact with a respective source line Si (FIG. 19).
A control gate region 12 is coupled capacitively to the floating gate region 11 by an intermediate layer of dielectric material, the interpoly, and is realized with the second layer 17 of polysilicon. According to the invention, for each pair of cells, the control gate region 12 is physically and electrically connected and completely covers the common source region 6. The control gate line CG is connected by an enabling transistor T to the control gate regions 12 of the pairs of cells. This enabling switch T is realized by a MOS transistor, as would be appreciated by the skilled artisan. As shown in FIG. 6, pairs of cells belonging to the same byte 9 a are addressed by two adjacent word lines WLm, WLm+1.
Another embodiment of the invention is shown in FIG. 20, wherein each byte 9 b comprises four lines of bits BL0/4, BL1/5, BL2/6, BL3/7. For each byte 9, each bit line BLi is connected to two cells having the source region in common, such cells, as well, being addressed by two adjacent word lines WLm, WLm+1. Advantageously, such an embodiment is even more compact.
More in particular, the process steps that lead to the realization of a matrix of cells according to the invention are described hereinbelow. The cells 2 of the matrix 1 are realized with MOS technology from a P-doped semiconductor substrate 20. The process for making the circuit according to the invention includes: the formation of active areas; the implantation of N+ and/or N doped regions 6, 9; and the formation of oxides 10, 16 of different thickness.
According to the invention, a first layer 14 of polysilicon is deposited as shown in FIG. 9, and is selectively removed by a photolithographic process that uses a mask 15 to make the source region 6. The intermediate oxide layer 16 is then formed on the entire surface of the substrate 20 as shown in FIG. 10. A second layer 17 of polysilicon is deposited (FIG. 11) and then selectively removed in order to form the control gate 12 of the pairs of cells 2 that have the source region 6 in common and the gate region of the selection transistor. In this process step, the floating gate regions 11 of the floating gate transistors 2 a are also defined.
The process concludes with the following conventional steps to attain: the implantation of the N-doped source and drain regions 7, 8 (FIG. 13); spacers 18 (FIG. 14); the N-channel and P-channel transistors of the circuitry associated to the structure 1; and intermediate dielectrics. Respective first and a second contacts 19, 21 are then opened, covered by a first layer 20 and a second layer 22 of metallization, respectively, thereby forming the bit lines BL.
In FIGS. 17 and 18, a detailed illustration is made of the realization of these contacts in the drain region of the selection transistor and of the bit: lines BL. Nothing prevents, however, the forming of such bit lines with the first metallic layer.
As shown in FIG. 6, the structure is of particularly reduced dimensions. It is worth noting that in the prior art (FIG. 1), an enabling transistor T′ of the Control Gate line CG′ is provided for each word line WL′i. In virtue of the symmetry of the matrix both in X- and Y-direction, in the semiconductor portion A of FIG. 1, four enabling transistors T′ are provided.
Conversely, in the embodiment according to the present invention, only one enabling transistor for every two WL lines is required. The circuit according to the invention may be therefore rendered compact, occupying a smaller area than the area of a conventional cell, in particular along the X direction, should the same technology be used. The circuit according to the invention, realized according to the above described process substantially resolves the technical problem and achieves several advantages, which are highlighted below.
The provision of only one control gate region avoids holes on the substrate surface wherein the source region of the EEPROM memory cells is realized. Furthermore, the structural architecture of the memory cell according to the invention saves a step in the decoding process of the memory.
Of course many modifications and variations may be carried out on the herein described and illustrated memory cells, all falling within the scope of the invention, as defined in the following claims.

Claims (13)

That which is claimed is:
1. An electronic memory circuit comprising:
a plurality of EEPROM memory cells arranged in rows and columns, each memory cell including a MOS floating gate transistor and a selection transistor;
a word line for each row of memory cells, a bit line for each column organized in line groups to group the memory cells in bytes, and an associated control gate line for each group of memory cells;
each pair of memory cells having a common source region, and each memory cell of the pair of memory cells being arranged symmetrically with respect to the common source region; and
each pair of memory cells having a common control gate region.
2. An electronic circuit according to claim 1, wherein the pairs of memory cells having the common source region belong to a same byte.
3. An electronic circuit according to claim 2, wherein the common control gate regions of the pairs of memory cells belonging to the same byte are connected to a common control gate line.
4. An electronic circuit according to claim 3, further comprising an enabling transistor to address the common control gate line.
5. An electronic circuit according to claim 4, wherein the enabling transistor is a MOS transistor.
6. An electronic circuit according to claim 1, wherein the common control gate region overlies the common source region.
7. A memory circuit comprising:
a plurality of rows and columns of EEPROM memory cells, each memory cell including a MOS floating gate transistor and a selection transistor, wherein the memory cells are symmetrically arranged in pairs of memory cells which have a common source region and a common control gate region.
8. A memory circuit according to claim 7, wherein each row of memory cells comprises a word line and each column of memory cells comprises a bit line organized in line groups to group the memory cells in bytes, each of which has an associated control gate line.
9. A memory circuit according to claim 7, wherein the pairs of memory cells having the common source region belong to a same byte.
10. A memory circuit according to claim 9, wherein the common control gate regions of the pairs of memory cells belonging to the same byte are connected to a common control gate line.
11. A memory circuit according to claim 10, further comprising an enabling transistor to address the common control gate line.
12. A memory circuit according to claim 11, wherein the enabling transistor is a MOS transistor.
13. A memory circuit according to claim 7, wherein the common control gate region overlies the common source region.
US09/364,766 1998-07-30 1999-07-30 Electronic memory circuit and related manufacturing method Expired - Fee Related US6215688B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/779,956 US6852596B2 (en) 1998-07-30 2001-02-09 Electronic memory circuit and related manufacturing method
US11/033,776 US7601590B2 (en) 1998-07-30 2005-01-12 Electronic memory circuit and related manufacturing method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
IT1998MI001769A IT1301880B1 (en) 1998-07-30 1998-07-30 ELECTRONIC MEMORY CIRCUIT AND CORRESPONDING MANUFACTURING METHOD
ITMI9801769 1998-09-30

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/779,956 Division US6852596B2 (en) 1998-07-30 2001-02-09 Electronic memory circuit and related manufacturing method

Publications (1)

Publication Number Publication Date
US6215688B1 true US6215688B1 (en) 2001-04-10

Family

ID=11380556

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/364,766 Expired - Fee Related US6215688B1 (en) 1998-07-30 1999-07-30 Electronic memory circuit and related manufacturing method
US09/779,956 Expired - Fee Related US6852596B2 (en) 1998-07-30 2001-02-09 Electronic memory circuit and related manufacturing method
US11/033,776 Expired - Fee Related US7601590B2 (en) 1998-07-30 2005-01-12 Electronic memory circuit and related manufacturing method

Family Applications After (2)

Application Number Title Priority Date Filing Date
US09/779,956 Expired - Fee Related US6852596B2 (en) 1998-07-30 2001-02-09 Electronic memory circuit and related manufacturing method
US11/033,776 Expired - Fee Related US7601590B2 (en) 1998-07-30 2005-01-12 Electronic memory circuit and related manufacturing method

Country Status (2)

Country Link
US (3) US6215688B1 (en)
IT (1) IT1301880B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6313500B1 (en) * 1999-01-12 2001-11-06 Agere Systems Guardian Corp. Split gate memory cell
EP1425756A1 (en) * 2001-08-25 2004-06-09 Woong-Lim Choi Non-volatile semiconductor memory and method of operating the same
US20090114951A1 (en) * 2007-11-07 2009-05-07 Atmel Corporation Memory device
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US20140015029A1 (en) * 2012-07-15 2014-01-16 Cheng-Yuan Hsu Semiconductor device and method of fabricating the same
CN103579362A (en) * 2012-07-30 2014-02-12 联华电子股份有限公司 Semiconductor device and manufacturing method thereof

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IT1301880B1 (en) * 1998-07-30 2000-07-07 St Microelectronics Srl ELECTRONIC MEMORY CIRCUIT AND CORRESPONDING MANUFACTURING METHOD
KR100456541B1 (en) * 2002-01-04 2004-11-09 삼성전자주식회사 Non volatile memory device and method of fabricating the same
JP3906177B2 (en) * 2002-05-10 2007-04-18 株式会社東芝 Nonvolatile semiconductor memory device
KR100670504B1 (en) 2005-09-14 2007-01-16 매그나칩 반도체 유한회사 Nonvolatile memory device and method for manufacturing the same

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5471423A (en) * 1993-05-17 1995-11-28 Nippon Steel Corporation Non-volatile semiconductor memory device
JPH08316438A (en) * 1995-05-15 1996-11-29 Toshiba Corp Nonvolatile semiconductor storage device
US5646886A (en) * 1995-05-24 1997-07-08 National Semiconductor Corporation Flash memory having segmented array for improved operation
US5677871A (en) * 1993-07-29 1997-10-14 Sgs-Thomson Microelectronics S.R.L. Circuit structure for a memory matrix and corresponding manufacturing method
US5798547A (en) * 1995-11-29 1998-08-25 Nec Corporation Non-volatile semiconductor memory device having NAND structure cells
US5981340A (en) * 1997-09-29 1999-11-09 Motorola, Inc. Method of building an EPROM cell without drain disturb and reduced select gate resistance
US5982669A (en) * 1998-11-04 1999-11-09 National Semiconductor Corporation EPROM and flash memory cells with source-side injection
US5986934A (en) * 1997-11-24 1999-11-16 Winbond Electronics Corp.I Semiconductor memory array with buried drain lines and methods therefor

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4380057A (en) 1980-10-27 1983-04-12 International Business Machines Corporation Electrically alterable double dense memory
US4379343A (en) 1980-11-28 1983-04-05 Hughes Aircraft Company Electrically erasable programmable read-only memory cell having a shared diffusion
JPS61256673A (en) 1985-05-08 1986-11-14 Fujitsu Ltd Semiconductor device
US5066992A (en) 1989-06-23 1991-11-19 Atmel Corporation Programmable and erasable MOS memory device
IT1301880B1 (en) * 1998-07-30 2000-07-07 St Microelectronics Srl ELECTRONIC MEMORY CIRCUIT AND CORRESPONDING MANUFACTURING METHOD
EP0996161A1 (en) * 1998-10-20 2000-04-26 STMicroelectronics S.r.l. EEPROM with common control gate and common source for two cells

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5471423A (en) * 1993-05-17 1995-11-28 Nippon Steel Corporation Non-volatile semiconductor memory device
US5677871A (en) * 1993-07-29 1997-10-14 Sgs-Thomson Microelectronics S.R.L. Circuit structure for a memory matrix and corresponding manufacturing method
JPH08316438A (en) * 1995-05-15 1996-11-29 Toshiba Corp Nonvolatile semiconductor storage device
US5646886A (en) * 1995-05-24 1997-07-08 National Semiconductor Corporation Flash memory having segmented array for improved operation
US5798547A (en) * 1995-11-29 1998-08-25 Nec Corporation Non-volatile semiconductor memory device having NAND structure cells
US5981340A (en) * 1997-09-29 1999-11-09 Motorola, Inc. Method of building an EPROM cell without drain disturb and reduced select gate resistance
US5986934A (en) * 1997-11-24 1999-11-16 Winbond Electronics Corp.I Semiconductor memory array with buried drain lines and methods therefor
US5982669A (en) * 1998-11-04 1999-11-09 National Semiconductor Corporation EPROM and flash memory cells with source-side injection

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6313500B1 (en) * 1999-01-12 2001-11-06 Agere Systems Guardian Corp. Split gate memory cell
EP1425756A1 (en) * 2001-08-25 2004-06-09 Woong-Lim Choi Non-volatile semiconductor memory and method of operating the same
EP1425756A4 (en) * 2001-08-25 2008-07-30 Woong-Lim Choi Non-volatile semiconductor memory and method of operating the same
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US9030877B2 (en) 2007-08-30 2015-05-12 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US20090114951A1 (en) * 2007-11-07 2009-05-07 Atmel Corporation Memory device
US20140015029A1 (en) * 2012-07-15 2014-01-16 Cheng-Yuan Hsu Semiconductor device and method of fabricating the same
US8890230B2 (en) * 2012-07-15 2014-11-18 United Microelectronics Corp. Semiconductor device
US9117847B2 (en) 2012-07-15 2015-08-25 United Microelectronics Corp. Method for fabricating semiconductor device
CN103579362A (en) * 2012-07-30 2014-02-12 联华电子股份有限公司 Semiconductor device and manufacturing method thereof
CN103579362B (en) * 2012-07-30 2018-03-27 联华电子股份有限公司 Semiconductor device and preparation method thereof

Also Published As

Publication number Publication date
ITMI981769A0 (en) 1998-07-30
US20010007536A1 (en) 2001-07-12
ITMI981769A1 (en) 2000-01-30
US7601590B2 (en) 2009-10-13
US6852596B2 (en) 2005-02-08
IT1301880B1 (en) 2000-07-07
US20050122778A1 (en) 2005-06-09

Similar Documents

Publication Publication Date Title
US7601590B2 (en) Electronic memory circuit and related manufacturing method
US6114724A (en) Nonvolatile semiconductor memory cell with select gate
US6043530A (en) Flash EEPROM device employing polysilicon sidewall spacer as an erase gate
US5402372A (en) High density EEPROM cell array with improved access time and method of manufacture
EP0555039B1 (en) Alternate source virtual ground flash EPROM cell array
US4783766A (en) Block electrically erasable EEPROM
US6788573B2 (en) Non-volatile semiconductor memory and method of operating the same
US5399891A (en) Floating gate or flash EPROM transistor array having contactless source and drain diffusions
US7120063B1 (en) Flash memory cell and methods for programming and erasing
US5991204A (en) Flash eeprom device employing polysilicon sidewall spacer as an erase gate
US5225362A (en) Method of manufacturing a full feature high density EEPROM cell with poly tunnel spacer
JPH06334190A (en) Eeprom and logical lsi chip including such eeprom
US5303187A (en) Non-volatile semiconductor memory cell
US7528436B2 (en) Scalable electrically eraseable and programmable memory
US6031771A (en) Memory redundancy circuit using single polysilicon floating gate transistors as redundancy elements
US6215700B1 (en) PMOS avalanche programmed floating gate memory cell structure
US6807119B2 (en) Array containing charge storage and dummy transistors and method of operating the array
US6125060A (en) Flash EEPROM device employing polysilicon sidewall spacer as an erase gate
US6696723B2 (en) Electrically erasable, programmable, non-volatile memory device compatible with a CMOS/SOI production process
US5973374A (en) Flash memory array having well contact structures
US5355332A (en) Electrically erasable programmable read-only memory with an array of one-transistor memory cells
US20210104279A1 (en) Single-gate multiple-time programming non-volatile memory array and operating method thereof
US5982671A (en) Flash memory cell array and method of programming, erasing and reading the same
US7045853B2 (en) Semiconductor memory element, semiconductor device and control method thereof
US6627947B1 (en) Compact single-poly two transistor EEPROM cell

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS S.R.L., ITALY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PIO, FEDERICO;REEL/FRAME:010286/0074

Effective date: 19990903

CC Certificate of correction
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NUMONYX B.V.;REEL/FRAME:027075/0682

Effective date: 20110930

REMI Maintenance fee reminder mailed
FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20130410