US5726461A - Active matrix substrate and switching element - Google Patents
Active matrix substrate and switching element Download PDFInfo
- Publication number
- US5726461A US5726461A US08/581,965 US58196596A US5726461A US 5726461 A US5726461 A US 5726461A US 58196596 A US58196596 A US 58196596A US 5726461 A US5726461 A US 5726461A
- Authority
- US
- United States
- Prior art keywords
- layer
- semiconductor layer
- active matrix
- matrix substrate
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 123
- 239000011159 matrix material Substances 0.000 title claims abstract description 95
- 239000004065 semiconductor Substances 0.000 claims abstract description 109
- 239000010409 thin film Substances 0.000 claims abstract description 56
- 238000009413 insulation Methods 0.000 claims abstract description 26
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 79
- 229910052710 silicon Inorganic materials 0.000 claims description 79
- 239000010703 silicon Substances 0.000 claims description 79
- 239000012212 insulator Substances 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 365
- 230000007547 defect Effects 0.000 description 35
- 229910021417 amorphous silicon Inorganic materials 0.000 description 19
- 239000010408 film Substances 0.000 description 19
- 238000004519 manufacturing process Methods 0.000 description 15
- 238000000034 method Methods 0.000 description 15
- 238000000059 patterning Methods 0.000 description 12
- 238000005229 chemical vapour deposition Methods 0.000 description 11
- 239000007789 gas Substances 0.000 description 10
- 239000000428 dust Substances 0.000 description 9
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 230000008569 process Effects 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 230000015556 catabolic process Effects 0.000 description 6
- 230000006866 deterioration Effects 0.000 description 6
- 229910021424 microcrystalline silicon Inorganic materials 0.000 description 6
- 238000006731 degradation reaction Methods 0.000 description 5
- 239000004973 liquid crystal related substance Substances 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 230000002265 prevention Effects 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 2
- 230000002159 abnormal effect Effects 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- CNQCVBJFEGMYDW-UHFFFAOYSA-N lawrencium atom Chemical compound [Lr] CNQCVBJFEGMYDW-UHFFFAOYSA-N 0.000 description 2
- 239000013081 microcrystal Substances 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 239000010453 quartz Substances 0.000 description 2
- 229910000077 silane Inorganic materials 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- 230000002776 aggregation Effects 0.000 description 1
- 238000004220 aggregation Methods 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 210000002858 crystal cell Anatomy 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- RBTARNINKXHZNM-UHFFFAOYSA-K iron trichloride Chemical compound Cl[Fe](Cl)Cl RBTARNINKXHZNM-UHFFFAOYSA-K 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- -1 silane halide Chemical class 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/45—Ohmic electrodes
- H01L29/456—Ohmic electrodes on silicon
- H01L29/458—Ohmic electrodes on silicon for thin film silicon, e.g. source or drain electrode
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78618—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to an active matrix substrate and a switching element provided thereon. More particularly, the invention relates to a structure of a thin film transistor provided as a switching element for an active matrix substrate and an active matrix substrate having an improved source line structure.
- FIG. 1 schematically shows a structure of a conventional active matrix substrate 100 in which pixel electrodes 1 are arranged to form a matrix on an insulation substrate 10.
- a thin film transistor (TFT) 2 serving as a switching element and a pixel capacitance 1a are provided for each pixel electrode 1.
- a gate signal line 3 is disposed along each row of the matrix of the TFTs 2 on the insulation substrate 10, and is connected to gate electrodes of the corresponding TFTs 2.
- the TFTs 2 are controlled to turn on (electrically conductive state) and turn off (electrically non-conductive state) by a signal supplied to the gate electrodes thereof from the gate signal line 3.
- a source signal line 5 is disposed along each column of the matrix of the TFTs 2 on the insulation substrate 10, and is connected to source electrodes of the corresponding TFTs 2.
- a video signal from an external source (not shown) is supplied to the source electrodes of the TFTs 2 via the source signal line 5.
- one terminal of the pixel capacitance 1a is connected to a drain electrode of the corresponding TFT 2.
- the other terminal of the pixel capacitance 1a is connected to a pixel capacitance line 4 which is disposed parallel to each gate signal line 3.
- the pixel capacitance line 4 is connected to a counter electrode (not shown) formed on a counter substrate (not shown) when the active matrix substrate 100 is combined with the counter substrate to form a liquid crystal panel.
- a liquid crystal material is interposed between the substrates and a liquid crystal cell is formed corresponding to each pixel electrode 1.
- Wiring 6 shown in FIG. 1 is provided in order to prevent the TFTs 2 from electrostatic breakdown in the fabrication process of the active matrix substrate 100.
- the wiring 6 is coupled to the gate signal lines 3, the source signal lines 5, and wiring 4a which is connected to each pixel capacitance line 4.
- the wiring 6 is electrically disconnected so that the gate signal lines 3, the source signal lines 5, and the wiring 4a are insulated from each other when the fabrication of the active matrix substrate 100 is completed.
- FIG. 2 shows a cross-sectional structure of a portion of the active matrix substrate 100 in which the TFT 2 is formed.
- the TFT 2 has a reverse stagger type structure.
- the TFT 2 includes a gate electrode 11 formed on the insulation substrate 10, a gate insulating layer 12 covering the gate electrode 11, a semiconductor layer 13 formed on the gate insulating layer 12 opposite the gate electrode 11, a source electrode 15a formed on one end of the semiconductor layer 13, and a drain electrode 15b formed on the other end of the semiconductor layer 13.
- the semiconductor layer 13 is made of amorphous silicon or polycrystalline silicon.
- the source and drain electrodes 15a and 15b are made of micro-crystalline n-type (n + ) silicon.
- a channel protection layer 14 is formed on a central portion of the semiconductor layer 13 in order to protect a channel region of the TFT 2 exposed between the source electrode 15a and the drain electrode 15b.
- a transparent conductive layer (ITO thin film) 16 is formed on the gate insulating layer 12, the source electrode 15a, and the drain electrode 15b. As shown in FIG. 2, the transparent conductive layer 16 includes portions 16a and 16b. The pixel electrode 1 and the source signal line 5 are patterned from the transparent conductive layer 16, the portion 16a forming the source signal line 5 and the portion 16b forming the pixel electrode 1. In addition, an insulating layer 17 as a protection film covers a portion of the insulation substrate 10 in which the TFT 2 is formed.
- the process for forming devices on the active matrix substrate 100 is simplified, resulting in a reduction in the fabrication cost of the active matrix substrate 100.
- forming the source electrode 15a and the drain electrode 15b of the TFT 2 from micro-crystalline n + silicon layer increases the mobility of electrons in the source and drain electrodes 15a and 15b, whereby an ON-current of the TFT 2 is increased.
- the transparent conductive layer 16 forming the source signal line 5 and pixel electrode 1 is likely to break where they cover a step portion of the micro-crystalline n + silicon layer, resulting in a pixel defect.
- the reason why the break is likely to occur in the transparent conductive layer 16 in the step porion will be described bellow.
- n + silicon layer When the n + silicon layer is deposited under the conditions of forming amorphous silicon, there is no crystalline structure formed in the n + silicon layer, so that the n + silicon layer is formed in a thin film having a flat surface, as is the case of a silicon oxide layer or silicon nitride layer formed by using a CVD method.
- the n + silicon layer is deposited under the conditions of forming micro-crystalline silicon, the n + silicon layer is formed as an aggregation of micro crystals, so that a surface of the n + silicon layer has concave and convex portions according to the micro-crystalline structure.
- the portions 16a and 16b which are patterned from the same ITO thin film 16 are disposed on the source electrode 15a and drain electrode 16b made of micro-crystalline n + silicon, respectively.
- the ITO thin film 16 has different characteristics according to the difference in surface shape of the underlying layer.
- the ITO thin film 16 is formed on an amorphous n + silicon layer which has a flat surface, relatively large grains grow in the ITO thin film 16, as is in the case where the ITO thin film 16 is formed on a silicon oxide or silicon nitride film which are formed by a CVD method.
- the ITO thin film 16 is formed on a micro-crystalline n + silicon layer which has concave and convex portions on a surface thereof, grains of the ITO thin film 16 grow in accordance with the concave and convex portions of the surface of the underlying layer.
- the grains of the ITO thin film 16 on the micro-crystalline silicon are smaller than those of the ITO thin film 16 which is formed on the amorphous n + silicon.
- the difference in the grain size is apparent from the difference in the characteristics of the ITO thin film 16.
- an etch rate using ferric trichloride solution at a temperature of 40° C. is about 80 ⁇ /sec for the ITO thin film formed on the amorphous n + silicon layer, while the etch rate is about 110 ⁇ /sec for the ITO thin film formed on the micro-crystalline n + silicon layer. This indicates that the ITO thin film formed on the micro-crystalline n + silicon layer, which has a smaller grain size, is not so dense as compared with that formed on the amorphous n + silicon.
- an upper thin film is easily weakened in a step portion on a edge of the underlying thin film, so that the step portion is subject to be etched abnormally to cause a break defect in the upper thin film.
- the ITO thin film 16 (the portion 16a for the source signal line 5 and the portion 16b for the pixel electrode 1) formed on the source and drain electrodes 15a and 15b has a higher etch rate, so that the ITO thin film 16 is subject to over-etching and is likely to break in a step portion in particular, resulting in a break defect.
- a break defect in a conductive thin film usually causes a problem in a switching element.
- a breakage of a conductive layer formed on the active matrix substrate 100 occurs not only in the TFT 2 (switching element portion) but also occurs in the source signal line 5 in a portion crossing over the gate signal line 3, resulting in a break defect of the device.
- dust or other foreign particles are subject to being stuck to a edge portion of the gate signal line 3 during the fabrication process, which easily causes abnormal etching of thin film layers formed thereon.
- the ITO thin film 16 is formed on the gate signal line 3 with the gate insulating layer 12 interposed therebetween, such dust or other foreign particulate stuck to the edge portion of the gate signal line 3 causes abnormal etching in a patterning of the source signal line 5 from the ITO thin film 16, resulting in a break defect of the source signal line 5.
- FIGS. 3A to 3C show an example of a method for preventing a break defect of the source signal line 5 in a crossing over the gate signal line 3.
- a conductive layer 7 is provided between the gate signal line 3 and the source signal line 5 at the crossing thereof, whereby the conductive layer 7 covers a step due to a edge of the gate signal line 3.
- the conductive layer 7 is formed in the same process step of patterning the source and drain electrodes 15a and 15b of the TFT 2 in order to simplify the fabrication process. Therefore, n + silicon layer is used for the conductive layer 7.
- FIG. 3B shows a cross sectional structure of the active matrix substrate 100 along a line 3b--3b in FIG. 3A.
- FIG. 3C shows a cross sectional structure along a line 3c--3c in FIG. 3A.
- a break defect of the source signal line 5 can be prevented by covering the edge of the gate signal line 3 with the n + silicon layer 7.
- the conductive layer 7 covering the gate signal line 3 is also made of the n + silicon layer.
- the underlying micro-crystalline layer degrades characteristics of the ITO thin film of the source signal line 5 formed thereon. Accordingly, the conductive layer 7 made of micro-crystalline n + silicon introduces another problem of break defects of the source signal line 5 due to the deterioration of the ITO thin film at a crossing of the source signal line 5 over the gate signal line 3.
- the active matrix substrate of this invention comprising: an insulation substrate; a plurality of pixel electrodes arranged in a matrix form on the insulation substrate; a switching element provided for each of the pixel electrodes; gate signal lines for supplying to the switching elements a signal for controlling an electrically conducting state and a non-conducting state of the switching elements; and source signal lines for supplying a data signal to the pixel electrodes via the corresponding switching elements.
- Each switching element is a thin film transistor (TFT) and includes: a gate electrode formed on the insulation substrate; an insulating layer formed on the insulation substrate so as to cover the gate electrode; a semiconductor layer formed on the insulating layer in a portion opposite to one of the gate electrodes, the semiconductor layer including a channel region; a source electrode formed on one end of the semiconductor layer, one of the source signal lines overlapping the source electrode; and a drain electrode formed on the other end of the semiconductor layer, one of the pixel electrodes overlapping the drain electrode.
- the source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer.
- the source and drain electrodes are made of an n-type silicon and have a two-layer structure of an upper amorphous n-type silicon layer and a lower micro-crystalline n-type silicon layer.
- the TFT is of a channel etch type.
- the TFT further includes a second insulating layer formed on the channel region of the semiconductor layer so as to protect the channel region, the TFT being of a reverse stagger type.
- each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer made of an insulator.
- each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer which is patterned from a same insulating layer as the second insulating layer.
- each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer made of a semiconductor.
- the lower protection layer is preferably patterned from a same semiconductor layer as the semiconductor layer formed on the insulating layer on the gate electrode.
- the lower protection layer may be an amorphous semiconductor layer.
- the lower protection layer may have a two-layer structure of an upper micro-crystalline semiconductor layer and a lower amorphous semiconductor layer.
- the lower protection layer may have a three-layer structure of an upper amorphous semiconductor layer, a middle micro-crystalline semiconductor layer, and a lower amorphous semiconductor layer.
- the lower amorphous semiconductor layer of the lower protection layer is preferably patterned from a same amorphous semiconductor layer as the semiconductor layer formed on the insulating layer on the gate electrode, and the upper micro-crystalline semiconductor layer of the lower protection layer is preferably patterned from a same micro-crystalline semiconductor layer as the lower micro-crystalline layer of the source and drain electrodes.
- the lower amorphous semiconductor layer of the lower protection layer is patterned from a same layer as the semiconductor layer formed on the insulating layer on the gate electrode, the middle micro-crystalline semiconductor layer of the lower protection layer is patterned from a same micro-crystalline semiconductor layer as the lower micro-crystalline layer of the source and drain electrodes, and the upper amorphous semiconductor layer of the lower protection layer is patterned from a same amorphous semiconductor layer as the upper amorphous semiconductor layer of the source and drain electrodes.
- the source signal lines and the pixel electrodes are preferably patterned from a same conductive thin film.
- each of the source signal lines has an upper conductive layer and a lower protection layer which is provided at crossings of the source signal lines over the gate signal lines.
- the lower protection layer may be made of amorphous semiconductor.
- the lower protection layer may have a two-layer structure of an upper micro-crystalline semiconductor layer and a lower amorphous semiconductor layer.
- the lower protection layer may have a three-layer structure of an upper amorphous semiconductor layer, a middle micro-crystalline semiconductor layer, and a lower amorphous semiconductor layer.
- a thin film transistor (TFT) of the present invention is used as a switching element for an active matrix substrate.
- the TFT comprises: a gate electrode formed on an insulation substrate; an insulating layer formed on the gate electrode; a semiconductor layer formed on the insulating layer including a channel region; a source electrode formed on one end of the semiconductor layer, a first conductive layer overlapping the source electrode; and a drain electrode formed on the other end of the semiconductor layer, a second conductive layer overlapping the drain electrode.
- the source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer.
- the source and drain electrodes are made of an n-type silicon and have a two-layer structure of an upper amorphous n-type silicon layer and a lower micro-crystalline n-type silicon layer.
- the invention described herein makes possible the advantages of (1) providing an active matrix substrate in which an ON-current of a switching element (TFT) is increased by improving a crystalline structure of a conductive layer forming source and drain electrodes of the TFT, and in which a transparent thin film which is formed on the conductive layer in a switching element portion thereof is prevented from a break defect due to the crystalline structure of the conductive layer, and (2) providing an active matrix substrate in which a source signal line is prevented from a break defect due to an edge portion of a gate signal line over which the source signal line crosses, without degrading the characteristics of an ITO film forming the source signal line.
- TFT switching element
- FIG. 1 is a schematic view of an overall structure of a conventional active matrix substrate.
- FIG. 2 is a cross-sectional view of a TFT portion of the conventional active matrix substrate.
- FIG. 3A is a plan view of a crossing of a gate signal line and a source signal line of the conventional active matrix substrate.
- FIG. 3B is a cross-sectional view taken along line 3b--3b in FIG. 3A.
- FIG. 3C is a cross-sectional view taken along line 3c--3c in FIG. 3A.
- FIG. 4 is a cross-sectional view of a TFT portion of an active matrix substrate according to one embodiment of the present invention.
- FIG. 5A is a plan view of a crossing of a gate signal line and a source signal line of an active matrix substrate according to another embodiment of the present invention.
- FIG. 5B is a cross-sectional view taken along line 5b--5b in FIG. 5A.
- FIG. 5C is a cross-sectional view taken along line 5c--5c in FIG. 5A.
- FIG. 6A is a plan view of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention.
- FIG. 6B is a cross-sectional view taken along line 6b--6b in FIG. 6A.
- FIG. 6C is a cross-sectional view taken along line 6c--6c in FIG. 6A.
- FIG. 7 is a cross-sectional view of a TFT portion of an active matrix substrate according to still another embodiment of the present invention.
- FIG. 8A is a plan view of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention.
- FIG. 8B is a cross-sectional view taken along line 8b--8b in FIG. 8A.
- FIG. 8C is a cross-sectional view taken along line 8c--8c in FIG. 8A.
- FIGS. 9A and 9B are cross-sectional views of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention, taken along the gate signal line and the source signal line, respectively.
- FIGS. 10A and 10B are cross-sectional views of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention, taken along the gate signal line and the source signal line, respectively.
- FIG. 4 shows a cross-sectional structure of a portion of an active matrix substrate 200 of the present invention, in which a switching element 101 is formed.
- An overall structure of the active matrix substrate 200 is the same as that of the active matrix substrate 100 shown in FIG. 1.
- the switching element 101 of the active matrix substrate 200 is a TFT of a reverse stagger type.
- the TFT 101 includes a gate electrode 11 formed on the insulation substrate 10, a gate insulating layer 12 covering the gate electrode 11, a semiconductor layer 13 formed on the gate insulating layer 12 opposite the gate electrode 11, a source electrode 101a formed on one end of the semiconductor layer 13, and a drain electrode 101b formed on the other end of the semiconductor layer 13.
- the semiconductor layer 13 is made of amorphous silicon or polycrystalline silicon.
- Each of the source electrode 101a and the drain electrode 101b includes a lower layer 15 made of micro-crystalline n + silicon and an upper layer 25 made of amorphous silicon, so as to have a two-layer structure.
- a channel protection layer 14 is formed on a central portion of the semiconductor layer 13, in order to protect a channel region of the TFT 101 which is exposed between the source electrode 101a and the drain electrode 101b.
- a transparent conductive layer (ITO thin film) 16 is formed on the gate insulating layer 12, the source electrode 101a, and the drain electrode 101b. As shown in FIG. 4, the transparent conductive layer 16 includes portions 16a and 16b. As is in the case of the active matrix substrate 100 shown in FIG. 1, the pixel electrode 1 and the source signal line 5 (denoted in parentheses) are patterned from the transparent conductive layer 16, the portion 16a forming the source signal line 5 and the portion 16b forming the pixel electrode 1. In addition, an insulating layer 17 as a protection film covers a portion of the insulation substrate 10 in which the TFT 101 is formed.
- a gate electrode 11 and a gate signal line 3 are formed on an insulation substrate 10 such as a glass substrate or quartz substrate, by patterning a conductive layer of Ta or the like. Then, a silicon oxide film is formed on an entire surface of the insulation substrate 10 by using a CVD method, whereby a gate insulating layer 12 is formed.
- a semiconductor layer 13 is formed by patterning an amorphous silicon layer which is deposited on the gate insulating layer 12 using a CVD method so as to have a thickness of about 50 nm.
- the semiconductor layer 13 includes a channel region of the TFT 101.
- a channel protection layer 14 is formed on a central portion of the gate electrode 11 by patterning a silicon nitride layer which is deposited on the semiconductor layer 13 by a CVD method.
- a source electrode 101a and a drain electrode 101b are formed by using a two-step CVD method as described below.
- a n + silicon layer 15 is formed so as to have a thickness of 30 nm under conditions for making a micro-crystalline structure thereof.
- the micro-crystalline n + silicon layer 15 can be formed, for example, by using the method disclosed in Japanese Laid-Open Patent Publication No. 2-275620. Such method is as follows:
- Silane (SiH 4 ) gas, silane halide gases, or a mixture of two or more kinds of these gases is diluted with a rare gas such as argon gas or hydrogen gas by a ratio greater than 1:1.
- the diluted gas is mixed with a dopant gas to form a gas mixture.
- a substrate made of glass or the like is put in the gas mixture, and the gas mixture is converted into a plasma state by applying thereto electric power having a plasma discharge power density greater than about 0.2 W/cm 2 , so that a silicon thin film is formed on the substrate.
- impurity atoms of the dopant are combined into silicon network with a coordination number of 4, and minute crystal portions are formed to disperse in an amorphous layer of the silicon thin film.
- a micro-crystalline structure is formed.
- a silicon thin film having such a micro-crystalline structure exhibits, advantageously, a large optical band gap as amorphous silicon and high conductivity as polycrystalline silicon.
- an n + silicon layer 25 is formed on the micro-crystalline silicon layer 15 under such conditions as to be an amorphous silicon layer having a thickness of 20 nm. Then, the micro-crystalline n + silicon layer 15 and the amorphous n + silicon layer 25 are patterned to form the source electrode 101a and the drain electrode 101b each having the two-layer structure. Thus the fabrication of the TFT 101 is completed.
- n + silicon layer having a thickness of 50 nm and the above-described two-layer structure of a lower micro-crystalline layer and an upper amorphous layer has an upper surface flatter than that of a single micro-crystalline n + silicon layer having a thickness of 50 nm.
- the reason why is as follows: while the single micro-crystalline layer has concave and convex portions on the surface thereof in accordance with a grain structure of the micro-crystals formed therein, in the two-layered n + silicon layer, the concave and convex portions of the surface of the lower micro-crystalline n + silicon layer are filled in and leveled by the upper amorphous n + layer formed thereon. Consequently, the upper surface is flattened to some extent.
- a transparent conductive layer 16 for example, an ITO thin film is formed on the entire surface of the active matrix substrate 200 by sputtering. Then, the transparent conductive layer 16 is patterned to form a portion 16a for a source signal line 5 and a portion 16b for a pixel electrode 1. As shown in FIG. 4, the portion 16a (source signal line 5) overlaps the source electrode 101a, and the portion 16b (pixel electrode 1) overlaps the drain electrode 101b. Then, an insulating layer 17 is formed to cover the TFT 101 as a protection layer by using a CVD method.
- the n + silicon layer forming the source and drain electrodes 101a and 101b which are disposed under the transparent conductive layer (ITO thin film) 16 has a relatively flat surface because of the two-layer structure of the upper amorphous layer 25 and the lower micro-crystalline layer 15. Therefore, large grains can grow in the transparent conductive layer 16 formed on the source and drain electrodes 101a and 101b, without being affected by the concave-convex surface of the lower micro-crystalline layer 15, so as to allow the characteristics (crystalline structure) of the ITO thin film to be satisfactory.
- This makes it possible to prevent a break defect from occurring in the source signal line 5 and pixel electrode 1 formed on the source and drain electrodes 101a and 101b of the TFT 101, resulting in an increase of the fabrication yield.
- the source and drain electrodes 101a and 101b have an electron mobility greater than that of source and drain electrodes of a single-layered amorphous silicon layer because of the micro-crystalline n + silicon layer 15 included therein.
- an ON-current of the TFT 101 can be increased, in addition to prevention of the break defect in the ITO film due to the above-mentioned deterioration of the characteristics.
- FIGS. 5A to 5C show a structure of an active matrix substrate 201 according to a second embodiment of the present invention.
- the overall structure of the active matrix substrate 201 and the structure of a switching element (TFT) portion thereof are the same as those of the active matrix substrate 200 of Example 1, as shown in FIGS. 1 and 4.
- FIG. 5A shows a crossing of a gate signal line 3 and a source signal line 5 on the active matrix substrate 201.
- FIGS. 5B and 5C are cross-sectional views taken along lines 5b--5b and 5c--5c in FIG. 5A, respectively.
- a wiring protection layer 102 is formed on the gate insulating layer 12 under the source signal line 5 in the active matrix substrate 201.
- a source signal line 5' is defined to include the source signal line 5 and the wiring protection layer 102.
- the wiring protection layer 102 and the channel protection layer 14 of TFT 101 are patterned from a silicon nitride film having a thickness of 200 nm formed by a plasma CVD method.
- the wiring protection layer 102 is illustrated to have a width narrower than that of the source signal line 5. Nevertheless, the width of the wiring protection layer 102 may be equal to or wider than that of the source signal line 5.
- the n + silicon layer forming the source and drain electrodes 101a and 101b (shown in FIG. 4) which are disposed under the transparent conductive layer (ITO thin film) 16 has a two-layer structure of the upper amorphous layer 25 and the lower micro-crystalline layer 15. Furthermore, the source signal line 5' has a two-layer structure of the wiring protection layer 102 and the source signal line 5.
- the gate insulating layer 12 and the wiring protection layer 102 are interposed between the source signal line 5 and the gate signal line 3 at a crossing thereof. At the crossing, the gate insulating layer 12 is covered with the wiring protection layer 102. Thus, even if coverage of the gate insulating layer 12 is degraded at a step of an edge of the gate signal line 3 due to dust or foreign particulate stuck to the edge, a break defect is prevented from occurring in the source signal 5 by covering the degraded coverage of the gate insulating layer 12 with the wiring protection layer 102.
- the wiring protection layer 102 is patterned in the same step as patterning the channel protection layer 14 from a silicon nitride film.
- the silicon nitride film is formed in an amorphous state by using a plasma CVD method and has a flat surface. Accordingly, sufficiently large grains grow in the ITO thin film of the source signal line 5 which is formed on the wiring protection layer 102, so that the ITO thin film is densely formed without causing a deterioration in the characteristics.
- a break defect is prevented from occurring in the source signal line 5 and the pixel electrode 1 which are formed on the source electrode 101a and the drain electrode 101b of the TFT 101, and from occurring at a crossing of the gate signal line 3 and the source signal line 5. This results in a further increase of the fabrication yield.
- Example 2 in order to prevent a break defect at a crossing of the gate signal line 3 and the source signal line 5, the wiring protection layer 102 of silicon nitride is formed under the source signal line 5, so that the source signal line 5' has a two-layer structure.
- the break defect in the crossing is also prevented by providing a conductive layer between the gate signal line 3 and the source signal line 5.
- FIGS. 6A to 6C show a structure of an active matrix substrate 202 according to the third embodiment of the present invention.
- the overall structure of the active matrix substrate 202 and the structure of a switching element (TFT) portion thereof are the same as those of the active matrix substrate 200 of Example 1, as shown in FIGS. 1 and 4.
- FIG. 6A shows a crossing of the gate signal line 3 and the source signal line 5 on the active matrix substrate 202.
- FIGS. 6B and 6C are cross-sectional views taken along lines 5b--5b and 5c--5c in FIG. 6A, respectively.
- a conductive layer 105 is formed so as to cover a step of an edge of the gate signal line 3 at the crossing as shown in FIG. 6A.
- the conductive layer 105 is formed in the same process step of patterning the source and drain electrodes 101a and 101b of the TFT 101. Accordingly, the conductive layer 105 is made of n + silicon and has the two-layer structure of an upper amorphous n + silicon layer 105a and a lower micro-crystalline n + silicon layer 105b, as shown in FIGS. 6B and 6C.
- the conductive layer 105 By forming the conductive layer 105 to have the two-layer structure, a break defect due to dust or foreign particulate stuck to the edge of the gate signal line 3 is prevented from occurring in the source signal line 5 at the crossing. Deterioration of the source signal line 5 due to a concave-convex surface of the under micro-crystalline layer is also prevented, realizing further effective prevention of the break defect.
- FIG. 7 shows a cross-sectional structure of a portion in an active matrix substrate 203 according to the fourth embodiment of the present invention, in which a switching element 103 is formed.
- An overall structure of the active matrix substrate 203 is the same as that of the active matrix substrate 100 shown in FIG. 1.
- the switching element 103 of the active matrix substrate 203 is a TFT of a channel-etch type.
- the structure of the active matrix substrate 203 other than the type of the TFT is the same as that of the active matrix substrate 200 in the first example.
- the TFT 103 includes a gate electrode 11 formed on the insulation substrate 10, a gate insulating layer 12 covering the gate electrode 11, a semiconductor layer 13 formed on the gate insulating layer 12 opposite the gate electrode 11, a source electrode 103a formed on one end of the semiconductor layer 13, and a drain electrode 103b formed on the other end of the semiconductor layer 13.
- the semiconductor layer 13 of the channel etch type TFT 103 has a thickness of about 200 nm which is thicker than that of the reverse stagger type TFT 101 (about 50 nm) of the first example.
- the semiconductor layer 13 is made of amorphous silicon or polycrystalline silicon.
- Each of the source electrode 103a and the drain electrode 103b includes a lower layer 15 made of micro-crystalline n + silicon and an upper layer 25 made of amorphous silicon, so as to have a two-layer structure.
- a transparent conductive layer (ITO thin film) 16 is formed on the gate insulating layer 12, the source electrode 103a, and the drain electrode 103b. As shown in FIG. 7, the transparent conductive layer 16 includes portions 16a and 16b. As is in the case of the active matrix substrate 200 of the first example, the pixel electrode 1 and the source signal line 5 are formed by patterning the transparent conductive layer 16, the portion 16a forming the source signal line 5 and the portion 16b forming the pixel electrode 1.
- An insulating layer 17 is formed as a surface protection film on the insulation substrate 10 so as to cover the TFT 103. A central portion of the semiconductor layer 13 between the source electrode 103a and the drain electrode 103b of the TFT 103 is covered with the insulating layer 17.
- a gate electrode 11 and a gate signal line 3 are formed on an insulation substrate 10 such as a glass or quartz substrate, by patterning a conductive layer of Ta or the like. Then, a silicon oxide film is formed on an entire surface of the insulation substrate 10 by using a CVD method, whereby a gate insulating layer 12 is formed.
- a semiconductor layer 13 is formed by patterning an amorphous silicon layer which is deposited on the gate insulating layer 12 using a CVD method so as to have a thickness of about 200 nm.
- the semiconductor layer 13 includes a channel region of the TFT 103.
- a source electrode 103a and a drain electrode 103b are formed by using a two-step CVD method as described in the first example. First, a micro-crystalline n + silicon layer 15 having a thickness of 30 nm is formed on the semiconductor layer 13, and then an amorphous n + silicon layer 25 having a thickness of 20 nm is formed on the micro-crystalline n + silicon layer 15. Then, the micro-crystalline n + silicon layer 15 and the amorphous n + silicon layer 25 are patterned to form the source electrode 103a and the drain electrode 103b each having the two-layer structure. The fabrication of the TFT 103 is thus completed.
- a transparent conductive layer 16 for example, an ITO thin film is formed on the entire surface of the active matrix substrate 203 by sputtering. Then, the transparent conductive layer 16 is patterned to form a portion 16a for a source signal line 5 and a portion 16b for a pixel electrode 1. As shown in FIG. 7, the portion 16a (source signal line 5) overlaps the source electrode 103a, and the portion 16b (pixel electrode 1) overlaps the drain electrode 103b. Then, an insulating layer 17 is formed to cover the TFT 103 as a surface protection layer by using a CVD method.
- the n + silicon layer forming the source and drain electrodes 103a and 103b which are disposed under the transparent conductive layer (ITO thin film) 16 has a relatively flat surface because of the two-layer structure of the upper amorphous layer 25 and the lower micro-crystalline layer 15. Therefore, large grains can grow in the transparent conductive layer 16 formed on the source and drain electrodes 103a and 103b, without being affected by the concave-convex surface of the lower micro-crystalline layer 15, so as to allow the characteristics (crystalline structure) of the ITO thin film to be satisfactory.
- This makes it possible to prevent a break defect from occurring in the source signal line 5 and the pixel electrode 1 formed on the source and drain electrodes 103a and 103b of the TFT 103, as well as in the active matrix substrate 200 in the first example.
- the source and drain electrodes 103a and 103b have an electron mobility which is greater than that of source and drain electrodes of a single-layered amorphous silicon because of the micro-crystalline n + silicon layer 15 included therein.
- an ON-current of the TFT 103 can be increased, in addition to the prevention of the break defect in the ITO film due to the deterioration of the characteristics.
- FIGS. 8A to 8C show a structure of an active matrix substrate 204 according to the fifth embodiment of the present invention.
- An overall structure of the active matrix substrate 204 and a structure of a switching element (TFT) portion thereof are the same as those of the active matrix substrate 203 of Example 4, as shown in FIGS. 1 and 7.
- FIG. 8A shows a crossing of a gate signal line 3 and a source signal line 5 on the active matrix substrate 204.
- FIGS. 8B and 8C are cross-sectional views taken along lines 8b--8b and 8c--8c in FIG. 8A, respectively.
- a wiring protection layer 104 is formed on the gate insulating layer 12 under the source signal line 5 in the active matrix substrate 204.
- a source signal line 5" is defined as including the source signal line 5 and the wiring protection layer 104.
- the wiring protection layer 104 is made of amorphous silicon, and may be formed in the same step involved in forming the semiconductor layer 13.
- the wiring protection layer 104 is illustrated as having a width narrower than that of the source signal line 5. Nevertheless, the width of the wiring protection layer 104 may be equal to or wider than that of the source signal line 5.
- the wiring protection layer 104 is made of amorphous silicon, so that the transparent conductive film of the source signal line 5 formed on the wiring protection layer 104 is relatively dense and has a satisfactory crystalline structure.
- the gate insulating layer 12 and the wiring protection layer 104 are both interposed between the gate signal line 3 and the source signal line 5 at the crossing thereof. At the crossing, the gate insulating layer 12 is covered with the wiring protection layer 104.
- a break defect is prevented from occurring in the source signal line 5 and the pixel electrode 1 which are formed on the source electrode 103a and the drain electrode 103b of the TFT 103, and from occurring at a crossing of the gate signal line 3 and the source signal line 5, resulting in a further increase of the fabrication yield.
- the wiring protection layer 104 is constituted from a single amorphous silicon layer, however, the present invention is not limited to this.
- a wiring protection layer 106 may have a three-layer structure of a lower semiconductor layer 13, a middle micro-crystalline n + silicon layer 15, and an upper amorphous n + silicon layer 25.
- the three-layered wiring protection layer 106 prevents a break defect due to dust or other foreign particulate stuck to an edge of the gate signal line 3 from occurring in the source signal line 5 as well as the wiring protection layer 104 of the fifth example.
- the wiring protection layer 106 is illustrated as having a width narrower than that of the source signal line 5. Nevertheless, the width of the wiring protection layer 106 may be equal to or wider than that of the source signal line 5.
- a wiring protection layer 107 may have a two-layer structure of a lower semiconductor layer 13 and an upper micro-crystalline n + silicon layer 15.
- the two-layered wiring protection layer 107 prevents a break defect due to dust or other foreign particulate stuck to an edge of the gate signal line 3 from occurring in the source signal line 5.
- the width of the wiring protection layer 107 is preferably narrower than that of the source signal line 5 as shown in FIG. 10A.
- the transparent conductive film of the source signal line 5 which is formed on the micro-crystalline n + silicon layer 15 is not satisfactorily dense and is subject to being degraded due to a concave-convex surface of the micro-crystalline n + silicon layer 15.
- the degradation of the transparent conductive film leads to a break defect of the source signal line 5.
- the n + silicon layer 105 having a two-layer structure of an upper amorphous n + silicon layer 105a and a lower micro-crystalline n + silicon layer 105b as described above in the third example referring to FIGS. 6A to 6C may also be used to cover the edge of the gate signal line 3 in order to prevent a break defect at a crossing.
- a wiring protection layer 106 or 107 and an n + silicon layer 105 having a two-layer structure may be both used in this example.
- source and drain electrodes of a switching element (TFT) of an active matrix substrate are made of an n + silicon layer which has a two-layer structure including an upper amorphous n + silicon layer and a lower micro-crystalline n + silicon layer.
- TFT switching element
- the present invention is applicable to switching elements including reverse stagger type TFTs, channel etch type TFTs, and the like, and to an active matrix substrate using such a switching element.
- a source signal line has a two-layer structure in which a wiring protection layer is provided under a conductive layer (usually referred to as a source signal line). Therefore, a gate insulating layer and the wiring protection layer are interposed between the gate signal line and the source signal line (conductive layer) at a crossing thereof. Thus, even if coverage of the gate insulating layer is degraded at a step of an edge of the gate signal line due to dust or other foreign particulate stuck to the edge, a break defect is prevented from occurring in the source signal line by covering the degraded coverage of the gate insulating layer with the wiring protection layer.
- the conductive layer of the source signal line can be formed as a single layer made of ITO. This makes it possible to simplify the fabrication process by patterning the conductive layer of the source signal line and the pixel electrode from the same ITO film.
- the wiring protection layer is a single amorphous semiconductor layer such as an amorphous silicon layer, or in the case where the wiring protection layer has a three-layer structure of a lower amorphous silicon layer, a middle micro-crystalline silicon layer, and an upper amorphous silicon layer, the characteristics of the conductive layer of the two-layered source signal line are not degraded. Therefore, the conductive layer of the source signal line can be formed as a single layer made of ITO. Thus, the conductive layer of the source signal line and the pixel electrode can be patterned from the same ITO film. In addition, the wiring protection layer can be formed in the same step of forming the source and drain electrodes of the TFT, requiring no additional step for forming the wiring protection layer. This makes it possible to simplify the fabrication process of the active matrix substrate.
- the degradation of characteristics of the conductive layer is subject to occurring due to a concave-convex surface of the micro-crystalline silicon layer.
- the degradation of the conductive layer can be compensated by forming the width of the wiring protection layer narrower than that of the conductive layer of the two-layered source signal line, whereby a break defect in the source signal line can be prevented.
- the source signal line has many crossings over other wirings or lines such as the gate signal lines, being subjected to more a break defect as compared with the pixel electrode. Therefore, when the source signal line is formed of a conductive layer such as an ITO thin film which is usually used for the pixel electrode and is easily affected by a surface condition of the underlying layer of such as source and drain electrodes, a break defect of the source signal line occurs quite easily.
- the conductive layer such as an ITO thin film can be formed on the underlying layer without degradation in the characteristics, so that the break defect of the source signal line is effectively prevented. Therefore, even when the source signal line is patterned from the same ITO thin film of the pixel electrode, the break defect of the source signal line can be reduced. This results in the significant advantages of simplifying the fabrication process and increasing the fabrication yield.
Landscapes
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Ceramic Engineering (AREA)
- Nonlinear Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Optics & Photonics (AREA)
- Chemical & Material Sciences (AREA)
- Mathematical Physics (AREA)
- Thin Film Transistor (AREA)
- Liquid Crystal (AREA)
Abstract
An active matrix substrate comprises an insulation substrate, a plurality of pixel electrodes arranged in a matrix form on the insulation substrate, a switching element provided for each of the pixel electrodes, gate signal lines for supplying a signal to the switching elements, and source signal lines for supplying a data signal to the pixel electrodes via the corresponding switching elements. Each switching element is a thin film transistor (TFT) including a gate electrode, an insulating layer formed on the insulation substrate to cover the gate electrode, a semiconductor layer formed on the insulating layer opposite to the gate electrode, a source electrode formed on one end of the semiconductor layer, one of the source signal lines overlapping the source electrode, and a drain electrode formed on the other end of the semiconductor layer, one of the gate signal lines overlapping the drain electrode. The source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer. The source signal lines have a two-layer structure of an upper conductive layer and a lower protection layer.
Description
1. Field of the Invention
The present invention relates to an active matrix substrate and a switching element provided thereon. More particularly, the invention relates to a structure of a thin film transistor provided as a switching element for an active matrix substrate and an active matrix substrate having an improved source line structure.
2. Description of the Related Art
FIG. 1 schematically shows a structure of a conventional active matrix substrate 100 in which pixel electrodes 1 are arranged to form a matrix on an insulation substrate 10. A thin film transistor (TFT) 2 serving as a switching element and a pixel capacitance 1a are provided for each pixel electrode 1.
In the active matrix substrate 100, a gate signal line 3 is disposed along each row of the matrix of the TFTs 2 on the insulation substrate 10, and is connected to gate electrodes of the corresponding TFTs 2. The TFTs 2 are controlled to turn on (electrically conductive state) and turn off (electrically non-conductive state) by a signal supplied to the gate electrodes thereof from the gate signal line 3. As a result, the corresponding pixel electrodes 1 are driven. A source signal line 5 is disposed along each column of the matrix of the TFTs 2 on the insulation substrate 10, and is connected to source electrodes of the corresponding TFTs 2. A video signal from an external source (not shown) is supplied to the source electrodes of the TFTs 2 via the source signal line 5.
As shown in FIG. 1, one terminal of the pixel capacitance 1a is connected to a drain electrode of the corresponding TFT 2. The other terminal of the pixel capacitance 1a is connected to a pixel capacitance line 4 which is disposed parallel to each gate signal line 3. The pixel capacitance line 4 is connected to a counter electrode (not shown) formed on a counter substrate (not shown) when the active matrix substrate 100 is combined with the counter substrate to form a liquid crystal panel. In the liquid crystal panel, a liquid crystal material is interposed between the substrates and a liquid crystal cell is formed corresponding to each pixel electrode 1.
Wiring 6 shown in FIG. 1 is provided in order to prevent the TFTs 2 from electrostatic breakdown in the fabrication process of the active matrix substrate 100. The wiring 6 is coupled to the gate signal lines 3, the source signal lines 5, and wiring 4a which is connected to each pixel capacitance line 4. The wiring 6 is electrically disconnected so that the gate signal lines 3, the source signal lines 5, and the wiring 4a are insulated from each other when the fabrication of the active matrix substrate 100 is completed.
FIG. 2 shows a cross-sectional structure of a portion of the active matrix substrate 100 in which the TFT 2 is formed. The TFT 2 has a reverse stagger type structure. As shown in FIG. 2, the TFT 2 includes a gate electrode 11 formed on the insulation substrate 10, a gate insulating layer 12 covering the gate electrode 11, a semiconductor layer 13 formed on the gate insulating layer 12 opposite the gate electrode 11, a source electrode 15a formed on one end of the semiconductor layer 13, and a drain electrode 15b formed on the other end of the semiconductor layer 13.
The semiconductor layer 13 is made of amorphous silicon or polycrystalline silicon. The source and drain electrodes 15a and 15b are made of micro-crystalline n-type (n+) silicon. A channel protection layer 14 is formed on a central portion of the semiconductor layer 13 in order to protect a channel region of the TFT 2 exposed between the source electrode 15a and the drain electrode 15b.
A transparent conductive layer (ITO thin film) 16 is formed on the gate insulating layer 12, the source electrode 15a, and the drain electrode 15b. As shown in FIG. 2, the transparent conductive layer 16 includes portions 16a and 16b. The pixel electrode 1 and the source signal line 5 are patterned from the transparent conductive layer 16, the portion 16a forming the source signal line 5 and the portion 16b forming the pixel electrode 1. In addition, an insulating layer 17 as a protection film covers a portion of the insulation substrate 10 in which the TFT 2 is formed.
As described above, by patterning the source signal line 5 and the pixel electrode 1 from the same layer, the process for forming devices on the active matrix substrate 100 is simplified, resulting in a reduction in the fabrication cost of the active matrix substrate 100. In addition, forming the source electrode 15a and the drain electrode 15b of the TFT 2 from micro-crystalline n+ silicon layer increases the mobility of electrons in the source and drain electrodes 15a and 15b, whereby an ON-current of the TFT 2 is increased.
However, when the source and drain electrodes 15a and 15b of the TFT 2 are made of micro-crystalline n+ silicon, as is in the case of the active matrix substrate 100, the transparent conductive layer 16 forming the source signal line 5 and pixel electrode 1 is likely to break where they cover a step portion of the micro-crystalline n+ silicon layer, resulting in a pixel defect. The reason why the break is likely to occur in the transparent conductive layer 16 in the step porion will be described bellow.
When the n+ silicon layer is deposited under the conditions of forming amorphous silicon, there is no crystalline structure formed in the n+ silicon layer, so that the n+ silicon layer is formed in a thin film having a flat surface, as is the case of a silicon oxide layer or silicon nitride layer formed by using a CVD method.
On the other hand, when the n+ silicon layer is deposited under the conditions of forming micro-crystalline silicon, the n+ silicon layer is formed as an aggregation of micro crystals, so that a surface of the n+ silicon layer has concave and convex portions according to the micro-crystalline structure.
As shown in FIG. 2, the portions 16a and 16b which are patterned from the same ITO thin film 16 are disposed on the source electrode 15a and drain electrode 16b made of micro-crystalline n+ silicon, respectively. The ITO thin film 16 has different characteristics according to the difference in surface shape of the underlying layer.
For example, in the case where the ITO thin film 16 is formed on an amorphous n+ silicon layer which has a flat surface, relatively large grains grow in the ITO thin film 16, as is in the case where the ITO thin film 16 is formed on a silicon oxide or silicon nitride film which are formed by a CVD method. On the other hand, in the case where the ITO thin film 16 is formed on a micro-crystalline n+ silicon layer which has concave and convex portions on a surface thereof, grains of the ITO thin film 16 grow in accordance with the concave and convex portions of the surface of the underlying layer. Thus, the grains of the ITO thin film 16 on the micro-crystalline silicon are smaller than those of the ITO thin film 16 which is formed on the amorphous n+ silicon.
The difference in the grain size is apparent from the difference in the characteristics of the ITO thin film 16. For example, an etch rate using ferric trichloride solution at a temperature of 40° C. is about 80Å/sec for the ITO thin film formed on the amorphous n+ silicon layer, while the etch rate is about 110Å/sec for the ITO thin film formed on the micro-crystalline n+ silicon layer. This indicates that the ITO thin film formed on the micro-crystalline n+ silicon layer, which has a smaller grain size, is not so dense as compared with that formed on the amorphous n+ silicon.
Furthermore, in general, in thin film devices which are formed by laminating thin films, an upper thin film is easily weakened in a step portion on a edge of the underlying thin film, so that the step portion is subject to be etched abnormally to cause a break defect in the upper thin film.
Accordingly, in the case where the micro-crystalline n+ silicon layer is used for the source and drain electrodes 15a and 15b of the TFT 2 shown in FIG. 2, the ITO thin film 16 (the portion 16a for the source signal line 5 and the portion 16b for the pixel electrode 1) formed on the source and drain electrodes 15a and 15b has a higher etch rate, so that the ITO thin film 16 is subject to over-etching and is likely to break in a step portion in particular, resulting in a break defect. In general, such a break defect in a conductive thin film usually causes a problem in a switching element.
A breakage of a conductive layer formed on the active matrix substrate 100 occurs not only in the TFT 2 (switching element portion) but also occurs in the source signal line 5 in a portion crossing over the gate signal line 3, resulting in a break defect of the device. For example, dust or other foreign particles are subject to being stuck to a edge portion of the gate signal line 3 during the fabrication process, which easily causes abnormal etching of thin film layers formed thereon. When the ITO thin film 16 is formed on the gate signal line 3 with the gate insulating layer 12 interposed therebetween, such dust or other foreign particulate stuck to the edge portion of the gate signal line 3 causes abnormal etching in a patterning of the source signal line 5 from the ITO thin film 16, resulting in a break defect of the source signal line 5.
FIGS. 3A to 3C show an example of a method for preventing a break defect of the source signal line 5 in a crossing over the gate signal line 3. As shown in FIG. 3A, a conductive layer 7 is provided between the gate signal line 3 and the source signal line 5 at the crossing thereof, whereby the conductive layer 7 covers a step due to a edge of the gate signal line 3. The conductive layer 7 is formed in the same process step of patterning the source and drain electrodes 15a and 15b of the TFT 2 in order to simplify the fabrication process. Therefore, n+ silicon layer is used for the conductive layer 7.
FIG. 3B shows a cross sectional structure of the active matrix substrate 100 along a line 3b--3b in FIG. 3A. FIG. 3C shows a cross sectional structure along a line 3c--3c in FIG. 3A. In this structure, even if dust or other foreign particulate is stuck to a edge of the gate signal line 3, a break defect of the source signal line 5 can be prevented by covering the edge of the gate signal line 3 with the n+ silicon layer 7.
As described above, when micro-crystalline n+ silicon is used for the n+ silicon layer in order to increase an ON-current of the TFT 2, the conductive layer 7 covering the gate signal line 3 is also made of the n+ silicon layer. However, as described above, the underlying micro-crystalline layer degrades characteristics of the ITO thin film of the source signal line 5 formed thereon. Accordingly, the conductive layer 7 made of micro-crystalline n+ silicon introduces another problem of break defects of the source signal line 5 due to the deterioration of the ITO thin film at a crossing of the source signal line 5 over the gate signal line 3.
The active matrix substrate of this invention comprising: an insulation substrate; a plurality of pixel electrodes arranged in a matrix form on the insulation substrate; a switching element provided for each of the pixel electrodes; gate signal lines for supplying to the switching elements a signal for controlling an electrically conducting state and a non-conducting state of the switching elements; and source signal lines for supplying a data signal to the pixel electrodes via the corresponding switching elements. Each switching element is a thin film transistor (TFT) and includes: a gate electrode formed on the insulation substrate; an insulating layer formed on the insulation substrate so as to cover the gate electrode; a semiconductor layer formed on the insulating layer in a portion opposite to one of the gate electrodes, the semiconductor layer including a channel region; a source electrode formed on one end of the semiconductor layer, one of the source signal lines overlapping the source electrode; and a drain electrode formed on the other end of the semiconductor layer, one of the pixel electrodes overlapping the drain electrode. The source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer.
In one embodiment of the present invention, the source and drain electrodes are made of an n-type silicon and have a two-layer structure of an upper amorphous n-type silicon layer and a lower micro-crystalline n-type silicon layer.
In one embodiment of the present invention, the TFT is of a channel etch type.
In another embodiment of the present invention, the TFT further includes a second insulating layer formed on the channel region of the semiconductor layer so as to protect the channel region, the TFT being of a reverse stagger type.
In still another embodiment of the present invention, each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer made of an insulator.
In still another embodiment of the present invention, each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer which is patterned from a same insulating layer as the second insulating layer.
In still another embodiment of the present invention, each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer made of a semiconductor.
The lower protection layer is preferably patterned from a same semiconductor layer as the semiconductor layer formed on the insulating layer on the gate electrode.
The lower protection layer may be an amorphous semiconductor layer.
The lower protection layer may have a two-layer structure of an upper micro-crystalline semiconductor layer and a lower amorphous semiconductor layer.
The lower protection layer may have a three-layer structure of an upper amorphous semiconductor layer, a middle micro-crystalline semiconductor layer, and a lower amorphous semiconductor layer.
In one embodiment of the present invention, the lower amorphous semiconductor layer of the lower protection layer is preferably patterned from a same amorphous semiconductor layer as the semiconductor layer formed on the insulating layer on the gate electrode, and the upper micro-crystalline semiconductor layer of the lower protection layer is preferably patterned from a same micro-crystalline semiconductor layer as the lower micro-crystalline layer of the source and drain electrodes.
In another embodiment of the present invention, the lower amorphous semiconductor layer of the lower protection layer is patterned from a same layer as the semiconductor layer formed on the insulating layer on the gate electrode, the middle micro-crystalline semiconductor layer of the lower protection layer is patterned from a same micro-crystalline semiconductor layer as the lower micro-crystalline layer of the source and drain electrodes, and the upper amorphous semiconductor layer of the lower protection layer is patterned from a same amorphous semiconductor layer as the upper amorphous semiconductor layer of the source and drain electrodes.
The source signal lines and the pixel electrodes are preferably patterned from a same conductive thin film.
In still another embodiment of the present invention, each of the source signal lines has an upper conductive layer and a lower protection layer which is provided at crossings of the source signal lines over the gate signal lines.
The lower protection layer may be made of amorphous semiconductor.
The lower protection layer may have a two-layer structure of an upper micro-crystalline semiconductor layer and a lower amorphous semiconductor layer.
The lower protection layer may have a three-layer structure of an upper amorphous semiconductor layer, a middle micro-crystalline semiconductor layer, and a lower amorphous semiconductor layer.
A thin film transistor (TFT) of the present invention is used as a switching element for an active matrix substrate. The TFT comprises: a gate electrode formed on an insulation substrate; an insulating layer formed on the gate electrode; a semiconductor layer formed on the insulating layer including a channel region; a source electrode formed on one end of the semiconductor layer, a first conductive layer overlapping the source electrode; and a drain electrode formed on the other end of the semiconductor layer, a second conductive layer overlapping the drain electrode. The source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer.
In one embodiment of the present invention, the source and drain electrodes are made of an n-type silicon and have a two-layer structure of an upper amorphous n-type silicon layer and a lower micro-crystalline n-type silicon layer.
Thus, the invention described herein makes possible the advantages of (1) providing an active matrix substrate in which an ON-current of a switching element (TFT) is increased by improving a crystalline structure of a conductive layer forming source and drain electrodes of the TFT, and in which a transparent thin film which is formed on the conductive layer in a switching element portion thereof is prevented from a break defect due to the crystalline structure of the conductive layer, and (2) providing an active matrix substrate in which a source signal line is prevented from a break defect due to an edge portion of a gate signal line over which the source signal line crosses, without degrading the characteristics of an ITO film forming the source signal line.
These and other advantages of the present invention will become apparent to those skilled in the art upon reading and understanding the following detailed description with reference to the accompanying figures.
FIG. 1 is a schematic view of an overall structure of a conventional active matrix substrate.
FIG. 2 is a cross-sectional view of a TFT portion of the conventional active matrix substrate.
FIG. 3A is a plan view of a crossing of a gate signal line and a source signal line of the conventional active matrix substrate.
FIG. 3B is a cross-sectional view taken along line 3b--3b in FIG. 3A.
FIG. 3C is a cross-sectional view taken along line 3c--3c in FIG. 3A.
FIG. 4 is a cross-sectional view of a TFT portion of an active matrix substrate according to one embodiment of the present invention.
FIG. 5A is a plan view of a crossing of a gate signal line and a source signal line of an active matrix substrate according to another embodiment of the present invention.
FIG. 5B is a cross-sectional view taken along line 5b--5b in FIG. 5A.
FIG. 5C is a cross-sectional view taken along line 5c--5c in FIG. 5A.
FIG. 6A is a plan view of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention.
FIG. 6B is a cross-sectional view taken along line 6b--6b in FIG. 6A.
FIG. 6C is a cross-sectional view taken along line 6c--6c in FIG. 6A.
FIG. 7 is a cross-sectional view of a TFT portion of an active matrix substrate according to still another embodiment of the present invention.
FIG. 8A is a plan view of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention.
FIG. 8B is a cross-sectional view taken along line 8b--8b in FIG. 8A.
FIG. 8C is a cross-sectional view taken along line 8c--8c in FIG. 8A.
FIGS. 9A and 9B are cross-sectional views of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention, taken along the gate signal line and the source signal line, respectively.
FIGS. 10A and 10B are cross-sectional views of a crossing of a gate signal line and a source signal line of an active matrix substrate according to still another embodiment of the present invention, taken along the gate signal line and the source signal line, respectively.
Hereinafter, the present invention will be described by way of illustrative examples with reference to the accompanying drawings.
FIG. 4 shows a cross-sectional structure of a portion of an active matrix substrate 200 of the present invention, in which a switching element 101 is formed. An overall structure of the active matrix substrate 200 is the same as that of the active matrix substrate 100 shown in FIG. 1.
As shown in FIG. 4, the switching element 101 of the active matrix substrate 200 is a TFT of a reverse stagger type. As shown in FIG. 4, the TFT 101 includes a gate electrode 11 formed on the insulation substrate 10, a gate insulating layer 12 covering the gate electrode 11, a semiconductor layer 13 formed on the gate insulating layer 12 opposite the gate electrode 11, a source electrode 101a formed on one end of the semiconductor layer 13, and a drain electrode 101b formed on the other end of the semiconductor layer 13.
The semiconductor layer 13 is made of amorphous silicon or polycrystalline silicon. Each of the source electrode 101a and the drain electrode 101b includes a lower layer 15 made of micro-crystalline n+ silicon and an upper layer 25 made of amorphous silicon, so as to have a two-layer structure. A channel protection layer 14 is formed on a central portion of the semiconductor layer 13, in order to protect a channel region of the TFT 101 which is exposed between the source electrode 101a and the drain electrode 101b.
A transparent conductive layer (ITO thin film) 16 is formed on the gate insulating layer 12, the source electrode 101a, and the drain electrode 101b. As shown in FIG. 4, the transparent conductive layer 16 includes portions 16a and 16b. As is in the case of the active matrix substrate 100 shown in FIG. 1, the pixel electrode 1 and the source signal line 5 (denoted in parentheses) are patterned from the transparent conductive layer 16, the portion 16a forming the source signal line 5 and the portion 16b forming the pixel electrode 1. In addition, an insulating layer 17 as a protection film covers a portion of the insulation substrate 10 in which the TFT 101 is formed.
Next, a method for manufacturing the active matrix substrate 200 will be described.
A gate electrode 11 and a gate signal line 3 are formed on an insulation substrate 10 such as a glass substrate or quartz substrate, by patterning a conductive layer of Ta or the like. Then, a silicon oxide film is formed on an entire surface of the insulation substrate 10 by using a CVD method, whereby a gate insulating layer 12 is formed. A semiconductor layer 13 is formed by patterning an amorphous silicon layer which is deposited on the gate insulating layer 12 using a CVD method so as to have a thickness of about 50 nm. The semiconductor layer 13 includes a channel region of the TFT 101. A channel protection layer 14 is formed on a central portion of the gate electrode 11 by patterning a silicon nitride layer which is deposited on the semiconductor layer 13 by a CVD method.
Next, a source electrode 101a and a drain electrode 101b are formed by using a two-step CVD method as described below.
First, a n+ silicon layer 15 is formed so as to have a thickness of 30 nm under conditions for making a micro-crystalline structure thereof. The micro-crystalline n+ silicon layer 15 can be formed, for example, by using the method disclosed in Japanese Laid-Open Patent Publication No. 2-275620. Such method is as follows:
Silane (SiH4) gas, silane halide gases, or a mixture of two or more kinds of these gases is diluted with a rare gas such as argon gas or hydrogen gas by a ratio greater than 1:1. The diluted gas is mixed with a dopant gas to form a gas mixture. A substrate made of glass or the like is put in the gas mixture, and the gas mixture is converted into a plasma state by applying thereto electric power having a plasma discharge power density greater than about 0.2 W/cm2, so that a silicon thin film is formed on the substrate.
By using this method, impurity atoms of the dopant are combined into silicon network with a coordination number of 4, and minute crystal portions are formed to disperse in an amorphous layer of the silicon thin film. Thereby, a micro-crystalline structure is formed. A silicon thin film having such a micro-crystalline structure exhibits, advantageously, a large optical band gap as amorphous silicon and high conductivity as polycrystalline silicon.
Next, an n+ silicon layer 25 is formed on the micro-crystalline silicon layer 15 under such conditions as to be an amorphous silicon layer having a thickness of 20 nm. Then, the micro-crystalline n+ silicon layer 15 and the amorphous n+ silicon layer 25 are patterned to form the source electrode 101a and the drain electrode 101b each having the two-layer structure. Thus the fabrication of the TFT 101 is completed.
An n+ silicon layer having a thickness of 50 nm and the above-described two-layer structure of a lower micro-crystalline layer and an upper amorphous layer has an upper surface flatter than that of a single micro-crystalline n+ silicon layer having a thickness of 50 nm. The reason why is as follows: while the single micro-crystalline layer has concave and convex portions on the surface thereof in accordance with a grain structure of the micro-crystals formed therein, in the two-layered n+ silicon layer, the concave and convex portions of the surface of the lower micro-crystalline n+ silicon layer are filled in and leveled by the upper amorphous n+ layer formed thereon. Consequently, the upper surface is flattened to some extent.
Next, a transparent conductive layer 16, for example, an ITO thin film is formed on the entire surface of the active matrix substrate 200 by sputtering. Then, the transparent conductive layer 16 is patterned to form a portion 16a for a source signal line 5 and a portion 16b for a pixel electrode 1. As shown in FIG. 4, the portion 16a (source signal line 5) overlaps the source electrode 101a, and the portion 16b (pixel electrode 1) overlaps the drain electrode 101b. Then, an insulating layer 17 is formed to cover the TFT 101 as a protection layer by using a CVD method.
According to this embodiment, the n+ silicon layer forming the source and drain electrodes 101a and 101b which are disposed under the transparent conductive layer (ITO thin film) 16 has a relatively flat surface because of the two-layer structure of the upper amorphous layer 25 and the lower micro-crystalline layer 15. Therefore, large grains can grow in the transparent conductive layer 16 formed on the source and drain electrodes 101a and 101b, without being affected by the concave-convex surface of the lower micro-crystalline layer 15, so as to allow the characteristics (crystalline structure) of the ITO thin film to be satisfactory. This makes it possible to prevent a break defect from occurring in the source signal line 5 and pixel electrode 1 formed on the source and drain electrodes 101a and 101b of the TFT 101, resulting in an increase of the fabrication yield.
Furthermore, the source and drain electrodes 101a and 101b have an electron mobility greater than that of source and drain electrodes of a single-layered amorphous silicon layer because of the micro-crystalline n+ silicon layer 15 included therein. Thus, an ON-current of the TFT 101 can be increased, in addition to prevention of the break defect in the ITO film due to the above-mentioned deterioration of the characteristics.
FIGS. 5A to 5C show a structure of an active matrix substrate 201 according to a second embodiment of the present invention. The overall structure of the active matrix substrate 201 and the structure of a switching element (TFT) portion thereof are the same as those of the active matrix substrate 200 of Example 1, as shown in FIGS. 1 and 4. FIG. 5A shows a crossing of a gate signal line 3 and a source signal line 5 on the active matrix substrate 201. FIGS. 5B and 5C are cross-sectional views taken along lines 5b--5b and 5c--5c in FIG. 5A, respectively.
As shown in FIGS. 5A to 5C, a wiring protection layer 102 is formed on the gate insulating layer 12 under the source signal line 5 in the active matrix substrate 201. In this example, a source signal line 5' is defined to include the source signal line 5 and the wiring protection layer 102. The wiring protection layer 102 and the channel protection layer 14 of TFT 101 (shown in FIG. 4) are patterned from a silicon nitride film having a thickness of 200 nm formed by a plasma CVD method.
In FIGS. 5A to 5C, the wiring protection layer 102 is illustrated to have a width narrower than that of the source signal line 5. Nevertheless, the width of the wiring protection layer 102 may be equal to or wider than that of the source signal line 5.
In the active matrix substrate 201 of this example, the n+ silicon layer forming the source and drain electrodes 101a and 101b (shown in FIG. 4) which are disposed under the transparent conductive layer (ITO thin film) 16 has a two-layer structure of the upper amorphous layer 25 and the lower micro-crystalline layer 15. Furthermore, the source signal line 5' has a two-layer structure of the wiring protection layer 102 and the source signal line 5.
Accordingly, as shown in FIGS. 5B and 5C, the gate insulating layer 12 and the wiring protection layer 102 are interposed between the source signal line 5 and the gate signal line 3 at a crossing thereof. At the crossing, the gate insulating layer 12 is covered with the wiring protection layer 102. Thus, even if coverage of the gate insulating layer 12 is degraded at a step of an edge of the gate signal line 3 due to dust or foreign particulate stuck to the edge, a break defect is prevented from occurring in the source signal 5 by covering the degraded coverage of the gate insulating layer 12 with the wiring protection layer 102.
In addition, the wiring protection layer 102 is patterned in the same step as patterning the channel protection layer 14 from a silicon nitride film. The silicon nitride film is formed in an amorphous state by using a plasma CVD method and has a flat surface. Accordingly, sufficiently large grains grow in the ITO thin film of the source signal line 5 which is formed on the wiring protection layer 102, so that the ITO thin film is densely formed without causing a deterioration in the characteristics.
As described above, in the active matrix substrate 201 according to this example, a break defect is prevented from occurring in the source signal line 5 and the pixel electrode 1 which are formed on the source electrode 101a and the drain electrode 101b of the TFT 101, and from occurring at a crossing of the gate signal line 3 and the source signal line 5. This results in a further increase of the fabrication yield.
In Example 2, in order to prevent a break defect at a crossing of the gate signal line 3 and the source signal line 5, the wiring protection layer 102 of silicon nitride is formed under the source signal line 5, so that the source signal line 5' has a two-layer structure. The break defect in the crossing is also prevented by providing a conductive layer between the gate signal line 3 and the source signal line 5.
FIGS. 6A to 6C show a structure of an active matrix substrate 202 according to the third embodiment of the present invention. The overall structure of the active matrix substrate 202 and the structure of a switching element (TFT) portion thereof are the same as those of the active matrix substrate 200 of Example 1, as shown in FIGS. 1 and 4. FIG. 6A shows a crossing of the gate signal line 3 and the source signal line 5 on the active matrix substrate 202. FIGS. 6B and 6C are cross-sectional views taken along lines 5b--5b and 5c--5c in FIG. 6A, respectively.
In the active matrix substrate 202, a conductive layer 105 is formed so as to cover a step of an edge of the gate signal line 3 at the crossing as shown in FIG. 6A. The conductive layer 105 is formed in the same process step of patterning the source and drain electrodes 101a and 101b of the TFT 101. Accordingly, the conductive layer 105 is made of n+ silicon and has the two-layer structure of an upper amorphous n+ silicon layer 105a and a lower micro-crystalline n+ silicon layer 105b, as shown in FIGS. 6B and 6C.
By forming the conductive layer 105 to have the two-layer structure, a break defect due to dust or foreign particulate stuck to the edge of the gate signal line 3 is prevented from occurring in the source signal line 5 at the crossing. Deterioration of the source signal line 5 due to a concave-convex surface of the under micro-crystalline layer is also prevented, realizing further effective prevention of the break defect.
FIG. 7 shows a cross-sectional structure of a portion in an active matrix substrate 203 according to the fourth embodiment of the present invention, in which a switching element 103 is formed. An overall structure of the active matrix substrate 203 is the same as that of the active matrix substrate 100 shown in FIG. 1.
As shown in FIG. 7, the switching element 103 of the active matrix substrate 203 is a TFT of a channel-etch type. The structure of the active matrix substrate 203 other than the type of the TFT is the same as that of the active matrix substrate 200 in the first example.
As shown in FIG. 7, the TFT 103 includes a gate electrode 11 formed on the insulation substrate 10, a gate insulating layer 12 covering the gate electrode 11, a semiconductor layer 13 formed on the gate insulating layer 12 opposite the gate electrode 11, a source electrode 103a formed on one end of the semiconductor layer 13, and a drain electrode 103b formed on the other end of the semiconductor layer 13.
The semiconductor layer 13 of the channel etch type TFT 103 has a thickness of about 200 nm which is thicker than that of the reverse stagger type TFT 101 (about 50 nm) of the first example. The semiconductor layer 13 is made of amorphous silicon or polycrystalline silicon. Each of the source electrode 103a and the drain electrode 103b includes a lower layer 15 made of micro-crystalline n+ silicon and an upper layer 25 made of amorphous silicon, so as to have a two-layer structure.
A transparent conductive layer (ITO thin film) 16 is formed on the gate insulating layer 12, the source electrode 103a, and the drain electrode 103b. As shown in FIG. 7, the transparent conductive layer 16 includes portions 16a and 16b. As is in the case of the active matrix substrate 200 of the first example, the pixel electrode 1 and the source signal line 5 are formed by patterning the transparent conductive layer 16, the portion 16a forming the source signal line 5 and the portion 16b forming the pixel electrode 1. An insulating layer 17 is formed as a surface protection film on the insulation substrate 10 so as to cover the TFT 103. A central portion of the semiconductor layer 13 between the source electrode 103a and the drain electrode 103b of the TFT 103 is covered with the insulating layer 17.
Next, a method for fabricating the active matrix substrate 203 will be briefly described.
As is in the first example, a gate electrode 11 and a gate signal line 3 are formed on an insulation substrate 10 such as a glass or quartz substrate, by patterning a conductive layer of Ta or the like. Then, a silicon oxide film is formed on an entire surface of the insulation substrate 10 by using a CVD method, whereby a gate insulating layer 12 is formed. A semiconductor layer 13 is formed by patterning an amorphous silicon layer which is deposited on the gate insulating layer 12 using a CVD method so as to have a thickness of about 200 nm. The semiconductor layer 13 includes a channel region of the TFT 103.
A source electrode 103a and a drain electrode 103b are formed by using a two-step CVD method as described in the first example. First, a micro-crystalline n+ silicon layer 15 having a thickness of 30 nm is formed on the semiconductor layer 13, and then an amorphous n+ silicon layer 25 having a thickness of 20 nm is formed on the micro-crystalline n+ silicon layer 15. Then, the micro-crystalline n+ silicon layer 15 and the amorphous n+ silicon layer 25 are patterned to form the source electrode 103a and the drain electrode 103b each having the two-layer structure. The fabrication of the TFT 103 is thus completed.
Next, a transparent conductive layer 16, for example, an ITO thin film is formed on the entire surface of the active matrix substrate 203 by sputtering. Then, the transparent conductive layer 16 is patterned to form a portion 16a for a source signal line 5 and a portion 16b for a pixel electrode 1. As shown in FIG. 7, the portion 16a (source signal line 5) overlaps the source electrode 103a, and the portion 16b (pixel electrode 1) overlaps the drain electrode 103b. Then, an insulating layer 17 is formed to cover the TFT 103 as a surface protection layer by using a CVD method.
According to this embodiment, the n+ silicon layer forming the source and drain electrodes 103a and 103b which are disposed under the transparent conductive layer (ITO thin film) 16 has a relatively flat surface because of the two-layer structure of the upper amorphous layer 25 and the lower micro-crystalline layer 15. Therefore, large grains can grow in the transparent conductive layer 16 formed on the source and drain electrodes 103a and 103b, without being affected by the concave-convex surface of the lower micro-crystalline layer 15, so as to allow the characteristics (crystalline structure) of the ITO thin film to be satisfactory. This makes it possible to prevent a break defect from occurring in the source signal line 5 and the pixel electrode 1 formed on the source and drain electrodes 103a and 103b of the TFT 103, as well as in the active matrix substrate 200 in the first example.
Furthermore, the source and drain electrodes 103a and 103b have an electron mobility which is greater than that of source and drain electrodes of a single-layered amorphous silicon because of the micro-crystalline n+ silicon layer 15 included therein. Thus, an ON-current of the TFT 103 can be increased, in addition to the prevention of the break defect in the ITO film due to the deterioration of the characteristics.
FIGS. 8A to 8C show a structure of an active matrix substrate 204 according to the fifth embodiment of the present invention. An overall structure of the active matrix substrate 204 and a structure of a switching element (TFT) portion thereof are the same as those of the active matrix substrate 203 of Example 4, as shown in FIGS. 1 and 7. FIG. 8A shows a crossing of a gate signal line 3 and a source signal line 5 on the active matrix substrate 204. FIGS. 8B and 8C are cross-sectional views taken along lines 8b--8b and 8c--8c in FIG. 8A, respectively.
As shown in FIGS. 8A to 8C, a wiring protection layer 104 is formed on the gate insulating layer 12 under the source signal line 5 in the active matrix substrate 204. In this example, a source signal line 5" is defined as including the source signal line 5 and the wiring protection layer 104. The wiring protection layer 104 is made of amorphous silicon, and may be formed in the same step involved in forming the semiconductor layer 13.
FIGS. 8A to 8C, the wiring protection layer 104 is illustrated as having a width narrower than that of the source signal line 5. Nevertheless, the width of the wiring protection layer 104 may be equal to or wider than that of the source signal line 5.
In the active matrix substrate 204 of this example, the wiring protection layer 104 is made of amorphous silicon, so that the transparent conductive film of the source signal line 5 formed on the wiring protection layer 104 is relatively dense and has a satisfactory crystalline structure. In addition, the gate insulating layer 12 and the wiring protection layer 104 are both interposed between the gate signal line 3 and the source signal line 5 at the crossing thereof. At the crossing, the gate insulating layer 12 is covered with the wiring protection layer 104. Thus, even if coverage of the gate insulating layer 12 is degraded at a step of an edge of the gate signal line 3 due to dust or other foreign particulate stuck to the edge, a break defect is prevented from occurring in the source signal line 5 by covering the degraded coverage of the gate insulating layer 12 with the wiring protection layer 104.
As described above, in the active matrix substrate 204 according to this example, a break defect is prevented from occurring in the source signal line 5 and the pixel electrode 1 which are formed on the source electrode 103a and the drain electrode 103b of the TFT 103, and from occurring at a crossing of the gate signal line 3 and the source signal line 5, resulting in a further increase of the fabrication yield.
In Example 5, the wiring protection layer 104 is constituted from a single amorphous silicon layer, however, the present invention is not limited to this. As shown in FIGS. 9A and 9B, a wiring protection layer 106 may have a three-layer structure of a lower semiconductor layer 13, a middle micro-crystalline n+ silicon layer 15, and an upper amorphous n+ silicon layer 25. The three-layered wiring protection layer 106 prevents a break defect due to dust or other foreign particulate stuck to an edge of the gate signal line 3 from occurring in the source signal line 5 as well as the wiring protection layer 104 of the fifth example.
In FIGS. 9A and 9B, the wiring protection layer 106 is illustrated as having a width narrower than that of the source signal line 5. Nevertheless, the width of the wiring protection layer 106 may be equal to or wider than that of the source signal line 5.
In addition, as shown in FIGS. 10A and 10B, a wiring protection layer 107 may have a two-layer structure of a lower semiconductor layer 13 and an upper micro-crystalline n+ silicon layer 15. The two-layered wiring protection layer 107 prevents a break defect due to dust or other foreign particulate stuck to an edge of the gate signal line 3 from occurring in the source signal line 5.
In this case, the width of the wiring protection layer 107 is preferably narrower than that of the source signal line 5 as shown in FIG. 10A. The transparent conductive film of the source signal line 5 which is formed on the micro-crystalline n+ silicon layer 15 is not satisfactorily dense and is subject to being degraded due to a concave-convex surface of the micro-crystalline n+ silicon layer 15. Thus, when the transparent conductive film is formed only on the micro-crystalline n+ silicon layer 15, the degradation of the transparent conductive film leads to a break defect of the source signal line 5. By making the width of the source signal line 5 wider than that of the micro-crystalline n+ silicon layer 15 so that the source signal line 5 has a non-degraded portion on the both sides thereof, break defects due to the degradation of the transparent conductive film can be prevented.
In this example, the n+ silicon layer 105 having a two-layer structure of an upper amorphous n+ silicon layer 105a and a lower micro-crystalline n+ silicon layer 105b as described above in the third example referring to FIGS. 6A to 6C may also be used to cover the edge of the gate signal line 3 in order to prevent a break defect at a crossing.
In addition, a wiring protection layer 106 or 107 and an n+ silicon layer 105 having a two-layer structure may be both used in this example.
As described above, according to the present invention, source and drain electrodes of a switching element (TFT) of an active matrix substrate are made of an n+ silicon layer which has a two-layer structure including an upper amorphous n+ silicon layer and a lower micro-crystalline n+ silicon layer. This makes it possible to increase an ON-current of the TFT by the lower micro-crystalline layer and to prevent a deterioration of a transparent conductive layer (ITO thin film of a source signal line and a pixel electrode) formed on the source and drain electrodes by the upper amorphous layer so as to prevent a break defect of the source signal line and the pixel electrode due to at a step of an edge of the gate electrode.
The present invention is applicable to switching elements including reverse stagger type TFTs, channel etch type TFTs, and the like, and to an active matrix substrate using such a switching element.
In the active matrix substrate of the present invention, a source signal line has a two-layer structure in which a wiring protection layer is provided under a conductive layer (usually referred to as a source signal line). Therefore, a gate insulating layer and the wiring protection layer are interposed between the gate signal line and the source signal line (conductive layer) at a crossing thereof. Thus, even if coverage of the gate insulating layer is degraded at a step of an edge of the gate signal line due to dust or other foreign particulate stuck to the edge, a break defect is prevented from occurring in the source signal line by covering the degraded coverage of the gate insulating layer with the wiring protection layer.
In the case where an insulating layer such as a silicon nitride layer is used as the wiring protection layer which is formed under the conductive layer in the two-layered source signal line, the characteristics of the conductive layer are not degraded. Therefore, the conductive layer of the source signal line can be formed as a single layer made of ITO. This makes it possible to simplify the fabrication process by patterning the conductive layer of the source signal line and the pixel electrode from the same ITO film.
In the case where the wiring protection layer is a single amorphous semiconductor layer such as an amorphous silicon layer, or in the case where the wiring protection layer has a three-layer structure of a lower amorphous silicon layer, a middle micro-crystalline silicon layer, and an upper amorphous silicon layer, the characteristics of the conductive layer of the two-layered source signal line are not degraded. Therefore, the conductive layer of the source signal line can be formed as a single layer made of ITO. Thus, the conductive layer of the source signal line and the pixel electrode can be patterned from the same ITO film. In addition, the wiring protection layer can be formed in the same step of forming the source and drain electrodes of the TFT, requiring no additional step for forming the wiring protection layer. This makes it possible to simplify the fabrication process of the active matrix substrate.
In the case where the wiring protection layer has a two-layer structure of a lower amorphous silicon layer and an upper micro-crystalline silicon layer, the degradation of characteristics of the conductive layer (source signal line) is subject to occurring due to a concave-convex surface of the micro-crystalline silicon layer. However, the degradation of the conductive layer can be compensated by forming the width of the wiring protection layer narrower than that of the conductive layer of the two-layered source signal line, whereby a break defect in the source signal line can be prevented.
In general, the source signal line has many crossings over other wirings or lines such as the gate signal lines, being subjected to more a break defect as compared with the pixel electrode. Therefore, when the source signal line is formed of a conductive layer such as an ITO thin film which is usually used for the pixel electrode and is easily affected by a surface condition of the underlying layer of such as source and drain electrodes, a break defect of the source signal line occurs quite easily. According to the present invention, the conductive layer such as an ITO thin film can be formed on the underlying layer without degradation in the characteristics, so that the break defect of the source signal line is effectively prevented. Therefore, even when the source signal line is patterned from the same ITO thin film of the pixel electrode, the break defect of the source signal line can be reduced. This results in the significant advantages of simplifying the fabrication process and increasing the fabrication yield.
Various other modifications will be apparent to and can be readily made by those skilled in the art without departing from the scope and spirit of this invention. Accordingly, it is not intended that the scope of the claims appended hereto be limited to the description as set forth herein, but rather that the claims be broadly construed.
Claims (20)
1. An active matrix substrate comprising:
an insulation substrate;
a plurality of pixel electrodes arranged in a matrix form on the insulation substrate;
a switching element provided for each of the pixel electrodes;
gate signal lines for supplying to the switching elements a signal for controlling an electrically conducting state and a non-conducting state of the switching elements; and
source signal lines for supplying a data signal to the pixel electrodes via the corresponding switching elements;
wherein each switching element is a thin film transistor (TFT) including:
a gate electrode formed on the insulation substrate;
an insulating layer formed on the insulation substrate so as to cover the gate electrode;
a semiconductor layer formed on the insulating layer in a portion opposite to one of the gate electrodes, the semiconductor layer including a channel region;
a source electrode formed on one end of the semiconductor layer, one of the source signal lines overlapping the source electrode; and
a drain electrode formed on the other end of the semiconductor layer, one of the pixel electrodes overlapping the drain electrode,
and wherein the source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer.
2. An active matrix substrate according to claim 1, wherein the source and drain electrodes are made of an n-type silicon and have a two-layer structure of an upper amorphous n-type silicon layer and a lower micro-crystalline n-type silicon layer.
3. An active matrix substrate according to claim 1, wherein the TFT is of a channel etch type.
4. An active matrix substrate according to claim 1, wherein the TFT further includes a second insulating layer formed on the channel region of the semiconductor layer so as to protect the channel region, the TFT being of a reverse stagger type.
5. An active matrix substrate according to claim 1, wherein each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer made of an insulator.
6. An active matrix substrate according to claim 4, wherein each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer which is patterned from a same insulating layer as the second insulating layer.
7. An active matrix substrate according to claim 1, wherein each of the source signal lines has a two-layer structure of an upper conductive layer and a lower protection layer made of a semiconductor.
8. An active matrix substrate according to claim 7, wherein the lower protection layer is patterned from a same layer as the semiconductor layer formed on the insulating layer on the gate electrode.
9. An active matrix substrate according to claim 7, wherein the lower protection layer is an amorphous semiconductor layer.
10. An active matrix substrate according to claim 7, wherein the lower protection layer has a two-layer structure of an upper micro-crystalline semiconductor layer and a lower amorphous semiconductor layer.
11. An active matrix substrate according to claim 7, wherein the lower protection layer has a three-layer structure of an upper amorphous semiconductor layer, a middle micro-crystalline semiconductor layer, and a lower amorphous semiconductor layer.
12. An active matrix substrate according to claim 10, wherein
the lower amorphous semiconductor layer of the lower protection layer is patterned from a same semiconductor layer as the semiconductor layer formed on the insulating layer on the gate electrode, and
the upper micro-crystalline semiconductor layer of the lower protection layer is patterned from a same micro-crystalline semiconductor layer as the lower micro-crystalline layer of the source and drain electrodes.
13. An active matrix substrate according to claim 11, wherein
the lower amorphous semiconductor layer of the lower protection layer is patterned from a same semiconductor layer as the semiconductor layer formed on the insulating layer on the gate electrode,
the middle micro-crystalline semiconductor layer of the lower protection layer is patterned from a same micro-crystalline semiconductor layer as the lower micro-crystalline layer of the source and drain electrodes, and
the upper amorphous semiconductor layer of the lower protection layer is patterned from a same amorphous semiconductor layer as the upper amorphous semiconductor layer of the source and drain electrodes.
14. An active matrix substrate according to claim 1, wherein the source signal lines and the pixel electrodes are patterned from a same conductive thin film.
15. An active matrix substrate according to claim 1, wherein each of the source signal lines has an upper conductive layer and a lower protection layer which is provided at crossings of the source signal lines over the gate signal lines.
16. An active matrix substrate according to claim 15, wherein the lower protection layer is made of an amorphous semiconductor.
17. An active matrix substrate according to claim 15, wherein the lower protection layer has a two-layer structure of an upper micro-crystalline semiconductor layer and a lower amorphous semiconductor layer.
18. An active matrix substrate according to claim 15, wherein the lower protection layer has a three-layer structure of an upper amorphous semiconductor layer, a middle micro-crystalline semiconductor layer, and a lower amorphous semiconductor layer.
19. A thin film transistor (TFT) used as a switching element for an active matrix substrate, comprising:
a gate electrode formed on an insulation substrate;
an insulating layer formed on the gate electrode;
a semiconductor layer formed on the insulating layer including a channel region;
a source electrode formed on one end of the semiconductor layer, a first conductive layer overlapping the source electrode; and
a drain electrode formed on the other end of the semiconductor layer, a second conductive layer overlapping the drain electrode,
wherein the source and drain electrodes have a two-layer structure of an upper amorphous semiconductor layer and a lower micro-crystalline semiconductor layer.
20. A TFT according to claim 19, wherein the source and drain electrodes are made of an n-type silicon and have a two-layer structure of an upper amorphous n-type silicon layer and a lower micro-crystalline n-type silicon layer.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1473395A JPH08201851A (en) | 1995-01-31 | 1995-01-31 | Active matrix substrate |
JP7-014733 | 1995-01-31 |
Publications (1)
Publication Number | Publication Date |
---|---|
US5726461A true US5726461A (en) | 1998-03-10 |
Family
ID=11869335
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/581,965 Expired - Lifetime US5726461A (en) | 1995-01-31 | 1996-01-02 | Active matrix substrate and switching element |
Country Status (3)
Country | Link |
---|---|
US (1) | US5726461A (en) |
JP (1) | JPH08201851A (en) |
KR (1) | KR100211006B1 (en) |
Cited By (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1168451A2 (en) * | 2000-06-27 | 2002-01-02 | Canon Kabushiki Kaisha | Semiconductor device, and radiation detection device and radiation detection system having same |
US20020070382A1 (en) * | 2000-12-11 | 2002-06-13 | Shunpei Yamazaki | Semiconductor device, and manufacturing method thereof |
US20020158995A1 (en) * | 2001-04-26 | 2002-10-31 | Chang-Won Hwang | Polycrystalline silicon thin film transistor of liquid crystal display and manufacturing method thereof |
US20040058527A1 (en) * | 2002-09-20 | 2004-03-25 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor device |
US20050035350A1 (en) * | 2000-06-29 | 2005-02-17 | Acer Display Technology, Inc. | Thin film transistor liquid crystal display and manufacturing method thereof |
US20050046784A1 (en) * | 2001-05-29 | 2005-03-03 | Lg. Philips Lcd., Co., Ltd. | Forming method of liquid crystal layer using ink jet system |
US20050088581A1 (en) * | 2003-10-27 | 2005-04-28 | Han-Chung Lai | Flat panel display with structure preventing electrode line openings |
US6933180B2 (en) * | 2000-04-06 | 2005-08-23 | Sony Corporation | Thin-film transistor and method for making the same |
US6933533B2 (en) * | 2000-12-21 | 2005-08-23 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US7102231B2 (en) | 2002-09-20 | 2006-09-05 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US20080224139A1 (en) * | 2007-03-14 | 2008-09-18 | Chunghwa Picture Tubes, Ltd. | Thin film transistor |
US20090101916A1 (en) * | 2007-10-23 | 2009-04-23 | Semiconductor Energy Laboratory Co., Ltd. | Microcrystalline semiconductor film, thin film transistor, and display device including thin film transistor |
US20090114921A1 (en) * | 2007-11-01 | 2009-05-07 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor, and display device having the thin film transistor |
US20090140256A1 (en) * | 2007-12-03 | 2009-06-04 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and semiconductor device |
EP2071630A1 (en) * | 2006-10-02 | 2009-06-17 | Sony Corporation | Thin film transistor, method for manufacturing the same, and display |
US20090289256A1 (en) * | 2008-05-22 | 2009-11-26 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and display device including thin film transistor |
US20110017992A1 (en) * | 2008-03-18 | 2011-01-27 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor |
US20110114959A1 (en) * | 2001-03-06 | 2011-05-19 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20110147755A1 (en) * | 2009-12-21 | 2011-06-23 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor |
US20110297946A1 (en) * | 2008-11-25 | 2011-12-08 | Dong-Gyu Kim | Thin film transistor array substrate and manufacturing method thereof |
US20120229725A1 (en) * | 2000-03-06 | 2012-09-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US8704230B2 (en) | 2010-08-26 | 2014-04-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US8716708B2 (en) | 2011-09-29 | 2014-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US9230826B2 (en) | 2010-08-26 | 2016-01-05 | Semiconductor Energy Laboratory Co., Ltd. | Etching method using mixed gas and method for manufacturing semiconductor device |
US20160372501A1 (en) * | 2014-07-07 | 2016-12-22 | Mitsubishi Electric Corporation | Thin film transistor substrate and method for manufacturing the same |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6195140B1 (en) | 1997-07-28 | 2001-02-27 | Sharp Kabushiki Kaisha | Liquid crystal display in which at least one pixel includes both a transmissive region and a reflective region |
JP2008258345A (en) * | 2007-04-04 | 2008-10-23 | Sony Corp | Thin film transistor, its manufacturing method, and display unit |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4492441A (en) * | 1981-08-17 | 1985-01-08 | National Research Development Corporation | Variable stereomicroscope |
JPS6191688A (en) * | 1984-10-11 | 1986-05-09 | 松下電器産業株式会社 | Liquid crystal display panel |
JPH0247633A (en) * | 1988-08-09 | 1990-02-16 | Sharp Corp | Matrix type liquid crystal display panel |
JPH02275620A (en) * | 1980-10-15 | 1990-11-09 | Agency Of Ind Science & Technol | N-type silicon thin film |
US5166960A (en) * | 1992-04-20 | 1992-11-24 | Xerox Corporation | Parallel multi-phased a-Si shift register for fast addressing of an a-Si array |
US5214416A (en) * | 1989-12-01 | 1993-05-25 | Ricoh Company, Ltd. | Active matrix board |
US5237346A (en) * | 1992-04-20 | 1993-08-17 | Xerox Corporation | Integrated thin film transistor electrographic writing head |
US5311041A (en) * | 1991-03-08 | 1994-05-10 | Nippondenso Co., Ltd. | Thin film transistor having an inverted stagger type structure |
US5311040A (en) * | 1990-03-27 | 1994-05-10 | Kabushiki Kaisha Toshiba | Thin film transistor with nitrogen concentration gradient |
US5541749A (en) * | 1991-07-09 | 1996-07-30 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device |
-
1995
- 1995-01-31 JP JP1473395A patent/JPH08201851A/en not_active Withdrawn
-
1996
- 1996-01-02 US US08/581,965 patent/US5726461A/en not_active Expired - Lifetime
- 1996-01-30 KR KR1019960001984A patent/KR100211006B1/en not_active IP Right Cessation
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02275620A (en) * | 1980-10-15 | 1990-11-09 | Agency Of Ind Science & Technol | N-type silicon thin film |
US4492441A (en) * | 1981-08-17 | 1985-01-08 | National Research Development Corporation | Variable stereomicroscope |
JPS6191688A (en) * | 1984-10-11 | 1986-05-09 | 松下電器産業株式会社 | Liquid crystal display panel |
JPH0247633A (en) * | 1988-08-09 | 1990-02-16 | Sharp Corp | Matrix type liquid crystal display panel |
US5214416A (en) * | 1989-12-01 | 1993-05-25 | Ricoh Company, Ltd. | Active matrix board |
US5311040A (en) * | 1990-03-27 | 1994-05-10 | Kabushiki Kaisha Toshiba | Thin film transistor with nitrogen concentration gradient |
US5311041A (en) * | 1991-03-08 | 1994-05-10 | Nippondenso Co., Ltd. | Thin film transistor having an inverted stagger type structure |
US5541749A (en) * | 1991-07-09 | 1996-07-30 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device |
US5166960A (en) * | 1992-04-20 | 1992-11-24 | Xerox Corporation | Parallel multi-phased a-Si shift register for fast addressing of an a-Si array |
US5237346A (en) * | 1992-04-20 | 1993-08-17 | Xerox Corporation | Integrated thin film transistor electrographic writing head |
Cited By (89)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120229725A1 (en) * | 2000-03-06 | 2012-09-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US9099355B2 (en) * | 2000-03-06 | 2015-08-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6952021B2 (en) * | 2000-04-06 | 2005-10-04 | Sony Corporation | Thin-film transistor and method for making the same |
KR100772347B1 (en) * | 2000-04-06 | 2007-11-02 | 소니 가부시끼 가이샤 | Thin-film transistor and method for making the same |
US6933180B2 (en) * | 2000-04-06 | 2005-08-23 | Sony Corporation | Thin-film transistor and method for making the same |
EP1168451A2 (en) * | 2000-06-27 | 2002-01-02 | Canon Kabushiki Kaisha | Semiconductor device, and radiation detection device and radiation detection system having same |
EP1168451A3 (en) * | 2000-06-27 | 2005-11-09 | Canon Kabushiki Kaisha | Semiconductor device, and radiation detection device and radiation detection system having same |
US6600157B2 (en) * | 2000-06-27 | 2003-07-29 | Canon Kabushiki Kaisha | Semiconductor device, and radiation detection device and radiation detection system having same |
US7423289B2 (en) * | 2000-06-29 | 2008-09-09 | Au Optronics Corporation | Thin film transistor liquid crystal display and manufacturing method thereof |
US20050035350A1 (en) * | 2000-06-29 | 2005-02-17 | Acer Display Technology, Inc. | Thin film transistor liquid crystal display and manufacturing method thereof |
US20090146149A1 (en) * | 2000-12-11 | 2009-06-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US9666601B2 (en) | 2000-12-11 | 2017-05-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US20020070382A1 (en) * | 2000-12-11 | 2002-06-13 | Shunpei Yamazaki | Semiconductor device, and manufacturing method thereof |
US6953951B2 (en) | 2000-12-11 | 2005-10-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US9059216B2 (en) | 2000-12-11 | 2015-06-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US20050263771A1 (en) * | 2000-12-11 | 2005-12-01 | Semiconductor Energy Laboratory Co., Ltd., A Japan Corporation | Semiconductor device, and manufacturing method thereof |
US10665610B2 (en) | 2000-12-11 | 2020-05-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US7459352B2 (en) | 2000-12-11 | 2008-12-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US8421135B2 (en) | 2000-12-11 | 2013-04-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and manufacturing method thereof |
US9793335B2 (en) | 2000-12-21 | 2017-10-17 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US9231044B2 (en) | 2000-12-21 | 2016-01-05 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US20090321753A1 (en) * | 2000-12-21 | 2009-12-31 | Semiconductor Energy Laboratory Co., Ltd. | Light Emitting Device and Method of Manufacturing the Same |
US6933533B2 (en) * | 2000-12-21 | 2005-08-23 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US20050200301A1 (en) * | 2000-12-21 | 2005-09-15 | Semiconductor Energy Laboratory Co., Ltd., A Japan Corporation | Light emitting device and method of manufacturing the same |
US7629618B2 (en) | 2000-12-21 | 2009-12-08 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US8735909B2 (en) | 2000-12-21 | 2014-05-27 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US8013346B2 (en) | 2000-12-21 | 2011-09-06 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
CN100438061C (en) * | 2000-12-21 | 2008-11-26 | 株式会社半导体能源研究所 | Luminous apparatus and method for mfg. same |
US20110114959A1 (en) * | 2001-03-06 | 2011-05-19 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US8053781B2 (en) * | 2001-03-06 | 2011-11-08 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having thin film transistor |
US8461596B2 (en) | 2001-03-06 | 2013-06-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including semiconductor film with outer end having tapered shape |
US6822703B2 (en) * | 2001-04-26 | 2004-11-23 | Samsung Electronics Co., Ltd | Polycrystalline silicon thin film transistor of liquid crystal display and manufacturing method thereof |
US20020158995A1 (en) * | 2001-04-26 | 2002-10-31 | Chang-Won Hwang | Polycrystalline silicon thin film transistor of liquid crystal display and manufacturing method thereof |
US20050046784A1 (en) * | 2001-05-29 | 2005-03-03 | Lg. Philips Lcd., Co., Ltd. | Forming method of liquid crystal layer using ink jet system |
US20080166829A1 (en) * | 2001-05-29 | 2008-07-10 | Goe-Sung Chae | Forming method of liquid crystal layer using ink jet system |
US7548284B2 (en) | 2001-05-29 | 2009-06-16 | Lg Display Co., Ltd. | Forming method of liquid crystal layer using ink jet system |
US7333161B2 (en) * | 2001-05-29 | 2008-02-19 | Lg.Philips Lcd Co., Ltd. | Forming method of liquid crystal layer using ink jet system |
US20100276695A1 (en) * | 2002-09-20 | 2010-11-04 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US7094684B2 (en) | 2002-09-20 | 2006-08-22 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor device |
US9082768B2 (en) | 2002-09-20 | 2015-07-14 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US7585761B2 (en) | 2002-09-20 | 2009-09-08 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor device |
US7781772B2 (en) | 2002-09-20 | 2010-08-24 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US20060289889A1 (en) * | 2002-09-20 | 2006-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US9847386B2 (en) | 2002-09-20 | 2017-12-19 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US7897973B2 (en) | 2002-09-20 | 2011-03-01 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US10090373B2 (en) | 2002-09-20 | 2018-10-02 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US20060252260A1 (en) * | 2002-09-20 | 2006-11-09 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor device |
US20110140134A1 (en) * | 2002-09-20 | 2011-06-16 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US8450851B2 (en) | 2002-09-20 | 2013-05-28 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US20040058527A1 (en) * | 2002-09-20 | 2004-03-25 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor device |
US7417256B2 (en) | 2002-09-20 | 2008-08-26 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US9622345B2 (en) | 2002-09-20 | 2017-04-11 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US20080315205A1 (en) * | 2002-09-20 | 2008-12-25 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US7102231B2 (en) | 2002-09-20 | 2006-09-05 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US8749061B2 (en) | 2002-09-20 | 2014-06-10 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
US20050088581A1 (en) * | 2003-10-27 | 2005-04-28 | Han-Chung Lai | Flat panel display with structure preventing electrode line openings |
US7359009B2 (en) * | 2003-10-27 | 2008-04-15 | Au Optronics Corp. | Flat panel display with structure preventing electrode line openings |
EP2071630A1 (en) * | 2006-10-02 | 2009-06-17 | Sony Corporation | Thin film transistor, method for manufacturing the same, and display |
EP2071630A4 (en) * | 2006-10-02 | 2012-05-23 | Sony Corp | Thin film transistor, method for manufacturing the same, and display |
CN101523610B (en) * | 2006-10-02 | 2012-07-04 | 索尼株式会社 | Thin film transistor, method for manufacturing the same, and display |
US20090242889A1 (en) * | 2006-10-02 | 2009-10-01 | Sony Corporation | Thin film transistor, method for manufacturing the same, and display |
US20080224139A1 (en) * | 2007-03-14 | 2008-09-18 | Chunghwa Picture Tubes, Ltd. | Thin film transistor |
US8106398B2 (en) | 2007-10-23 | 2012-01-31 | Semiconductor Energy Laboratory Co., Ltd. | Microcrystalline semiconductor film, thin film transistor, and display device including thin film transistor |
US20090101916A1 (en) * | 2007-10-23 | 2009-04-23 | Semiconductor Energy Laboratory Co., Ltd. | Microcrystalline semiconductor film, thin film transistor, and display device including thin film transistor |
US8304779B2 (en) | 2007-11-01 | 2012-11-06 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor, and display device having the thin film transistor |
US20090114921A1 (en) * | 2007-11-01 | 2009-05-07 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor, and display device having the thin film transistor |
US7923730B2 (en) * | 2007-12-03 | 2011-04-12 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and semiconductor device |
US8063403B2 (en) | 2007-12-03 | 2011-11-22 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and semiconductor device |
US20090140256A1 (en) * | 2007-12-03 | 2009-06-04 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and semiconductor device |
US20110017992A1 (en) * | 2008-03-18 | 2011-01-27 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor |
US8207538B2 (en) | 2008-03-18 | 2012-06-26 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor |
US20090289256A1 (en) * | 2008-05-22 | 2009-11-26 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and display device including thin film transistor |
US8039842B2 (en) * | 2008-05-22 | 2011-10-18 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor and display device including thin film transistor |
US8405082B2 (en) | 2008-11-25 | 2013-03-26 | Samsung Display Co., Ltd. | Thin film transistor array substrate and manufacturing method thereof |
US8143116B2 (en) * | 2008-11-25 | 2012-03-27 | Samsung Electronics Co., Ltd. | Thin film transistor array substrate and manufacturing method thereof |
US20110297946A1 (en) * | 2008-11-25 | 2011-12-08 | Dong-Gyu Kim | Thin film transistor array substrate and manufacturing method thereof |
CN102136498A (en) * | 2009-12-21 | 2011-07-27 | 株式会社半导体能源研究所 | Thin film transistor |
CN102136498B (en) * | 2009-12-21 | 2016-05-11 | 株式会社半导体能源研究所 | Thin film transistor (TFT) |
US20110147755A1 (en) * | 2009-12-21 | 2011-06-23 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor |
US8829522B2 (en) * | 2009-12-21 | 2014-09-09 | Semiconductor Energy Laboratory Co., Ltd. | Thin film transistor |
US9257561B2 (en) | 2010-08-26 | 2016-02-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9230826B2 (en) | 2010-08-26 | 2016-01-05 | Semiconductor Energy Laboratory Co., Ltd. | Etching method using mixed gas and method for manufacturing semiconductor device |
US8704230B2 (en) | 2010-08-26 | 2014-04-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9466726B2 (en) | 2011-09-29 | 2016-10-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US8716708B2 (en) | 2011-09-29 | 2014-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US9053983B2 (en) | 2011-09-29 | 2015-06-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US9905702B2 (en) | 2011-09-29 | 2018-02-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20160372501A1 (en) * | 2014-07-07 | 2016-12-22 | Mitsubishi Electric Corporation | Thin film transistor substrate and method for manufacturing the same |
US10050059B2 (en) * | 2014-07-07 | 2018-08-14 | Mitsubishi Electric Corporation | Thin film transistor substrate and method for manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
JPH08201851A (en) | 1996-08-09 |
KR960029836A (en) | 1996-08-17 |
KR100211006B1 (en) | 1999-07-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5726461A (en) | Active matrix substrate and switching element | |
US6475837B2 (en) | Electro-optical device | |
KR100241828B1 (en) | Semiconductor device and manufacturing method thereof | |
US6373546B1 (en) | Structure of a liquid crystal display and the method of manufacturing the same | |
US6362028B1 (en) | Method for fabricating TFT array and devices formed | |
USRE43557E1 (en) | Thin film transistor array panel for a liquid crystal display and a method for manufacturing the same | |
US7817216B2 (en) | Flat panel display and method for fabricating the same | |
US6180438B1 (en) | Thin film transistors and electronic devices comprising such | |
US5153690A (en) | Thin-film device | |
JPH05129608A (en) | Semiconductor device | |
JP2780673B2 (en) | Active matrix type liquid crystal display device and manufacturing method thereof | |
JPH01219824A (en) | Amorphous silicon thin film transistor array substrate | |
EP0315319B1 (en) | Liquid crystal display device | |
US5266825A (en) | Thin-film device | |
EP0683525A1 (en) | Thin-film transistor array for display | |
US5523865A (en) | Liquid-crystal display top gate thin film transistor with particular connection between the drain and the display electrode | |
US5952675A (en) | Thin film transistor element array | |
US7619695B2 (en) | Liquid crystal display and manufacturing method therefor | |
JPH0618921A (en) | Matrix type display device | |
JPH04366924A (en) | Manufacture of active matrix substrate | |
JPH0534717A (en) | Liquid crystal display device and production thereof | |
JP3011210B2 (en) | Active matrix substrate manufacturing method | |
JP2661672B2 (en) | Thin film transistor and method of manufacturing the same | |
JP2709214B2 (en) | Method for manufacturing thin film transistor | |
JPH11194362A (en) | Liquid crystal display device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SHARP KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHIMADA, TAKAYUKI;HIRAKAWA, KAZUKO;BAN, ATSUSHI;REEL/FRAME:007901/0628 Effective date: 19951221 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |