Nothing Special   »   [go: up one dir, main page]

US20160359070A1 - Controllable indium doping for high efficiency czts thin-film solar cells - Google Patents

Controllable indium doping for high efficiency czts thin-film solar cells Download PDF

Info

Publication number
US20160359070A1
US20160359070A1 US14/728,364 US201514728364A US2016359070A1 US 20160359070 A1 US20160359070 A1 US 20160359070A1 US 201514728364 A US201514728364 A US 201514728364A US 2016359070 A1 US2016359070 A1 US 2016359070A1
Authority
US
United States
Prior art keywords
layer
buffer layer
cztsse
absorber
valence
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/728,364
Inventor
Talia S. Gershon
Jeehwan Kim
Yun Seog Lee
Teodor K. Todorov
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US14/728,364 priority Critical patent/US20160359070A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GERSHON, TALIA S., KIM, JEEHWAN, LEE, YUN SEOG, TODOROV, TEODOR K.
Priority to US14/749,272 priority patent/US10177269B2/en
Publication of US20160359070A1 publication Critical patent/US20160359070A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/072Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type
    • H01L31/073Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type comprising only AIIBVI compound semiconductors, e.g. CdS/CdTe solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0256Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by the material
    • H01L31/0264Inorganic materials
    • H01L31/032Inorganic materials including, apart from doping materials or other impurities, only compounds not provided for in groups H01L31/0272 - H01L31/0312
    • H01L31/0326Inorganic materials including, apart from doping materials or other impurities, only compounds not provided for in groups H01L31/0272 - H01L31/0312 comprising AIBIICIVDVI kesterite compounds, e.g. Cu2ZnSnSe4, Cu2ZnSnS4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0256Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by the material
    • H01L31/0264Inorganic materials
    • H01L31/032Inorganic materials including, apart from doping materials or other impurities, only compounds not provided for in groups H01L31/0272 - H01L31/0312
    • H01L31/0326Inorganic materials including, apart from doping materials or other impurities, only compounds not provided for in groups H01L31/0272 - H01L31/0312 comprising AIBIICIVDVI kesterite compounds, e.g. Cu2ZnSnSe4, Cu2ZnSnS4
    • H01L31/0327Inorganic materials including, apart from doping materials or other impurities, only compounds not provided for in groups H01L31/0272 - H01L31/0312 comprising AIBIICIVDVI kesterite compounds, e.g. Cu2ZnSnSe4, Cu2ZnSnS4 characterised by the doping material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/072Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1828Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof the active layers comprising only AIIBVI compounds, e.g. CdS, ZnS, CdTe
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy

Definitions

  • the present invention relates to photovoltaic devices and methods for making the same, and more particularly to a solar cell with doping at a CdS/CZTS interface.
  • Cu—In—Ga—S/Se (CIGSSe) technology provides high performance solar cells with very high power conversion efficiency (PCE) (e.g., about 20%).
  • CIGSSe solar cells have a very large open circuit voltage (Voc) relative to bandgap with no known issues of interface recombination.
  • Voc open circuit voltage
  • Cu—Zn—Sn—S/Se is an emerging thin film solar cell technology consisting of all earth abundant elements. While progress has been made in the development of CZTSSe solar cells particularly using hydrazine-based solution processing, a PCE of only about 12.6% has been achieved.
  • CZTSSe solar cells Several major limitations in CZTSSe solar cells exist as well. For example, a low open circuit voltage (Voc) may be experienced, which is suspected to be due to high buffer-absorber interface recombination, high bulk defect states, existence of tail states in the bulk and possible Fermi level pinning in the bulk or at an interface. Furthermore, CZTSSe also suffers from low fill factor (FF) which is mostly due to low Voc and higher series resistance from various layers or potential barrier formation across the device.
  • FF fill factor
  • a photovoltaic device includes a first contact layer formed on a substrate.
  • An absorber layer includes Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer.
  • a buffer layer is formed in contact with the absorber layer.
  • Metal dopants are dispersed in a junction region between the absorber layer and the buffer layer. The metal dopants have a valence between the absorber layer and the buffer layer to increase junction potential.
  • a transparent conductive contact layer is formed over the buffer layer.
  • Another photovoltaic device includes a first contact layer formed on a substrate and an absorber layer including Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer.
  • a CdS buffer layer is formed in contact with the absorber layer.
  • metal dopants are dispersed in a junction region between the absorber layer and the buffer layer. The metal dopants have a valence between the absorber layer and the buffer layer to increase junction potential.
  • a transparent conductive contact layer is formed over the buffer layer.
  • a method for forming a photovoltaic device includes providing an absorber layer including Cu—Zn—Sn—S(Se) (CZTSSe) on a first contact layer formed on a substrate; forming a buffer layer in contact with the absorber layer; doping a junction region between the absorber layer and the buffer layer with metal dopants having a valence between the absorber layer and the buffer layer to increase junction potential; and forming a transparent conductive contact layer over the buffer layer.
  • CZTSSe Cu—Zn—Sn—S(Se)
  • FIG. 1 is a cross-sectional view of a photovoltaic device having a doped junction region between a CZTS absorber layer and a buffer layer in accordance with the present principles
  • FIG. 2 is a diagram showing a relationship between valences for elements in an absorber layer, buffer layer and dopants in accordance with the present principles
  • FIG. 3 is a diagram showing process steps for doping a junction region of a photovoltaic device in accordance with the present principles
  • FIG. 4 is a graph plotting device efficiency (%) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles
  • FIG. 5 is a graph plotting device open circuit voltage (Voc) (mV) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles;
  • FIG. 6 is a graph plotting device fill factor (%) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles
  • FIG. 7 is a graph plotting device short circuit current density (Jsc) (mA/cm 2 ) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles.
  • FIG. 8 is a block/flow diagram showing a method for forming a photovoltaic device in accordance with another illustrative embodiment.
  • a Cu 2 (Zn,Sn)(S,Se) 4 (CZTSSe) photovoltaic device that includes benefits of earth-abundant constituent elements of the CZTSSe and may provide higher performance than conventional CZTSSe devices.
  • the CZTSSe may be grown as a single crystal and transferred to a substrate where it can be employed as an absorber layer in a photovoltaic device, such as, e.g., a solar cell.
  • the CZTSSe polycrystalline
  • Single crystal CZTSSe devices may provide higher power conversion efficiency.
  • a buffer layer may include CdS or other material formed on the CZTSSe layer.
  • a thin indium metal layer is formed, e.g., by thermal evaporation, on the buffer layer and then diffused by an anneal process. The indium diffuses into the CdS/CZTSSe junction to enhance the operating parameters of the device.
  • a design for a photovoltaic device may be created for integrated circuit integration or may be combined with components on a printed circuit board.
  • the circuit/board may be embodied in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips or photovoltaic devices, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly.
  • the stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer.
  • the photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
  • Methods as described herein may be used in the fabrication of photovoltaic devices and/or integrated circuit chips with photovoltaic devices.
  • the resulting devices/chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged devices/chips), as a bare die, or in a packaged form.
  • the device/chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
  • the devices/chips are then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
  • the end product can be any product that includes integrated circuit chips, ranging from toys, energy collectors, solar devices and other applications including computer products or devices having a display, a keyboard or other input device, and a central processor.
  • the photovoltaic devices described herein are particularly useful for solar cells or panels employed to provide power to electronic devices, homes, buildings, vehicles, etc.
  • material compounds will be described in terms of listed elements, e.g., Cu—Zn—Sn—S(Se) (CZTSSe).
  • CZTSSe Cu—Zn—Sn—S(Se)
  • the compounds described herein may include different proportions of the elements within the compound, e.g., Cu 2 ⁇ x Zn 1+y Sn(S 1 ⁇ z Se z ) 4+q wherein 0 ⁇ x ⁇ 1; 0 ⁇ y ⁇ 1; 0 ⁇ z ⁇ 1; ⁇ 1 ⁇ q ⁇ 1, etc.
  • other elements may be included in the compound, such as, e.g., dopants, and still function in accordance with the present principles.
  • the compounds with additional elements will be referred to herein as alloys.
  • the present embodiments may be part of a photovoltaic device or circuit, and the circuits as described herein may be part of a design for an integrated circuit chip, a solar cell, a light sensitive device, etc.
  • the photovoltaic device may be a large scale device on the order of feet or meters in length and/or width, or may be a small scale device for use in calculators, solar powered lights, etc.
  • tandem structure may be employed in a tandem (multi-junction) structure having multiple layers of single crystal absorber layers transferred to a same substrate or layer.
  • Other architectures, structures, substrate materials and process features and steps may be varied within the scope of the present invention.
  • the tandem structure may include one or more stacked cells.
  • any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B).
  • such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C).
  • This may be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
  • the photovoltaic structure 10 may be employed in solar cells, light sensors, photosensitive devices or other photovoltaic applications.
  • the structure 10 includes a substrate 12 .
  • the substrate 12 may include glass or other inexpensive substrate, such as metal, plastic or other material suitable for photovoltaic devices (e.g., quartz, silicon, etc.).
  • a conductive layer 14 is formed on the substrate 12 .
  • Conductive layer 14 may be omitted if a conductive substrate 12 is employed.
  • the conductive layer 14 may include molybdenum although other high work-function materials may be employed (e.g., Pt, Au, etc.).
  • the layer 14 provides a metal contact.
  • An absorber layer includes a single crystal (monocrystalline) CZTSSe layer 16 transferred to the conductive layer 14 or a polycrystalline CZTSSe layer 16 , if grown on the conductive layer 14 .
  • Layer 16 includes a Cu—Zn—Sn containing chalcogenide compound with a kesterite structure of the formula: Cu 2 ⁇ x Zn 1+y Sn(S 1 ⁇ z Se z ) 4+q wherein 0 ⁇ x ⁇ 1; 0 ⁇ y ⁇ 1; 0 ⁇ z ⁇ 1; ⁇ 1 ⁇ q ⁇ 1 (hereinafter CZTSSe).
  • Layer 16 forms the absorber layer.
  • the Cu—Zn—Sn-containing chalcogenide includes Cu 2 ZnSn(S,Se) 4 .
  • the CZTSSe film or layer 16 has a thickness of between about 0.2 to 4.0 microns and more preferably about 2 microns. Layer 16 may be grown remotely and transferred for placement on a substrate 12 coated with a conductive material 14 such as Mo.
  • layer 16 includes CZTS (or CZTS with some Se substituted for S) which provides a band gap (E g ) from about 1 to 1.5 eV.
  • CZTS CZTS with some Se substituted for S
  • band gap E g
  • the major elements in CZTS are Cu, Zn, Sn, S, Se
  • reference to CZTSSe or Cu—Zn—Sn containing chalcogenide material also includes compositions that optionally contain Ge replacing some or all of the Sn and contain Fe replacing some or all of the Zn and that may also contain other dopants, including Sb, Bi, Na, K, Li, Ca, etc.
  • CZTSSe has many benefits. It is low cost and environmentally harmless, being fabricated using naturally abundant materials. CZTSSe provides good optical properties and has a band-gap energy from approximately 1 to 1.5 eV, depending on the degree of substitution of S with Se, and a large absorption coefficient in the order of 10 4 cm ⁇ 1 .
  • a semiconductor material 18 (buffer layer), e.g., CdTe, CdSe, CdS, ZnS, Zn(O,S), ZnO etc. may be formed as monocrystalline structures, although semiconductor material 18 may include polycrystalline and even amorphous material. In a particularly useful embodiment, layer 18 includes CdS.
  • a second semiconductor material for example, In 2 S 3
  • the first semiconductor layer e.g., layer 18
  • the first semiconductor layer includes CdS.
  • a second semiconductor material for example, In 2 S 3
  • the layer 18 may include a thickness of between about 0.05 to about 2.0 microns, and the CZTSSe layer 16 may include a thickness of between about 0.2 to about 4.0 microns. Although other thicknesses and combinations are contemplated.
  • the transparent conductive layer 22 may include a transparent conductive oxide (TCO), such as, e.g., indium tin oxide (ITO), aluminum doped zinc oxide (AZO), boron doped zinc oxide (BZO) or other TCO materials or combinations of these or other materials.
  • TCO transparent conductive oxide
  • the transparent conductive layer 22 may include one or more layers 24 , 26 .
  • the one or more layers 24 , 26 may include different materials, e.g., layer 26 may include ITO while layer 24 may include ZnO.
  • the transparent conductive layer 22 may include a thickness of between about 100 nm to about 5.0 microns.
  • Layer 26 may form a contact for a photovoltaic device 10 .
  • Layer 24 may include a buffer layer to adjust the band gap difference between layer 18 and layer 26 .
  • Metal contacts may be formed on the transparent conductive layer 22 to further enhance the conductive properties of the transparent conductive layer 22 .
  • the metal contacts may include Ni, Al, Mo, Ag, Au, or any other suitable metal or alloy. Since the metal contacts are on the front, light receiving side of the device 10 , their size should be optimized to minimize shadowing loss and resistive loss.
  • a diagram shows a partial layout of showing relative positions of elements in a periodic table 102 .
  • the periodic table 102 includes element In 104 between element Cd 106 and element Sn 108 .
  • Element Zn 110 is also shown in the same column as element Cd 106 .
  • Indium (+3 valence) can be a p-type dopant element for CZTSSe (based on a +4 valence for Sn), and an n-type dopant for CdS, CdTe (based on a +2 valance for Cd (or Zn)).
  • a dopant is selected for introduction into a p-n junction that has a valence between dominant valences of the neighboring materials forming the p-n junction.
  • In (+3) may be employed to dope a junction between CdS(+2) and CZTSSe (+4).
  • Other combinations of materials are also contemplated.
  • a solar cell 202 includes an absorber layer 204 , which may include CZTSSe.
  • a semiconductor buffer layer 206 which may include CdS, is formed on the absorber layer 204 to form a junction therebetween.
  • An ultrathin layer 208 is deposited on the buffer layer 206 .
  • the ultrathin layer 208 may include metallic In.
  • the ultrathin layer 208 may include a thickness of between about 0.1 nm to about 1.0 nm.
  • the ultrathin layer 208 may be depicted using a thermal evaporation process although other suitable deposition processes may be employed.
  • a rapid thermal anneal (RTA) 210 is performed to drive atoms of the ultrathin layer 208 into the buffer layer 206 and into the junction region between the buffer layer 206 and the absorber layer 204 .
  • the RTA includes a 200 degree C. temperature for 30 seconds.
  • the temperature and duration of the anneal may be adjusted to increase or decrease the doping concentration at the junction.
  • In is diffused into the junction area to provide a dopant concentration of between about 10 16 -10 21 atoms/cm 3 .
  • the dopant concentration may be between about 10 17 -10 18 atoms/cm 3 .
  • Other dopants, other than In may also be employed.
  • the CZTSSe absorber layer 204 and the CdS buffer layer 206 are doped with In and may include a dopant region or profile 212 to increase the Voc, efficiency and fill factor (FF) of the solar device.
  • the ultrathin layer 208 is preferably completely diffused into the buffer layer 206 , although a small portion may remain on the surface of the buffer layer 208 as the layer is so thin it would not impact device operation.
  • a graph shows efficiency (%) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided an efficiency increase from about 9.7% (with no In) to about 11.7%.
  • a graph shows Voc (mV) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided a Voc of about 478 mV over the Voc of about 435 mV with no In dopants.
  • a graph shows fill factor (%) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided a fill factor increase from about 67% (with no In) to about 71%.
  • a graph shows short circuit current density Jsc (mA/cm 2 ) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided a Jsc of about 35.5 mA/cm 2 over the Jsc of about 33.5 mA/cm 2 with no In dopants.
  • FIG. 8 a method for forming a photovoltaic device is illustratively shown.
  • the functions noted in the blocks may occur out of the order noted in the figures.
  • two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved.
  • each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions.
  • an absorber layer is provided on a first contact layer formed on a substrate.
  • the absorber layer may include Cu—Zn—Sn—S(Se) (CZTSSe), and in particular, Cu 2 ⁇ x Zn 1+y Sn(S 1 ⁇ z Se z ) 4+q wherein 0 ⁇ x ⁇ 1; 0 ⁇ y ⁇ 1; 0 ⁇ z ⁇ 1; ⁇ 1 ⁇ q ⁇ 1.
  • a buffer layer is formed in contact with the absorber layer.
  • the buffer layer includes at least one of Cd or Zn.
  • the buffer layer includes one or more of CdTe, CdS, ZnS, Zn(O,S) or ZnO.
  • the buffer layer includes CdS and the metal dopants include In metal.
  • the CZTSSe includes a valence of +4 for its Sn
  • the In metal includes a valence of +3
  • the CdS includes a valence of +2 for its Cd.
  • a junction region is doped between the absorber layer and the buffer layer with metal dopants having a valence between the absorber layer and the buffer layer to increase junction potential.
  • doping a junction region includes depositing an ultrathin metal layer on the buffer layer.
  • depositing the ultrathin metal layer on the buffer layer includes employing a thermal evaporation process.
  • the ultrathin metal layer may include a deposited thickness of between about 0.1 nm to about 1.0 nm.
  • an anneal is performed to diffuse the ultrathin metal layer into the buffer layer for doping the junction region.
  • the junction region is doped to a dopant concentration of between about 10 16 -10 21 atoms/cm 3 , and more particularly between about 10 17 -10 18 atoms/cm 3 .
  • a transparent conductive contact layer is formed over the buffer layer.

Landscapes

  • Engineering & Computer Science (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Inorganic Chemistry (AREA)
  • Chemical & Material Sciences (AREA)
  • Manufacturing & Machinery (AREA)
  • Photovoltaic Devices (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Sustainable Energy (AREA)

Abstract

A photovoltaic device includes a first contact layer formed on a substrate. An absorber layer includes Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer. A buffer layer is formed in contact with the absorber layer. Metal dopants are dispersed in a junction region between the absorber layer and the buffer layer. The metal dopants have a valence between the absorber layer and the buffer layer to increase junction potential. A transparent conductive contact layer is formed over the buffer layer.

Description

    BACKGROUND
  • Technical Field
  • The present invention relates to photovoltaic devices and methods for making the same, and more particularly to a solar cell with doping at a CdS/CZTS interface.
  • Description of the Related Art
  • Cu—In—Ga—S/Se (CIGSSe) technology provides high performance solar cells with very high power conversion efficiency (PCE) (e.g., about 20%). CIGSSe solar cells have a very large open circuit voltage (Voc) relative to bandgap with no known issues of interface recombination. Unfortunately the reliance on rare elements, such as indium, for example, limits very large scale deployment of this technology.
  • Cu—Zn—Sn—S/Se (CZTSSe) is an emerging thin film solar cell technology consisting of all earth abundant elements. While progress has been made in the development of CZTSSe solar cells particularly using hydrazine-based solution processing, a PCE of only about 12.6% has been achieved.
  • Several major limitations in CZTSSe solar cells exist as well. For example, a low open circuit voltage (Voc) may be experienced, which is suspected to be due to high buffer-absorber interface recombination, high bulk defect states, existence of tail states in the bulk and possible Fermi level pinning in the bulk or at an interface. Furthermore, CZTSSe also suffers from low fill factor (FF) which is mostly due to low Voc and higher series resistance from various layers or potential barrier formation across the device.
  • SUMMARY
  • A photovoltaic device includes a first contact layer formed on a substrate. An absorber layer includes Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer. A buffer layer is formed in contact with the absorber layer. Metal dopants are dispersed in a junction region between the absorber layer and the buffer layer. The metal dopants have a valence between the absorber layer and the buffer layer to increase junction potential. A transparent conductive contact layer is formed over the buffer layer.
  • Another photovoltaic device includes a first contact layer formed on a substrate and an absorber layer including Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer. A CdS buffer layer is formed in contact with the absorber layer. In metal dopants are dispersed in a junction region between the absorber layer and the buffer layer. The metal dopants have a valence between the absorber layer and the buffer layer to increase junction potential. A transparent conductive contact layer is formed over the buffer layer.
  • A method for forming a photovoltaic device includes providing an absorber layer including Cu—Zn—Sn—S(Se) (CZTSSe) on a first contact layer formed on a substrate; forming a buffer layer in contact with the absorber layer; doping a junction region between the absorber layer and the buffer layer with metal dopants having a valence between the absorber layer and the buffer layer to increase junction potential; and forming a transparent conductive contact layer over the buffer layer.
  • These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • The disclosure will provide details in the following description of preferred embodiments with reference to the following figures wherein:
  • FIG. 1 is a cross-sectional view of a photovoltaic device having a doped junction region between a CZTS absorber layer and a buffer layer in accordance with the present principles;
  • FIG. 2 is a diagram showing a relationship between valences for elements in an absorber layer, buffer layer and dopants in accordance with the present principles;
  • FIG. 3 is a diagram showing process steps for doping a junction region of a photovoltaic device in accordance with the present principles;
  • FIG. 4 is a graph plotting device efficiency (%) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles;
  • FIG. 5 is a graph plotting device open circuit voltage (Voc) (mV) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles;
  • FIG. 6 is a graph plotting device fill factor (%) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles;
  • FIG. 7 is a graph plotting device short circuit current density (Jsc) (mA/cm2) versus deposited layer thickness (nm) for an Indium layer that has been diffused into a junction region in accordance with the present principles; and
  • FIG. 8 is a block/flow diagram showing a method for forming a photovoltaic device in accordance with another illustrative embodiment.
  • DETAILED DESCRIPTION
  • In accordance with the present principles, a Cu2(Zn,Sn)(S,Se)4 (CZTSSe) photovoltaic device is provided that includes benefits of earth-abundant constituent elements of the CZTSSe and may provide higher performance than conventional CZTSSe devices. The CZTSSe may be grown as a single crystal and transferred to a substrate where it can be employed as an absorber layer in a photovoltaic device, such as, e.g., a solar cell. In other embodiments, the CZTSSe (polycrystalline) may be formed on a Mo coated substrate. Single crystal CZTSSe devices may provide higher power conversion efficiency.
  • In one illustrative embodiment, a buffer layer may include CdS or other material formed on the CZTSSe layer. In accordance with the present principles, a thin indium metal layer is formed, e.g., by thermal evaporation, on the buffer layer and then diffused by an anneal process. The indium diffuses into the CdS/CZTSSe junction to enhance the operating parameters of the device.
  • It is to be understood that the present invention will be described in terms of a given illustrative architecture having substrates and photovoltaic stacks; however, other architectures, structures, substrates, materials and process features and steps may be varied within the scope of the present invention.
  • It will also be understood that when an element such as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
  • A design for a photovoltaic device may be created for integrated circuit integration or may be combined with components on a printed circuit board. The circuit/board may be embodied in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips or photovoltaic devices, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
  • Methods as described herein may be used in the fabrication of photovoltaic devices and/or integrated circuit chips with photovoltaic devices. The resulting devices/chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged devices/chips), as a bare die, or in a packaged form. In the latter case, the device/chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the devices/chips are then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys, energy collectors, solar devices and other applications including computer products or devices having a display, a keyboard or other input device, and a central processor. The photovoltaic devices described herein are particularly useful for solar cells or panels employed to provide power to electronic devices, homes, buildings, vehicles, etc.
  • It should also be understood that material compounds will be described in terms of listed elements, e.g., Cu—Zn—Sn—S(Se) (CZTSSe). The compounds described herein may include different proportions of the elements within the compound, e.g., Cu2−xZn1+ySn(S1−zSez)4+q wherein 0≦x≦1; 0<y≦1; 0≦z≦1; −1≦q≦1, etc. In addition, other elements may be included in the compound, such as, e.g., dopants, and still function in accordance with the present principles. The compounds with additional elements will be referred to herein as alloys.
  • The present embodiments may be part of a photovoltaic device or circuit, and the circuits as described herein may be part of a design for an integrated circuit chip, a solar cell, a light sensitive device, etc. The photovoltaic device may be a large scale device on the order of feet or meters in length and/or width, or may be a small scale device for use in calculators, solar powered lights, etc.
  • It is also to be understood that the present invention may be employed in a tandem (multi-junction) structure having multiple layers of single crystal absorber layers transferred to a same substrate or layer. Other architectures, structures, substrate materials and process features and steps may be varied within the scope of the present invention. The tandem structure may include one or more stacked cells.
  • Reference in the specification to “one embodiment” or “an embodiment” of the present principles, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present principles. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.
  • It is to be appreciated that the use of any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B). As a further example, in the cases of “A, B, and/or C” and “at least one of A, B, and C”, such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C). This may be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
  • Referring now to the drawings in which like numerals represent the same or similar elements and initially to FIG. 1, an illustrative photovoltaic structure 10 is illustratively depicted in accordance with one embodiment. The photovoltaic structure 10 may be employed in solar cells, light sensors, photosensitive devices or other photovoltaic applications. The structure 10 includes a substrate 12. The substrate 12 may include glass or other inexpensive substrate, such as metal, plastic or other material suitable for photovoltaic devices (e.g., quartz, silicon, etc.). A conductive layer 14 is formed on the substrate 12. Conductive layer 14 may be omitted if a conductive substrate 12 is employed. The conductive layer 14 may include molybdenum although other high work-function materials may be employed (e.g., Pt, Au, etc.). The layer 14 provides a metal contact.
  • An absorber layer includes a single crystal (monocrystalline) CZTSSe layer 16 transferred to the conductive layer 14 or a polycrystalline CZTSSe layer 16, if grown on the conductive layer 14. Layer 16 includes a Cu—Zn—Sn containing chalcogenide compound with a kesterite structure of the formula: Cu2−xZn1+ySn(S1−zSez)4+q wherein 0≦x≦1; 0≦y≦1; 0≦z≦1; −1≦q≦1 (hereinafter CZTSSe). Layer 16 forms the absorber layer. In a particularly useful embodiment, the Cu—Zn—Sn-containing chalcogenide includes Cu2ZnSn(S,Se)4. In one embodiment, the CZTSSe film or layer 16 has a thickness of between about 0.2 to 4.0 microns and more preferably about 2 microns. Layer 16 may be grown remotely and transferred for placement on a substrate 12 coated with a conductive material 14 such as Mo.
  • In one illustrative embodiment, layer 16 includes CZTS (or CZTS with some Se substituted for S) which provides a band gap (Eg) from about 1 to 1.5 eV. Although the major elements in CZTS are Cu, Zn, Sn, S, Se, reference to CZTSSe or Cu—Zn—Sn containing chalcogenide material also includes compositions that optionally contain Ge replacing some or all of the Sn and contain Fe replacing some or all of the Zn and that may also contain other dopants, including Sb, Bi, Na, K, Li, Ca, etc.
  • CZTSSe has many benefits. It is low cost and environmentally harmless, being fabricated using naturally abundant materials. CZTSSe provides good optical properties and has a band-gap energy from approximately 1 to 1.5 eV, depending on the degree of substitution of S with Se, and a large absorption coefficient in the order of 104 cm−1.
  • A semiconductor material 18 (buffer layer), e.g., CdTe, CdSe, CdS, ZnS, Zn(O,S), ZnO etc. may be formed as monocrystalline structures, although semiconductor material 18 may include polycrystalline and even amorphous material. In a particularly useful embodiment, layer 18 includes CdS.
  • In one conventional structure, a second semiconductor material, for example, In2S3, is formed over the first semiconductor layer (e.g., layer 18), if the first semiconductor layer includes CdS. In accordance with the present principles, such a In2S3 layer is eliminated.
  • Instead, in accordance with the present principles, In metal is diffused through the layer 18 to reach the junction between the layer 18 and layer 16. By diffusing In into the junction, built-in potential is increased for the junction, and the performance of the device 10 is improved. In some embodiments, the layer 18 may include a thickness of between about 0.05 to about 2.0 microns, and the CZTSSe layer 16 may include a thickness of between about 0.2 to about 4.0 microns. Although other thicknesses and combinations are contemplated.
  • A transparent conductive layer 22 is formed over the layer 18. The transparent conductive layer 22 may include a transparent conductive oxide (TCO), such as, e.g., indium tin oxide (ITO), aluminum doped zinc oxide (AZO), boron doped zinc oxide (BZO) or other TCO materials or combinations of these or other materials. The transparent conductive layer 22 may include one or more layers 24, 26. The one or more layers 24, 26 may include different materials, e.g., layer 26 may include ITO while layer 24 may include ZnO. The transparent conductive layer 22 may include a thickness of between about 100 nm to about 5.0 microns. Layer 26 may form a contact for a photovoltaic device 10. Layer 24 may include a buffer layer to adjust the band gap difference between layer 18 and layer 26.
  • Metal contacts (not shown) may be formed on the transparent conductive layer 22 to further enhance the conductive properties of the transparent conductive layer 22. The metal contacts may include Ni, Al, Mo, Ag, Au, or any other suitable metal or alloy. Since the metal contacts are on the front, light receiving side of the device 10, their size should be optimized to minimize shadowing loss and resistive loss.
  • Conventional CZTSSe devices suffer from low open circuit voltage (Voc). This is in part due to p-type doping deficiency. The present principles provide a way to address this deficiency by diffusing In or other dopants into the junction between the absorber layer 16 and the semiconductor layer 18.
  • Referring to FIG. 2, a diagram shows a partial layout of showing relative positions of elements in a periodic table 102. The periodic table 102 includes element In 104 between element Cd 106 and element Sn 108. Element Zn 110 is also shown in the same column as element Cd 106. Indium (+3 valence) can be a p-type dopant element for CZTSSe (based on a +4 valence for Sn), and an n-type dopant for CdS, CdTe (based on a +2 valance for Cd (or Zn)). Since In can play a double role (n-type and p-type depending on the material that the In has doped) with respect to electronic activity at the p-n junction between layer 18 and layer 16 (FIG. 1), the built-in potential at the junction is increased (maximized). In accordance with the present principles, a dopant is selected for introduction into a p-n junction that has a valence between dominant valences of the neighboring materials forming the p-n junction. For example, In (+3) may be employed to dope a junction between CdS(+2) and CZTSSe (+4). Other combinations of materials are also contemplated.
  • Referring to FIG. 3, an illustrative diagram depicts processing steps for doping a junction in a solar cell. In the embodiment depicted, a solar cell 202 includes an absorber layer 204, which may include CZTSSe. A semiconductor buffer layer 206, which may include CdS, is formed on the absorber layer 204 to form a junction therebetween. An ultrathin layer 208 is deposited on the buffer layer 206. The ultrathin layer 208 may include metallic In. The ultrathin layer 208 may include a thickness of between about 0.1 nm to about 1.0 nm. The ultrathin layer 208 may be depicted using a thermal evaporation process although other suitable deposition processes may be employed.
  • A rapid thermal anneal (RTA) 210 is performed to drive atoms of the ultrathin layer 208 into the buffer layer 206 and into the junction region between the buffer layer 206 and the absorber layer 204. In one embodiment, the RTA includes a 200 degree C. temperature for 30 seconds. The temperature and duration of the anneal may be adjusted to increase or decrease the doping concentration at the junction. For example, in one embodiment, In is diffused into the junction area to provide a dopant concentration of between about 1016-1021 atoms/cm3. In particularly useful embodiments, the dopant concentration may be between about 1017-1018 atoms/cm3. Other dopants, other than In, may also be employed.
  • The CZTSSe absorber layer 204 and the CdS buffer layer 206 are doped with In and may include a dopant region or profile 212 to increase the Voc, efficiency and fill factor (FF) of the solar device. The ultrathin layer 208 is preferably completely diffused into the buffer layer 206, although a small portion may remain on the surface of the buffer layer 208 as the layer is so thin it would not impact device operation.
  • Referring to FIG. 4, a graph shows efficiency (%) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided an efficiency increase from about 9.7% (with no In) to about 11.7%.
  • Referring to FIG. 5, a graph shows Voc (mV) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided a Voc of about 478 mV over the Voc of about 435 mV with no In dopants.
  • Referring to FIG. 6, a graph shows fill factor (%) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided a fill factor increase from about 67% (with no In) to about 71%.
  • Referring to FIG. 7, a graph shows short circuit current density Jsc (mA/cm2) versus Indium layer thickness (nm). Data where In thickness is zero indicates that no In dopants where employed. As can be seen from the graph, the In layer thickness of about 0.3 nm provided a Jsc of about 35.5 mA/cm2 over the Jsc of about 33.5 mA/cm2 with no In dopants.
  • Referring to FIG. 8, a method for forming a photovoltaic device is illustratively shown. In some alternative implementations, the functions noted in the blocks may occur out of the order noted in the figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions.
  • In block 302, an absorber layer is provided on a first contact layer formed on a substrate. The absorber layer may include Cu—Zn—Sn—S(Se) (CZTSSe), and in particular, Cu2−xZn1+ySn(S1−zSez)4+q wherein 0≦x≦1; 0≦y≦1; 0≦z≦1; −1≦q≦1. In block 304, a buffer layer is formed in contact with the absorber layer. The buffer layer includes at least one of Cd or Zn. In one embodiment, the buffer layer includes one or more of CdTe, CdS, ZnS, Zn(O,S) or ZnO. In a particularly useful embodiment, the buffer layer includes CdS and the metal dopants include In metal. In this case, the CZTSSe includes a valence of +4 for its Sn, the In metal includes a valence of +3 and the CdS includes a valence of +2 for its Cd.
  • In block 306, a junction region is doped between the absorber layer and the buffer layer with metal dopants having a valence between the absorber layer and the buffer layer to increase junction potential. In block 308, doping a junction region includes depositing an ultrathin metal layer on the buffer layer. In block 310, depositing the ultrathin metal layer on the buffer layer includes employing a thermal evaporation process. The ultrathin metal layer may include a deposited thickness of between about 0.1 nm to about 1.0 nm. In block 312, an anneal is performed to diffuse the ultrathin metal layer into the buffer layer for doping the junction region. The junction region is doped to a dopant concentration of between about 1016-1021 atoms/cm3, and more particularly between about 1017-1018 atoms/cm3. In block 314, a transparent conductive contact layer is formed over the buffer layer.
  • Having described preferred embodiments for controllable indium doping for high efficiency CZTS thin-film solar cells (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments disclosed which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.

Claims (10)

1. A photovoltaic device, comprising:
a first contact layer formed on a substrate;
an absorber layer including Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer;
a buffer layer formed in contact with the absorber layer;
metal dopants dispersed in a junction region between the absorber layer and the buffer layer, the metal dopants having a valence between the absorber layer and the buffer layer to increase junction potential; and
a transparent conductive contact layer formed over the buffer layer.
2. The device as recited in claim 1, wherein the CZTSSe includes Cu2−xZn1+ySn(S1−zSez)4+q wherein 0≦x≦1; 0≦y≦1; 0≦z≦1; −1≦q≦1.
3. The device as recited in claim 1, wherein the buffer layer includes a semiconductor material including one of Cd or Zn.
4. The device as recited in claim 1, wherein the buffer layer includes one or more of CdTe, CdS, ZnS, Zn(O,S) or ZnO.
5. The device as recited in claim 1, wherein the buffer layer includes CdS and the metal dopants include In metal.
6. The device as recited in claim 5, wherein the CZTSSe includes a valence of +4 for its Sn, the In metal includes a valence of +3 and the CdS includes a valence of +2 for its Cd.
7. A photovoltaic device, comprising:
a first contact layer formed on a substrate;
an absorber layer including Cu—Zn—Sn—S(Se) (CZTSSe) on the first contact layer;
a CdS buffer layer formed in contact with the absorber layer;
In metal dopants dispersed in a junction region between the absorber layer and the buffer layer, the metal dopants having a valence between the absorber layer and the buffer layer to increase junction potential; and
a transparent conductive contact layer formed over the buffer layer.
8. The device as recited in claim 7, wherein the CZTSSe includes Cu2−xZn1+ySn(S1−zSez)4+q wherein 0≦x≦1; 0≦y≦1; 0≦z≦1; −1≦q≦1.
9. The device as recited in claim 7, wherein the CZTSSe includes a valence of +4 for its Sn, the In metal includes a valence of +3 and the CdS includes a valence of +2 for its Cd.
10.-20. (canceled)
US14/728,364 2015-06-02 2015-06-02 Controllable indium doping for high efficiency czts thin-film solar cells Abandoned US20160359070A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US14/728,364 US20160359070A1 (en) 2015-06-02 2015-06-02 Controllable indium doping for high efficiency czts thin-film solar cells
US14/749,272 US10177269B2 (en) 2015-06-02 2015-06-24 Controllable indium doping for high efficiency CZTS thin-film solar cells

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/728,364 US20160359070A1 (en) 2015-06-02 2015-06-02 Controllable indium doping for high efficiency czts thin-film solar cells

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/749,272 Continuation US10177269B2 (en) 2015-06-02 2015-06-24 Controllable indium doping for high efficiency CZTS thin-film solar cells

Publications (1)

Publication Number Publication Date
US20160359070A1 true US20160359070A1 (en) 2016-12-08

Family

ID=57452215

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/728,364 Abandoned US20160359070A1 (en) 2015-06-02 2015-06-02 Controllable indium doping for high efficiency czts thin-film solar cells
US14/749,272 Expired - Fee Related US10177269B2 (en) 2015-06-02 2015-06-24 Controllable indium doping for high efficiency CZTS thin-film solar cells

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/749,272 Expired - Fee Related US10177269B2 (en) 2015-06-02 2015-06-24 Controllable indium doping for high efficiency CZTS thin-film solar cells

Country Status (1)

Country Link
US (2) US20160359070A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107871795A (en) * 2017-11-17 2018-04-03 福州大学 A kind of regulation and control method of the band gap gradient of the cadmium doping copper zinc tin sulfur selenium film based on flexible molybdenum substrate

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102045989B1 (en) * 2018-03-14 2019-11-18 한국과학기술연구원 Semiconductor device using interdiffusion and method for manufacturing the same

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5304499A (en) * 1991-10-03 1994-04-19 Battelle-Institut E.V. Methods of making pn CdTe/CdS thin film solar cells

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IT1163710B (en) 1979-09-10 1987-04-08 Anic Spa PHOTOVOLTAIC CELLS
US4536607A (en) 1984-03-01 1985-08-20 Wiesmann Harold J Photovoltaic tandem cell
US4796082A (en) * 1987-03-16 1989-01-03 International Business Machines Corporation Thermally stable ohmic contact for gallium-arsenide
KR20120088719A (en) 2009-09-24 2012-08-08 키네티큐 리미티드 Improved photocell
US20120031492A1 (en) * 2010-08-04 2012-02-09 Miasole Gallium-Containing Transition Metal Thin Film for CIGS Nucleation
WO2012118771A2 (en) 2011-02-28 2012-09-07 Alliance For Sustainable Energy, Llc Improved thin-film photovoltaic devices and methods of manufacture
KR20130040358A (en) 2011-10-14 2013-04-24 한국전자통신연구원 Solar cell
KR20130069035A (en) * 2011-12-16 2013-06-26 삼성전자주식회사 Process for forming hybrid nanostructure on graphene
JP6092377B2 (en) * 2012-06-20 2017-03-08 サン−ゴバン グラス フランスSaint−Gobain Glass France Layers for thin film solar cells

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5304499A (en) * 1991-10-03 1994-04-19 Battelle-Institut E.V. Methods of making pn CdTe/CdS thin film solar cells

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107871795A (en) * 2017-11-17 2018-04-03 福州大学 A kind of regulation and control method of the band gap gradient of the cadmium doping copper zinc tin sulfur selenium film based on flexible molybdenum substrate

Also Published As

Publication number Publication date
US20160359076A1 (en) 2016-12-08
US10177269B2 (en) 2019-01-08

Similar Documents

Publication Publication Date Title
US11355661B2 (en) Hybrid CZTSSe photovoltaic device
US10355160B2 (en) Atomic layer deposition for photovoltaic devices
US8889466B2 (en) Protective insulating layer and chemical mechanical polishing for polycrystalline thin film solar cells
US10170660B2 (en) Digital alloy germanium heterojunction solar cell
JP6657427B2 (en) Ag-doped photovoltaic device and fabrication method
Bhatnagar et al. Performance analysis of thin film CIGS solar cell at different values of thickness, bandgap and temperature through numerical simulation
Adewoyin et al. A comparative study of the effect of transparent conducting oxides on the performance of Cu _ 2 ZnSnS _ 4 Cu 2 ZnSnS 4 thin film solar cell
US20120222730A1 (en) Tandem solar cell with improved absorption material
Kowsar et al. Enhanced photoconversion efficiency of Cu2MnSnS4 solar cells by Sn-/Zn-based oxides and chalcogenides buffer and electron transport layers
US10177269B2 (en) Controllable indium doping for high efficiency CZTS thin-film solar cells
US10396221B2 (en) Solution process for silver-containing chalcogenide layer deposition
CN104282780B (en) Photovoltaic device including resistance to Heat buffered layer and its manufacture method
US10978604B2 (en) Bandgap grading of CZTS solar cell
Mostaque et al. Numerical simulation on the impurity photovoltaic (IPV) effect in c-Si wafer-based dual-heterojunction solar cell
US10043920B2 (en) Highly responsive III-V photodetectors using ZnO:Al as n-type emitter
US10121920B2 (en) Aluminum-doped zinc oxysulfide emitters for enhancing efficiency of chalcogenide solar cell
Zaki et al. Numerical Modelling of Kesterite CZTS Solar Cells for Different Transparent Conductive Oxide (TCOs) With SnS as Potential BSF Layer
Shovan et al. Maximizing the solar output power using hybrid (CdS/ZnSe) buffer for CIGS thin film solar cell

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GERSHON, TALIA S.;KIM, JEEHWAN;LEE, YUN SEOG;AND OTHERS;REEL/FRAME:035766/0630

Effective date: 20150528

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION