US20160291248A1 - Semiconductor device and method for producing semiconductor device - Google Patents
Semiconductor device and method for producing semiconductor device Download PDFInfo
- Publication number
- US20160291248A1 US20160291248A1 US15/186,681 US201615186681A US2016291248A1 US 20160291248 A1 US20160291248 A1 US 20160291248A1 US 201615186681 A US201615186681 A US 201615186681A US 2016291248 A1 US2016291248 A1 US 2016291248A1
- Authority
- US
- United States
- Prior art keywords
- layer
- dielectric layer
- semiconductor device
- window
- semiconductor material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 266
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 20
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 146
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 146
- 239000010703 silicon Substances 0.000 claims abstract description 146
- 239000000463 material Substances 0.000 claims abstract description 115
- 239000010410 layer Substances 0.000 claims description 359
- 238000000034 method Methods 0.000 claims description 34
- 230000007704 transition Effects 0.000 claims description 32
- 230000003287 optical effect Effects 0.000 claims description 31
- 239000000758 substrate Substances 0.000 claims description 24
- 238000005530 etching Methods 0.000 claims description 19
- 229920002120 photoresistant polymer Polymers 0.000 claims description 17
- 239000011229 interlayer Substances 0.000 claims description 8
- 230000003667 anti-reflective effect Effects 0.000 claims description 7
- 239000012212 insulator Substances 0.000 claims description 3
- 238000010586 diagram Methods 0.000 description 26
- MDPILPRLPQYEEN-UHFFFAOYSA-N aluminium arsenide Chemical compound [As]#[Al] MDPILPRLPQYEEN-UHFFFAOYSA-N 0.000 description 8
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 7
- 150000001875 compounds Chemical class 0.000 description 7
- 238000011161 development Methods 0.000 description 7
- 239000002096 quantum dot Substances 0.000 description 7
- 230000006870 function Effects 0.000 description 6
- 239000012528 membrane Substances 0.000 description 6
- 230000008569 process Effects 0.000 description 6
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 5
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 229910017115 AlSb Inorganic materials 0.000 description 4
- PIGFYZPCRLYGLF-UHFFFAOYSA-N Aluminum nitride Chemical compound [Al]#N PIGFYZPCRLYGLF-UHFFFAOYSA-N 0.000 description 4
- 229910005542 GaSb Inorganic materials 0.000 description 4
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- LVQULNGDVIKLPK-UHFFFAOYSA-N aluminium antimonide Chemical compound [Sb]#[Al] LVQULNGDVIKLPK-UHFFFAOYSA-N 0.000 description 4
- PPNXXZIBFHTHDM-UHFFFAOYSA-N aluminium phosphide Chemical compound P#[Al] PPNXXZIBFHTHDM-UHFFFAOYSA-N 0.000 description 4
- NWAIGJYBQQYSPW-UHFFFAOYSA-N azanylidyneindigane Chemical compound [In]#N NWAIGJYBQQYSPW-UHFFFAOYSA-N 0.000 description 4
- VTGARNNDLOTBET-UHFFFAOYSA-N gallium antimonide Chemical compound [Sb]#[Ga] VTGARNNDLOTBET-UHFFFAOYSA-N 0.000 description 4
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 4
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 4
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 230000005693 optoelectronics Effects 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 239000011241 protective layer Substances 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 239000013590 bulk material Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000001900 extreme ultraviolet lithography Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000031700 light absorption Effects 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 239000004575 stone Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/10—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
- G02B6/12—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
- G02B6/122—Basic optical elements, e.g. light-guiding paths
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/10—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
- G02B6/12—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
- G02B6/13—Integrated optical circuits characterised by the manufacturing method
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
- H01L21/02639—Preparation of substrate for selective deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0232—Optical elements or arrangements associated with the device
- H01L31/02325—Optical elements or arrangements associated with the device the optical elements not being integrated nor being directly associated with the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/08—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors
- H01L31/10—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors characterised by potential barriers, e.g. phototransistors
- H01L31/101—Devices sensitive to infrared, visible or ultraviolet radiation
- H01L31/102—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier
- H01L31/103—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier the potential barrier being of the PN homojunction type
- H01L31/1035—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier the potential barrier being of the PN homojunction type the devices comprising active layers formed only by AIIIBV compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L33/00—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/0206—Substrates, e.g. growth, shape, material, removal or bonding
- H01S5/021—Silicon based substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/0206—Substrates, e.g. growth, shape, material, removal or bonding
- H01S5/0218—Substrates comprising semiconducting materials from other groups of the Periodic Table than the materials of the active layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/022—Mountings; Housings
- H01S5/0225—Out-coupling of light
- H01S5/02257—Out-coupling of light using windows, e.g. specially adapted for back-reflecting light to a detector inside the housing
-
- H01S5/02296—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/02—Structural details or components not essential to laser action
- H01S5/026—Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/30—Structure or shape of the active region; Materials used for the active region
- H01S5/3013—AIIIBV compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
- H01S5/30—Structure or shape of the active region; Materials used for the active region
- H01S5/32—Structure or shape of the active region; Materials used for the active region comprising PN junctions, e.g. hetero- or double- heterostructures
- H01S5/323—Structure or shape of the active region; Materials used for the active region comprising PN junctions, e.g. hetero- or double- heterostructures in AIIIBV compounds, e.g. AlGaAs-laser, InP-based laser
-
- G—PHYSICS
- G02—OPTICS
- G02B—OPTICAL ELEMENTS, SYSTEMS OR APPARATUS
- G02B6/00—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
- G02B6/10—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
- G02B6/12—Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
- G02B2006/12083—Constructional arrangements
- G02B2006/12123—Diode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02488—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01S—DEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
- H01S5/00—Semiconductor lasers
Definitions
- the present disclosure relates to the field of information technologies, and in particular, to a semiconductor device and a method for producing a semiconductor device.
- an integrated circuit always keeps high-speed development of miniaturization and diversification.
- a reduction in device size and an increase in device density also cause some inevitable problems, for example, a signal delay and interconnect crosstalk.
- Due to high power consumption and a waste of energy caused by usage of an electrical interconnection medium a requirement of high performance and low costs for a device in the semiconductor industry gradually cannot be met.
- optical interconnection can effectively resolve these problems and bring about many new functions to a conventional integrated circuit. Therefore, silicon photonics becomes an important research subject of a future optoelectronic integrated circuit.
- Silicon is a foundation stone of a microelectronic platform, is also indispensable for optoelectronic integration, and has advantages of high integration and low costs.
- Oxides of the silicon are excellent insulating materials, have a relatively high refractive-index difference, and may be used to guide light.
- the silicon is an indirect bandgap semiconductor and has very low efficiency in light absorption and emission; in addition, carrier mobility of the silicon is not high, leading to limitations to an application involving a high speed.
- a III-V compound semiconductor has a direct bandgap structure and high electron mobility, and a low dimensional system of the III-V compound semiconductor, for example, a multi-quantum well or a quantum dot, brings about much excellent performance to an optical gain, and brings about diverse changes to a device performance parameter by means of adjustment on material composition and optimization on a low dimensional structure.
- the III-V compound semiconductor may be used to produce a optoelectronic device such as a laser or a solar cell, and an electronic device, such as a high electron mobility transistor.
- a monolithic integration technology for producing a III-V semiconductor device is epitaxially growing a III-V material on a silicon substrate, to produce a device.
- a III-V material such as gallium arsenide or indium phosphide
- directly growing the III-V material on the silicon leads to high-density threading dislocations, causing a degradation of device performance and a reduction in reliability.
- Embodiments of the present disclosure provide a semiconductor device and a method for producing a semiconductor device, which can provide a III-V semiconductor device without a threading dislocation.
- a semiconductor device including:
- first dielectric layer where the first dielectric layer is located on the first silicon layer, the first dielectric layer has a window, and a bottom horizontal size of the window of the first dielectric layer is not greater than 20 nm;
- III-V semiconductor layer where the III-V semiconductor layer is distributed on the first dielectric layer, goes deeply into the window of the first dielectric layer, and is connected to the first silicon layer in the window of the first dielectric layer.
- the window of the first dielectric layer is in a shape of an inverted taper or of a cylinder.
- the first silicon layer is a silicon substrate
- the semiconductor device further includes:
- the second silicon layer includes a waveguide
- the second silicon layer is located on the first dielectric layer, a part, between the second silicon layer and the first silicon layer, of the first dielectric layer has no window, and the second silicon layer is directly or indirectly connected to the III-V semiconductor layer.
- the first silicon layer includes a waveguide, where the window of the first dielectric layer is located on the waveguide;
- the semiconductor device further includes:
- the third silicon layer is a silicon substrate, and the second dielectric layer is located under the first silicon layer and on the third silicon layer.
- the semiconductor device is a laser
- the III-V semiconductor layer includes a buffer layer, an active region, an interlayer, an N-type doped transition layer, and a P-type doped transition layer;
- the semiconductor device further includes an N electrode and a P electrode, where the N electrode is connected to the N-type doped transition layer, and the P electrode is connected to the P-type doped transition layer.
- the semiconductor device is an optical amplifier
- the III-V semiconductor layer includes a buffer layer, an active region, an interlayer, an N-type doped transition layer, and a P-type doped transition layer;
- the semiconductor device further includes an N electrode, a P electrode, and an antireflective film, where the N electrode is connected to the N-type doped transition layer, the P electrode is connected to the P-type doped transition layer, and the antireflective film is located on an end face of the III-V semiconductor layer.
- the semiconductor device is a photodetector
- the III-V semiconductor layer includes an N region, a P region, and an intrinsic region
- the semiconductor device further includes an N electrode and a P electrode, where the N electrode is connected to the N region, and the P electrode is connected to the P region.
- the semiconductor device is a transistor
- the III-V semiconductor layer is a channel material of the transistor
- the semiconductor device further includes a source, a drain, a gate, and a gate dielectric layer, where the source, the drain, and the gate dielectric layer are connected to the III-V semiconductor layer, and the gate is connected to the gate dielectric layer.
- a method for producing a semiconductor device including:
- etching a silicon layer of SOI using a patterned template as a mask where the SOI includes a silicon substrate, a dielectric layer on the silicon substrate, and the silicon layer on the dielectric layer; and when the dielectric layer is exposed, stopping the etching and removing the patterned template so that the silicon layer has a window;
- the patterned template is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development.
- the semiconductor material is a III-V semiconductor material.
- the semiconductor material includes a preset quantity of doped materials.
- the method before the etching a silicon layer of SOI using a patterned template as a mask, the method further includes:
- the method further includes:
- a method for producing a semiconductor device including:
- the SOI includes a silicon substrate, a first dielectric layer on the silicon substrate, and the silicon layer on the first dielectric layer;
- the patterned template is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development.
- the semiconductor material is a III-V semiconductor material.
- the semiconductor material includes a preset quantity of doped materials.
- the producing a waveguide in a silicon layer of silicon on insulator includes:
- the method before the etching the second dielectric layer using a patterned template as a mask, the method further includes:
- the semiconductor device in the embodiments of the present disclosure a III-V semiconductor material is used, and the III-V semiconductor material of the semiconductor device in the embodiments of the present disclosure has no threading dislocations; therefore, the semiconductor device has relatively high performance.
- FIG. 1 is a schematic structural diagram of a semiconductor device according to an embodiment of the present disclosure
- FIG. 2 is a schematic structural diagram of a semiconductor device according to another embodiment of the present disclosure.
- FIG. 3 is a schematic structural diagram of a laser according to an embodiment of the present disclosure.
- FIG. 4 is a schematic structural diagram of an optical amplifier according to an embodiment of the present disclosure.
- FIG. 5 is a schematic structural diagram of a detector according to an embodiment of the present disclosure.
- FIG. 6 is a schematic structural diagram of a detector according to another embodiment of the present disclosure.
- FIG. 7 is a schematic structural diagram of a transistor according to an embodiment of the present disclosure.
- FIG. 8 is a schematic structural diagram of monolithic integration of a transistor according to an embodiment of the present disclosure.
- FIG. 9 is a schematic structural diagram of a semiconductor device according to another embodiment of the present disclosure.
- FIG. 10 is a schematic structural diagram of a laser according to another embodiment of the present disclosure.
- FIG. 11 is a schematic structural diagram of an optical amplifier according to another embodiment of the present disclosure.
- FIG. 12 is a schematic structural diagram of a detector according to another embodiment of the present disclosure.
- FIG. 13 is a schematic structural diagram of a detector according to another embodiment of the present disclosure.
- FIG. 14 is a schematic flowchart of a method for producing a semiconductor device according to an embodiment of the present disclosure
- FIG. 15 is schematic diagrams of a semiconductor device at different stages in a method for producing a semiconductor device according to an embodiment of the present disclosure
- FIG. 16 is a schematic flowchart of a method for producing a semiconductor device according to another embodiment of the present disclosure.
- FIG. 17 is schematic diagrams of a semiconductor device at different stages in a method for producing a semiconductor device according to another embodiment of the present disclosure.
- FIG. 1 is a schematic structural diagram of a semiconductor device 100 according to an embodiment of the present disclosure. As shown in FIG. 1 , the semiconductor device 100 includes a first silicon layer 110 , a first dielectric layer 120 , and a III-V semiconductor layer 130 .
- the first silicon layer 110 is a silicon substrate.
- the first dielectric layer 120 is located on the first silicon layer 110 .
- a material of the first dielectric layer 120 may be silicon oxide, or silicon nitride, or a mixture thereof.
- the first dielectric layer 120 has a window 121 , and a bottom horizontal size of the window 121 is not greater than 20 nm.
- a quantity of windows 121 is not limited, and may change according to a size of the semiconductor device 100 .
- the III-V semiconductor layer 130 is distributed on the first dielectric layer 120 and goes deeply into the window 121 of the first dielectric layer 120 .
- the III-V semiconductor layer 130 is connected to the first silicon layer 110 in the window 121 of the first dielectric layer 120 .
- the III-V semiconductor layer 130 may be obtained by first growing a III-V semiconductor material in the window 121 and then continuing to grow the III-V semiconductor material on the first dielectric layer 120 .
- the III-V semiconductor material may include one or more of the following:
- aluminium phosphide AlP
- gallium phosphide GaP
- indium phosphide InP
- aluminium arsenide AlAs
- gallium arsenide GaAs
- indium arsenide InAs
- aluminium antimonide AlSb
- gallium antimonide GaSb
- indium antimonide InSb
- aluminium nitride AlN
- gallium nitride GaN
- indium nitride InN
- the bottom horizontal size of the window 121 of the first dielectric layer 120 is not greater than 20 nm, that is, a size of a contact surface between the III-V semiconductor layer 130 and the first silicon layer 110 is not greater than 20 nm in any direction; in this way, the III-V semiconductor material in the window 121 (this means, the III-V semiconductor material on the contact surface) has no threading dislocations. That is, the semiconductor device in this embodiment of the present disclosure is a III-V semiconductor device without a threading dislocation. Because the III-V semiconductor material has a direct bandgap structure and relatively high electron mobility, which can improve performance of the semiconductor device, the semiconductor device in this embodiment of the present disclosure has relatively high crystalline quality and device performance.
- the III-V semiconductor material has no threading dislocations, and therefore has relatively high performance.
- the window 121 of the first dielectric layer 120 may be in a shape of an inverted taper or of a cylinder.
- the window 121 may be in a shape of an inverted taper or of a cylinder.
- a shape of the window 121 is not limited, that is, the window 121 may also be in another shape.
- a bottom diameter of the window 121 is not greater than 20 nm; when the window 121 is in another shape, the bottom horizontal size of the window 121 is not greater than 20 nm.
- the semiconductor device 100 further includes:
- the second silicon layer 140 is located on the first dielectric layer 120 , and a part, between the second silicon layer 140 and the first silicon layer 110 , of the first dielectric layer 120 has no window. That is, the second silicon layer 140 is located on the part that has no window and that is of the first dielectric layer 120 .
- the second silicon layer 140 is directly or indirectly connected to the III-V semiconductor layer 130 .
- the second silicon layer 140 includes a waveguide, and light output from the III-V semiconductor layer 130 may be coupled into the waveguide.
- the semiconductor device 100 may further include a filling layer 150 .
- the filling layer 150 is used to fill a gap between the III-V semiconductor layer 130 and the second silicon layer 140 .
- a material such as amorphous silicon may be used to fill the gap.
- the semiconductor device 100 in this embodiment of the present disclosure may be specifically a laser, an optical amplifier, a photodetector, a transistor, a solar cell, or the like.
- FIG. 3 is a schematic structural diagram of a laser according to an embodiment of the present disclosure.
- the semiconductor device 100 is a laser.
- the III-V semiconductor layer 130 constitutes a main structure of the laser, including a buffer layer 131 , an active region 134 , an interlayer 133 , an N-type doped transition layer 132 , and a P-type doped transition layer 135 .
- the III-V semiconductor material in the window 121 forms the buffer layer 131 , and the semiconductor material in the buffer layer 131 has no threading dislocations.
- the active region 134 may include a multi-quantum well or a quantum dot, to improve an optical gain.
- the semiconductor device 100 further includes an N electrode 160 and a P electrode 170 , where the N electrode 160 is connected to the N-type doped transition layer 132 , and the P electrode 170 is connected to the P-type doped transition layer 135 .
- the semiconductor device 100 may further include a grating structure.
- Light output from the main structure of the laser is coupled into the waveguide in the second silicon layer 140 .
- a III-V semiconductor material is used to form a main structure of the laser, and the III-V semiconductor material has no threading dislocations; therefore, the laser has relatively high performance.
- FIG. 4 is a schematic structural diagram of an optical amplifier according to an embodiment of the present disclosure.
- the semiconductor device 100 is an optical amplifier, which is also referred to as a semiconductor optical amplifier (SOA).
- SOA semiconductor optical amplifier
- the III-V semiconductor layer 130 constitutes a main structure of the optical amplifier, including a buffer layer 131 , an active region 134 , an interlayer 133 , an N-type doped transition layer 132 , and a P-type doped transition layer 135 .
- the III-V semiconductor material in the window 121 forms the buffer layer 131 , and the semiconductor material in the buffer layer 131 has no threading dislocations.
- the active region 134 may include a bulk material, a multi-quantum well, a quantum dot, a quantum wire, or the like.
- the semiconductor device 100 further includes an N electrode 160 , a P electrode 170 , and an antireflective film 180 .
- the N electrode 160 is connected to the N-type doped transition layer 132
- the P electrode 170 is connected to the P-type doped transition layer 135 .
- the antireflective film 180 is located on an end face of the III-V semiconductor layer 130 , and the antireflective film is also referred to as an anti-reflection coating.
- Light output from the main structure of the optical amplifier is coupled into the waveguide in the second silicon layer 140 .
- a III-V semiconductor material is used to form a main structure of the optical amplifier, and the III-V semiconductor material has no threading dislocations; therefore, the optical amplifier has relatively high performance.
- FIG. 5 and FIG. 6 are schematic structural diagrams of a photodetector according to an embodiment of the present disclosure.
- the semiconductor device 100 is a photodetector.
- the III-V semiconductor layer 130 includes an N region 136 , a P region 137 , and an intrinsic region 138 .
- the N region 136 and the P region 137 are doped regions.
- the N region 136 and the P region 137 may be vertically distributed (as shown in FIG. 5 ), and may also be distributed on a device surface (as shown in FIG. 6 ).
- the semiconductor device 100 further includes an N electrode 160 and a P electrode 170 .
- the N electrode 160 is connected to the N region 136
- the P electrode 170 is connected to the P region 137 .
- Light is coupled into the detector from the waveguide in the second silicon layer 140 , so as to be detected.
- the photodetector in this embodiment a III-V semiconductor material is used, and the III-V semiconductor material has no threading dislocations; therefore, the photodetector has relatively high performance.
- FIG. 7 is a schematic structural diagram of a transistor according to an embodiment of the present disclosure.
- the semiconductor device 100 is a transistor.
- the III-V semiconductor layer 130 is a channel material of the transistor, that is, the transistor in this embodiment of the present disclosure is a III-V semiconductor transistor.
- the channel material may include a multi-quantum well or a quantum dot.
- the semiconductor device 100 further includes a source 181 , a drain 182 , a gate 183 , and a gate dielectric layer 184 .
- the source 181 , the drain 182 , and the gate dielectric layer 184 are connected to the III-V semiconductor layer 130 , and the gate 183 is connected to the gate dielectric layer 184 .
- III-V semiconductor transistor in this embodiment of the present disclosure may be monolithically integrated with a Si transistor, as shown in FIG. 8 .
- Multiple transistors may be obtained by selecting different III-V semiconductor materials as channel materials. For example, a heterojunction constituted by two different bandgap materials is used as a channel material, and a high electron mobility transistor (HEMT) may be obtained.
- HEMT high electron mobility transistor
- a metal-semiconductor field effect transistor (MESFET), a fin field effect transistor (FinFET), a modulation doped field effect transistor (MODFET), and the like may be further obtained.
- the transistor in this embodiment a III-V semiconductor material is used, and the III-V semiconductor material has no threading dislocations; therefore, the transistor has relatively high performance.
- FIG. 9 is a schematic structural diagram of a semiconductor device 200 according to another embodiment of the present disclosure. As shown in FIG. 9 , the semiconductor device 200 includes a first silicon layer 210 , a first dielectric layer 220 , and a III-V semiconductor layer 230 .
- the first dielectric layer 220 is located on the first silicon layer 210 .
- a material of the first dielectric layer 220 may be silicon oxide, or silicon nitride, or a mixture thereof.
- the first dielectric layer 220 has a window 221 , and a bottom horizontal size of the window 221 is not greater than 20 nm.
- a quantity of windows 221 is not limited, and may vary with a size of the semiconductor device 200 .
- the III-V semiconductor layer 230 is distributed on the first dielectric layer 220 and goes deeply into the window 221 of the first dielectric layer 220 .
- the III-V semiconductor layer 230 is connected to the first silicon layer 210 in the window 221 of the first dielectric layer 220 .
- the III-V semiconductor layer 230 may be obtained by first growing a III-V semiconductor material in the window 221 , and continuing to grow the III-V semiconductor material on the first dielectric layer 220 .
- the III-V semiconductor material may include one or more of the following:
- aluminium phosphide AlP
- gallium phosphide GaP
- indium phosphide InP
- aluminium arsenide AlAs
- gallium arsenide GaAs
- indium arsenide InAs
- aluminium antimonide AlSb
- gallium antimonide GaSb
- indium antimonide InSb
- aluminium nitride AlN
- gallium nitride GaN
- indium nitride InN
- the first silicon layer 210 includes a waveguide, for example, a ridge waveguide.
- the window 221 of the first dielectric layer 220 is located on the waveguide.
- the semiconductor device 200 further includes:
- the third silicon layer 250 is a silicon substrate.
- the second dielectric layer 240 is located under the first silicon layer 210 and on the third silicon layer 250 .
- a material of the second dielectric layer 240 is similar to that of the first dielectric layer 220 , and may be silicon oxide, or silicon nitride, or a mixture thereof.
- the bottom horizontal size of the window 221 of the first dielectric layer 220 is not greater than 20 nm, that is, a size of a contact surface between the III-V semiconductor layer 230 and the first silicon layer 210 is not greater than 20 nm in any direction; in this way, the III-V semiconductor material in the window 221 (this means, the III-V semiconductor material on the contact surface) has no threading dislocations. That is, the semiconductor device in this embodiment of the present disclosure is a III-V semiconductor device without a threading dislocation. Because the III-V semiconductor material has a direct bandgap structure and relatively high electron mobility, which can improve performance of the semiconductor device, the semiconductor device in this embodiment of the present disclosure has relatively high crystalline quality and device performance.
- the window 221 of the first dielectric layer 220 may be in a shape of an inverted taper or of a cylinder.
- the window 221 may also be in another shape.
- a bottom diameter of the window 221 is not greater than 20 nm; when the window 221 is in another shape, the bottom horizontal size of the window 221 is not greater than 20 nm in any direction.
- the semiconductor device 200 in this embodiment of the present disclosure may be specifically a laser, an optical amplifier, a photodetector, a transistor, a solar cell, or the like.
- FIG. 10 is a schematic structural diagram of a laser according to another embodiment of the present disclosure.
- the semiconductor device 200 is a laser.
- the III-V semiconductor layer 230 constitutes a main structure of the laser, including a buffer layer 231 , an active region 234 , an interlayer 233 , an N-type doped transition layer 232 , and a P-type doped transition layer 235 .
- the III-V semiconductor material in the window 221 forms the buffer layer 231 , and the semiconductor material in the buffer layer 231 has no threading dislocations.
- the active region 234 may include a multi-quantum well or a quantum dot, to improve an optical gain.
- the semiconductor device 200 further includes an N electrode 260 and a P electrode 270 , where the N electrode 260 is connected to the N-type doped transition layer 232 , and the P electrode 270 is connected to the P-type doped transition layer 235 .
- the semiconductor device 200 may further include a grating structure.
- Light output from the main structure of the laser is coupled into the waveguide in the first silicon layer 210 .
- a III-V semiconductor material is used to form a main structure of the laser, and the III-V semiconductor material has no threading dislocations; therefore, the laser has relatively high performance.
- FIG. 11 is a schematic structural diagram of an optical amplifier according to another embodiment of the present disclosure.
- the semiconductor device 200 is an optical amplifier, which is also referred to as a semiconductor optical amplifier SOA.
- the III-V semiconductor layer 230 constitutes a main structure of the optical amplifier, including a buffer layer 231 , an active region 234 , an interlayer 233 , an N-type doped transition layer 232 , and a P-type doped transition layer 235 .
- the III-V semiconductor material in the window 221 forms the buffer layer 231 , and the semiconductor material in the buffer layer 231 has no threading dislocations.
- the active region 234 may include a semiconductor material, a multi-quantum well, a quantum dot, a quantum wire, or the like.
- the semiconductor device 200 further includes an N electrode 260 and a P electrode 270 .
- the N electrode 260 is connected to the N-type doped transition layer 232
- the P electrode 270 is connected to the P-type doped transition layer 235 .
- the semiconductor device 200 further includes an antireflective film, located on an end face of the III-V semiconductor layer.
- Light output from the main structure of the optical amplifier is coupled into the waveguide in the first silicon layer 210 .
- a III-V semiconductor material is used to form a main structure of the optical amplifier, and the III-V semiconductor material has no threading dislocations; therefore, the optical amplifier has relatively high performance.
- FIG. 12 and FIG. 13 are schematic structural diagrams of a photodetector according to another embodiment of the present disclosure.
- the semiconductor device 200 is a photodetector.
- the III-V semiconductor layer 230 includes an N region 236 , a P region 237 , and an intrinsic region 238 .
- the N region 236 and the P region 237 are doped regions.
- the N region 236 and the P region 237 may be vertically distributed (as shown in FIG. 12 ), and may also be distributed on a device surface (as shown in FIG. 13 ).
- the semiconductor device 200 further includes an N electrode 260 and a P electrode 270 .
- the N electrode 260 is connected to the N region 236
- the P electrode 270 is connected to the P region 237 .
- Light is coupled into the detector from the waveguide in the first silicon layer 210 , so as to be detected.
- the photodetector in this embodiment a III-V semiconductor material is used, and the III-V semiconductor material has no threading dislocations; therefore, the photodetector has relatively high performance.
- FIG. 14 is a schematic flowchart of a method 300 for producing a semiconductor device according to an embodiment of the present disclosure. As shown in FIG. 14 , the method 300 includes:
- S 310 Etch a silicon layer of Silicon On Insulator (SOI) using a patterned template as a mask, where the SOI includes a silicon substrate, a dielectric layer on the silicon substrate, and the silicon layer on the dielectric layer; and when the dielectric layer is exposed, stop the etching and remove the patterned template so that the silicon layer has a window.
- SOI Silicon On Insulator
- FIG. 15 is schematic diagrams of a semiconductor device at different stages in the method 300 .
- SOI includes a silicon substrate 410 , a dielectric layer 420 , and a silicon layer 440 . Different thicknesses of the dielectric layer 420 and the silicon layer 440 may be selected according to different requirements and application of the device.
- a patterned template 490 is used first to etch the silicon layer of the SOI.
- the patterned template 490 is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development. If a porous alumina membrane is used, the porous alumina membrane is directly stuck on the silicon layer 440 of the SOI (as shown in figure a in FIG. 15 ). A thin oxide layer may be formed in advance on the silicon layer 440 , facilitating subsequent removing of the porous alumina film. If a photoresist after exposure to extreme ultraviolet and development is used, the photoresist is first coated on the silicon layer 440 , then a light source for extreme ultraviolet lithography is used to expose the photoresist, and the patterned template 490 is obtained after development.
- a partial region of the patterned template 490 may be sheltered using a photoresist (as shown in figure b in FIG. 15 ) so that the silicon layer under the sheltered region is not etched.
- the silicon layer 440 may be selectively etched by controlling an etching parameter, without etching the dielectric layer 420 under the silicon layer 440 . When the dielectric layer 420 is exposed, etching is stopped.
- a window 441 whose aperture is gradually reduced is formed in the silicon layer 440 , that is, a top horizontal size of the window 441 is greater than a bottom horizontal size of the window 441 (as shown in figure b in FIG. 15 ).
- a removing method may be a chemical method.
- the patterned silicon layer 440 having the window 441 is used as a template to etch the dielectric layer 420 .
- a window 421 is formed in the dielectric layer 420 (as shown in figure c in FIG. 15 ). Because of the shadow effect, a bottom horizontal size of the window 421 is less than a top horizontal size of the window 421 , that is, the bottom horizontal size of the window 421 of the dielectric layer 420 is quite less than a size of a window of the patterned template 490 . Then the silicon layer that is not sheltered is removed (as shown in figure d in FIG. 15 ).
- a semiconductor material is selectively grown in the window 421 of the dielectric layer 420 so that a buffer layer is formed first; then, the semiconductor material continues to be grown in the buffer layer so that a semiconductor layer 430 is obtained (as shown in figure e in FIG. 15 ).
- a medium protective layer 155 is formed by using silicon oxide, silicon nitride, or the like.
- the semiconductor material is a III-V semiconductor material, which, for example, may be one or more of the following:
- aluminium phosphide AlP
- gallium phosphide GaP
- indium phosphide InP
- aluminium arsenide AlAs
- gallium arsenide GaAs
- indium arsenide InAs
- aluminium antimonide AlSb
- gallium antimonide GaSb
- indium antimonide InSb
- aluminium nitride AlN
- gallium nitride GaN
- indium nitride InN
- the growth method may include molecular beam epitaxy (MBE), chemical vapor deposition (CVD), atomic layer deposition (ALD), and variations thereof.
- the CVD may include metal-organic chemical vapor deposition (MOCVD), plasma enhanced chemical vapor deposition (PECVD), low pressure chemical vapor deposition (LPCVD), ultra high vacuum chemical vapor deposition (UHVCVD), reactive plasma chemical vapor deposition (RPCVD), and the like.
- MOCVD metal-organic chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- LPCVD low pressure chemical vapor deposition
- UHVCVD ultra high vacuum chemical vapor deposition
- RPCVD reactive plasma chemical vapor deposition
- the semiconductor material may further include a preset quantity of doped materials, to form a PN or PIN structure.
- the grown semiconductor material may form an active region, where the active region may include a structure such as a multi-quantum well or a quantum dot.
- the method 300 further includes:
- a waveguide is produced in the remaining part of the silicon layer 440 .
- the medium protective layer 155 further needs to be removed, and a gap left behind needs to be filled, to form a filling layer 150 .
- a material such as amorphous silicon may be used to fill the gap.
- a size of a window in a dielectric layer obtained by using the method for producing a semiconductor device in this embodiment of the present disclosure is quite less than a size of a window of a patterned template
- a relatively small window may be formed in the dielectric layer by controlling the size of the window of the patterned template, so as to meet a condition for growing different III-V semiconductor materials without a threading dislocation.
- a bottom horizontal size of the window formed in the dielectric layer is not greater than 20 nm, or may be less than 10 nm, or may be even less than 2 nm.
- a window whose bottom horizontal size is not greater than 20 nm may be formed in a dielectric layer according to the method for producing a semiconductor device in this embodiment of the present disclosure
- a III-V semiconductor material in a semiconductor device produced by using the method for producing a semiconductor device in this embodiment of the present disclosure has no threading dislocations. Therefore, a semiconductor device with relatively high performance can be produced according to the method for producing a semiconductor device in this embodiment of the present disclosure.
- the semiconductor device 100 in the foregoing embodiment of the present disclosure can be produced, and furthermore, with reference to the specific structure of the laser, the optical amplifier, the photodetector, or the transistor provided in the foregoing embodiment, a corresponding semiconductor device can be produced.
- FIG. 16 is a schematic flowchart of another method 400 for producing a semiconductor device according to another embodiment of the present disclosure. As shown in FIG. 16 , the method 400 includes:
- S 410 Produce a waveguide in a silicon layer of SOI, where the SOI includes a silicon substrate, a first dielectric layer on the silicon substrate, and the silicon layer on the first dielectric layer.
- FIG. 17 is schematic diagrams of a semiconductor device at different stages in the method 400 .
- SOI includes a silicon substrate 510 , a first dielectric layer 520 , and a silicon layer 540 .
- a waveguide is produced in the silicon layer 540 of the SOI, for example, a ridge waveguide is produced, as shown in figure a in FIG. 17 .
- a second dielectric layer 550 is formed on the silicon layer 540 having the waveguide.
- the second dielectric layer 550 is etched by using a patterned template 590 .
- the patterned template 590 is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development. Before etching, a partial region of the patterned template 590 may be sheltered using a photoresist, where a region that is not sheltered by the photoresist corresponds to a position of the waveguide (as shown in figure b in FIG. 17 ).
- the second dielectric layer 550 is etched, to expose the silicon layer 540 , and form a window 551 on the second dielectric layer 550 (as shown in figure c in FIG. 17 ).
- a bottom horizontal size of the window 551 formed on the second dielectric layer 550 is less than a top horizontal size of the window 551 . Therefore, a relatively small window may be formed in the second dielectric layer 550 by controlling a size of a window of the patterned template 590 , for example, a window whose bottom horizontal size is not greater than 20 nm is formed.
- a semiconductor material is selectively grown in the window 551 of the second dielectric layer 550 so that a buffer layer is formed first, and then the semiconductor material continues to be grown in the buffer layer so that a semiconductor layer 530 is obtained (as shown in figure d in FIG. 17 ).
- the semiconductor material is a III-V semiconductor material, which, for example, may be one or more of the following:
- aluminium phosphide AlP
- gallium phosphide GaP
- indium phosphide InP
- aluminium arsenide AlAs
- gallium arsenide GaAs
- indium arsenide InAs
- aluminium antimonide AlSb
- gallium antimonide GaSb
- indium antimonide InSb
- aluminium nitride AlN
- gallium nitride GaN
- indium nitride InN
- the semiconductor material may further include a preset quantity of doped materials.
- a window whose bottom horizontal size is not greater than 20 nm may be formed in a dielectric layer according to the method for producing a semiconductor device in this embodiment of the present disclosure
- a III-V semiconductor material in a semiconductor device produced by using the method for producing a semiconductor device in this embodiment of the present disclosure has no threading dislocations. Therefore, a semiconductor device with relatively high performance can be produced according to the method for producing a semiconductor device in this embodiment of the present disclosure.
- the semiconductor device 200 in the foregoing embodiment of the present disclosure can be produced, and furthermore, with reference to the specific structure of the laser, the optical amplifier, the photodetector, or the transistor provided in the foregoing embodiment, a corresponding semiconductor device can be produced.
- sequence numbers of the foregoing processes do not mean execution sequences in various embodiments of the present disclosure.
- the execution sequences of the processes should be determined according to functions and internal logic of the processes, and should not be construed as any limitation on the implementation processes of the embodiments of the present disclosure.
- the disclosed system, apparatus, and method may be implemented in other manners.
- the described apparatus embodiment is merely exemplary.
- the unit division is merely logical function division and may be other division in actual implementation.
- a plurality of units or components may be combined or integrated into another system, or some features may be ignored or not performed.
- the displayed or discussed mutual couplings or direct couplings or communication connections may be implemented through some interfaces.
- the indirect couplings or communication connections between the apparatuses or units may be implemented in electronic, mechanical, or other forms.
- the units described as separate parts may or may not be physically separate, and parts displayed as units may or may not be physical units, may be located in one position, or may be distributed on a plurality of network units. A part or all of the units may be selected according to actual needs to achieve the objectives of the solutions of the embodiments of the present disclosure.
- functional units in the embodiments of the present disclosure may be integrated into one processing unit, or each of the units may exist alone physically, or two or more units are integrated into one unit.
- the integrated unit may be implemented in a form of hardware, or may be implemented in a form of a software functional unit.
- the integrated unit When the integrated unit is implemented in the form of a software functional unit and sold or used as an independent product, the integrated unit may be stored in a computer-readable storage medium.
- the software product is stored in a storage medium and includes several instructions for instructing a computer device (which may be a personal computer, a server, or a network device) to perform all or a part of the steps of the methods described in the embodiments of the present disclosure.
- the foregoing storage medium includes: any medium that can store program code, such as a USB flash drive, a removable hard disk, a read-only memory (ROM), a random access memory (RAM), a magnetic disk, or an optical disc.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Optics & Photonics (AREA)
- Electromagnetism (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Ceramic Engineering (AREA)
- Light Receiving Elements (AREA)
- Recrystallisation Techniques (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Drying Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Lasers (AREA)
- Optical Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A semiconductor device and a method for producing a semiconductor device are disclosed. The semiconductor device includes: a first silicon layer; a first dielectric layer, located on the first silicon layer, where the first dielectric layer includes a window, and a bottom horizontal size of the window of the first dielectric layer is not greater than 20 nm; and a III-V semiconductor layer, located on the first dielectric layer and in the window of the first dielectric layer, and connected to the first silicon layer in the window of the first dielectric layer. A III-V semiconductor material of the semiconductor device has no threading dislocations, and therefore has relatively high performance.
Description
- This application is a continuation of International Application No. PCT/CN2013/090099, filed on Dec. 20, 2013, which is hereby incorporated by reference in its entirety.
- The present disclosure relates to the field of information technologies, and in particular, to a semiconductor device and a method for producing a semiconductor device.
- To improve performance of a microprocessor, an integrated circuit always keeps high-speed development of miniaturization and diversification. However, a reduction in device size and an increase in device density also cause some inevitable problems, for example, a signal delay and interconnect crosstalk. Due to high power consumption and a waste of energy caused by usage of an electrical interconnection medium, a requirement of high performance and low costs for a device in the semiconductor industry gradually cannot be met. It is found that optical interconnection can effectively resolve these problems and bring about many new functions to a conventional integrated circuit. Therefore, silicon photonics becomes an important research subject of a future optoelectronic integrated circuit.
- Silicon is a foundation stone of a microelectronic platform, is also indispensable for optoelectronic integration, and has advantages of high integration and low costs. Oxides of the silicon are excellent insulating materials, have a relatively high refractive-index difference, and may be used to guide light. However, the silicon is an indirect bandgap semiconductor and has very low efficiency in light absorption and emission; in addition, carrier mobility of the silicon is not high, leading to limitations to an application involving a high speed. On the contrary, a III-V compound semiconductor has a direct bandgap structure and high electron mobility, and a low dimensional system of the III-V compound semiconductor, for example, a multi-quantum well or a quantum dot, brings about much excellent performance to an optical gain, and brings about diverse changes to a device performance parameter by means of adjustment on material composition and optimization on a low dimensional structure. The III-V compound semiconductor may be used to produce a optoelectronic device such as a laser or a solar cell, and an electronic device, such as a high electron mobility transistor.
- A monolithic integration technology for producing a III-V semiconductor device is epitaxially growing a III-V material on a silicon substrate, to produce a device. However, because there are significant lattice mismatch and thermal mismatch between the silicon and a III-V material such as gallium arsenide or indium phosphide, directly growing the III-V material on the silicon leads to high-density threading dislocations, causing a degradation of device performance and a reduction in reliability.
- Embodiments of the present disclosure provide a semiconductor device and a method for producing a semiconductor device, which can provide a III-V semiconductor device without a threading dislocation.
- According to a first aspect, a semiconductor device is provided, including:
- a first silicon layer;
- a first dielectric layer, where the first dielectric layer is located on the first silicon layer, the first dielectric layer has a window, and a bottom horizontal size of the window of the first dielectric layer is not greater than 20 nm; and
- a III-V semiconductor layer, where the III-V semiconductor layer is distributed on the first dielectric layer, goes deeply into the window of the first dielectric layer, and is connected to the first silicon layer in the window of the first dielectric layer.
- With reference to the first aspect, in a first possible implementation manner, the window of the first dielectric layer is in a shape of an inverted taper or of a cylinder.
- With reference to the first aspect or the first possible implementation manner of the first aspect, in a second possible implementation manner, the first silicon layer is a silicon substrate; and
- the semiconductor device further includes:
- a second silicon layer, where the second silicon layer includes a waveguide, the second silicon layer is located on the first dielectric layer, a part, between the second silicon layer and the first silicon layer, of the first dielectric layer has no window, and the second silicon layer is directly or indirectly connected to the III-V semiconductor layer.
- With reference to the first aspect or the first possible implementation manner of the first aspect, in a third possible implementation manner, the first silicon layer includes a waveguide, where the window of the first dielectric layer is located on the waveguide; and
- the semiconductor device further includes:
- a second dielectric layer and a third silicon layer, where the third silicon layer is a silicon substrate, and the second dielectric layer is located under the first silicon layer and on the third silicon layer.
- With reference to the first aspect or any possible implementation manner of the first to third possible implementation manners of the first aspect, in a fourth possible implementation manner, the semiconductor device is a laser;
- the III-V semiconductor layer includes a buffer layer, an active region, an interlayer, an N-type doped transition layer, and a P-type doped transition layer; and
- the semiconductor device further includes an N electrode and a P electrode, where the N electrode is connected to the N-type doped transition layer, and the P electrode is connected to the P-type doped transition layer.
- With reference to the first aspect or any possible implementation manner of the first to third possible implementation manners of the first aspect, in a fifth possible implementation manner, the semiconductor device is an optical amplifier;
- the III-V semiconductor layer includes a buffer layer, an active region, an interlayer, an N-type doped transition layer, and a P-type doped transition layer; and
- the semiconductor device further includes an N electrode, a P electrode, and an antireflective film, where the N electrode is connected to the N-type doped transition layer, the P electrode is connected to the P-type doped transition layer, and the antireflective film is located on an end face of the III-V semiconductor layer.
- With reference to the first aspect or any possible implementation manner of the first to third possible implementation manners of the first aspect, in a sixth possible implementation manner, the semiconductor device is a photodetector;
- the III-V semiconductor layer includes an N region, a P region, and an intrinsic region; and
- the semiconductor device further includes an N electrode and a P electrode, where the N electrode is connected to the N region, and the P electrode is connected to the P region.
- With reference to the first aspect or the first possible implementation manner of the first aspect, in a seventh possible implementation manner, the semiconductor device is a transistor;
- the III-V semiconductor layer is a channel material of the transistor; and
- the semiconductor device further includes a source, a drain, a gate, and a gate dielectric layer, where the source, the drain, and the gate dielectric layer are connected to the III-V semiconductor layer, and the gate is connected to the gate dielectric layer.
- According to a second aspect, a method for producing a semiconductor device is provided, including:
- etching a silicon layer of SOI using a patterned template as a mask, where the SOI includes a silicon substrate, a dielectric layer on the silicon substrate, and the silicon layer on the dielectric layer; and when the dielectric layer is exposed, stopping the etching and removing the patterned template so that the silicon layer has a window;
- etching the dielectric layer using the silicon layer having the window as a template, and when the silicon substrate is exposed, stopping the etching and removing the silicon layer having the window so that the dielectric layer has a window, where a bottom horizontal size of the window of the dielectric layer is not greater than 20 nm; and
- growing a semiconductor material in the window of the dielectric layer to form a buffer layer, and continuing to grow the semiconductor material on the buffer layer to obtain a semiconductor layer.
- With reference to the second aspect, in a first possible implementation manner, the patterned template is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development.
- With reference to the second aspect or the first possible implementation manner of the second aspect, in a second possible implementation manner, the semiconductor material is a III-V semiconductor material.
- With reference to the second aspect or the first or second possible implementation manner of the second aspect, in a third possible implementation manner, the semiconductor material includes a preset quantity of doped materials.
- With reference to the second aspect or any possible implementation manner of the first to third possible implementation manners of the second aspect, in a fourth possible implementation manner, before the etching a silicon layer of SOI using a patterned template as a mask, the method further includes:
- sheltering a partial region of the patterned template using a photoresist so that the silicon layer under the sheltered region is not etched.
- With reference to the fourth possible implementation manner of the second aspect, in a fifth possible implementation manner, the method further includes:
- producing a waveguide in the silicon layer that is not etched.
- According to a third aspect, a method for producing a semiconductor device is provided, including:
- producing a waveguide in a silicon layer of SOI, where the SOI includes a silicon substrate, a first dielectric layer on the silicon substrate, and the silicon layer on the first dielectric layer;
- forming a second dielectric layer on the silicon layer;
- etching the second dielectric layer using a patterned template as a mask, and when the silicon layer is exposed, stopping the etching and removing the patterned template so that the second dielectric layer has a window, where a bottom horizontal size of the window of the second dielectric layer is not greater than 20 nm; and
- growing a semiconductor material in the window of the second dielectric layer to form a buffer layer, and continuing to grow the semiconductor material on the buffer layer to obtain a semiconductor layer.
- With reference to the third aspect, in a first possible implementation manner, the patterned template is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development.
- With reference to the third aspect or the first possible implementation manner of the third aspect, in a second possible implementation manner, the semiconductor material is a III-V semiconductor material.
- With reference to the third aspect or the first or second possible implementation manner of the third aspect, in a third possible implementation manner, the semiconductor material includes a preset quantity of doped materials.
- With reference to the third aspect or any possible implementation manner of the first to third possible implementation manners of the third aspect, in a fourth possible implementation manner, the producing a waveguide in a silicon layer of silicon on insulator (SOI) includes:
- producing a ridge waveguide in the silicon layer.
- With reference to the fourth possible implementation manner of the third aspect, in a fifth possible implementation manner, before the etching the second dielectric layer using a patterned template as a mask, the method further includes:
- sheltering a partial region of the patterned template using a photoresist, where a region that is not sheltered by the photoresist corresponds to a position of the ridge waveguide.
- Based on the foregoing technical solutions, for the semiconductor device in the embodiments of the present disclosure, a III-V semiconductor material is used, and the III-V semiconductor material of the semiconductor device in the embodiments of the present disclosure has no threading dislocations; therefore, the semiconductor device has relatively high performance.
- The following briefly describes the accompanying drawings required for describing the embodiments of the present disclosure.
-
FIG. 1 is a schematic structural diagram of a semiconductor device according to an embodiment of the present disclosure; -
FIG. 2 is a schematic structural diagram of a semiconductor device according to another embodiment of the present disclosure; -
FIG. 3 is a schematic structural diagram of a laser according to an embodiment of the present disclosure; -
FIG. 4 is a schematic structural diagram of an optical amplifier according to an embodiment of the present disclosure; -
FIG. 5 is a schematic structural diagram of a detector according to an embodiment of the present disclosure; -
FIG. 6 is a schematic structural diagram of a detector according to another embodiment of the present disclosure; -
FIG. 7 is a schematic structural diagram of a transistor according to an embodiment of the present disclosure; -
FIG. 8 is a schematic structural diagram of monolithic integration of a transistor according to an embodiment of the present disclosure; -
FIG. 9 is a schematic structural diagram of a semiconductor device according to another embodiment of the present disclosure; -
FIG. 10 is a schematic structural diagram of a laser according to another embodiment of the present disclosure; -
FIG. 11 is a schematic structural diagram of an optical amplifier according to another embodiment of the present disclosure; -
FIG. 12 is a schematic structural diagram of a detector according to another embodiment of the present disclosure; -
FIG. 13 is a schematic structural diagram of a detector according to another embodiment of the present disclosure; -
FIG. 14 is a schematic flowchart of a method for producing a semiconductor device according to an embodiment of the present disclosure; -
FIG. 15 is schematic diagrams of a semiconductor device at different stages in a method for producing a semiconductor device according to an embodiment of the present disclosure; -
FIG. 16 is a schematic flowchart of a method for producing a semiconductor device according to another embodiment of the present disclosure; and -
FIG. 17 is schematic diagrams of a semiconductor device at different stages in a method for producing a semiconductor device according to another embodiment of the present disclosure. - The following describes the technical solutions in the embodiments of the present disclosure with reference to the accompanying drawings in the embodiments of the present disclosure.
- It should be understood that the terms “first” and “second” in the embodiments of the present disclosure are only used to distinguish different content, and no other limitation is set to the embodiments of the present disclosure.
-
FIG. 1 is a schematic structural diagram of asemiconductor device 100 according to an embodiment of the present disclosure. As shown inFIG. 1 , thesemiconductor device 100 includes afirst silicon layer 110, a firstdielectric layer 120, and a III-V semiconductor layer 130. - The
first silicon layer 110 is a silicon substrate. - The
first dielectric layer 120 is located on thefirst silicon layer 110. A material of thefirst dielectric layer 120 may be silicon oxide, or silicon nitride, or a mixture thereof. - The
first dielectric layer 120 has awindow 121, and a bottom horizontal size of thewindow 121 is not greater than 20 nm. A quantity ofwindows 121 is not limited, and may change according to a size of thesemiconductor device 100. - The III-
V semiconductor layer 130 is distributed on thefirst dielectric layer 120 and goes deeply into thewindow 121 of thefirst dielectric layer 120. The III-V semiconductor layer 130 is connected to thefirst silicon layer 110 in thewindow 121 of thefirst dielectric layer 120. - The III-
V semiconductor layer 130 may be obtained by first growing a III-V semiconductor material in thewindow 121 and then continuing to grow the III-V semiconductor material on thefirst dielectric layer 120. The III-V semiconductor material may include one or more of the following: - aluminium phosphide (AlP), gallium phosphide (GaP), indium phosphide (InP), aluminium arsenide (AlAs), gallium arsenide (GaAs), indium arsenide (InAs), aluminium antimonide (AlSb), gallium antimonide (GaSb), indium antimonide (InSb), aluminium nitride (AlN), gallium nitride (GaN), indium nitride (InN), and ternary and quaternary compounds thereof.
- In this embodiment of the present disclosure, the bottom horizontal size of the
window 121 of thefirst dielectric layer 120 is not greater than 20 nm, that is, a size of a contact surface between the III-V semiconductor layer 130 and thefirst silicon layer 110 is not greater than 20 nm in any direction; in this way, the III-V semiconductor material in the window 121 (this means, the III-V semiconductor material on the contact surface) has no threading dislocations. That is, the semiconductor device in this embodiment of the present disclosure is a III-V semiconductor device without a threading dislocation. Because the III-V semiconductor material has a direct bandgap structure and relatively high electron mobility, which can improve performance of the semiconductor device, the semiconductor device in this embodiment of the present disclosure has relatively high crystalline quality and device performance. - Therefore, for the semiconductor device in this embodiment of the present disclosure, a III-V semiconductor material is used; the III-V semiconductor material has no threading dislocations, and therefore has relatively high performance.
- In this embodiment of the present disclosure, optionally, the
window 121 of thefirst dielectric layer 120 may be in a shape of an inverted taper or of a cylinder. In other words, in this embodiment of the present disclosure, only the bottom horizontal size of thewindow 121 is limited to be not greater than 20 nm, but a shape of thewindow 121 is not limited, that is, thewindow 121 may also be in another shape. Furthermore, when thewindow 121 is in a shape of an inverted taper or of a cylinder, a bottom diameter of thewindow 121 is not greater than 20 nm; when thewindow 121 is in another shape, the bottom horizontal size of thewindow 121 is not greater than 20 nm. - In this embodiment of the present disclosure, optionally, as shown in
FIG. 2 , thesemiconductor device 100 further includes: - a
second silicon layer 140. - The
second silicon layer 140 is located on thefirst dielectric layer 120, and a part, between thesecond silicon layer 140 and thefirst silicon layer 110, of thefirst dielectric layer 120 has no window. That is, thesecond silicon layer 140 is located on the part that has no window and that is of thefirst dielectric layer 120. Thesecond silicon layer 140 is directly or indirectly connected to the III-V semiconductor layer 130. Thesecond silicon layer 140 includes a waveguide, and light output from the III-V semiconductor layer 130 may be coupled into the waveguide. - Optionally, the
semiconductor device 100 may further include afilling layer 150. Thefilling layer 150 is used to fill a gap between the III-V semiconductor layer 130 and thesecond silicon layer 140. For example, a material such as amorphous silicon may be used to fill the gap. - Optionally, the
semiconductor device 100 in this embodiment of the present disclosure may be specifically a laser, an optical amplifier, a photodetector, a transistor, a solar cell, or the like. -
FIG. 3 is a schematic structural diagram of a laser according to an embodiment of the present disclosure. - As shown in
FIG. 3 , in this embodiment, thesemiconductor device 100 is a laser. - In this embodiment, the III-
V semiconductor layer 130 constitutes a main structure of the laser, including abuffer layer 131, anactive region 134, aninterlayer 133, an N-type dopedtransition layer 132, and a P-type dopedtransition layer 135. - The III-V semiconductor material in the
window 121 forms thebuffer layer 131, and the semiconductor material in thebuffer layer 131 has no threading dislocations. - Light of the laser is generated and amplified in the
active region 134. Theactive region 134 may include a multi-quantum well or a quantum dot, to improve an optical gain. - In this embodiment, the
semiconductor device 100 further includes anN electrode 160 and aP electrode 170, where theN electrode 160 is connected to the N-type dopedtransition layer 132, and theP electrode 170 is connected to the P-type dopedtransition layer 135. Optionally, thesemiconductor device 100 may further include a grating structure. - Light output from the main structure of the laser is coupled into the waveguide in the
second silicon layer 140. - For the laser in this embodiment, a III-V semiconductor material is used to form a main structure of the laser, and the III-V semiconductor material has no threading dislocations; therefore, the laser has relatively high performance.
-
FIG. 4 is a schematic structural diagram of an optical amplifier according to an embodiment of the present disclosure. - As shown in
FIG. 4 , in this embodiment, thesemiconductor device 100 is an optical amplifier, which is also referred to as a semiconductor optical amplifier (SOA). - Similar to the forgoing embodiment of the laser, the III-
V semiconductor layer 130 constitutes a main structure of the optical amplifier, including abuffer layer 131, anactive region 134, aninterlayer 133, an N-type dopedtransition layer 132, and a P-type dopedtransition layer 135. - The III-V semiconductor material in the
window 121 forms thebuffer layer 131, and the semiconductor material in thebuffer layer 131 has no threading dislocations. - Light input into the optical amplifier from outside is amplified in the
active region 134. Theactive region 134 may include a bulk material, a multi-quantum well, a quantum dot, a quantum wire, or the like. - In this embodiment, the
semiconductor device 100 further includes anN electrode 160, aP electrode 170, and anantireflective film 180. TheN electrode 160 is connected to the N-type dopedtransition layer 132, and theP electrode 170 is connected to the P-type dopedtransition layer 135. Theantireflective film 180 is located on an end face of the III-V semiconductor layer 130, and the antireflective film is also referred to as an anti-reflection coating. - Light output from the main structure of the optical amplifier is coupled into the waveguide in the
second silicon layer 140. - For the optical amplifier in this embodiment, a III-V semiconductor material is used to form a main structure of the optical amplifier, and the III-V semiconductor material has no threading dislocations; therefore, the optical amplifier has relatively high performance.
-
FIG. 5 andFIG. 6 are schematic structural diagrams of a photodetector according to an embodiment of the present disclosure. - In this embodiment, the
semiconductor device 100 is a photodetector. - As shown in
FIG. 5 andFIG. 6 , the III-V semiconductor layer 130 includes anN region 136, aP region 137, and anintrinsic region 138. - The
N region 136 and theP region 137 are doped regions. TheN region 136 and theP region 137 may be vertically distributed (as shown inFIG. 5 ), and may also be distributed on a device surface (as shown inFIG. 6 ). - The
semiconductor device 100 further includes anN electrode 160 and aP electrode 170. TheN electrode 160 is connected to theN region 136, and theP electrode 170 is connected to theP region 137. - Light is coupled into the detector from the waveguide in the
second silicon layer 140, so as to be detected. - For the photodetector in this embodiment, a III-V semiconductor material is used, and the III-V semiconductor material has no threading dislocations; therefore, the photodetector has relatively high performance.
-
FIG. 7 is a schematic structural diagram of a transistor according to an embodiment of the present disclosure. - As shown in
FIG. 7 , in this embodiment, thesemiconductor device 100 is a transistor. - The III-
V semiconductor layer 130 is a channel material of the transistor, that is, the transistor in this embodiment of the present disclosure is a III-V semiconductor transistor. The channel material may include a multi-quantum well or a quantum dot. - The
semiconductor device 100 further includes asource 181, adrain 182, agate 183, and agate dielectric layer 184. Thesource 181, thedrain 182, and thegate dielectric layer 184 are connected to the III-V semiconductor layer 130, and thegate 183 is connected to thegate dielectric layer 184. - The III-V semiconductor transistor in this embodiment of the present disclosure may be monolithically integrated with a Si transistor, as shown in
FIG. 8 . - Multiple transistors may be obtained by selecting different III-V semiconductor materials as channel materials. For example, a heterojunction constituted by two different bandgap materials is used as a channel material, and a high electron mobility transistor (HEMT) may be obtained. In addition, a metal-semiconductor field effect transistor (MESFET), a fin field effect transistor (FinFET), a modulation doped field effect transistor (MODFET), and the like may be further obtained.
- For the transistor in this embodiment, a III-V semiconductor material is used, and the III-V semiconductor material has no threading dislocations; therefore, the transistor has relatively high performance.
-
FIG. 9 is a schematic structural diagram of asemiconductor device 200 according to another embodiment of the present disclosure. As shown inFIG. 9 , thesemiconductor device 200 includes afirst silicon layer 210, a firstdielectric layer 220, and a III-V semiconductor layer 230. - The
first dielectric layer 220 is located on thefirst silicon layer 210. A material of thefirst dielectric layer 220 may be silicon oxide, or silicon nitride, or a mixture thereof. - The
first dielectric layer 220 has awindow 221, and a bottom horizontal size of thewindow 221 is not greater than 20 nm. A quantity ofwindows 221 is not limited, and may vary with a size of thesemiconductor device 200. - The III-
V semiconductor layer 230 is distributed on thefirst dielectric layer 220 and goes deeply into thewindow 221 of thefirst dielectric layer 220. The III-V semiconductor layer 230 is connected to thefirst silicon layer 210 in thewindow 221 of thefirst dielectric layer 220. - The III-
V semiconductor layer 230 may be obtained by first growing a III-V semiconductor material in thewindow 221, and continuing to grow the III-V semiconductor material on thefirst dielectric layer 220. The III-V semiconductor material may include one or more of the following: - aluminium phosphide (AlP), gallium phosphide (GaP), indium phosphide (InP), aluminium arsenide (AlAs), gallium arsenide (GaAs), indium arsenide (InAs), aluminium antimonide (AlSb), gallium antimonide (GaSb), indium antimonide (InSb), aluminium nitride (AlN), gallium nitride (GaN), indium nitride (InN), and ternary and quaternary compounds thereof.
- In this embodiment of the present disclosure, optionally, the
first silicon layer 210 includes a waveguide, for example, a ridge waveguide. Thewindow 221 of thefirst dielectric layer 220 is located on the waveguide. - Optionally, the
semiconductor device 200 further includes: - a
second dielectric layer 240 and athird silicon layer 250. - The
third silicon layer 250 is a silicon substrate. - The
second dielectric layer 240 is located under thefirst silicon layer 210 and on thethird silicon layer 250. A material of thesecond dielectric layer 240 is similar to that of thefirst dielectric layer 220, and may be silicon oxide, or silicon nitride, or a mixture thereof. - In this embodiment of the present disclosure, the bottom horizontal size of the
window 221 of thefirst dielectric layer 220 is not greater than 20 nm, that is, a size of a contact surface between the III-V semiconductor layer 230 and thefirst silicon layer 210 is not greater than 20 nm in any direction; in this way, the III-V semiconductor material in the window 221 (this means, the III-V semiconductor material on the contact surface) has no threading dislocations. That is, the semiconductor device in this embodiment of the present disclosure is a III-V semiconductor device without a threading dislocation. Because the III-V semiconductor material has a direct bandgap structure and relatively high electron mobility, which can improve performance of the semiconductor device, the semiconductor device in this embodiment of the present disclosure has relatively high crystalline quality and device performance. - In this embodiment of the present disclosure, optionally, the
window 221 of thefirst dielectric layer 220 may be in a shape of an inverted taper or of a cylinder. In other words, in this embodiment of the present disclosure, only the bottom horizontal size of thewindow 221 is limited to be not greater than 20 nm, but a shape of thewindow 221 is not limited, that is, thewindow 221 may also be in another shape. Furthermore, when thewindow 221 is in a shape of an inverted taper or of a cylinder, a bottom diameter of thewindow 221 is not greater than 20 nm; when thewindow 221 is in another shape, the bottom horizontal size of thewindow 221 is not greater than 20 nm in any direction. - Similar to the
semiconductor device 100 described above, thesemiconductor device 200 in this embodiment of the present disclosure may be specifically a laser, an optical amplifier, a photodetector, a transistor, a solar cell, or the like. -
FIG. 10 is a schematic structural diagram of a laser according to another embodiment of the present disclosure. - As shown in
FIG. 10 , in this embodiment, thesemiconductor device 200 is a laser. - In this embodiment, the III-
V semiconductor layer 230 constitutes a main structure of the laser, including abuffer layer 231, anactive region 234, aninterlayer 233, an N-type doped transition layer 232, and a P-type dopedtransition layer 235. - The III-V semiconductor material in the
window 221 forms thebuffer layer 231, and the semiconductor material in thebuffer layer 231 has no threading dislocations. - Light of the laser is generated and amplified in the
active region 234. Theactive region 234 may include a multi-quantum well or a quantum dot, to improve an optical gain. - In this embodiment, the
semiconductor device 200 further includes anN electrode 260 and aP electrode 270, where theN electrode 260 is connected to the N-type doped transition layer 232, and theP electrode 270 is connected to the P-type dopedtransition layer 235. Optionally, thesemiconductor device 200 may further include a grating structure. - Light output from the main structure of the laser is coupled into the waveguide in the
first silicon layer 210. - For the laser in this embodiment, a III-V semiconductor material is used to form a main structure of the laser, and the III-V semiconductor material has no threading dislocations; therefore, the laser has relatively high performance.
-
FIG. 11 is a schematic structural diagram of an optical amplifier according to another embodiment of the present disclosure. - As shown in
FIG. 11 , in this embodiment, thesemiconductor device 200 is an optical amplifier, which is also referred to as a semiconductor optical amplifier SOA. - The III-
V semiconductor layer 230 constitutes a main structure of the optical amplifier, including abuffer layer 231, anactive region 234, aninterlayer 233, an N-type doped transition layer 232, and a P-type dopedtransition layer 235. - The III-V semiconductor material in the
window 221 forms thebuffer layer 231, and the semiconductor material in thebuffer layer 231 has no threading dislocations. - Light input into the optical amplifier from outside is amplified in the
active region 234. Theactive region 234 may include a semiconductor material, a multi-quantum well, a quantum dot, a quantum wire, or the like. - In this embodiment, the
semiconductor device 200 further includes anN electrode 260 and aP electrode 270. TheN electrode 260 is connected to the N-type doped transition layer 232, and theP electrode 270 is connected to the P-type dopedtransition layer 235. Thesemiconductor device 200 further includes an antireflective film, located on an end face of the III-V semiconductor layer. - Light output from the main structure of the optical amplifier is coupled into the waveguide in the
first silicon layer 210. - For the optical amplifier in this embodiment, a III-V semiconductor material is used to form a main structure of the optical amplifier, and the III-V semiconductor material has no threading dislocations; therefore, the optical amplifier has relatively high performance.
-
FIG. 12 andFIG. 13 are schematic structural diagrams of a photodetector according to another embodiment of the present disclosure. - In this embodiment, the
semiconductor device 200 is a photodetector. - As shown in
FIG. 12 andFIG. 13 , the III-V semiconductor layer 230 includes anN region 236, aP region 237, and anintrinsic region 238. - The
N region 236 and theP region 237 are doped regions. TheN region 236 and theP region 237 may be vertically distributed (as shown inFIG. 12 ), and may also be distributed on a device surface (as shown inFIG. 13 ). - The
semiconductor device 200 further includes anN electrode 260 and aP electrode 270. TheN electrode 260 is connected to theN region 236, and theP electrode 270 is connected to theP region 237. - Light is coupled into the detector from the waveguide in the
first silicon layer 210, so as to be detected. - For the photodetector in this embodiment, a III-V semiconductor material is used, and the III-V semiconductor material has no threading dislocations; therefore, the photodetector has relatively high performance.
- The foregoing describes in detail the semiconductor device in the embodiments of the present disclosure, and a method for producing a semiconductor device in an embodiment of the present disclosure is described in detail in the following.
-
FIG. 14 is a schematic flowchart of amethod 300 for producing a semiconductor device according to an embodiment of the present disclosure. As shown inFIG. 14 , themethod 300 includes: - S310: Etch a silicon layer of Silicon On Insulator (SOI) using a patterned template as a mask, where the SOI includes a silicon substrate, a dielectric layer on the silicon substrate, and the silicon layer on the dielectric layer; and when the dielectric layer is exposed, stop the etching and remove the patterned template so that the silicon layer has a window.
- S320: Etch the dielectric layer using the silicon layer having the window as a template, and when the silicon substrate is exposed, stop the etching and remove the silicon layer having the window so that the dielectric layer has a window, where a bottom horizontal size of the window of the dielectric layer is not greater than 20 nm.
- S330: Grow a semiconductor material in the window of the dielectric layer to form a buffer layer, and continue to grow the semiconductor material on the buffer layer to obtain a semiconductor layer.
-
FIG. 15 is schematic diagrams of a semiconductor device at different stages in themethod 300. As shown inFIG. 15 , SOI includes asilicon substrate 410, adielectric layer 420, and asilicon layer 440. Different thicknesses of thedielectric layer 420 and thesilicon layer 440 may be selected according to different requirements and application of the device. - In S310, a
patterned template 490 is used first to etch the silicon layer of the SOI. - Optionally, the
patterned template 490 is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development. If a porous alumina membrane is used, the porous alumina membrane is directly stuck on thesilicon layer 440 of the SOI (as shown in figure a inFIG. 15 ). A thin oxide layer may be formed in advance on thesilicon layer 440, facilitating subsequent removing of the porous alumina film. If a photoresist after exposure to extreme ultraviolet and development is used, the photoresist is first coated on thesilicon layer 440, then a light source for extreme ultraviolet lithography is used to expose the photoresist, and thepatterned template 490 is obtained after development. - Before etching, a partial region of the patterned
template 490 may be sheltered using a photoresist (as shown in figure b inFIG. 15 ) so that the silicon layer under the sheltered region is not etched. - The
silicon layer 440 may be selectively etched by controlling an etching parameter, without etching thedielectric layer 420 under thesilicon layer 440. When thedielectric layer 420 is exposed, etching is stopped. - Because the patterned
template 490 exerts a shadow effect on an etched beam current, awindow 441 whose aperture is gradually reduced is formed in thesilicon layer 440, that is, a top horizontal size of thewindow 441 is greater than a bottom horizontal size of the window 441 (as shown in figure b inFIG. 15 ). - Next, the
patterned template 490 is removed, and a patternedsilicon layer 440 having thewindow 441 is obtained. A removing method may be a chemical method. - In S320, the patterned
silicon layer 440 having thewindow 441 is used as a template to etch thedielectric layer 420. Awindow 421 is formed in the dielectric layer 420 (as shown in figure c inFIG. 15 ). Because of the shadow effect, a bottom horizontal size of thewindow 421 is less than a top horizontal size of thewindow 421, that is, the bottom horizontal size of thewindow 421 of thedielectric layer 420 is quite less than a size of a window of the patternedtemplate 490. Then the silicon layer that is not sheltered is removed (as shown in figure d inFIG. 15 ). - In S330, a semiconductor material is selectively grown in the
window 421 of thedielectric layer 420 so that a buffer layer is formed first; then, the semiconductor material continues to be grown in the buffer layer so that asemiconductor layer 430 is obtained (as shown in figure e inFIG. 15 ). - Before growing the semiconductor material, a remaining part of the
silicon layer 440 is protected first, for example, a mediumprotective layer 155 is formed by using silicon oxide, silicon nitride, or the like. - Preferably, the semiconductor material is a III-V semiconductor material, which, for example, may be one or more of the following:
- aluminium phosphide (AlP), gallium phosphide (GaP), indium phosphide (InP), aluminium arsenide (AlAs), gallium arsenide (GaAs), indium arsenide (InAs), aluminium antimonide (AlSb), gallium antimonide (GaSb), indium antimonide (InSb), aluminium nitride (AlN), gallium nitride (GaN), indium nitride (InN), and ternary and quaternary compounds thereof.
- Optionally, the growth method may include molecular beam epitaxy (MBE), chemical vapor deposition (CVD), atomic layer deposition (ALD), and variations thereof. For example, the CVD may include metal-organic chemical vapor deposition (MOCVD), plasma enhanced chemical vapor deposition (PECVD), low pressure chemical vapor deposition (LPCVD), ultra high vacuum chemical vapor deposition (UHVCVD), reactive plasma chemical vapor deposition (RPCVD), and the like.
- Optionally, the semiconductor material may further include a preset quantity of doped materials, to form a PN or PIN structure. The grown semiconductor material may form an active region, where the active region may include a structure such as a multi-quantum well or a quantum dot.
- Optionally, the
method 300 further includes: - producing a waveguide in the silicon layer that is not etched.
- As shown in figure f in
FIG. 15 , a waveguide is produced in the remaining part of thesilicon layer 440. In addition, the mediumprotective layer 155 further needs to be removed, and a gap left behind needs to be filled, to form afilling layer 150. For example, a material such as amorphous silicon may be used to fill the gap. - Because a size of a window in a dielectric layer obtained by using the method for producing a semiconductor device in this embodiment of the present disclosure is quite less than a size of a window of a patterned template, a relatively small window may be formed in the dielectric layer by controlling the size of the window of the patterned template, so as to meet a condition for growing different III-V semiconductor materials without a threading dislocation. For example, a bottom horizontal size of the window formed in the dielectric layer is not greater than 20 nm, or may be less than 10 nm, or may be even less than 2 nm.
- Because a window whose bottom horizontal size is not greater than 20 nm may be formed in a dielectric layer according to the method for producing a semiconductor device in this embodiment of the present disclosure, a III-V semiconductor material in a semiconductor device produced by using the method for producing a semiconductor device in this embodiment of the present disclosure has no threading dislocations. Therefore, a semiconductor device with relatively high performance can be produced according to the method for producing a semiconductor device in this embodiment of the present disclosure.
- According to the
method 300 for producing a semiconductor device in this embodiment of the present disclosure, thesemiconductor device 100 in the foregoing embodiment of the present disclosure can be produced, and furthermore, with reference to the specific structure of the laser, the optical amplifier, the photodetector, or the transistor provided in the foregoing embodiment, a corresponding semiconductor device can be produced. -
FIG. 16 is a schematic flowchart of anothermethod 400 for producing a semiconductor device according to another embodiment of the present disclosure. As shown inFIG. 16 , themethod 400 includes: - S410: Produce a waveguide in a silicon layer of SOI, where the SOI includes a silicon substrate, a first dielectric layer on the silicon substrate, and the silicon layer on the first dielectric layer.
- S420: Form a second dielectric layer on the silicon layer.
- S430: Etch the second dielectric layer using a patterned template as a mask, and when the silicon layer is exposed, stop the etching and remove the patterned template so that the second dielectric layer has a window, where a bottom horizontal size of the window of the second dielectric layer is not greater than 20 nm.
- S440: Grow a semiconductor material in the window of the second dielectric layer to form a buffer layer, and continue to grow the semiconductor material on the buffer layer to obtain a semiconductor layer.
-
FIG. 17 is schematic diagrams of a semiconductor device at different stages in themethod 400. As shown inFIG. 17 , SOI includes asilicon substrate 510, a firstdielectric layer 520, and asilicon layer 540. - In S410, a waveguide is produced in the
silicon layer 540 of the SOI, for example, a ridge waveguide is produced, as shown in figure a inFIG. 17 . - In S420, a
second dielectric layer 550 is formed on thesilicon layer 540 having the waveguide. - In S430, the
second dielectric layer 550 is etched by using a patternedtemplate 590. - Optionally, the
patterned template 590 is a porous alumina membrane or a photoresist after exposure to extreme ultraviolet and development. Before etching, a partial region of the patternedtemplate 590 may be sheltered using a photoresist, where a region that is not sheltered by the photoresist corresponds to a position of the waveguide (as shown in figure b inFIG. 17 ). - The
second dielectric layer 550 is etched, to expose thesilicon layer 540, and form awindow 551 on the second dielectric layer 550 (as shown in figure c inFIG. 17 ). - Because the patterned
template 590 exerts a shadow effect on an etched beam current, a bottom horizontal size of thewindow 551 formed on thesecond dielectric layer 550 is less than a top horizontal size of thewindow 551. Therefore, a relatively small window may be formed in thesecond dielectric layer 550 by controlling a size of a window of the patternedtemplate 590, for example, a window whose bottom horizontal size is not greater than 20 nm is formed. - Next, the photoresist and the
patterned template 590 are removed. - In S440, a semiconductor material is selectively grown in the
window 551 of thesecond dielectric layer 550 so that a buffer layer is formed first, and then the semiconductor material continues to be grown in the buffer layer so that asemiconductor layer 530 is obtained (as shown in figure d inFIG. 17 ). - Preferably, the semiconductor material is a III-V semiconductor material, which, for example, may be one or more of the following:
- aluminium phosphide (AlP), gallium phosphide (GaP), indium phosphide (InP), aluminium arsenide (AlAs), gallium arsenide (GaAs), indium arsenide (InAs), aluminium antimonide (AlSb), gallium antimonide (GaSb), indium antimonide (InSb), aluminium nitride (AlN), gallium nitride (GaN), indium nitride (InN), and ternary and quaternary compounds thereof.
- Optionally, the semiconductor material may further include a preset quantity of doped materials.
- Because a window whose bottom horizontal size is not greater than 20 nm may be formed in a dielectric layer according to the method for producing a semiconductor device in this embodiment of the present disclosure, a III-V semiconductor material in a semiconductor device produced by using the method for producing a semiconductor device in this embodiment of the present disclosure has no threading dislocations. Therefore, a semiconductor device with relatively high performance can be produced according to the method for producing a semiconductor device in this embodiment of the present disclosure.
- According to the
method 400 for producing a semiconductor device in this embodiment of the present disclosure, thesemiconductor device 200 in the foregoing embodiment of the present disclosure can be produced, and furthermore, with reference to the specific structure of the laser, the optical amplifier, the photodetector, or the transistor provided in the foregoing embodiment, a corresponding semiconductor device can be produced. - It should be understood that sequence numbers of the foregoing processes do not mean execution sequences in various embodiments of the present disclosure. The execution sequences of the processes should be determined according to functions and internal logic of the processes, and should not be construed as any limitation on the implementation processes of the embodiments of the present disclosure.
- A person of ordinary skill in the art may be aware that, in combination with the examples described in the embodiments disclosed in this specification, units and algorithm steps may be implemented by electronic hardware, computer software, or a combination thereof. To clearly describe the interchangeability between the hardware and the software, the foregoing has generally described compositions and steps of each example according to functions. Whether the functions are performed by hardware or software depends on particular applications and design constraint conditions of the technical solutions. A person skilled in the art may use different methods to implement the described functions for each particular application, but it should not be considered that the implementation goes beyond the scope of the present disclosure.
- It may be clearly understood by a person skilled in the art that, for the purpose of convenient and brief description, for a detailed working process of the foregoing system, apparatus, and unit, reference may be made to a corresponding process in the foregoing method embodiments, and details are not described herein again.
- In the several embodiments provided in the present application, it should be understood that the disclosed system, apparatus, and method may be implemented in other manners. For example, the described apparatus embodiment is merely exemplary. For example, the unit division is merely logical function division and may be other division in actual implementation. For example, a plurality of units or components may be combined or integrated into another system, or some features may be ignored or not performed. In addition, the displayed or discussed mutual couplings or direct couplings or communication connections may be implemented through some interfaces. The indirect couplings or communication connections between the apparatuses or units may be implemented in electronic, mechanical, or other forms.
- The units described as separate parts may or may not be physically separate, and parts displayed as units may or may not be physical units, may be located in one position, or may be distributed on a plurality of network units. A part or all of the units may be selected according to actual needs to achieve the objectives of the solutions of the embodiments of the present disclosure.
- In addition, functional units in the embodiments of the present disclosure may be integrated into one processing unit, or each of the units may exist alone physically, or two or more units are integrated into one unit. The integrated unit may be implemented in a form of hardware, or may be implemented in a form of a software functional unit.
- When the integrated unit is implemented in the form of a software functional unit and sold or used as an independent product, the integrated unit may be stored in a computer-readable storage medium. Based on such an understanding, the technical solutions of the present disclosure essentially, or the part contributing to the prior art, or all or a part of the technical solutions may be implemented in the form of a software product. The software product is stored in a storage medium and includes several instructions for instructing a computer device (which may be a personal computer, a server, or a network device) to perform all or a part of the steps of the methods described in the embodiments of the present disclosure. The foregoing storage medium includes: any medium that can store program code, such as a USB flash drive, a removable hard disk, a read-only memory (ROM), a random access memory (RAM), a magnetic disk, or an optical disc.
- The foregoing descriptions are merely specific embodiments of the present disclosure, but are not intended to limit the protection scope of the present disclosure. Any modification or replacement readily figured out by a person skilled in the art within the technical scope disclosed in the present disclosure shall fall within the protection scope of the present disclosure. Therefore, the protection scope of the present disclosure shall be subject to the protection scope of the claims.
Claims (20)
1. A method for producing a semiconductor device, comprising:
etching a silicon layer of silicon on insulator (SOI) using a patterned template as a mask, wherein the SOI comprises a silicon substrate, a dielectric layer on the silicon substrate, and the silicon layer on the dielectric layer, and wherein a window of the silicon layer is etched to expose the dielectric layer;
etching the dielectric layer using the silicon layer having the window as a template, wherein a window of the dielectric layer is etched to expose the silicon substrate , and wherein the window of the dielectric layer is shaped to limit a size of contact surface exposed over the silicon substrate; and
growing a semiconductor material in the window of the dielectric layer to form a buffer layer, wherein the semiconductor material is further grown on the buffer layer to obtain a semiconductor layer, the limited size of the contact surface to reduce threading dislocations of the semiconductor material within the window of the dielectric layer.
2. The method according to claim 1 , wherein the size of the contact surface is based on a bottom horizontal size of the window of the dielectric layer, and wherein the bottom horizontal size is not greater than 20 nm.
3. The method according to claim 1 , wherein the semiconductor material is a III-V semiconductor material.
4. The method according to claim 1 , further comprising:
sheltering a partial region of the patterned template using a photoresist so that the silicon layer under the sheltered region is not etched.
5. The method according to claim 4 , wherein the method further comprises:
producing a waveguide in the silicon layer that is not etched.
6. A method for producing a semiconductor device, comprising:
forming a second dielectric layer on a silicon layer of SOI, wherein the SOI comprises a silicon substrate, a first dielectric layer on the silicon substrate, and the silicon layer on the first dielectric layer;
etching the second dielectric layer using a patterned template as a mask, and wherein a window of the second dielectric layer is etched to expose the silicon layer, and wherein the window of the second dielectric layer is shaped to limit a size of contact surface exposed over the silicon layer; and
growing a semiconductor material in the window of the second dielectric layer to form a buffer layer, wherein the semiconductor material is further grown on the buffer layer to obtain a semiconductor layer, the limited size of the contact surface to reduce threading dislocations of the semiconductor material within the window of the second dielectric layer.
7. The method according to claim 6 , wherein the size of the contact surface is based on a bottom horizontal size of the window of the second dielectric layer, and wherein the bottom horizontal size is not greater than 20 nm.
8. The method according to claim 6 , wherein the semiconductor material is a III-V semiconductor material.
9. The method according to claim 6 , wherein further comprising:
producing a ridge waveguide in the silicon layer.
10. The method according to claim 9 , wherein further comprising:
sheltering a partial region of the patterned template using a photoresist, wherein a region that is not sheltered by the photoresist corresponds to a position of the ridge waveguide.
11. A semiconductor device, comprising:
a first silicon layer;
a first dielectric layer, which is formed on the first silicon layer, wherein a window of the first dielectric layer is etched to expose the first silicon layer, and wherein the window of the first dielectric layer is shaped to limit a size of contact surface exposed over the first silicon layer; and
a semiconductor material layer, wherein the semiconductor material layer is grown on the first dielectric layer, wherein a part of the semiconductor material layer is grown into the window of the first dielectric layer and in contact with the first silicon layer over the contact surface, wherein the limited size of the contact surface is configured to reduce threading dislocations of the semiconductor material layer within the window of the first dielectric layer.
12. The semiconductor device according to claim 11 , wherein the size of the contact surface is based on a bottom horizontal size of the window of the first dielectric layer, and wherein the bottom horizontal size is not greater than 20 nm.
13. The semiconductor device according to claim 11 , wherein the semiconductor material is a III-V semiconductor material.
14. The semiconductor device according to claim 11 , wherein the window of the first dielectric layer is in a shape of an inverted taper or in a shape of a cylinder.
15. The semiconductor device according to claim 11 , wherein the semiconductor device further comprises:
a second silicon layer on the first dielectric layer, wherein the second silicon layer comprises a waveguide, and wherein the second silicon layer is directly or indirectly connected to the semiconductor material layer to couple light from the semiconductor material layer into the waveguide.
16. The semiconductor device according to claim 11 , wherein the first silicon layer comprises a waveguide to couple light output from the semiconductor material layer, and wherein the semiconductor device further comprises:
a second dielectric layer under the first silicon layer; and
a third silicon layer under the second dielectric layer, wherein the third silicon layer is a silicon substrate.
17. The semiconductor device according to claim 11 , wherein the semiconductor device is a laser, wherein the semiconductor material layer comprises a buffer layer, an active region, an interlayer, an N-type doped transition layer, and a P-type doped transition layer, and wherein the semiconductor device further comprises an N electrode and a P electrode, wherein the N electrode is connected to the N-type doped transition layer, and the P electrode is connected to the P-type doped transition layer.
18. The semiconductor device according to claim 11 , wherein the semiconductor device is an optical amplifier, wherein the semiconductor material layer comprises a buffer layer, an active region, an interlayer, an N-type doped transition layer, and a P-type doped transition layer, and wherein
the semiconductor device further comprises an N electrode, a P electrode, and an antireflective film on an end face of the semiconductor material layer, wherein the N electrode is connected to the N-type doped transition layer, the P electrode is connected to the P-type doped transition layer.
19. The semiconductor device according to claim 11 , wherein the semiconductor device is a photodetector, wherein the semiconductor material layer comprises an N region, a P region, and an intrinsic region, and wherein the semiconductor device further comprises an N electrode and a P electrode, wherein the N electrode is connected to the N region, and the P electrode is connected to the P region.
20. The semiconductor device according to claim 11 , wherein the semiconductor device is a transistor,
wherein the semiconductor material layer is a channel material of the transistor, and wherein the semiconductor device further comprises a source, a drain, a gate, and a gate dielectric layer, wherein the source, the drain, and the gate dielectric layer are connected to the semiconductor material layer, and the gate is connected to the gate dielectric layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/975,496 US10234629B2 (en) | 2013-12-20 | 2018-05-09 | Method for reducing threading dislocation of semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2013/090099 WO2015089826A1 (en) | 2013-12-20 | 2013-12-20 | Semiconductor device and method for manufacturing same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2013/090099 Continuation WO2015089826A1 (en) | 2013-12-20 | 2013-12-20 | Semiconductor device and method for manufacturing same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/975,496 Division US10234629B2 (en) | 2013-12-20 | 2018-05-09 | Method for reducing threading dislocation of semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160291248A1 true US20160291248A1 (en) | 2016-10-06 |
Family
ID=53401994
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/186,681 Abandoned US20160291248A1 (en) | 2013-12-20 | 2016-06-20 | Semiconductor device and method for producing semiconductor device |
US15/975,496 Active US10234629B2 (en) | 2013-12-20 | 2018-05-09 | Method for reducing threading dislocation of semiconductor device |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/975,496 Active US10234629B2 (en) | 2013-12-20 | 2018-05-09 | Method for reducing threading dislocation of semiconductor device |
Country Status (6)
Country | Link |
---|---|
US (2) | US20160291248A1 (en) |
EP (2) | EP3070751A4 (en) |
JP (1) | JP2017511596A (en) |
KR (1) | KR20160089519A (en) |
CN (2) | CN109860022B (en) |
WO (1) | WO2015089826A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR3060772A1 (en) * | 2016-12-20 | 2018-06-22 | Thales | OPTIMIZED INTEGRATED PHOTONIC CIRCUIT |
US20210066537A1 (en) * | 2019-08-26 | 2021-03-04 | Rockley Photonics Limited | Method of manufacturing a iii-v based optoelectronic device |
TWI721332B (en) * | 2018-05-14 | 2021-03-11 | 美商格芯(美國)集成電路科技有限公司 | Semiconductor devices including active regions in ram areas with deposition determined pitch |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108054182B (en) * | 2017-12-19 | 2024-04-12 | 苏州矩阵光电有限公司 | Compound semiconductor silicon-based hybrid device and preparation method thereof |
JP7139960B2 (en) * | 2019-01-10 | 2022-09-21 | 株式会社デンソー | semiconductor equipment |
CN112186050A (en) * | 2019-07-04 | 2021-01-05 | 上海新微技术研发中心有限公司 | III-V/Si heterostructure based on wafer bonding technology and integration method |
US20230005745A1 (en) * | 2019-12-03 | 2023-01-05 | Nippon Telegraph And Telephone Corporation | Forming Method for Semiconductor Layer |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080187018A1 (en) * | 2006-10-19 | 2008-08-07 | Amberwave Systems Corporation | Distributed feedback lasers formed via aspect ratio trapping |
US7812357B2 (en) * | 2005-12-15 | 2010-10-12 | Lg Electronics Inc. | LED having vertical structure and method for fabricating the same |
US20120028444A1 (en) * | 2010-07-29 | 2012-02-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Defect-free hetero-epitaxy of lattice mismatched semiconductors |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US187018A (en) * | 1877-02-06 | Improvement in harrows | ||
US4806996A (en) | 1986-04-10 | 1989-02-21 | American Telephone And Telegraph Company, At&T Bell Laboratories | Dislocation-free epitaxial layer on a lattice-mismatched porous or otherwise submicron patterned single crystal substrate |
JP3838718B2 (en) * | 1996-12-13 | 2006-10-25 | 京セラ株式会社 | Optical device mounting substrate manufacturing method and optical module manufacturing method |
KR100413792B1 (en) * | 1997-07-24 | 2004-02-14 | 삼성전자주식회사 | Short wavelength surface emitting laser device including dbr having stacked structure of gan layer and air layer and fabricating method thereof |
US6372599B1 (en) * | 1999-01-14 | 2002-04-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
US6730588B1 (en) * | 2001-12-20 | 2004-05-04 | Lsi Logic Corporation | Method of forming SiGe gate electrode |
JP3946062B2 (en) * | 2002-03-18 | 2007-07-18 | シャープ株式会社 | Display device and manufacturing method thereof |
US7029959B1 (en) * | 2003-05-06 | 2006-04-18 | Advanced Micro Devices, Inc. | Source and drain protection and stringer-free gate formation in semiconductor devices |
JP4457576B2 (en) * | 2003-05-08 | 2010-04-28 | 住友電気工業株式会社 | Group III-V compound crystal and method for producing the same |
KR20060077807A (en) * | 2004-12-31 | 2006-07-05 | 엘지전자 주식회사 | Light emitting diode formed by latteral growth and method for fabricating the same |
US7638842B2 (en) | 2005-09-07 | 2009-12-29 | Amberwave Systems Corporation | Lattice-mismatched semiconductor structures on insulators |
KR100705225B1 (en) * | 2005-12-15 | 2007-04-06 | 엘지전자 주식회사 | Method of fabricating vertical type light emitting device |
FR2910700B1 (en) * | 2006-12-21 | 2009-03-20 | Commissariat Energie Atomique | METHOD FOR MANUFACTURING SOI SUBSTRATE COMBINING SILICON BASED ZONES AND GaAs ZONES |
US7893798B2 (en) * | 2007-05-09 | 2011-02-22 | Innovative Micro Technology | Dual substrate MEMS plate switch and method of manufacture |
WO2009020433A1 (en) * | 2007-08-08 | 2009-02-12 | Agency For Science, Technology And Research | A semiconductor arrangement and a method for manufacturing the same |
KR20110056493A (en) * | 2008-10-02 | 2011-05-30 | 스미또모 가가꾸 가부시키가이샤 | Semiconductor substrate, electronic device and method for manufacturing semiconductor substrate |
DE102009051520B4 (en) * | 2009-10-31 | 2016-11-03 | X-Fab Semiconductor Foundries Ag | Process for the production of silicon semiconductor wafers with layer structures for the integration of III-V semiconductor devices |
CN102107852B (en) * | 2009-12-24 | 2013-05-22 | 中国科学院微电子研究所 | Semiconductor nano structure and manufacturing method and application thereof |
CN102332423B (en) | 2011-05-25 | 2013-11-06 | 湖南红太阳光电科技有限公司 | Process for reducing chemical-mechanical polishing crack on buried layer cavity silicon-on-insulator (SOI) wafer |
CN103390698A (en) * | 2012-05-08 | 2013-11-13 | 华夏光股份有限公司 | Light-emitting diode and manufacturing method thereof |
CN102882129A (en) * | 2012-10-25 | 2013-01-16 | 中国科学院半导体研究所 | Method for preparing multi-wavelength silica-based hybrid laser array by changing width of silicon waveguide |
US9287115B2 (en) * | 2014-03-12 | 2016-03-15 | International Business Machines Corporation | Planar III-V field effect transistor (FET) on dielectric layer |
US9704958B1 (en) * | 2015-12-18 | 2017-07-11 | International Business Machines Corporation | III-V field effect transistor on a dielectric layer |
US9837302B1 (en) * | 2016-08-26 | 2017-12-05 | Qualcomm Incorporated | Methods of forming a device having semiconductor devices on two sides of a buried dielectric layer |
US10090409B2 (en) * | 2016-09-28 | 2018-10-02 | Monolithic Power Systems, Inc. | Method for fabricating LDMOS with self-aligned body |
-
2013
- 2013-12-20 EP EP13899857.0A patent/EP3070751A4/en not_active Withdrawn
- 2013-12-20 EP EP18160118.8A patent/EP3428957B1/en active Active
- 2013-12-20 CN CN201811378239.7A patent/CN109860022B/en active Active
- 2013-12-20 CN CN201380004030.3A patent/CN105264674B/en active Active
- 2013-12-20 JP JP2016541187A patent/JP2017511596A/en active Pending
- 2013-12-20 KR KR1020167017473A patent/KR20160089519A/en not_active Application Discontinuation
- 2013-12-20 WO PCT/CN2013/090099 patent/WO2015089826A1/en active Application Filing
-
2016
- 2016-06-20 US US15/186,681 patent/US20160291248A1/en not_active Abandoned
-
2018
- 2018-05-09 US US15/975,496 patent/US10234629B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7812357B2 (en) * | 2005-12-15 | 2010-10-12 | Lg Electronics Inc. | LED having vertical structure and method for fabricating the same |
US20080187018A1 (en) * | 2006-10-19 | 2008-08-07 | Amberwave Systems Corporation | Distributed feedback lasers formed via aspect ratio trapping |
US20120028444A1 (en) * | 2010-07-29 | 2012-02-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Defect-free hetero-epitaxy of lattice mismatched semiconductors |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR3060772A1 (en) * | 2016-12-20 | 2018-06-22 | Thales | OPTIMIZED INTEGRATED PHOTONIC CIRCUIT |
TWI721332B (en) * | 2018-05-14 | 2021-03-11 | 美商格芯(美國)集成電路科技有限公司 | Semiconductor devices including active regions in ram areas with deposition determined pitch |
US20210066537A1 (en) * | 2019-08-26 | 2021-03-04 | Rockley Photonics Limited | Method of manufacturing a iii-v based optoelectronic device |
US11784456B2 (en) * | 2019-08-26 | 2023-10-10 | Rockley Photonics Limited | Method of manufacturing a III-V based optoelectronic device |
Also Published As
Publication number | Publication date |
---|---|
CN105264674A (en) | 2016-01-20 |
KR20160089519A (en) | 2016-07-27 |
EP3070751A4 (en) | 2017-01-11 |
EP3070751A1 (en) | 2016-09-21 |
EP3428957A1 (en) | 2019-01-16 |
EP3428957B1 (en) | 2021-12-08 |
CN105264674B (en) | 2019-01-18 |
WO2015089826A1 (en) | 2015-06-25 |
CN109860022A (en) | 2019-06-07 |
US10234629B2 (en) | 2019-03-19 |
JP2017511596A (en) | 2017-04-20 |
US20180259708A1 (en) | 2018-09-13 |
CN109860022B (en) | 2022-09-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10234629B2 (en) | Method for reducing threading dislocation of semiconductor device | |
US8278687B2 (en) | Semiconductor heterostructures to reduce short channel effects | |
US20130105946A1 (en) | Semiconductor device including group iii-v compound semiconductor layer, and method of manufacturing the semiconductor device | |
JP2014204125A (en) | Substrate structure and semiconductor element including the same | |
US20180315591A1 (en) | Hetero-integration of iii-n material on silicon | |
JP2013110160A (en) | Semiconductor nanodevice | |
TW201721871A (en) | High mobility field effect transistors with a retrograded semiconductor source/drain | |
TW202018770A (en) | Method for manufacturing semiconductor arrangement | |
JP6525554B2 (en) | CMOS device including substrate structure | |
US10096975B1 (en) | Laterally grown edge emitting laser | |
CN109801930B (en) | Hetero semiconductor structure and method for manufacturing the same | |
JPH06342811A (en) | Field effect transistor and its manufacture | |
US20150129926A1 (en) | Semiconductor device and manufacturing method thereof | |
US11164939B2 (en) | Tunnel field-effect transistor and method for forming the same | |
CN103280425B (en) | A kind of compound substrate and manufacture method thereof with separator | |
US11728448B2 (en) | Fabrication of a semiconductor device including a quantum dot structure | |
US9948059B2 (en) | Semiconductor laser light source and fabrication method | |
JP5367637B2 (en) | Semiconductor element | |
US8796117B2 (en) | Structure of high electron mobility transistor growth on Si substrate and the method thereof | |
US11025029B2 (en) | Monolithic III-V nanolaser on silicon with blanket growth | |
US20230033374A1 (en) | Fabrication of a semiconductor device | |
JP2005150136A (en) | Method of manufacturing semiconductor element made of nitride-based compound | |
JP2009124166A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HUAWEI TECHNOLOGIES CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANGFU, YOURUI;REEL/FRAME:039220/0984 Effective date: 20160722 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |