US20160259738A1 - Above motherboard interposer with quarter wavelength electrical paths - Google Patents
Above motherboard interposer with quarter wavelength electrical paths Download PDFInfo
- Publication number
- US20160259738A1 US20160259738A1 US15/156,211 US201615156211A US2016259738A1 US 20160259738 A1 US20160259738 A1 US 20160259738A1 US 201615156211 A US201615156211 A US 201615156211A US 2016259738 A1 US2016259738 A1 US 2016259738A1
- Authority
- US
- United States
- Prior art keywords
- processor
- circuit
- interposer
- substrate
- interconnects
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/04—Supports for storage elements, e.g. memory modules; Mounting or fixing of storage elements on such supports
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/32—Holders for supporting the complete device in operation, i.e. detachable fixtures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/4985—Flexible insulating substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
- H05K1/0243—Printed circuits associated with mounted high frequency components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0296—Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/147—Structural association of two or more printed circuits at least one of the printed circuits being bent or folded, e.g. by using a flexible printed circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/181—Printed circuits structurally associated with non-printed electric components associated with surface mounted components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/189—Printed circuits structurally associated with non-printed electric components characterised by the use of a flexible or folded printed circuit
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/141—One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10159—Memory
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10189—Non-printed connector
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10507—Involving several components
- H05K2201/10515—Stacked components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10507—Involving several components
- H05K2201/10522—Adjacent components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K7/00—Constructional details common to different types of electric apparatus
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
Definitions
- signal integrity As the transmission speed increases, previously inconsequential circuit non-idealities such as cross-talk, line capacitance, and impedance discontinuities, have a greater impact on the signal fidelity, which limits the achievable speed to a level below that what the native semiconductor devices could otherwise support.
- the signal lines between the CPU and memory or other peripherals may be crafted as transmission lines having a specific line impedance, with driving and load end terminations, or as simple wires.
- Transmission lines generally provide the highest speed signal transmission environment, but the requirement that they be resistively terminated for proper signal integrity mandates the use of extra power supplies and termination resistors, and an attendant increase in power. If properly terminated an ideal transmission line can provide good signal fidelity independent of length; however, in the case of a memory system, each connection, or “Tap”, along the line, and the series resistance inherent in the wire itself, disrupt or attenuate the signal along the line and place a limit on the useful length at any given frequency of operation.
- Signal lines may also be designed as simple wires, in which case they do not require termination; however, their performance is now limited by the series resistance of the metal, and the parasitic capacitance to ground and/or other nearby wires.
- each signal line consumes a portion of the signal power present at the input end of the line, converting the electrical energy into heat and in the process attenuating the signal.
- Amplifiers, buffers, and repeaters may alleviate this issue, but these all contribute to increased overall component count and board area, increased power and thermal load, and increased cost and complexity of the system.
- Signal lines crafted as simple wires are also sensitive to, and limited by, their capacitance to ground and surrounding conductors. As the length of the line increases, or the physical distance to ground or other conductors is reduced, or the number of taps increases, the line capacitance increases. Higher capacitance, coupled with higher resistance, results in lower signal path bandwidth, which in the case of a digital pulse train slows the rising and falling edges. As the edges slow the pulse stretches out in time, so fewer bits of data can be transmitted in a given interval and data transfer rate drops or become limited. As the pulse transmission rate is increased the data bits can run together resulting in errors due to so-called inter-symbol interference.
- Discontinuities typically consist of transitions in the size and thickness of the metal or other conductive material forming the signal path. For example, a signal line transition to the contact pad of a through-via on a printed circuit board, a trace turning a corner, a signal line intersecting the contact pad for a memory connector, or for a pin on the ball grid array or land grid array on an integrated circuit, all cause discontinuities. These change the local impedance of a transmission line on the one hand, or add capacitance to a simple wire on the other hand, both of which distort the shape of the signal due to reflections or simply reduce the bandwidth and, hence, the amplitude. All of these effects impact the signal integrity, in turn leading to data errors that require compensation such as periodic retransmission of the signals, confirmation signaling, or other typical error correction approached.
- One approach to handling signal integrity problems involves boosting the power of the signal to compensate for attenuation or distortion, resulting in higher power consumption for the CPU and the peripheral circuits. This also produces a higher level of heat to manage. Heat in general causes a degradation in the semiconductor devices due to increased current leakage within the transistors, as well as a general reduction in transistor operating speed due to decreased conductor mobility. This mitigation approach can result in a cycle of boosting the power to overcome the loss of speed, generating more heat because of the increased power, which then requires a further increase in power and heat, until one reaches a practical or economic limit.
- FIG. 1 shows an embodiment of an above motherboard interposer.
- FIG. 2 shows a plan view of an embodiment of an above motherboard interposer.
- FIG. 3 shows an embodiment of a motherboard having a connector.
- FIG. 4 shows an embodiment of a CPU mounted into the connector with an interposer.
- FIG. 5 shows an embodiment of a flexible interposer.
- FIGS. 6A and 6B shows an embodiment of an alternative packaging arrangement.
- FIGS. 7A and 7B show an alternative embodiment of an alternative packaging arrangement.
- FIG. 8 shows a side view of an embodiment of an interposer with spring contacts.
- FIGS. 9 and 10 show side views of an embodiment of an interposer having elastomer contacts.
- FIG. 11 shows a prior art fanout length of DIMM connectors on a motherboard.
- FIG. 12 shows a fanout length of an above board interposer.
- FIG. 13 shows a prior art embodiment of a signal path having multiple different discontinuities.
- FIG. 14 shows the TDR response of an embodiment of an above board interposer signal line.
- FIG. 15 displays a TDR signature of the signal path of a conventional motherboard to memory module path.
- FIGS. 16-19 show embodiments of the above board interposer configured to ensure equal path lengths.
- FIG. 20 shows an embodiment of a motherboard with typical DRAM memory wiring.
- FIG. 21 shows an embodiment of a motherboard with DRAM memory wiring eliminated.
- FIG. 22 shows an embodiment of an above board interposer having peripheral circuits to function as off chip DRAM cache.
- FIG. 23 shows an embodiment of an interposer having short length memory thermal paths to a CPU heat sink.
- FIG. 24 shows an embodiment of the interposer having peripheral circuits in direct contact with a heat sink.
- FIG. 25 shows an embodiment of an interposer having peripheral circuits connected to the heat sink with a graphite thermal sheet material or other similar heat transfer media.
- FIG. 26 shows an embodiment of an interposer having an air-cooled heat sink.
- FIG. 27 shows an embodiment having an interposer coupled to another circuit.
- FIG. 28 shows an embodiment of an interposer mated to a CPU pin grid array.
- FIG. 1 shows an embodiment of an “above motherboard” or “above board” interposer.
- the term “above motherboard” refers to the location of the interposer as being up above the socket or mounting plane for the central processing unit.
- the term “central processing unit” may be the main processor for a computing device or may be the processor on any kind of accessory board, such as a video or audio board, although the term may be referred to as a CPU.
- the term “above motherboard” also refers to the configurations of the connections between the processing unit and peripheral circuits.
- the peripheral circuits here are those that reside upon the above board interposer, to which the connections are made through the interposer, rather than through the motherboard. While several examples are given below, the peripheral circuits may be any type of integrated circuit and no limitation to any particular type is implied.
- FIG. 1 shows a CPU package 10 mounted to a motherboard 12 through a connector 16 .
- the connector consists of a land grid array (LGA) using springs such as 20 to make connections between the array of connections on the CPU package and the array of connectors such as 18 and 22 on the motherboard to which the processor will connect.
- the connectors are LGA connections, but may also consist of a ball grid array (BGA), a pin grid array (PGA), elastomer contacts, etc., for either the connector between the CPU and the above board interposer or between the above board interposer and the motherboard.
- BGA ball grid array
- PGA pin grid array
- elastomer contacts etc.
- connection path 28 between the connector 18 and the motherboard 12 will pass through.
- connection between connector 22 and the motherboard has been rerouted to pass through the interposer 14 , and will not make connection to the motherboard.
- FIG. 2 shows a plan view of the same configuration.
- Motherboard 12 has a connector 16 that may consist of a LGA, BGA, etc., forming an array of connections to which the CPU 10 will connect to the motherboard 12 .
- the above board interposer 14 lies between the CPU 10 and the connector 16 .
- the above board interposer 14 includes peripheral circuits 30 .
- Peripheral circuits may comprise memory, PCIe circuits, solid state disk drives, etc.
- FIGS. 3-5 show a side view of an embodiment of the above board interposer.
- FIG. 3 shows the motherboard 12 upon which resides the connector 16 .
- the peripheral circuits 30 comprise at least one memory circuit.
- the memory utilized by the CPU 10 would typically reside somewhere on the motherboard 12 , such as in the dual inline memory module (DIMM) connectors 40 .
- DIMM dual inline memory module
- the CPU has been mounted into the connector 16 with the interposer 14 in place.
- the interposer is flexible, allowing the portion or portions of the interposer to fold up perpendicular to the connector. This allows the interposer to be used with any socketed or otherwise insertable processor without impacting the current architecture on the motherboard.
- FIGS. 6A and 6B show an alternative packaging arrangement in which there is a LGA/spring connection 16 between the motherboard 12 and the interposer 14 , as well as the connector 46 between the interposer and the CPU package 10 .
- FIG. 6A shows the CPU, the interposer, the sockets 16 and 46 as separate components.
- FIG. 6B shows the components assembled together. The resulting structure has pass through connections such as 28 , “T” connections such as 27 , and rerouted connections such as 24 .
- the peripheral circuits 30 reside on one side of the interposer.
- FIGS. 7A and 7B show a similar arrangement as FIGS. 6A and 6B , except that the interposer has connectors 50 .
- the peripheral circuits 30 in this embodiment are attached to auxiliary interposer substrates such as 44 .
- the auxiliary interposer substrates connect to the above board interposer 14 connects through connectors 50 .
- These connectors such as 50 may be populated or not, as desired. This configuration allows highly flexible arrangements of peripheral circuits in close proximity with the CPU. Further, the auxiliary interposers may also be flexible to allow them to be bent to accommodate a particular architecture, or may be pre-bent or flexed to allow their arrangement.
- FIG. 8 shows a side view of the interposer in contact with spring contacts.
- the connection can consist of spring contacts such as in an LGA connector, or other types of connectors, as mentioned previously.
- Test interposers are typically employed to allow a device to be tested without damaging the device, and typically do not remain in place during normal operation; most importantly, however, test interposers are not required for proper operation of the device, in contrast to the above board interposer which is a key, required, functional element of the system.
- Test interposers typically have one of two types of connections, a T-type connection or an ‘out-and-back’ connection.
- a T-connection a pass-through connection may have a further branch off of the side of it, similar to the letter T.
- An out-and-back connection has a connection that goes out from the connector on the CPU and then back to the same connector. It should be noted, that in contrast to the above board interposer, the connection either passes through or gets rerouted through the interposer, typically not both, although the T connections could be used as well. FIG. 8 shows this in comparison.
- At least three layers exist in the interposer a layer of nonconductive material 64 , such as polyimide or FR-4, a layer of metal used to make connections in the above board interposer, and a solder mask 66 used to insulate the metal layer 68 from unwanted contact with other devices or features, and define access points to the metal layer 68 at locations at which connections to other devices or features will be formed. For pass through contacts, such as 28 , none of these three layers are involved. For a connection that mimics a test interposer T connection, such as 68 , the metal layer 68 is involved. For a rerouted connection such as that from contact pad 62 , the polymer or other nonconductive material 64 ensures that the connection from pad 62 does not reach the motherboard. Instead, the metal layer 68 will route that connection through the interposer to the peripheral circuits, not shown.
- a layer of nonconductive material 64 such as polyimide or FR-4
- metal used to make connections in the above board interposer such as polyimide or FR
- FIGS. 9 and 10 show a side view of another embodiment of an interposer substrate, using elastomer connections such as TYCO MPI (metalized particle interconnect) conductive elastomer bumps.
- elastomer connections such as TYCO MPI (metalized particle interconnect) conductive elastomer bumps.
- TYCO MPI metalized particle interconnect
- the use of flexible connectors or contact media in the arrays of connectors may assist with mechanical conformity and connection integrity.
- DIMMs memory connectors on motherboards
- the same reasoning applies to any on-motherboard memory or peripheral circuit connectors.
- One such issue with on-motherboard connectors such as DIMMs is the fanout length of the signal paths.
- FIG. 11 shows a prior art fanout length of DIMM connectors on a motherboard, a single-line, multi-drop, fanout with four memory modules.
- the CPU 10 connects to a line 70 which in turn connects to a line 72 .
- Line 72 traverses the four DIMM connectors, each of which represent one drop off of the line.
- the fanout length for four DIMMs is approximately 52 inches, for six DIMMs it is approximately 80 inches.
- the fanout length for the above board interposer to a memory module example is between 1.5 to 2.5 inches from the CPU 10 through the on-board connector 70 through the paths 82 a - c or 84 a - c .
- the above board interposer has a path length that is within a quarter wavelength of the signals that will traverse the path.
- the advantages of being within a quarter wavelength include no need for transmission lines, which saves power; a simpler signal path; lower capacitive load requiring smaller drive signals, saving power; lower read/write latency; simpler wire layout; lower part counts without the need for terminating resistors, capacitors, etc.; smaller printed circuit board (PCB) footprint with fewer layers, making it less expensive; and enhanced reliability with fewer vias and solder joints.
- PCB printed circuit board
- a clock frequency of 1.066 GHz one would divide 300 by 1066 MHz, resulting in 0.281 meters, or 281 millimeters, or about 11 inches.
- One quarter of 11 inches is approximately 2.73 inches or 70 millimeters. Therefore, using the above board interposer provides the above advantages.
- FIG. 13 shows a prior art example of a signal path having multiple different discontinuities. The path provides the connection between the CPU 10 and one of the DIMM connectors such as 99 .
- the path of FIG. 13 includes multiple discontinuities of several different types.
- the CPU connects to the motherboard through the spring 86 introducing a first, inductive, discontinuity, followed by inductive discontinuities 93 a - d at the memory module sockets, among others.
- Capacitive discontinuities include through-hole via stubs such as 88 , 92 a - e and 95 a - d .
- Potential wire impedance mismatches occur throughout the signal path, at locations such as 90 a - c and 91 a - d , within the circuitry of the memory modules, and at resistor 94 on the motherboard.
- Time Domain Reflectometry is a standard measurement method used to characterize the quality of a high speed signal path, which method provides insight into both the magnitude and physical location of discontinuities in a signal path.
- the method operates by sending a fast-rising step waveform down a signal path, and displaying the resulting reflections on an oscilloscope screen.
- the time (X-) axis relates to the physical location along the path, and the amplitude (Y-) axis displays the impedance at each point along the line, measured in ohms.
- FIG. 14 shows the TDR response of the above board interposer signal line of FIG. 12 , viewed looking into the line from the end that would contact the CPU pin.
- the line under test would be connected to the TDR instrument using a length of 50 ohm transmission line 101 which measures as 50 ohms.
- the entire signal path from CPU to memory IC would be 50 ohms, under which conditions there would be no signal degradation due to discontinuities.
- the 40 ohm impedance level lasts only as long as it takes the signal to travel to the ends of stubs 82 a and 84 a, where it encounters a further drop to 20 ohms as a result of the signal encountering the pin capacitance of the memory ICs located at the ends of stubs 82 a and 84 a.
- the impedance After the pulse edge passes the junction points of 82 a - 82 b, and 84 a - 84 b, the impedance returns to the 82 b, 84 b level of 40 ohms until it reaches the junctions with paths 82 c and 84 c, where a process holds sway that is similar to that at the junctions with 82 a and 84 a.
- FIG. 15 displays the TDR signature of the signal path of FIG. 13 , namely that of a conventional motherboard-memory module.
- the TDR signal is launched from a 50 ohm coax, 103 .
- the signal first encounters the spring of the CPU socket, 88 , and a via in the motherboard, 86 , which introduce inductive and capacitive discontinuities, respectively.
- the signal then traverses a length of narrow line, 85 , similar to 83 in FIG. 12 and used for the same purpose, namely to escape from the dense array of pins beneath the CPU socket. Because line 85 is narrow, its impedance is well above 50 ohms, shown as >90 ohms in FIG. 15 .
- segment 85 the signal runs into a series of short lengths of line 90 a - c of varying width and dielectric environments due to their locations within the circuit substrate stack up, which lines change between layers of the PCB through vias 92 a - c .
- the varying widths of the lines, their dielectric environments, and the capacitive vias all lead to impedance discontinuities that are less than 50 ohms.
- the signal passes through terminating resistor 94 , which is located on the top or bottom side of the circuit substrate and is connected to the buried signal paths through vias 92 d - e .
- the resistor 94 in this case presents a resistance of 34 ohms, while the vias exhibit their typical capacitive discontinuities 92 d - e in FIG. 15 .
- the signal traverses a short length of line 91 a, at which point it reaches the location of the first memory module 87 a and its associated socket 93 a, where one sees a discontinuity due to via 95 a an inductive discontinuity due to connector spring contact 96 a, and a capacitive discontinuity at the metal pad on the memory module corresponding to the contact spring in the connector.
- the signal path traverses additional vias 97 a and 98 a, and various short lengths of line on the way to the memory ICs mounted on the module.
- the time delay between closest and farthest memory ICs plays a role in setting the maximum operating speed of the system.
- the delay amounts to an estimated 800 ps—eight times that for the above board interposer-based system of FIGS. 12 and 14 .
- each discontinuity reflects energy backward to the source, away from the load. All energy reflected backward represents signal information that does not reach the load and, hence, cannot contribute to information transfer. Making up for losses in the signal path, whether from dissipative resistive effects, series wiring parasitics, or impedance discontinuities, requires the expenditure of extra power to increase the signal amplitude to make up for losses.
- FIGS. 16-19 show examples of how the above board interposer can be configured to ensure equal path lengths.
- FIG. 16 shows the interposer 14 connected to a peripheral circuit 100 that has two sets of connections 102 and 104 . By configuring the interposer as shown, the components have equal path lengths to the CPU.
- FIG. 17 shows a configuration in which the interposer is folded to provide equal path lengths to the connections 102 / 104 and 106 / 108 .
- FIG. 18 shows a multi-layer interposer resulting from the folded configuration of FIG. 17 , which is then joined.
- FIG. 19 shows a similar folded and joined configuration for the peripheral circuits, which are then stacked.
- the flexibility and capacity adaptation of these configurations is a further advantage of the flexible, above board interposer.
- FIG. 21 shows a resulting motherboard 114 with the DRAM memory wiring and connectors eliminated.
- the motherboards designed with the assumption that the interposer will be used will be referred to here as ‘streamlined’ motherboards. Simulations have shown that this reduces the board size by 28%.
- the below table shows the projected board reduction sizes for different motherboard architectures based upon the number of processor sockets. Note that some architectures have ranges depending upon the layout of the board.
- the discussion up to this point has not addressed the possible configuration of the peripheral circuits on the interposer, except in a general sense.
- the peripheral circuits on the interposer may consist of memory circuits such as system memory, cache, etc.
- FIG. 22 shows an embodiment where the peripheral circuits can function as ultra-fast, off chip, meaning off the CPU, DRAM cache.
- a typical memory architecture has some predetermined number of ‘lanes’ for memory access.
- an Intel® X58 motherboard has 3 memory lanes and 6 memory DIMMs.
- the peripheral circuits 116 on the interposer consist of 64 to 128 GB cache memory, with further access via the pass-through connections mentioned before to a 64 to 128 GB main memory 118 .
- Another advantage gained by elimination of the DIMMs in the streamlined motherboards comes from the reduction of the number of components that can fail under thermal cycling. Heat management has become a critical issue in motherboard design and operation as processing power has increased. The number of components reduces the number of possible points of failure. By eliminating the DIMM connectors, or other types of peripheral circuit connectors, the number of through-hole vias, solder joints, wiring runs, edge contacts, connectors, DIMM PCBs, resistors and capacitors removed from the board number in the tens of thousands. By employing the above board interposer, these possible points of failure vanish.
- the above board interposer architecture may employ short length memory thermal paths to the CPU heat sink.
- FIG. 23 shows an example of this.
- the heat from the peripheral circuit 120 on the interposer 14 is delivered via a PGS graphite sheet 121 to an existing heat sink 122 .
- the heat sink 122 is coupled to a cooler 124 via a heat pipe 123
- FIG. 24 shows a direct contact embodiment in which the flexibility of the interposer 14 is used to put the peripheral circuit chip 120 into direct contact with a heat sink 128 .
- the heat sink consists of a water or other liquid cooled block.
- FIG. 25 shows another embodiment in which the interposer 14 holds the peripheral circuits such as 120 .
- the peripheral circuits in turn are in contact with the PGS graphite sheet 121 by the surface of the circuits away from the interposer.
- the PGS graphite sheet 121 then forms a thermal/mechanical interface with the heat sink 128 , possibly including a copper mounting block 130 .
- Materials other than graphite may be used in the sheet 121 , including various metals, polymers, etc.
- FIG. 26 shows a similar embodiment to FIG. 25 , except that this embodiment employs an air-cooled heat sink block 132 with heat pipes such as 134 thermally coupled to cooling fins 134 .
- the flexibility of the interposer architecture allows for several different possibilities for thermal management.
- the interposer 14 shown has an array of peripheral circuits on one side of the array of connectors for the CPU. No limitation of this type of configuration should be implied and none is intended.
- the peripheral circuits may be on one side, two sides, three sides or all four sides of the array of connector for the CPU.
- the array of peripheral circuits may have more than one bank of circuits.
- the interposer may make multiple folds when inserted into the motherboard socket, allowing for multiple banks of peripheral circuits. Similarly, multiple banks may be achieved using the connectors on the interposer shown in FIGS. 7A and 7B .
- FIG. 27 shows an embodiment in which the above board interposer 14 couples to another circuit 140 .
- the connection may be made in several ways. This particular embodiment uses PCB edge connector pads 146 on the interposer 14 and the target circuit 140 . These contacts are covered with a ‘Zebra strip’ 144 .
- a Zebra strip normally consists of a rubber or plastic strip with carbon, or other conductive material, bands that connect between the edge connector pads 146 on each circuit.
- Zebra strips typically mount to the boards with an adhesive and pressure plates such as 142 . This type of mounting can be very tolerant of circuit substrate thickness mismatches, mechanical misalignments, gaps, etc.
- FIG. 28 shows an example of connector pins such as 150 inserting into a center opening of the copper capture pad in the socket on the motherboard. Openings in the interposer 152 allow the pins to penetrate the interposer, while having traces in the interposer to connect to the pins.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Geometry (AREA)
- Combinations Of Printed Boards (AREA)
- Coupling Device And Connection With Printed Circuit (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Structure Of Printed Boards (AREA)
Abstract
An apparatus includes a processor having an array of processor interconnects arranged to connect the processor to conductive paths, a circuit substrate having an array of circuit interconnects arranged to provide connections between the processor and the circuit substrate, the circuit substrate having conductive paths connected to the array of circuit interconnects, an interposer substrate arranged between the processor and the circuit substrate, at least one conductive trace in the interposer substrate in connection with at least one processor interconnect in the array of interconnects on the processor, the conductive trace arranged at least partially parallel to the interposer substrate such that no electrical connection exists between the conductive trace in the interposer substrate and a corresponding one of the circuit interconnects on the circuit substrate, and at least one peripheral circuit connected to the at least one conductive trace
Description
- This application is a continuation of, and claims priority to, U.S. patent application Ser. No. 14/790,302, filed Jul. 2, 2015, which is a continuation of U.S. patent application Ser. No. 13/491,353, filed Jun. 7, 2012, now U.S. Pat. No. 9,086,874, issued Jul. 21, 2015, which is a continuation of U.S. patent application Ser. No. 13/163,502, filed Jun. 17, 2011, now U.S. Pat. No. 8,363,418, issued on Jan. 29, 2013, which claims the benefit of U.S. Provisional Application No. 61/476,501, filed Apr. 18, 2011, which are incorporated herein in their entirety.
- Central processing units in all different types of computing devices continue to increase in operating speed, with similar gains occurring in peripheral circuits such as memories, peripheral computing interface (PCI) circuits, graphics processors, and many others. However, the gains in speed have begun to run into external physical limitations that hamper performance by capping the data transfer speed between the processor and its associated peripheral devices, including the memory. These limitations include signal integrity problems due to high capacitance/high resistance signal lines, tight line spacing on printed circuit boards which leads to crosstalk, connector and circuit trace discontinuities in the signal path, and increased power consumption leading to higher device temperatures and heat management problems. Dealing with these factors often results in lengthened, more expensive design cycles, more costly motherboard layout and production, and more complicated and costly cooling techniques.
- One can view signal integrity as the measure of confidence that a data value received at one end of a signal line matches the data value transmitted from the other end. As the transmission speed increases, previously inconsequential circuit non-idealities such as cross-talk, line capacitance, and impedance discontinuities, have a greater impact on the signal fidelity, which limits the achievable speed to a level below that what the native semiconductor devices could otherwise support.
- The number of elements within CPU and memory devices, and their native switching speed, has increased along the way to increasing processing speed, and the number of Input-Output (I/O) pins has similarly increased to provide wider data paths and, hence, transfer rate, to the outside world; however, the general package size remains the same or smaller. This results in more and more dense CPU connector pin arrays, which in turn forces the signal lines between external devices and the CPU to be placed closer and closer together. This leads to increased line-to-line coupling, resulting in greater cross-talk and reduced signal integrity.
- Other characteristics associated with current architectures also contribute to reduced signal integrity. The push to increase memory capacity results in more and more memory devices being connected to the memory bus, often resulting in longer bus lengths to accommodate more memory modules. Longer lines, however, come at a price, which includes relatively high capacitance in the signal paths, relatively high series resistance of the signal paths, an increasing number of discontinuities in the signal path, and greater disparity in time delays between the driving end of the bus and the nearest and farthest load or destination devices.
- In a typical memory array, precise synchronization of send and receive activities is vital to the proper overall operation. As more and more memory or other peripheral circuits or devices are connected along a bus, the disparity in the time delay between the CPU and the nearest destination or load device, and the CPU and the farthest destination or load device, becomes problematic. For proper synchronization, all devices must wait until certain signals have been received, thus limiting the speed of the entire network to that of the slowest (farthest away) device. Various techniques are used to attempt to mitigate this so-called differential delay problem, but in general, the longer the line the slower the overall performance.
- The signal lines between the CPU and memory or other peripherals may be crafted as transmission lines having a specific line impedance, with driving and load end terminations, or as simple wires. Transmission lines generally provide the highest speed signal transmission environment, but the requirement that they be resistively terminated for proper signal integrity mandates the use of extra power supplies and termination resistors, and an attendant increase in power. If properly terminated an ideal transmission line can provide good signal fidelity independent of length; however, in the case of a memory system, each connection, or “Tap”, along the line, and the series resistance inherent in the wire itself, disrupt or attenuate the signal along the line and place a limit on the useful length at any given frequency of operation.
- Signal lines may also be designed as simple wires, in which case they do not require termination; however, their performance is now limited by the series resistance of the metal, and the parasitic capacitance to ground and/or other nearby wires.
- The series resistance in each signal line consumes a portion of the signal power present at the input end of the line, converting the electrical energy into heat and in the process attenuating the signal. The longer the line the greater the signal attenuation, until at some point the receiving end can no longer recognize the information encoded on the signal. This imposes limits on the length of the signal path, which will probably be different than in the case of a transmission line environment described above and, therefore, the overall size of the memory. Amplifiers, buffers, and repeaters may alleviate this issue, but these all contribute to increased overall component count and board area, increased power and thermal load, and increased cost and complexity of the system.
- Signal lines crafted as simple wires are also sensitive to, and limited by, their capacitance to ground and surrounding conductors. As the length of the line increases, or the physical distance to ground or other conductors is reduced, or the number of taps increases, the line capacitance increases. Higher capacitance, coupled with higher resistance, results in lower signal path bandwidth, which in the case of a digital pulse train slows the rising and falling edges. As the edges slow the pulse stretches out in time, so fewer bits of data can be transmitted in a given interval and data transfer rate drops or become limited. As the pulse transmission rate is increased the data bits can run together resulting in errors due to so-called inter-symbol interference.
- Discontinuities typically consist of transitions in the size and thickness of the metal or other conductive material forming the signal path. For example, a signal line transition to the contact pad of a through-via on a printed circuit board, a trace turning a corner, a signal line intersecting the contact pad for a memory connector, or for a pin on the ball grid array or land grid array on an integrated circuit, all cause discontinuities. These change the local impedance of a transmission line on the one hand, or add capacitance to a simple wire on the other hand, both of which distort the shape of the signal due to reflections or simply reduce the bandwidth and, hence, the amplitude. All of these effects impact the signal integrity, in turn leading to data errors that require compensation such as periodic retransmission of the signals, confirmation signaling, or other typical error correction approached.
- One approach to handling signal integrity problems involves boosting the power of the signal to compensate for attenuation or distortion, resulting in higher power consumption for the CPU and the peripheral circuits. This also produces a higher level of heat to manage. Heat in general causes a degradation in the semiconductor devices due to increased current leakage within the transistors, as well as a general reduction in transistor operating speed due to decreased conductor mobility. This mitigation approach can result in a cycle of boosting the power to overcome the loss of speed, generating more heat because of the increased power, which then requires a further increase in power and heat, until one reaches a practical or economic limit.
- Other error mitigation approaches involve reducing the speed of the transmissions, thereby reducing the impact of capacitive loading on the lines, as well as reducing the power required to drive the lines at higher speeds. However, this approach runs counter to the desire for faster speeds and more performance.
- Still other mitigation approaches stack the memory chips and/or the processor chips to shorten the communication paths. However, these require custom designed motherboards and non-traditional system architectures, making them impractical for typically uses.
-
FIG. 1 shows an embodiment of an above motherboard interposer. -
FIG. 2 shows a plan view of an embodiment of an above motherboard interposer. -
FIG. 3 shows an embodiment of a motherboard having a connector. -
FIG. 4 shows an embodiment of a CPU mounted into the connector with an interposer. -
FIG. 5 shows an embodiment of a flexible interposer. -
FIGS. 6A and 6B shows an embodiment of an alternative packaging arrangement. -
FIGS. 7A and 7B show an alternative embodiment of an alternative packaging arrangement. -
FIG. 8 shows a side view of an embodiment of an interposer with spring contacts. -
FIGS. 9 and 10 show side views of an embodiment of an interposer having elastomer contacts. -
FIG. 11 shows a prior art fanout length of DIMM connectors on a motherboard. -
FIG. 12 shows a fanout length of an above board interposer. -
FIG. 13 shows a prior art embodiment of a signal path having multiple different discontinuities. -
FIG. 14 shows the TDR response of an embodiment of an above board interposer signal line. -
FIG. 15 displays a TDR signature of the signal path of a conventional motherboard to memory module path. -
FIGS. 16-19 show embodiments of the above board interposer configured to ensure equal path lengths. -
FIG. 20 shows an embodiment of a motherboard with typical DRAM memory wiring. -
FIG. 21 shows an embodiment of a motherboard with DRAM memory wiring eliminated. -
FIG. 22 shows an embodiment of an above board interposer having peripheral circuits to function as off chip DRAM cache. -
FIG. 23 shows an embodiment of an interposer having short length memory thermal paths to a CPU heat sink. -
FIG. 24 shows an embodiment of the interposer having peripheral circuits in direct contact with a heat sink. -
FIG. 25 shows an embodiment of an interposer having peripheral circuits connected to the heat sink with a graphite thermal sheet material or other similar heat transfer media. -
FIG. 26 shows an embodiment of an interposer having an air-cooled heat sink. -
FIG. 27 shows an embodiment having an interposer coupled to another circuit. -
FIG. 28 shows an embodiment of an interposer mated to a CPU pin grid array. -
FIG. 1 shows an embodiment of an “above motherboard” or “above board” interposer. The term “above motherboard” refers to the location of the interposer as being up above the socket or mounting plane for the central processing unit. The term “central processing unit” may be the main processor for a computing device or may be the processor on any kind of accessory board, such as a video or audio board, although the term may be referred to as a CPU. The term “above motherboard” also refers to the configurations of the connections between the processing unit and peripheral circuits. The peripheral circuits here are those that reside upon the above board interposer, to which the connections are made through the interposer, rather than through the motherboard. While several examples are given below, the peripheral circuits may be any type of integrated circuit and no limitation to any particular type is implied. -
FIG. 1 shows aCPU package 10 mounted to amotherboard 12 through aconnector 16. In this instance the connector consists of a land grid array (LGA) using springs such as 20 to make connections between the array of connections on the CPU package and the array of connectors such as 18 and 22 on the motherboard to which the processor will connect. While in this embodiment the connectors are LGA connections, but may also consist of a ball grid array (BGA), a pin grid array (PGA), elastomer contacts, etc., for either the connector between the CPU and the above board interposer or between the above board interposer and the motherboard. For purposes of this discussion, any mechanisms that connect between the motherboard, the interposer, and the CPU package will be referred to as interconnects, whether they bill pads, BGAs, PGAs, LGAs, etc. - In prior art, all of the connections between the processor and the motherboard would pass through the socket to the motherboard, such as 26. With the use of the
above board interposer 14, selected ones of the connections between theCPU 10 and traces on themotherboard 12 become rerouted through the interposer to the peripheral circuits on the interposer, not shown here. Theroute 24 shows an example of one of the rerouted paths. As will become apparent in further discussion, this reduces the connection length, the number of discontinuities, and eliminates many issues with routing the connections through the motherboard. - In some instances, some connections between the CPU and the motherboard remain untouched in their routing. For example,
connection path 28 between theconnector 18 and themotherboard 12 will pass through. On the other hand, the connection betweenconnector 22 and the motherboard has been rerouted to pass through theinterposer 14, and will not make connection to the motherboard. -
FIG. 2 shows a plan view of the same configuration.Motherboard 12 has aconnector 16 that may consist of a LGA, BGA, etc., forming an array of connections to which theCPU 10 will connect to themotherboard 12. Theabove board interposer 14 lies between theCPU 10 and theconnector 16. Theabove board interposer 14 includesperipheral circuits 30. Peripheral circuits may comprise memory, PCIe circuits, solid state disk drives, etc.FIGS. 3-5 show a side view of an embodiment of the above board interposer. -
FIG. 3 shows themotherboard 12 upon which resides theconnector 16. In this embodiment, theperipheral circuits 30 comprise at least one memory circuit. In the prior art, the memory utilized by theCPU 10 would typically reside somewhere on themotherboard 12, such as in the dual inline memory module (DIMM)connectors 40. By moving the memory onto theabove board interposer 14, one can significantly reduce access times, signal path length, discontinuities, capacitive and resistive effects, as well as increasing the signal integrity. - In
FIG. 4 , the CPU has been mounted into theconnector 16 with theinterposer 14 in place. InFIG. 5 , one can see that the interposer is flexible, allowing the portion or portions of the interposer to fold up perpendicular to the connector. This allows the interposer to be used with any socketed or otherwise insertable processor without impacting the current architecture on the motherboard. -
FIGS. 6A and 6B show an alternative packaging arrangement in which there is a LGA/spring connection 16 between themotherboard 12 and theinterposer 14, as well as theconnector 46 between the interposer and theCPU package 10.FIG. 6A shows the CPU, the interposer, thesockets FIG. 6B shows the components assembled together. The resulting structure has pass through connections such as 28, “T” connections such as 27, and rerouted connections such as 24. In this embodiment, theperipheral circuits 30 reside on one side of the interposer. -
FIGS. 7A and 7B show a similar arrangement asFIGS. 6A and 6B , except that the interposer hasconnectors 50. Theperipheral circuits 30 in this embodiment are attached to auxiliary interposer substrates such as 44. The auxiliary interposer substrates connect to theabove board interposer 14 connects throughconnectors 50. These connectors such as 50 may be populated or not, as desired. This configuration allows highly flexible arrangements of peripheral circuits in close proximity with the CPU. Further, the auxiliary interposers may also be flexible to allow them to be bent to accommodate a particular architecture, or may be pre-bent or flexed to allow their arrangement. -
FIG. 8 shows a side view of the interposer in contact with spring contacts. Again the connection can consist of spring contacts such as in an LGA connector, or other types of connectors, as mentioned previously. A possible point of confusion may result from the above board interposer being confused with what is typically referred to as a test interposer. Test interposers are typically employed to allow a device to be tested without damaging the device, and typically do not remain in place during normal operation; most importantly, however, test interposers are not required for proper operation of the device, in contrast to the above board interposer which is a key, required, functional element of the system. - Test interposers typically have one of two types of connections, a T-type connection or an ‘out-and-back’ connection. In a T-connection, a pass-through connection may have a further branch off of the side of it, similar to the letter T. An out-and-back connection has a connection that goes out from the connector on the CPU and then back to the same connector. It should be noted, that in contrast to the above board interposer, the connection either passes through or gets rerouted through the interposer, typically not both, although the T connections could be used as well.
FIG. 8 shows this in comparison. - At least three layers exist in the interposer, a layer of
nonconductive material 64, such as polyimide or FR-4, a layer of metal used to make connections in the above board interposer, and asolder mask 66 used to insulate themetal layer 68 from unwanted contact with other devices or features, and define access points to themetal layer 68 at locations at which connections to other devices or features will be formed. For pass through contacts, such as 28, none of these three layers are involved. For a connection that mimics a test interposer T connection, such as 68, themetal layer 68 is involved. For a rerouted connection such as that fromcontact pad 62, the polymer or othernonconductive material 64 ensures that the connection frompad 62 does not reach the motherboard. Instead, themetal layer 68 will route that connection through the interposer to the peripheral circuits, not shown. -
FIGS. 9 and 10 show a side view of another embodiment of an interposer substrate, using elastomer connections such as TYCO MPI (metalized particle interconnect) conductive elastomer bumps. The use of flexible connectors or contact media in the arrays of connectors may assist with mechanical conformity and connection integrity. - Using the interposer, with whichever kinds of connectors or contacts are used, reduces many of the issues with memory connectors on motherboards, such as DIMMs. It must be noted that while the discussions may use DIMMs as an example of memory connectors, the same reasoning applies to any on-motherboard memory or peripheral circuit connectors. One such issue with on-motherboard connectors such as DIMMs is the fanout length of the signal paths.
- The length of the signal path has a huge effect on the signal integrity of signals traveling the path. Resistive and capacitive effects, as well as discontinuities, reduce the power of the signal and can cause errors when received if the signal does not ‘make it’ to the other end with the correct voltage.
FIG. 11 shows a prior art fanout length of DIMM connectors on a motherboard, a single-line, multi-drop, fanout with four memory modules. - The
CPU 10 connects to aline 70 which in turn connects to aline 72.Line 72 traverses the four DIMM connectors, each of which represent one drop off of the line. The fanout length for four DIMMs is approximately 52 inches, for six DIMMs it is approximately 80 inches. In contrast, as shown inFIG. 12 , the fanout length for the above board interposer to a memory module example is between 1.5 to 2.5 inches from theCPU 10 through the on-board connector 70 through the paths 82 a-c or 84 a-c. These segments will be discussed further with regard toFIGS. 14 and 15 . - Further, the above board interposer has a path length that is within a quarter wavelength of the signals that will traverse the path. The advantages of being within a quarter wavelength include no need for transmission lines, which saves power; a simpler signal path; lower capacitive load requiring smaller drive signals, saving power; lower read/write latency; simpler wire layout; lower part counts without the need for terminating resistors, capacitors, etc.; smaller printed circuit board (PCB) footprint with fewer layers, making it less expensive; and enhanced reliability with fewer vias and solder joints.
- Typically, to determine the ¼ wavelength, one divides 300 by the clock frequency of the signal, producing the wavelength of the signal in meters. For a clock frequency of 1.066 GHz, one would divide 300 by 1066 MHz, resulting in 0.281 meters, or 281 millimeters, or about 11 inches. One quarter of 11 inches is approximately 2.73 inches or 70 millimeters. Therefore, using the above board interposer provides the above advantages.
- Further, the use of the interposer eliminates many of the signal discontinuities that exist in current architectures where the processor interacts with peripheral circuits through the motherboard.
FIG. 13 shows a prior art example of a signal path having multiple different discontinuities. The path provides the connection between theCPU 10 and one of the DIMM connectors such as 99. - The path of
FIG. 13 includes multiple discontinuities of several different types. The CPU connects to the motherboard through thespring 86 introducing a first, inductive, discontinuity, followed by inductive discontinuities 93 a-d at the memory module sockets, among others. Capacitive discontinuities include through-hole via stubs such as 88, 92 a-e and 95 a-d. Potential wire impedance mismatches occur throughout the signal path, at locations such as 90 a-c and 91 a-d, within the circuitry of the memory modules, and atresistor 94 on the motherboard. - Once the path reaches the connectors for the modules, further through-hole via stubs 95 a-d exist in the motherboard, on the way to additional inductive discontinuities due to the contact metal in the plug-in connectors 93 a-d. In the modules themselves, capacitive discontinuities occur at the edge connector contact pads 96 a-d, and further through-hole via stubs 97 a-d and 98 a-d. All of these discontinuities, whether capacitive, inductive, or resistive, result in impedance mismatches and have negative effects on the signal integrity. In contrast, referring back to
FIG. 12 , there are very few signal discontinuities in the signal paths of the above board interposer substrate. - Time Domain Reflectometry (“TDR”) is a standard measurement method used to characterize the quality of a high speed signal path, which method provides insight into both the magnitude and physical location of discontinuities in a signal path. The method operates by sending a fast-rising step waveform down a signal path, and displaying the resulting reflections on an oscilloscope screen. The time (X-) axis relates to the physical location along the path, and the amplitude (Y-) axis displays the impedance at each point along the line, measured in ohms.
- The image of
FIG. 14 shows the TDR response of the above board interposer signal line ofFIG. 12 , viewed looking into the line from the end that would contact the CPU pin. In a typical measurement setup, the line under test would be connected to the TDR instrument using a length of 50ohm transmission line 101 which measures as 50 ohms. Ideally, the entire signal path from CPU to memory IC would be 50 ohms, under which conditions there would be no signal degradation due to discontinuities. - When the signal encounters the
line 83 between the CPU pin and thepoint 70 at which it begins to fan out to the memory elements, one sees that the typically verynarrow line 83 needed to escape from the dense array of CPU pins exhibits an impedance of 80 ohms. When the signal reachesjunction point 70, it encounters the beginning of 84 b, an 80 ohm line to the left, and 82 b, an 80 ohm line to the right; together the two present an impedance of 80/2=40 ohms, as shown in FIG. 14. Very shortly after passingpoint 70,lines lines - The 40 ohm impedance level lasts only as long as it takes the signal to travel to the ends of
stubs stubs paths stubs stubs -
FIG. 15 displays the TDR signature of the signal path ofFIG. 13 , namely that of a conventional motherboard-memory module. In like fashion toFIG. 14 , the TDR signal is launched from a 50 ohm coax, 103. Unlike the case with the above board interposer, the signal first encounters the spring of the CPU socket, 88, and a via in the motherboard, 86, which introduce inductive and capacitive discontinuities, respectively. The signal then traverses a length of narrow line, 85, similar to 83 inFIG. 12 and used for the same purpose, namely to escape from the dense array of pins beneath the CPU socket. Because line 85 is narrow, its impedance is well above 50 ohms, shown as >90 ohms inFIG. 15 . - At the end of segment 85 the signal runs into a series of short lengths of line 90 a-c of varying width and dielectric environments due to their locations within the circuit substrate stack up, which lines change between layers of the PCB through vias 92 a-c. The varying widths of the lines, their dielectric environments, and the capacitive vias all lead to impedance discontinuities that are less than 50 ohms.
- Along the way to the memory modules, the signal passes through terminating
resistor 94, which is located on the top or bottom side of the circuit substrate and is connected to the buried signal paths throughvias 92 d-e. Theresistor 94 in this case presents a resistance of 34 ohms, while the vias exhibit theirtypical capacitive discontinuities 92 d-e inFIG. 15 . - The signal traverses a short length of
line 91 a, at which point it reaches the location of thefirst memory module 87 a and its associatedsocket 93 a, where one sees a discontinuity due to via 95 a an inductive discontinuity due toconnector spring contact 96 a, and a capacitive discontinuity at the metal pad on the memory module corresponding to the contact spring in the connector. Once on the memory module, the signal path traversesadditional vias - It is important to note that the above description covers only the signal path to and on the first of several memory modules; each succeeding module in the chain adds its own set of similar reflections, as seen in subsequent groups of similar reflections in
FIG. 15 . Ultimately, the signal arrives at terminatingresistor 89, which may present very low impedance. - As in the case of
FIG. 14 , the time delay between closest and farthest memory ICs plays a role in setting the maximum operating speed of the system. In the case of the conventional CPU-to-motherboard configuration, the delay amounts to an estimated 800 ps—eight times that for the above board interposer-based system ofFIGS. 12 and 14 . - It is important to note that the only reason we are able to see the discontinuities in the signal path is that each discontinuity reflects energy backward to the source, away from the load. All energy reflected backward represents signal information that does not reach the load and, hence, cannot contribute to information transfer. Making up for losses in the signal path, whether from dissipative resistive effects, series wiring parasitics, or impedance discontinuities, requires the expenditure of extra power to increase the signal amplitude to make up for losses.
- In addition to the advantages of path lengths under ¼ wavelength and fewer signal discontinuities, it is desirable that the signal paths to the components be equal for signaling and clocking coordination.
FIGS. 16-19 show examples of how the above board interposer can be configured to ensure equal path lengths.FIG. 16 shows theinterposer 14 connected to aperipheral circuit 100 that has two sets ofconnections - Several variations on this configuration exist.
FIG. 17 shows a configuration in which the interposer is folded to provide equal path lengths to theconnections 102/104 and 106/108.FIG. 18 shows a multi-layer interposer resulting from the folded configuration ofFIG. 17 , which is then joined.FIG. 19 shows a similar folded and joined configuration for the peripheral circuits, which are then stacked. The flexibility and capacity adaptation of these configurations is a further advantage of the flexible, above board interposer. - This discussion this far has focused on an above board interposer used on current motherboards for computing devices. However, if one were to assume the presence of the interposer at the design point of the motherboard, one could eliminate the fanout area on the motherboard such as that area shown as 110 in
FIG. 20 . Theboard 112 in this example is a single socket server.FIG. 21 shows a resultingmotherboard 114 with the DRAM memory wiring and connectors eliminated. The motherboards designed with the assumption that the interposer will be used will be referred to here as ‘streamlined’ motherboards. Simulations have shown that this reduces the board size by 28%. The below table shows the projected board reduction sizes for different motherboard architectures based upon the number of processor sockets. Note that some architectures have ranges depending upon the layout of the board. -
Architecture Board area reduction (%) Single socket server 28 Double socket server 33-40 Quadruple socket server 66 - In addition to assuming a retrofit application, the discussion up to this point has not addressed the possible configuration of the peripheral circuits on the interposer, except in a general sense. As mentioned above, the peripheral circuits on the interposer may consist of memory circuits such as system memory, cache, etc.
FIG. 22 shows an embodiment where the peripheral circuits can function as ultra-fast, off chip, meaning off the CPU, DRAM cache. - A typical memory architecture has some predetermined number of ‘lanes’ for memory access. For example, an Intel® X58 motherboard has 3 memory lanes and 6 memory DIMMs. In
FIG. 22 , theperipheral circuits 116 on the interposer consist of 64 to 128 GB cache memory, with further access via the pass-through connections mentioned before to a 64 to 128 GBmain memory 118. Obviously, many other memory capacities could be envisioned, this is merely one example. - Another advantage gained by elimination of the DIMMs in the streamlined motherboards comes from the reduction of the number of components that can fail under thermal cycling. Heat management has become a critical issue in motherboard design and operation as processing power has increased. The number of components reduces the number of possible points of failure. By eliminating the DIMM connectors, or other types of peripheral circuit connectors, the number of through-hole vias, solder joints, wiring runs, edge contacts, connectors, DIMM PCBs, resistors and capacitors removed from the board number in the tens of thousands. By employing the above board interposer, these possible points of failure vanish.
- In addition to reducing the number of components that may fail during thermal cycling, the above board interposer architecture may employ short length memory thermal paths to the CPU heat sink.
FIG. 23 shows an example of this. InFIG. 23 , the heat from theperipheral circuit 120 on theinterposer 14 is delivered via aPGS graphite sheet 121 to an existingheat sink 122. In this embodiment, theheat sink 122 is coupled to a cooler 124 via aheat pipe 123 -
FIG. 24 shows a direct contact embodiment in which the flexibility of theinterposer 14 is used to put theperipheral circuit chip 120 into direct contact with aheat sink 128. In this embodiment, the heat sink consists of a water or other liquid cooled block. -
FIG. 25 shows another embodiment in which theinterposer 14 holds the peripheral circuits such as 120. The peripheral circuits in turn are in contact with thePGS graphite sheet 121 by the surface of the circuits away from the interposer. ThePGS graphite sheet 121 then forms a thermal/mechanical interface with theheat sink 128, possibly including acopper mounting block 130. Materials other than graphite may be used in thesheet 121, including various metals, polymers, etc. - Many other forms of heat sinks exist than the water cooled block or the heat pipe to a remote cooler block discussed this far.
FIG. 26 shows a similar embodiment toFIG. 25 , except that this embodiment employs an air-cooledheat sink block 132 with heat pipes such as 134 thermally coupled to coolingfins 134. The flexibility of the interposer architecture allows for several different possibilities for thermal management. - Another variation mentioned but not discussed in any detail addresses the number of locations of the peripheral circuits. Returning to
FIG. 2 , theinterposer 14 shown has an array of peripheral circuits on one side of the array of connectors for the CPU. No limitation of this type of configuration should be implied and none is intended. For example, the peripheral circuits may be on one side, two sides, three sides or all four sides of the array of connector for the CPU. Further, the array of peripheral circuits may have more than one bank of circuits. The interposer may make multiple folds when inserted into the motherboard socket, allowing for multiple banks of peripheral circuits. Similarly, multiple banks may be achieved using the connectors on the interposer shown inFIGS. 7A and 7B . - In addition, the interposer may connect in a coplanar fashion with another circuit.
FIG. 27 shows an embodiment in which the above board interposer 14 couples to anothercircuit 140. The connection may be made in several ways. This particular embodiment uses PCBedge connector pads 146 on theinterposer 14 and thetarget circuit 140. These contacts are covered with a ‘Zebra strip’ 144. A Zebra strip normally consists of a rubber or plastic strip with carbon, or other conductive material, bands that connect between theedge connector pads 146 on each circuit. Zebra strips typically mount to the boards with an adhesive and pressure plates such as 142. This type of mounting can be very tolerant of circuit substrate thickness mismatches, mechanical misalignments, gaps, etc. - As mentioned above, other variations include the different type of connectors used in connecting the CPU to the interposer and between the interposer and the motherboard. One such variation includes pin grid arrays.
FIG. 28 shows an example of connector pins such as 150 inserting into a center opening of the copper capture pad in the socket on the motherboard. Openings in theinterposer 152 allow the pins to penetrate the interposer, while having traces in the interposer to connect to the pins. - The advantages of the above board interposer are varied and numerous, as discussed above. Although there has been described to this point a particular embodiment for an above board interposer, it is not intended that such specific references be considered as limitations upon the scope of this invention except in-so-far as set forth in the following claims.
Claims (17)
1. An apparatus comprising:
a processor having an array of processor interconnects arranged to connect the processor to conductive paths;
a circuit substrate having an array of circuit interconnects arranged to provide connections between the processor and the circuit substrate, the circuit substrate having conductive paths connected to the array of circuit interconnects;
an interposer substrate arranged between the processor and the circuit substrate, at least one conductive trace in the interposer substrate in connection with at least one processor interconnect in the array of interconnects on the processor, the conductive trace arranged at least partially parallel to the interposer substrate such that no electrical connection exists between the conductive trace in the interposer substrate and a corresponding one of the circuit interconnects on the circuit substrate; and
at least one peripheral circuit connected to the at least one conductive trace, wherein signals travel through the trace between the processor and the peripheral circuit in 100 picoseconds or less.
2. The apparatus of claim 1 , further comprising a main memory electrically connected to at least one of the conductive paths in the circuit substrate.
3. The apparatus of claim 2 , wherein the peripheral circuit comprises an off-chip cache.
4. The apparatus of claim 3 , wherein the peripheral circuit comprising the off-chip cache of memory having a storage capacity with a range of 64 to 128 Gigabytes.
5. The apparatus of claim 2 , wherein the main memory has a storage capacity with a range of 64 to 128 Gigabytes.
6. The apparatus of claim 1 , wherein the peripheral circuit comprises a solid state disk drive.
7. The apparatus of claim 1 , wherein the peripheral circuit comprises a graphics processor.
8. The apparatus of claim 1 , wherein the processor comprises a graphics processor.
9. The apparatus of claim 1 , wherein the peripheral circuit comprises a connector.
8. An apparatus comprising:
a processor having an array of processor interconnects arranged to connect the processor to conductive paths;
a circuit substrate having an array of circuit interconnects arranged to provide connections between the processor and the circuit substrate, the circuit substrate having conductive paths connected to the array of circuit interconnects;
an interposer substrate arranged between the processor and the circuit substrate, at least one conductive trace in the interposer substrate in connection with at least one processor interconnect in the array of interconnects on the processor, the conductive trace arranged at least partially parallel to the interposer substrate such that no electrical connection exists between the conductive trace in the interposer substrate and a corresponding one of the circuit interconnects on the circuit substrate; and
at least one peripheral circuit connected to the at least one conductive trace, wherein signals travel through the trace between the processor and the peripheral circuit in one-eighth the time signals would travel between the processor and a device on the circuit substrate.
9. The apparatus of claim 8 , wherein the peripheral circuit comprises a graphics processor.
10. The apparatus of claim 8 , wherein the processor comprises a graphics processor.
11. The apparatus of claim 8 , wherein the peripheral circuit comprises a connector.
12. An apparatus comprising:
a processor having an array of processor interconnects arranged to connect the processor to conductive paths;
a circuit substrate having an array of circuit interconnects arranged to provide connections between the processor and the circuit substrate, the circuit substrate having conductive paths connected to the array of circuit interconnects;
an interposer substrate arranged between the processor and the circuit substrate, at least one conductive trace in the interposer substrate in connection with at least one processor interconnect in the array of interconnects on the processor, the conductive trace arranged at least partially parallel to the interposer substrate such that no electrical connection exists between the conductive trace in the interposer substrate and a corresponding one of the circuit interconnects on the circuit substrate;
a main memory electrically connected to at least one of the conductive paths in the circuit substrate;
a peripheral circuit electrically connected to the main memory through at least one conductive trace in the interposer substrate, the peripheral circuit comprising at least a portion of an off-chip cache.
13. The apparatus of claim 12 , wherein the peripheral circuit comprises a graphics processor.
14. The apparatus of claim 12 , wherein the processor comprises a graphics processor.
15. The apparatus of claim 12 , wherein the peripheral circuit comprises a connector.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/156,211 US20160259738A1 (en) | 2011-04-18 | 2016-05-16 | Above motherboard interposer with quarter wavelength electrical paths |
US16/288,891 US10423544B2 (en) | 2011-04-18 | 2019-02-28 | Interposer with high bandwidth connections between a central processor and memory |
US16/578,804 US10884955B2 (en) | 2011-04-18 | 2019-09-23 | Stacked and folded above motherboard interposer |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201161476501P | 2011-04-18 | 2011-04-18 | |
US13/163,502 US8363418B2 (en) | 2011-04-18 | 2011-06-17 | Above motherboard interposer with peripheral circuits |
US13/491,353 US9086874B2 (en) | 2011-04-18 | 2012-06-07 | Above motherboard interposer with quarter wavelength electrical paths |
US14/790,302 US9357648B2 (en) | 2011-04-18 | 2015-07-02 | Above motherboard interposer with quarter wavelength electrical paths |
US15/156,211 US20160259738A1 (en) | 2011-04-18 | 2016-05-16 | Above motherboard interposer with quarter wavelength electrical paths |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/790,302 Continuation US9357648B2 (en) | 2011-04-18 | 2015-07-02 | Above motherboard interposer with quarter wavelength electrical paths |
US14/791,302 Continuation US20160000161A1 (en) | 2014-07-04 | 2015-07-03 | Modular accessory apparatus |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/288,891 Continuation US10423544B2 (en) | 2011-04-18 | 2019-02-28 | Interposer with high bandwidth connections between a central processor and memory |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160259738A1 true US20160259738A1 (en) | 2016-09-08 |
Family
ID=47006247
Family Applications (8)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/163,502 Active US8363418B2 (en) | 2011-04-18 | 2011-06-17 | Above motherboard interposer with peripheral circuits |
US13/491,378 Active US8908384B2 (en) | 2011-04-18 | 2012-06-07 | Motherboard substrate having no memory interconnects |
US13/491,353 Active US9086874B2 (en) | 2011-04-18 | 2012-06-07 | Above motherboard interposer with quarter wavelength electrical paths |
US13/491,418 Abandoned US20120300392A1 (en) | 2011-04-18 | 2012-06-07 | Heat management in an above motherboard interposer with peripheral circuits |
US14/790,302 Active US9357648B2 (en) | 2011-04-18 | 2015-07-02 | Above motherboard interposer with quarter wavelength electrical paths |
US15/156,211 Abandoned US20160259738A1 (en) | 2011-04-18 | 2016-05-16 | Above motherboard interposer with quarter wavelength electrical paths |
US16/288,891 Active US10423544B2 (en) | 2011-04-18 | 2019-02-28 | Interposer with high bandwidth connections between a central processor and memory |
US16/578,804 Active US10884955B2 (en) | 2011-04-18 | 2019-09-23 | Stacked and folded above motherboard interposer |
Family Applications Before (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/163,502 Active US8363418B2 (en) | 2011-04-18 | 2011-06-17 | Above motherboard interposer with peripheral circuits |
US13/491,378 Active US8908384B2 (en) | 2011-04-18 | 2012-06-07 | Motherboard substrate having no memory interconnects |
US13/491,353 Active US9086874B2 (en) | 2011-04-18 | 2012-06-07 | Above motherboard interposer with quarter wavelength electrical paths |
US13/491,418 Abandoned US20120300392A1 (en) | 2011-04-18 | 2012-06-07 | Heat management in an above motherboard interposer with peripheral circuits |
US14/790,302 Active US9357648B2 (en) | 2011-04-18 | 2015-07-02 | Above motherboard interposer with quarter wavelength electrical paths |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/288,891 Active US10423544B2 (en) | 2011-04-18 | 2019-02-28 | Interposer with high bandwidth connections between a central processor and memory |
US16/578,804 Active US10884955B2 (en) | 2011-04-18 | 2019-09-23 | Stacked and folded above motherboard interposer |
Country Status (6)
Country | Link |
---|---|
US (8) | US8363418B2 (en) |
EP (1) | EP2718969B1 (en) |
JP (1) | JP2014516474A (en) |
CN (1) | CN103608919B (en) |
SG (1) | SG195030A1 (en) |
WO (1) | WO2012145149A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190008031A1 (en) * | 2016-01-28 | 2019-01-03 | Hewlett Packard Enterprise Development Lp | Printed circuit boards |
US10423544B2 (en) * | 2011-04-18 | 2019-09-24 | Morgan / Weiss Technologies Inc. | Interposer with high bandwidth connections between a central processor and memory |
US10757812B1 (en) * | 2019-05-23 | 2020-08-25 | Nvidia Corporation | Chip double-sided layout on PCB |
Families Citing this family (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130242493A1 (en) * | 2012-03-13 | 2013-09-19 | Qualcomm Mems Technologies, Inc. | Low cost interposer fabricated with additive processes |
US8779789B2 (en) * | 2012-04-09 | 2014-07-15 | Advanced Inquiry Systems, Inc. | Translators coupleable to opposing surfaces of microelectronic substrates for testing, and associated systems and methods |
US9674954B2 (en) * | 2013-03-14 | 2017-06-06 | Intel Corporation | Chip package connector assembly |
US8884425B1 (en) * | 2013-05-10 | 2014-11-11 | Futurewei Technologies, Inc. | Thermal management in 2.5 D semiconductor packaging |
US9722335B2 (en) * | 2014-05-05 | 2017-08-01 | Qualcomm Incorporated | Dual in line memory module (DIMM) connector |
US20170215296A1 (en) * | 2014-07-30 | 2017-07-27 | Hewlett Packard Enterprise Development Lp | Multi-bay apparatus |
US10104772B2 (en) * | 2014-08-19 | 2018-10-16 | International Business Machines Incorporated | Metallized particle interconnect with solder components |
US9502469B2 (en) * | 2014-10-29 | 2016-11-22 | Qualcomm Incorporated | Electrically reconfigurable interposer with built-in resistive memory |
US9832876B2 (en) * | 2014-12-18 | 2017-11-28 | Intel Corporation | CPU package substrates with removable memory mechanical interfaces |
JP6455154B2 (en) * | 2015-01-08 | 2019-01-23 | 株式会社デンソー | Vehicle electronics |
CN107408095B (en) | 2015-01-28 | 2020-11-06 | 惠普发展公司,有限责任合伙企业 | Redirection of channel resources |
US9543384B2 (en) * | 2015-02-26 | 2017-01-10 | SK Hynix Inc. | Semiconductor package |
US9941567B2 (en) * | 2015-07-16 | 2018-04-10 | L-3 Communications Corporation | Integrated PCB interconnect system |
DE102015111972A1 (en) * | 2015-07-23 | 2017-01-26 | Abb Schweiz Ag | Circuit board on several levels with interface for plug-in card |
JP2017108073A (en) * | 2015-12-11 | 2017-06-15 | 三菱電機株式会社 | Semiconductor device |
US10388636B2 (en) * | 2015-12-21 | 2019-08-20 | Intel Corporation | Integrating system in package (SIP) with input/output (IO) board for platform miniaturization |
US9773528B1 (en) | 2016-04-28 | 2017-09-26 | Qualcomm Incorporated | Socket with branching point |
WO2018156151A1 (en) | 2017-02-24 | 2018-08-30 | Hewlett Packard Enterprise Development Lp | Electronic devices packaged on wing boards |
US10111334B1 (en) | 2017-03-30 | 2018-10-23 | Dell Products, L.P. | Information handling system interposer enabling specialty processor integrated circuit in standard sockets |
US11546992B2 (en) * | 2017-08-07 | 2023-01-03 | Sanmina Corporation | Modular motherboard for a computer system and method thereof |
US11006524B2 (en) * | 2017-09-08 | 2021-05-11 | Apple Inc. | Circuit board interposer |
KR102400748B1 (en) * | 2017-09-12 | 2022-05-24 | 삼성전자 주식회사 | Electronic device including interposer |
JP7001101B2 (en) * | 2017-10-03 | 2022-01-19 | 株式会社村田製作所 | Interposers and electronic devices |
CN212034479U (en) * | 2017-11-01 | 2020-11-27 | 株式会社村田制作所 | Interposer and electronic device |
US10165667B1 (en) * | 2018-03-14 | 2018-12-25 | Microsoft Technologies Licensing, LLC | Computing system with superconducting and non-superconducting components located on a common substrate |
KR102653837B1 (en) * | 2018-07-27 | 2024-04-02 | 에스케이하이닉스 주식회사 | Memory module and data processing system |
CN109659725B (en) * | 2018-07-30 | 2020-08-28 | 番禺得意精密电子工业有限公司 | Electrical connector |
US10733134B2 (en) * | 2018-08-30 | 2020-08-04 | Dell Products L.P. | Systems and methods for enabling universal circuit board socket |
US11294435B2 (en) * | 2018-12-14 | 2022-04-05 | Dell Products L.P. | Information handling system high density motherboard |
US11545408B2 (en) * | 2019-01-16 | 2023-01-03 | Intel Corporation | Reflowable grid array to support grid heating |
KR102584991B1 (en) * | 2019-06-14 | 2023-10-05 | 삼성전기주식회사 | Semiconductor package |
US11723154B1 (en) * | 2020-02-17 | 2023-08-08 | Nicholas J. Chiolino | Multiwire plate-enclosed ball-isolated single-substrate silicon-carbide-die package |
US20230014167A1 (en) * | 2021-07-15 | 2023-01-19 | Dell Products, L.P. | Thermal heatsink systems and methods in information handling systems |
US11716806B1 (en) * | 2021-11-18 | 2023-08-01 | Motorola Mobility Llc | Processor heat dissipation in a stacked PCB configuration |
EP4287788A1 (en) * | 2022-06-03 | 2023-12-06 | INTEL Corporation | Gddr memory expander using cmt connector |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6246247B1 (en) * | 1994-11-15 | 2001-06-12 | Formfactor, Inc. | Probe card assembly and kit, and methods of using same |
US6463554B1 (en) * | 1996-02-28 | 2002-10-08 | Intel Corporation | Bus patcher |
US20080296697A1 (en) * | 2007-05-29 | 2008-12-04 | Chao-Shun Hsu | Programmable semiconductor interposer for electronic package and method of forming |
US20110042795A1 (en) * | 2009-08-20 | 2011-02-24 | International Business Machines Corporation | Three-Dimensional Silicon Interposer for Low Voltage Low Power Systems |
US20120061853A1 (en) * | 2010-09-09 | 2012-03-15 | Su Michael Z | Semiconductor chip device with underfill |
Family Cites Families (90)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5854534A (en) * | 1992-08-05 | 1998-12-29 | Fujitsu Limited | Controlled impedence interposer substrate |
US20020053734A1 (en) * | 1993-11-16 | 2002-05-09 | Formfactor, Inc. | Probe card assembly and kit, and methods of making same |
US5592730A (en) | 1994-07-29 | 1997-01-14 | Hewlett-Packard Company | Method for fabricating a Z-axis conductive backing layer for acoustic transducers using etched leadframes |
US5567654A (en) | 1994-09-28 | 1996-10-22 | International Business Machines Corporation | Method and workpiece for connecting a thin layer to a monolithic electronic module's surface and associated module packaging |
US5619399A (en) * | 1995-02-16 | 1997-04-08 | Micromodule Systems, Inc. | Multiple chip module mounting assembly and computer using same |
JPH11500271A (en) * | 1995-02-16 | 1999-01-06 | マイクロモジュール システムズ インコーポレイテッド | Multichip module mounting assembly and computer using the same |
US5861666A (en) * | 1995-08-30 | 1999-01-19 | Tessera, Inc. | Stacked chip assembly |
US5763943A (en) * | 1996-01-29 | 1998-06-09 | International Business Machines Corporation | Electronic modules with integral sensor arrays |
US6352103B1 (en) * | 1996-05-22 | 2002-03-05 | Intel Corporation | High performance notebook PC cooling system |
JP3251503B2 (en) * | 1996-06-27 | 2002-01-28 | シャープ株式会社 | IC socket |
US7301748B2 (en) * | 1997-04-08 | 2007-11-27 | Anthony Anthony A | Universal energy conditioning interposer with circuit architecture |
US6224396B1 (en) * | 1997-07-23 | 2001-05-01 | International Business Machines Corporation | Compliant, surface-mountable interposer |
US6144559A (en) * | 1999-04-08 | 2000-11-07 | Agilent Technologies | Process for assembling an interposer to probe dense pad arrays |
JP2000353767A (en) * | 1999-05-14 | 2000-12-19 | Universal Instr Corp | Board for mounting electronic component, package, mounting method, and method for housing integrated circuit chip in package |
US6376769B1 (en) * | 1999-05-18 | 2002-04-23 | Amerasia International Technology, Inc. | High-density electronic package, and method for making same |
US6452113B2 (en) | 1999-07-15 | 2002-09-17 | Incep Technologies, Inc. | Apparatus for providing power to a microprocessor with integrated thermal and EMI management |
US20030156400A1 (en) * | 1999-07-15 | 2003-08-21 | Dibene Joseph Ted | Method and apparatus for providing power to a microprocessor with intergrated thermal and EMI management |
WO2001015228A1 (en) * | 1999-08-19 | 2001-03-01 | Seiko Epson Corporation | Wiring board, method of manufacturing wiring board, electronic device, method of manufacturing electronic device, circuit board and electronic apparatus |
US6366467B1 (en) * | 2000-03-31 | 2002-04-02 | Intel Corporation | Dual-socket interposer and method of fabrication therefor |
US6400565B1 (en) * | 2000-04-21 | 2002-06-04 | Dell Products L.P. | Thermally conductive interface member |
JP4608763B2 (en) * | 2000-11-09 | 2011-01-12 | 日本電気株式会社 | Semiconductor device |
US6884653B2 (en) * | 2001-03-21 | 2005-04-26 | Micron Technology, Inc. | Folded interposer |
JP2002314031A (en) * | 2001-04-13 | 2002-10-25 | Fujitsu Ltd | Multichip module |
US7115986B2 (en) * | 2001-05-02 | 2006-10-03 | Micron Technology, Inc. | Flexible ball grid array chip scale packages |
US6429513B1 (en) | 2001-05-25 | 2002-08-06 | Amkor Technology, Inc. | Active heat sink for cooling a semiconductor chip |
US6633489B2 (en) * | 2001-07-31 | 2003-10-14 | Hewlett-Packard Development Company, L.P. | Dynamic isolating mount for processor packages |
US6557675B2 (en) * | 2001-07-31 | 2003-05-06 | Compaq Information Technologies Group, L.P. | Tunable vibration damper for processor packages |
US7220365B2 (en) * | 2001-08-13 | 2007-05-22 | New Qu Energy Ltd. | Devices using a medium having a high heat transfer rate |
US6490161B1 (en) * | 2002-01-08 | 2002-12-03 | International Business Machines Corporation | Peripheral land grid array package with improved thermal performance |
US6712621B2 (en) * | 2002-01-23 | 2004-03-30 | High Connection Density, Inc. | Thermally enhanced interposer and method |
US6845013B2 (en) * | 2002-03-04 | 2005-01-18 | Incep Technologies, Inc. | Right-angle power interconnect electronic packaging assembly |
SG121707A1 (en) * | 2002-03-04 | 2006-05-26 | Micron Technology Inc | Method and apparatus for flip-chip packaging providing testing capability |
SG115459A1 (en) * | 2002-03-04 | 2005-10-28 | Micron Technology Inc | Flip chip packaging using recessed interposer terminals |
US6779256B2 (en) * | 2002-06-14 | 2004-08-24 | General Electric Company | Interposer extraction tool |
US7068120B2 (en) * | 2002-06-25 | 2006-06-27 | Intel Corporation | Electromagnetic bus coupling having an electromagnetic coupling interposer |
US6600222B1 (en) * | 2002-07-17 | 2003-07-29 | Intel Corporation | Stacked microelectronic packages |
US6625021B1 (en) * | 2002-07-22 | 2003-09-23 | Intel Corporation | Heat sink with heat pipes and fan |
JP4225036B2 (en) * | 2002-11-20 | 2009-02-18 | 日本電気株式会社 | Semiconductor package and stacked semiconductor package |
CN1717795A (en) * | 2002-11-27 | 2006-01-04 | 微型元件有限公司 | Microelectronic packaging and components |
US7071420B2 (en) | 2002-12-18 | 2006-07-04 | Micron Technology, Inc. | Methods and apparatus for a flexible circuit interposer |
US7000490B1 (en) * | 2003-03-10 | 2006-02-21 | The United States Of America As Represented By The United States Department Of Energy | Thermoelectrically cooled water trap |
US6819001B2 (en) * | 2003-03-14 | 2004-11-16 | General Electric Company | Interposer, interposer package and device assembly employing the same |
JP2005150490A (en) * | 2003-11-18 | 2005-06-09 | Canon Inc | Sheet component between ic and printed wiring board |
US7145249B2 (en) * | 2004-03-29 | 2006-12-05 | Intel Corporation | Semiconducting device with folded interposer |
JP4138689B2 (en) * | 2004-03-30 | 2008-08-27 | 株式会社東芝 | LSI package with interface module and LSI package |
US7106600B2 (en) * | 2004-04-29 | 2006-09-12 | Newisys, Inc. | Interposer device |
CN100399078C (en) * | 2004-10-07 | 2008-07-02 | 日本电气株式会社 | Structure and method for mounting lsi package onto photoelectric wiring board |
US7358444B2 (en) * | 2004-10-13 | 2008-04-15 | Intel Corporation | Folded substrate with interposer package for integrated circuit devices |
US7361985B2 (en) * | 2004-10-27 | 2008-04-22 | Freescale Semiconductor, Inc. | Thermally enhanced molded package for semiconductors |
JP2006222370A (en) * | 2005-02-14 | 2006-08-24 | Mikku:Kk | Circuit board combining different material |
JP2006310542A (en) * | 2005-04-28 | 2006-11-09 | Ngk Spark Plug Co Ltd | Wiring substrate, manufacturing method thereof, and wiring substrate with semiconductor circuit element |
JP4463148B2 (en) | 2005-05-19 | 2010-05-12 | パナソニック株式会社 | Ultrasonic diagnostic equipment |
US20070126111A1 (en) * | 2005-05-26 | 2007-06-07 | Uri Mirsky | Microelectronic packaging and components |
US7411292B2 (en) * | 2005-09-27 | 2008-08-12 | Kingston Technology Corporation | Flash memory card |
US7411293B2 (en) * | 2005-09-27 | 2008-08-12 | Kingston Technology Corporation | Flash memory card |
US7915537B1 (en) * | 2005-10-19 | 2011-03-29 | Edward Herbert | Interposer and method for making interposers |
US7636543B2 (en) * | 2005-11-30 | 2009-12-22 | Xerox Corporation | Radial merge module for printing system |
WO2007142052A1 (en) * | 2006-06-06 | 2007-12-13 | Nec Corporation | Semiconductor package, its manufacturing method, semiconductor device, and electronic device |
US20080038163A1 (en) * | 2006-06-23 | 2008-02-14 | Applera Corporation | Systems and Methods for Cooling in Biological Analysis Instruments |
JP2009545107A (en) * | 2006-07-28 | 2009-12-17 | ティーアイアール テクノロジー エルピー | Light source with edge emitting elements |
US7514773B2 (en) * | 2006-08-31 | 2009-04-07 | Intel Corporation | Systems and arrangements for interconnecting integrated circuit dies |
US7596650B1 (en) * | 2006-09-25 | 2009-09-29 | Intel Corporation | Increasing availability of input/output (I/O) interconnections in a system |
JP5028968B2 (en) * | 2006-11-17 | 2012-09-19 | 日立電線株式会社 | Semiconductor device, stacked semiconductor device, and interposer substrate |
US7753568B2 (en) * | 2007-01-23 | 2010-07-13 | Foxconn Technology Co., Ltd. | Light-emitting diode assembly and method of fabrication |
US20080309349A1 (en) | 2007-06-15 | 2008-12-18 | Computer Access Technology Corporation | Flexible interposer system |
US8050047B2 (en) * | 2007-07-12 | 2011-11-01 | Stats Chippac Ltd. | Integrated circuit package system with flexible substrate and recessed package |
US7610948B2 (en) * | 2007-07-25 | 2009-11-03 | Tsung-Hsien Huang | Cooler module |
WO2009029335A1 (en) * | 2007-08-28 | 2009-03-05 | Rambus Inc. | Detachable interconnect for configurable width memory system |
US7641481B2 (en) | 2007-10-10 | 2010-01-05 | Intel Corporation | Non-intrusive interposer for accessing integrated circuit package signals |
US7928550B2 (en) * | 2007-11-08 | 2011-04-19 | Texas Instruments Incorporated | Flexible interposer for stacking semiconductor chips and connecting same to substrate |
US8399973B2 (en) * | 2007-12-20 | 2013-03-19 | Mosaid Technologies Incorporated | Data storage and stackable configurations |
WO2009083896A2 (en) * | 2007-12-27 | 2009-07-09 | Koninklijke Philips Electronics, N.V. | Ultrasound transducer assembly with improved thermal behavior |
US20100186820A1 (en) * | 2008-11-10 | 2010-07-29 | Schon Steven G | Solar electricity generation with improved efficiency |
CN101632170B (en) | 2007-12-28 | 2011-10-05 | 揖斐电株式会社 | Interposer and manufacturing method of the interposer |
CN102187400A (en) * | 2008-10-20 | 2011-09-14 | 国立大学法人东京大学 | Integrated circuit device |
US7796389B2 (en) * | 2008-11-26 | 2010-09-14 | General Electric Company | Method and apparatus for cooling electronics |
US8760187B2 (en) * | 2008-12-03 | 2014-06-24 | L-3 Communications Corp. | Thermocentric alignment of elements on parts of an apparatus |
US8168470B2 (en) * | 2008-12-08 | 2012-05-01 | Stats Chippac, Ltd. | Semiconductor device and method of forming vertical interconnect structure in substrate for IPD and baseband circuit separated by high-resistivity molding compound |
US8212350B2 (en) * | 2009-04-06 | 2012-07-03 | Intel Corporation | Space and cost efficient incorporation of specialized input-output pins on integrated circuit substrates |
US9176915B2 (en) * | 2009-04-30 | 2015-11-03 | Dell Products L.P. | Data storage device carrier system |
JP5500870B2 (en) * | 2009-05-28 | 2014-05-21 | 新光電気工業株式会社 | Substrate with connection terminal and socket for electronic parts |
JP5493744B2 (en) * | 2009-11-12 | 2014-05-14 | 富士通株式会社 | Opto-electric hybrid board and method for manufacturing opto-electric hybrid board |
JP5527806B2 (en) * | 2010-02-17 | 2014-06-25 | Necネットワークプロダクツ株式会社 | Manufacturing method of semiconductor device |
US20110211310A1 (en) * | 2010-03-01 | 2011-09-01 | Seagate Technology Llc | Signal path interconnection and assembly |
US8508929B2 (en) * | 2010-11-04 | 2013-08-13 | International Business Machines Corporation | Implementing enhanced cover-mounted, auto-docking for multiple DASD configurations |
US8363418B2 (en) * | 2011-04-18 | 2013-01-29 | Morgan/Weiss Technologies Inc. | Above motherboard interposer with peripheral circuits |
US8982563B2 (en) * | 2011-06-28 | 2015-03-17 | Oracle International Corporation | Chip package to support high-frequency processors |
US10074600B2 (en) * | 2012-03-30 | 2018-09-11 | Ati Technologies Ulc | Method of manufacturing interposer-based damping resistor |
US10297572B2 (en) * | 2014-10-06 | 2019-05-21 | Mc10, Inc. | Discrete flexible interconnects for modules of integrated circuits |
US10256213B2 (en) * | 2015-12-10 | 2019-04-09 | Intel Corporation | Reduced-height electronic memory system and method |
-
2011
- 2011-06-17 US US13/163,502 patent/US8363418B2/en active Active
-
2012
- 2012-03-30 EP EP12806330.2A patent/EP2718969B1/en active Active
- 2012-03-30 WO PCT/US2012/031675 patent/WO2012145149A1/en active Application Filing
- 2012-03-30 JP JP2014506426A patent/JP2014516474A/en active Pending
- 2012-03-30 SG SG2013085261A patent/SG195030A1/en unknown
- 2012-03-30 CN CN201280029878.7A patent/CN103608919B/en active Active
- 2012-06-07 US US13/491,378 patent/US8908384B2/en active Active
- 2012-06-07 US US13/491,353 patent/US9086874B2/en active Active
- 2012-06-07 US US13/491,418 patent/US20120300392A1/en not_active Abandoned
-
2015
- 2015-07-02 US US14/790,302 patent/US9357648B2/en active Active
-
2016
- 2016-05-16 US US15/156,211 patent/US20160259738A1/en not_active Abandoned
-
2019
- 2019-02-28 US US16/288,891 patent/US10423544B2/en active Active
- 2019-09-23 US US16/578,804 patent/US10884955B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6246247B1 (en) * | 1994-11-15 | 2001-06-12 | Formfactor, Inc. | Probe card assembly and kit, and methods of using same |
US6463554B1 (en) * | 1996-02-28 | 2002-10-08 | Intel Corporation | Bus patcher |
US20080296697A1 (en) * | 2007-05-29 | 2008-12-04 | Chao-Shun Hsu | Programmable semiconductor interposer for electronic package and method of forming |
US20110042795A1 (en) * | 2009-08-20 | 2011-02-24 | International Business Machines Corporation | Three-Dimensional Silicon Interposer for Low Voltage Low Power Systems |
US20120061853A1 (en) * | 2010-09-09 | 2012-03-15 | Su Michael Z | Semiconductor chip device with underfill |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10423544B2 (en) * | 2011-04-18 | 2019-09-24 | Morgan / Weiss Technologies Inc. | Interposer with high bandwidth connections between a central processor and memory |
US10884955B2 (en) | 2011-04-18 | 2021-01-05 | Morgan/Weiss Technologies Inc. | Stacked and folded above motherboard interposer |
US20190008031A1 (en) * | 2016-01-28 | 2019-01-03 | Hewlett Packard Enterprise Development Lp | Printed circuit boards |
US10701800B2 (en) * | 2016-01-28 | 2020-06-30 | Hewlett Packard Enterprise Development Lp | Printed circuit boards |
US10757812B1 (en) * | 2019-05-23 | 2020-08-25 | Nvidia Corporation | Chip double-sided layout on PCB |
Also Published As
Publication number | Publication date |
---|---|
US20120300392A1 (en) | 2012-11-29 |
US20120262863A1 (en) | 2012-10-18 |
EP2718969A1 (en) | 2014-04-16 |
JP2014516474A (en) | 2014-07-10 |
US10884955B2 (en) | 2021-01-05 |
US20190196985A1 (en) | 2019-06-27 |
US20200019519A1 (en) | 2020-01-16 |
US20120262862A1 (en) | 2012-10-18 |
SG195030A1 (en) | 2013-12-30 |
EP2718969A4 (en) | 2015-10-21 |
CN103608919B (en) | 2016-10-26 |
EP2718969B1 (en) | 2019-08-14 |
US8363418B2 (en) | 2013-01-29 |
US20120262875A1 (en) | 2012-10-18 |
US9357648B2 (en) | 2016-05-31 |
US10423544B2 (en) | 2019-09-24 |
US20150313017A1 (en) | 2015-10-29 |
WO2012145149A1 (en) | 2012-10-26 |
US9086874B2 (en) | 2015-07-21 |
CN103608919A (en) | 2014-02-26 |
US8908384B2 (en) | 2014-12-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10884955B2 (en) | Stacked and folded above motherboard interposer | |
KR100340285B1 (en) | Memory module having series-connected printed circuit boards | |
US7646212B2 (en) | Memory system including a power divider on a multi module memory bus | |
US6597062B1 (en) | Short channel, memory module with stacked printed circuit boards | |
US20140203417A1 (en) | Mitigation of far-end crosstalk induced by routing and out-of-plane interconnects | |
US8138592B2 (en) | Planar array contact memory cards | |
US6449166B1 (en) | High capacity memory module with higher density and improved manufacturability | |
US6840808B2 (en) | Connector for a plurality of switching assemblies with compatible interfaces | |
Braunisch et al. | Flex-circuit chip-to-chip interconnects | |
Kollipara et al. | Evaluation of high density liquid crystal polymer based flex interconnect for supporting greater than 1 TB/s of memory bandwidth | |
US20230006375A1 (en) | Connector-less m.2 module | |
Kollipara et al. | Design and testing of a high speed module based memory system | |
Sharawi et al. | The design and simulation of a 400/533Mbps DDR-II SDRAM memory interconnect bus | |
Kollipara et al. | Evaluation of a module based memory system with an LCP flex interconnect | |
US20100195277A1 (en) | Dual Layer Printed Circuit Board | |
JP2004507006A (en) | Compact high-density memory system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: HUAWEI TECHNOLOGIES CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MORGAN/WEISS TECHNOLOGIES, INC.;REEL/FRAME:055450/0645 Effective date: 20201216 |