US20160170459A1 - Power management in a discrete memory portion - Google Patents
Power management in a discrete memory portion Download PDFInfo
- Publication number
- US20160170459A1 US20160170459A1 US15/051,073 US201615051073A US2016170459A1 US 20160170459 A1 US20160170459 A1 US 20160170459A1 US 201615051073 A US201615051073 A US 201615051073A US 2016170459 A1 US2016170459 A1 US 2016170459A1
- Authority
- US
- United States
- Prior art keywords
- memory
- memory device
- power
- controller
- channel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
- G06F1/3234—Power saving characterised by the action undertaken
- G06F1/325—Power saving in peripheral device
- G06F1/3275—Power saving in memory, e.g. RAM, cache
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/266—Arrangements to supply power to external peripherals either directly from the computer or under computer control, e.g. supply of power through the communication port, computer controlled power-strips
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D30/00—Reducing energy consumption in communication networks
- Y02D30/50—Reducing energy consumption in communication networks in wire-line communication networks, e.g. low power modes or reduced link rate
Definitions
- Embodiments generally relate to power management. More particularly, embodiments relate to implementing power management in a discrete memory portion.
- a typical server may include a processor coupled to a plurality of memory riser units. When offlining memory, the server typically may only offline all but one of the memory riser units. This may lead to unnecessary power usage.
- FIG. 1 is a block diagram of an example of a computing system that implements power management in a discrete memory portion in accordance with an embodiment of the invention
- FIG. 2 is a block diagram of an example of a memory apparatus that implements power management in a discrete memory portion in accordance with an embodiment of the invention.
- FIG. 3 is a flowchart of an example of a method of implementing power management in a discrete memory portion in accordance with an embodiment of the invention.
- Embodiments may include a system including a non-volatile memory (NVM) to store a basic/input output system (BIOS), a system memory to store an operating system (OS) and an software application, and a first printed circuit board (PCB) including a memory device.
- the system may also include a second printed circuit board (PCB) including a processing component having a logic unit, a memory controller, a control unit, and a register.
- the second printed circuit board may also include a partial memory management component having a control interface, a controller, and a memory device channel, wherein the control interface directs the controller to control a power supply to the memory device channel to alter a power state in the memory device.
- Embodiments may also include an apparatus including a processing component including a memory controller.
- the apparatus may also include a control interface to receive a command to alter a power state in a memory device, and a controller to, upon direction from the control interface, control a power supply to a memory device channel to alter the power state in the memory device.
- Additional embodiments may include a computer implemented including receiving, at a control interface, an instruction to alter a power state at a memory device.
- the method may also provide for directing, by the control interface, a controller to control a power supply to a memory device channel to alter the power state in the memory device.
- embodiments may include a computer readable storage medium including a set of instructions, which if executed by a processor, cause a computer to receive, at a control interface, an instruction to alter a power state at a memory device.
- the instructions may also cause a computer to direct, by the control interface, a controller to control a power supply to a memory device channel to alter the power state in the memory device.
- the computer server system 800 may include a first printed circuit board (PCB) 100 , a second PCB 200 , a bus 300 , a PCI (Peripheral Component Interconnect) card 400 , a Read-Only Memory (ROM) 500 , a system memory 600 , and a hard disk 700 .
- PCB printed circuit board
- PCI Peripheral Component Interconnect
- ROM Read-Only Memory
- the first PCB 100 may include a processing component 101 and a partial memory management component 102 .
- the processing component 101 may include a logic unit 103 , a memory controller 104 , a control unit 105 , and a register 106 .
- the memory controller 104 may be coupled to the partial memory management component 102 by a first memory controller interface 107 , a second memory controller interface 108 , a third memory controller interface 109 , and a fourth memory controller interface 110 .
- the second PCB 200 may include a first dual in-line memory module (DIMM) 201 , a second DIMM 202 , a third DIMM 203 , and a fourth DIMM 204 .
- the first DIMM 201 , the second DIMM 202 , the third DIMM 203 , and the fourth DIMM 204 may be coupled to the partial memory management component 104 by a first memory channel output 111 , a second memory channel output 112 , and a third memory channel output 113 , and a fourth memory channel output 114 , respectively.
- the bus 300 and the PCI card 400 may be utilized to transfer data inside the computer server system 800 .
- the ROM 500 may be a non-volatile storage device, and may store, among other things, a basic input/output system (BIOS) 501 .
- BIOS 501 may be built into the ROM 500 , and may be the first software code run when the computer server system 800 is powered on.
- the system memory 600 may be a primary volatile storage device that may store, among other things, an operating system (OS) 601 and an application program 602 .
- the hard disk 700 may be a second volatile memory device that may store data or application programs.
- a computer server system may be configured to implement power management in a discrete memory portion. Specifically, embodiments may be configured to control power supply (i.e., be configured to brought online and taken offline) to a computer server system memory component at an individual memory control channel level. For example, in the case of computer server system 800 , the power supply to the DIMM 204 may controllable at individual memory controller channel level. The ability to control power to a memory device at an individual memory controller channel level may allow for, among other things, faster operations and more incremental increases and decreases (i.e., efficient) power usage.
- the memory controller 104 and the partial memory management component 102 are located on the same printed circuit board, the first PCB 100 .
- the memory controller and the partial memory management component may be located on separate PCBs.
- the first PCB 1000 and the second PCB 1100 may be located in a computer server system, such as the computer server system 800 ( FIG. 1 ), already discussed.
- the first printed circuit board 1000 may include a first DIMM 1001 and a second DIMM 1002 .
- the second printed circuit board 1100 may include a processing component 1101 and a partial memory management component 1106 .
- the processing component 1101 may further include a logic unit 1102 , a memory controller 1103 , a control unit 1104 , and a register 1105 .
- the partial memory management component 1106 may include a control interface 1107 , a controller 1108 , a first memory device channel 1109 , and a second memory device channel 1110 .
- the first memory device channel 1009 may be utilized to control to portions of a DIMM 1001 at an individual memory controller channel level.
- the second memory device channel 1110 may be utilized to control to portions of a DIMM 1002 at an individual memory controller channel level.
- a first memory controller interface 1112 and a second memory controller interface 1113 may couple the memory controller 1103 to the first memory device channel 1109 and the second memory device channel 1110 respectively.
- the control interface 1107 may interface with a BIOS, such as BIOS 501 ( FIG. 1 ), or with an OS, such as OS 601 ( FIG. 1 ), to receive a command to control (i.e., alter) a power state of the first memory device channel 1109 or the second memory device channel 1110 .
- the control interface 1107 may be, among other things, at least one of a hardware component, a programmable logic device (PLD), or a system management (SM) bus device.
- a first instruction interface 1114 and a second instruction interface 1115 may couple the control interface 1107 and the controller 1108 .
- the controller 1108 may be a controller that can control power (i.e., enable power or disable power) to the first memory device channel 1109 and the second memory device channel 1110 .
- the control interface 1107 may direct the controller 1108 (utilizing the first instruction interface 1114 and the second instruction interface 1115 ) regarding the desired power state of the first memory device channel 1109 and the second memory device channel 1110 , individually and independent of any other memory controller channel.
- the controller 1108 may utilize a first memory device rail 1116 and a second memory device rail 1117 to control power to the first memory device channel 1109 and a second memory device channel 1110 respectively.
- the DIMM 1001 and the DIMM 1002 of the second printed circuit board 1100 may be brought online or taken offline (i.e., the power states may be altered) at the memory controller channel level at different times during operation utilizing the first memory device channel 1109 and the second memory device channel 1110 .
- the DIMM 1001 and the DIMM 1002 may be brought online or taken offline at an individual memory controller channel level, during a power-on self test (POST) of a bootup process, upon instruction from a BIOS, such as the BIOS 501 ( FIG. 1 ).
- POST power-on self test
- the DIMM 1001 and the DIMM 1002 may be brought online or taken offline on an individual memory controller channel level during runtime by an OS, such as the OS 601 ( FIG. 1 ).
- the control interface 1107 may receive an OS instruction that the first memory device channel 1109 should be taken offline, while the second memory device channel 1110 should be brought online.
- the control interface 1107 may utilize the first instruction interface 1114 to direct a first signal to the controller 1108 to take the first memory device channel 1109 offline (i.e., a “disable” signal), and the second instruction interface 1115 to the controller 1108 to direct a second signal to bring the second memory device channel 1110 online (i.e., an “enable” signal).
- the controller 1108 may cut power to the first memory device rail 1116 to disable the first memory device channel 1109 .
- the controller 1108 may power the second memory device rail 1117 to enable the second memory device channel 1110 .
- a first memory channel output 1118 may couple the first memory device channel 1109 to the first DIMM 1001
- a second memory channel output 1119 may couple the second memory channel output 1118 may couple the second memory device channel 1110 to the second DIMM 1002 .
- the power allocation to each of memory channel may be controlled individually, such that each memory channel may be enabled (or “re-initialized” or “brought online”) or disabled (or “powered down” or “taken offline”) individually. This may be the case regardless of the amount of power that is being consumed overall in the computer server system.
- the controller 1108 may utilize the first memory device rail 1116 and the second memory device rail 1117 to control the first memory device channel 1109 and a second memory device channel 1110 respectively.
- the controller 1108 may utilize multiple single-rail controllers that each utilizes a single memory device rail to control an individual memory device channel.
- FIG. 3 flowchart of an example of a method that implementing power management in a discrete memory portion in accordance with an embodiment of the invention is shown.
- the method might be implemented as a set of logic instructions stored in a machine- or computer-readable storage medium such as random access memory (RAM), read only memory (ROM), programmable ROM (PROM), firmware, flash memory, etc., in configurable logic such as programmable logic arrays (PLAs), field programmable gate arrays (FPGAs), complex programmable logic devices (CPLDs), in fixed-functionality logic hardware using circuit technology such as application specific integrated circuit (ASIC), complementary metal oxide semiconductor (CMOS) or transistor-transistor logic (TTL) technology, or any combination thereof.
- PLAs programmable logic arrays
- FPGAs field programmable gate arrays
- CPLDs complex programmable logic devices
- ASIC application specific integrated circuit
- CMOS complementary metal oxide semiconductor
- TTL transistor-transistor logic
- computer program code to carry out operations shown in the method may be written in any combination of one or more programming languages, including an object oriented programming language such as Java, Smalltalk, C++ or the like and conventional procedural programming languages, such as the “C” programming language or similar programming languages.
- object oriented programming language such as Java, Smalltalk, C++ or the like
- conventional procedural programming languages such as the “C” programming language or similar programming languages.
- a BIOS such as BIOS 501 ( FIG. 1 ) may determine and define a memory power node structure of a system, such as computer server system 800 ( FIG. 1 ), which may represent the sections of memory in the system that may be switched into different power states independently of each other.
- a memory controller channel level may be controlled at processing block 3010 .
- the BIOS may inform an OS, such as the OS 601 ( FIG. 1 ), of the memory power node structure, so that the OS may also control discrete portions of memory in the system at a memory channel level (e.g., during runtime).
- the OS may estimate the system workload and determine present memory allocation needs to be freed (i.e., taken offline).
- the OS may determine whether the particular memory address presently contains data. If the particular memory address does not contain data, the process may proceed to processing block 3060 . If, on the other hand, the particular memory address does contain data, then at processing block 3050 , the OS may migrate the data from the particular memory address to another memory address may to remain online.
- the OS may issue a command to offline the particular memory address.
- the BIOS may configure a memory controller, such as memory controller 1103 ( FIG. 2 ), to enact the specified power state (i.e., taking the particular memory address offline) in the system, and configure system components (e.g., memory controller registers, BIOS tables) to indicate that the particular memory address is being taken offline.
- the BIOS may interact with system components in preparation for the removal of power at the particular memory address (e.g., disabling clocks, asserting resets to affected components, etc.).
- the BIOS may direct a control interface, such as the control interface 1107 ( FIG. 2 ), to remove power from the particular memory address.
- the control interface may utilize a controller, such as the controller 1108 ( FIG. 2 ) and a memory device rail, such as the first memory device rail 1116 ( FIG. 2 ), to disable a particular memory device channel, such as the first memory device channel 1109 ( FIG. 2 ), thereby, taking the particular memory address offline at an individual memory channel level.
- the OS may later determine that additional memory should be brought online.
- the OS may direct the BIOS to bring the particular memory channel back online.
- the BIOS may direct the control interface to bring the particular memory device channel back online.
- the control interface may utilize the controller and the memory device rail to bring the particular memory device channel, and by extension, the particular memory address, back online.
- the BIOS may configure system components to indicate on the system address map that the particular memory address is active, and may inform the OS that the particular memory address is ready for use.
- the process may terminate.
- the BIOS 501 may determine and define a memory power node structure of a system during bootup (i.e., processing block 3010 ). However, this may not necessarily be the case. In other embodiment, the memory power node structure may be determined and defined by the OS during runtime.
- signal conductor lines are represented with lines. Some may be thicker, to indicate more constituent signal paths, have a number label, to indicate a number of constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. This, however, should not be construed in a limiting manner. Rather, such added detail may be used in connection with one or more exemplary embodiments to facilitate easier understanding. Any represented signal lines, whether or not having additional information, may actually include one or more signals that may travel in multiple directions and may be implemented with any suitable type of signal scheme, e.g., digital or analog lines implemented with differential pairs, optical fiber lines, and/or single-ended lines.
- Example sizes/models/values/ranges may have been given, although embodiments of the present invention are not limited to the same. As manufacturing techniques (e.g., photolithography) mature over time, it is expected that devices of smaller size could be manufactured.
- well known power/ground connections and other components may or may not be shown within the figures, for simplicity of illustration and discussion, and so as not to obscure certain aspects of the embodiments of the invention.
- arrangements may be shown in block diagram form in order to avoid obscuring embodiments of the invention, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the platform within which the embodiment is to be implemented, i.e., such specifics should be well within purview of one skilled in the art.
- Coupled may be used herein to refer to any type of relationship, direct or indirect, between the components in question, and may apply to electrical, mechanical, fluid, optical, electromagnetic, electromechanical or other connections.
- first”, second”, etc. are used herein only to facilitate discussion, and carry no particular temporal or chronological significance unless otherwise indicated.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Sources (AREA)
- Stored Programmes (AREA)
Abstract
Systems and methods of operating a computing system may involve receiving, at a control interface, an instruction to alter a power state at a memory device, and directing, by the control interface, a controller to control a power supply to a memory device channel to alter the power state in the memory device.
Description
- This application is a continuation of U.S. National Phase Patent Application No. 13/997,169 filed May 22, 2014, which claims benefit of International Patent Application No. PCT/US2011/066582 filed Dec. 21, 2011.
- 1. Technical Field
- Embodiments generally relate to power management. More particularly, embodiments relate to implementing power management in a discrete memory portion.
- 2. Discussion
- Power management may be a significant design consideration in memory design. A typical server may include a processor coupled to a plurality of memory riser units. When offlining memory, the server typically may only offline all but one of the memory riser units. This may lead to unnecessary power usage.
- The various advantages of the embodiments of the present invention will become apparent to one skilled in the art by reading the following specification and appended claims, and by referencing the following drawings, in which:
-
FIG. 1 is a block diagram of an example of a computing system that implements power management in a discrete memory portion in accordance with an embodiment of the invention; -
FIG. 2 is a block diagram of an example of a memory apparatus that implements power management in a discrete memory portion in accordance with an embodiment of the invention; and -
FIG. 3 is a flowchart of an example of a method of implementing power management in a discrete memory portion in accordance with an embodiment of the invention. - Embodiments may include a system including a non-volatile memory (NVM) to store a basic/input output system (BIOS), a system memory to store an operating system (OS) and an software application, and a first printed circuit board (PCB) including a memory device. The system may also include a second printed circuit board (PCB) including a processing component having a logic unit, a memory controller, a control unit, and a register. The second printed circuit board may also include a partial memory management component having a control interface, a controller, and a memory device channel, wherein the control interface directs the controller to control a power supply to the memory device channel to alter a power state in the memory device.
- Embodiments may also include an apparatus including a processing component including a memory controller. The apparatus may also include a control interface to receive a command to alter a power state in a memory device, and a controller to, upon direction from the control interface, control a power supply to a memory device channel to alter the power state in the memory device.
- Additional embodiments may include a computer implemented including receiving, at a control interface, an instruction to alter a power state at a memory device. The method may also provide for directing, by the control interface, a controller to control a power supply to a memory device channel to alter the power state in the memory device.
- In addition, embodiments may include a computer readable storage medium including a set of instructions, which if executed by a processor, cause a computer to receive, at a control interface, an instruction to alter a power state at a memory device. The instructions may also cause a computer to direct, by the control interface, a controller to control a power supply to a memory device channel to alter the power state in the memory device.
- Turning now to
FIG. 1 , a block diagram of acomputer server system 800 is shown. Thecomputer server system 800 may include a first printed circuit board (PCB) 100, asecond PCB 200, abus 300, a PCI (Peripheral Component Interconnect)card 400, a Read-Only Memory (ROM) 500, asystem memory 600, and ahard disk 700. - The
first PCB 100 may include aprocessing component 101 and a partialmemory management component 102. Theprocessing component 101 may include alogic unit 103, amemory controller 104, acontrol unit 105, and aregister 106. Thememory controller 104 may be coupled to the partialmemory management component 102 by a firstmemory controller interface 107, a secondmemory controller interface 108, a thirdmemory controller interface 109, and a fourthmemory controller interface 110. - The second PCB 200 may include a first dual in-line memory module (DIMM) 201, a second DIMM 202, a third DIMM 203, and a fourth DIMM 204. The
first DIMM 201, thesecond DIMM 202, thethird DIMM 203, and thefourth DIMM 204 may be coupled to the partialmemory management component 104 by a firstmemory channel output 111, a secondmemory channel output 112, and a thirdmemory channel output 113, and a fourthmemory channel output 114, respectively. - The
bus 300 and thePCI card 400 may be utilized to transfer data inside thecomputer server system 800. TheROM 500 may be a non-volatile storage device, and may store, among other things, a basic input/output system (BIOS) 501. TheBIOS 501 may be built into theROM 500, and may be the first software code run when thecomputer server system 800 is powered on. Thesystem memory 600 may be a primary volatile storage device that may store, among other things, an operating system (OS) 601 and anapplication program 602. Thehard disk 700 may be a second volatile memory device that may store data or application programs. - In embodiments of the present invention, a computer server system may be configured to implement power management in a discrete memory portion. Specifically, embodiments may be configured to control power supply (i.e., be configured to brought online and taken offline) to a computer server system memory component at an individual memory control channel level. For example, in the case of
computer server system 800, the power supply to the DIMM 204 may controllable at individual memory controller channel level. The ability to control power to a memory device at an individual memory controller channel level may allow for, among other things, faster operations and more incremental increases and decreases (i.e., efficient) power usage. - The arrangement and numbering of blocks depicted in
FIG. 1 is not intended to imply an order of operations to the exclusion of other possibilities. Those of skill in the art will appreciate that the foregoing systems and methods are susceptible of various modifications and alterations. For example, in the embodiment described inFIG. 1 , thememory controller 104 and the partialmemory management component 102 are located on the same printed circuit board, thefirst PCB 100. However, in other embodiments, the memory controller and the partial memory management component may be located on separate PCBs. - Turning now to
FIG. 2 , a detailed block diagram of afirst PCB 1000 and asecond PCB 1100 implementing power management in a discrete memory portion is shown. The first PCB 1000 and the second PCB 1100 may be located in a computer server system, such as the computer server system 800 (FIG. 1 ), already discussed. The first printedcircuit board 1000 may include a first DIMM 1001 and a second DIMM 1002. The secondprinted circuit board 1100 may include aprocessing component 1101 and a partialmemory management component 1106. Theprocessing component 1101 may further include alogic unit 1102, amemory controller 1103, acontrol unit 1104, and aregister 1105. - The partial
memory management component 1106 may include acontrol interface 1107, acontroller 1108, a firstmemory device channel 1109, and a secondmemory device channel 1110. The first memory device channel 1009 may be utilized to control to portions of aDIMM 1001 at an individual memory controller channel level. Similarly, the secondmemory device channel 1110 may be utilized to control to portions of aDIMM 1002 at an individual memory controller channel level. A firstmemory controller interface 1112 and a secondmemory controller interface 1113 may couple thememory controller 1103 to the firstmemory device channel 1109 and the secondmemory device channel 1110 respectively. - The
control interface 1107 may interface with a BIOS, such as BIOS 501 (FIG. 1 ), or with an OS, such as OS 601 (FIG. 1 ), to receive a command to control (i.e., alter) a power state of the firstmemory device channel 1109 or the secondmemory device channel 1110. Thecontrol interface 1107 may be, among other things, at least one of a hardware component, a programmable logic device (PLD), or a system management (SM) bus device. Afirst instruction interface 1114 and asecond instruction interface 1115 may couple thecontrol interface 1107 and thecontroller 1108. - The
controller 1108 may be a controller that can control power (i.e., enable power or disable power) to the firstmemory device channel 1109 and the secondmemory device channel 1110. Upon receiving an instruction, thecontrol interface 1107 may direct the controller 1108 (utilizing thefirst instruction interface 1114 and the second instruction interface 1115) regarding the desired power state of the firstmemory device channel 1109 and the secondmemory device channel 1110, individually and independent of any other memory controller channel. Thecontroller 1108 may utilize a firstmemory device rail 1116 and a secondmemory device rail 1117 to control power to the firstmemory device channel 1109 and a secondmemory device channel 1110 respectively. - The DIMM 1001 and the DIMM 1002 of the second printed
circuit board 1100 may be brought online or taken offline (i.e., the power states may be altered) at the memory controller channel level at different times during operation utilizing the firstmemory device channel 1109 and the secondmemory device channel 1110. For example, theDIMM 1001 and theDIMM 1002 may be brought online or taken offline at an individual memory controller channel level, during a power-on self test (POST) of a bootup process, upon instruction from a BIOS, such as the BIOS 501 (FIG. 1 ). Alternatively, theDIMM 1001 and theDIMM 1002 may be brought online or taken offline on an individual memory controller channel level during runtime by an OS, such as the OS 601 (FIG. 1 ). - So, in one embodiment, during runtime, the
control interface 1107 may receive an OS instruction that the firstmemory device channel 1109 should be taken offline, while the secondmemory device channel 1110 should be brought online. Thecontrol interface 1107 may utilize thefirst instruction interface 1114 to direct a first signal to thecontroller 1108 to take the firstmemory device channel 1109 offline (i.e., a “disable” signal), and thesecond instruction interface 1115 to thecontroller 1108 to direct a second signal to bring the secondmemory device channel 1110 online (i.e., an “enable” signal). - Upon receiving the first signal to disable the first
memory device channel 1109, thecontroller 1108 may cut power to the firstmemory device rail 1116 to disable the firstmemory device channel 1109. Upon receiving the second signal to enable the secondmemory device channel 1110, thecontroller 1108 may power the secondmemory device rail 1117 to enable the secondmemory device channel 1110. A firstmemory channel output 1118 may couple the firstmemory device channel 1109 to thefirst DIMM 1001, and a secondmemory channel output 1119 may couple the secondmemory channel output 1118 may couple the secondmemory device channel 1110 to thesecond DIMM 1002. - Accordingly, in embodiments of the present invention, the power allocation to each of memory channel may be controlled individually, such that each memory channel may be enabled (or “re-initialized” or “brought online”) or disabled (or “powered down” or “taken offline”) individually. This may be the case regardless of the amount of power that is being consumed overall in the computer server system.
- The arrangement and numbering of blocks depicted in
FIG. 2 is not intended to imply an order of operations to the exclusion of other possibilities. Those of skill in the art will appreciate that the foregoing systems and methods are susceptible of various modifications and alterations. For example, in the embodiment described inFIG. 2 , thecontroller 1108 may utilize the firstmemory device rail 1116 and the secondmemory device rail 1117 to control the firstmemory device channel 1109 and a secondmemory device channel 1110 respectively. However, other embodiments may include multiple single-rail controllers that each utilizes a single memory device rail to control an individual memory device channel. - Turning now to
FIG. 3 , flowchart of an example of a method that implementing power management in a discrete memory portion in accordance with an embodiment of the invention is shown. The method might be implemented as a set of logic instructions stored in a machine- or computer-readable storage medium such as random access memory (RAM), read only memory (ROM), programmable ROM (PROM), firmware, flash memory, etc., in configurable logic such as programmable logic arrays (PLAs), field programmable gate arrays (FPGAs), complex programmable logic devices (CPLDs), in fixed-functionality logic hardware using circuit technology such as application specific integrated circuit (ASIC), complementary metal oxide semiconductor (CMOS) or transistor-transistor logic (TTL) technology, or any combination thereof. For example, computer program code to carry out operations shown in the method may be written in any combination of one or more programming languages, including an object oriented programming language such as Java, Smalltalk, C++ or the like and conventional procedural programming languages, such as the “C” programming language or similar programming languages. - The process may begin at
processing block 3000. Atprocessing block 3010, during bootup, a BIOS, such as BIOS 501 (FIG. 1 ), may determine and define a memory power node structure of a system, such as computer server system 800 (FIG. 1 ), which may represent the sections of memory in the system that may be switched into different power states independently of each other. As discussed above, in embodiments of the present invention, power to discrete portions of memory in the system may be controlled at a memory controller channel level. Atprocessing block 3020, the BIOS may inform an OS, such as the OS 601 (FIG. 1 ), of the memory power node structure, so that the OS may also control discrete portions of memory in the system at a memory channel level (e.g., during runtime). - At
processing block 3030, during runtime, the OS may estimate the system workload and determine present memory allocation needs to be freed (i.e., taken offline). Atprocessing block 3040, in looking to take a particular memory address offline, the OS may determine whether the particular memory address presently contains data. If the particular memory address does not contain data, the process may proceed toprocessing block 3060. If, on the other hand, the particular memory address does contain data, then atprocessing block 3050, the OS may migrate the data from the particular memory address to another memory address may to remain online. - At
processing block 3060, the OS may issue a command to offline the particular memory address. Atprocessing block 3070, the BIOS may configure a memory controller, such as memory controller 1103 (FIG. 2 ), to enact the specified power state (i.e., taking the particular memory address offline) in the system, and configure system components (e.g., memory controller registers, BIOS tables) to indicate that the particular memory address is being taken offline. Atprocessing block 3080, the BIOS may interact with system components in preparation for the removal of power at the particular memory address (e.g., disabling clocks, asserting resets to affected components, etc.). - At
processing block 3090, the BIOS may direct a control interface, such as the control interface 1107 (FIG. 2 ), to remove power from the particular memory address. Atprocessing block 3100, the control interface may utilize a controller, such as the controller 1108 (FIG. 2 ) and a memory device rail, such as the first memory device rail 1116 (FIG. 2 ), to disable a particular memory device channel, such as the first memory device channel 1109 (FIG. 2 ), thereby, taking the particular memory address offline at an individual memory channel level. - At
processing block 3110, the OS may later determine that additional memory should be brought online. Atprocessing block 3120, the OS may direct the BIOS to bring the particular memory channel back online. Atprocessing block 3130, the BIOS may direct the control interface to bring the particular memory device channel back online. Atprocessing block 3140, the control interface may utilize the controller and the memory device rail to bring the particular memory device channel, and by extension, the particular memory address, back online. At processing block 3150, the BIOS may configure system components to indicate on the system address map that the particular memory address is active, and may inform the OS that the particular memory address is ready for use. Atprocessing block 3160, the process may terminate. - The sequence and numbering of blocks depicted in
FIG. 3 is not intended to imply an order of operations to the exclusion of other possibilities. Those of skill in the art will appreciate that the foregoing systems and methods are susceptible of various modifications, variations, and alterations. For example, in the embodiment described inFIG. 3 , theBIOS 501 may determine and define a memory power node structure of a system during bootup (i.e., processing block 3010). However, this may not necessarily be the case. In other embodiment, the memory power node structure may be determined and defined by the OS during runtime. - It will be evident to persons having the benefit of this disclosure that various modifications and changes may be made to these embodiments without departing from the broader spirit and scope of the embodiments described herein. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
- Those skilled in the art will appreciate from the foregoing description that the broad techniques of the embodiments of the present invention can be implemented in a variety of forms. Therefore, while the embodiments of this invention have been described in connection with particular examples thereof, the true scope of the embodiments of the invention should not be so limited since other modifications will become apparent to the skilled practitioner upon a study of the drawings, specification, and following claims.
- In addition, in some of the drawings, signal conductor lines are represented with lines. Some may be thicker, to indicate more constituent signal paths, have a number label, to indicate a number of constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. This, however, should not be construed in a limiting manner. Rather, such added detail may be used in connection with one or more exemplary embodiments to facilitate easier understanding. Any represented signal lines, whether or not having additional information, may actually include one or more signals that may travel in multiple directions and may be implemented with any suitable type of signal scheme, e.g., digital or analog lines implemented with differential pairs, optical fiber lines, and/or single-ended lines.
- Example sizes/models/values/ranges may have been given, although embodiments of the present invention are not limited to the same. As manufacturing techniques (e.g., photolithography) mature over time, it is expected that devices of smaller size could be manufactured. In addition, well known power/ground connections and other components may or may not be shown within the figures, for simplicity of illustration and discussion, and so as not to obscure certain aspects of the embodiments of the invention. Further, arrangements may be shown in block diagram form in order to avoid obscuring embodiments of the invention, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the platform within which the embodiment is to be implemented, i.e., such specifics should be well within purview of one skilled in the art. Where specific details are set forth in order to describe example embodiments of the invention, it should be apparent to one skilled in the art that embodiments of the invention can be practiced without, or with variation of, these specific details. The description is thus to be regarded as illustrative instead of limiting.
- The term “coupled” may be used herein to refer to any type of relationship, direct or indirect, between the components in question, and may apply to electrical, mechanical, fluid, optical, electromagnetic, electromechanical or other connections. In addition, the terms “first”, “second”, etc. are used herein only to facilitate discussion, and carry no particular temporal or chronological significance unless otherwise indicated.
Claims (6)
1. An apparatus comprising:
a management component to power down a memory device, remove a clock from the memory device, power down one or more other memory devices and remove a clock from the one or more other memory devices, wherein powering down the memory device is to be conducted independently of powering down the one or more other memory devices; and
one or more registers to store information indicating that the memory device is to be powered down.
2. The apparatus of claim 1 , wherein at least one of the one or more registers is to store an address associated with the memory device.
3. The apparatus of claim 1 , wherein the management component is to power up the memory device independently of powering up the one or more other memory devices.
4. At least one computer readable storage medium comprising a set of instructions which, when executed by an apparatus, cause the apparatus to:
power down a memory device;
remove a clock from the memory device;
power down one or more other memory devices; and
remove a clock from the one or more other memory devices, wherein powering down the memory device is to be conducted independently of powering down the one or more other memory devices, and wherein one or more registers are to store information indicating that the memory device is to be powered down.
5. The at least one computer readable storage medium of claim 4 , wherein at least one of the one or more registers is to store an address associated with the memory device.
6. The at least one computer readable storage medium of claim 4 , wherein the instructions, when executed, cause the apparatus to power up the memory device independently of powering up one or more other memory devices.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/051,073 US20160170459A1 (en) | 2011-12-21 | 2016-02-23 | Power management in a discrete memory portion |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2011/066582 WO2013095456A1 (en) | 2011-12-21 | 2011-12-21 | Power management in a discrete memory portion |
US13/997,169 US9652006B2 (en) | 2011-12-21 | 2011-12-21 | Power management in a discrete memory portion |
US15/051,073 US20160170459A1 (en) | 2011-12-21 | 2016-02-23 | Power management in a discrete memory portion |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2011/066582 Continuation WO2013095456A1 (en) | 2011-12-21 | 2011-12-21 | Power management in a discrete memory portion |
US13/997,169 Continuation US9652006B2 (en) | 2011-12-21 | 2011-12-21 | Power management in a discrete memory portion |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160170459A1 true US20160170459A1 (en) | 2016-06-16 |
Family
ID=48669104
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/997,169 Active US9652006B2 (en) | 2011-12-21 | 2011-12-21 | Power management in a discrete memory portion |
US15/051,073 Abandoned US20160170459A1 (en) | 2011-12-21 | 2016-02-23 | Power management in a discrete memory portion |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/997,169 Active US9652006B2 (en) | 2011-12-21 | 2011-12-21 | Power management in a discrete memory portion |
Country Status (4)
Country | Link |
---|---|
US (2) | US9652006B2 (en) |
CN (2) | CN104011620B (en) |
DE (1) | DE112011106017B4 (en) |
WO (1) | WO2013095456A1 (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE112011106017B4 (en) | 2011-12-21 | 2018-02-01 | Intel Corporation | Energy management in a discrete storage section |
US9389675B2 (en) * | 2013-12-19 | 2016-07-12 | International Business Machines Corporation | Power management for in-memory computer systems |
US10649943B2 (en) | 2017-05-26 | 2020-05-12 | Dell Products, L.P. | System and method for I/O aware processor configuration |
DE112017008112T5 (en) * | 2017-09-29 | 2020-07-02 | Intel Corporation | FIRST START UP WITH A MEMORY CHANNEL |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080005516A1 (en) * | 2006-06-30 | 2008-01-03 | Meinschein Robert J | Memory power management through high-speed intra-memory data transfer and dynamic memory address remapping |
US20080082732A1 (en) * | 2006-09-28 | 2008-04-03 | Vijay Karamcheti | Systems and apparatus for main memory with non-volatile type memory modules, and related technologies |
US20100257379A1 (en) * | 2009-04-02 | 2010-10-07 | Qualcomm Incorporated | Multiple Power Mode System and Method for Memory |
US20100281276A1 (en) * | 2009-04-29 | 2010-11-04 | Micro-Star Internationa'l Co., Ltd. | Computer system with power source control and power source control method |
US20110148923A1 (en) * | 2009-12-18 | 2011-06-23 | Advanced Micro Devices, Inc. | Power efficient memory |
US20120102344A1 (en) * | 2010-10-21 | 2012-04-26 | Andrej Kocev | Function based dynamic power control |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6038673A (en) | 1998-11-03 | 2000-03-14 | Intel Corporation | Computer system with power management scheme for DRAM devices |
US7100013B1 (en) * | 2002-08-30 | 2006-08-29 | Nvidia Corporation | Method and apparatus for partial memory power shutoff |
US7181605B2 (en) * | 2003-10-24 | 2007-02-20 | Intel Corporation | Deterministic shut down of memory devices in response to a system warm reset |
US7421598B2 (en) * | 2005-02-09 | 2008-09-02 | International Business Machines Corporation | Dynamic power management via DIMM read operation limiter |
US9384818B2 (en) * | 2005-04-21 | 2016-07-05 | Violin Memory | Memory power management |
US20060248355A1 (en) * | 2005-04-27 | 2006-11-02 | Thayer Larry J | Power throttling system and method for a memory controller |
TW200746161A (en) * | 2005-12-21 | 2007-12-16 | Nxp Bv | Power partitioning memory banks |
US7788513B2 (en) | 2006-08-29 | 2010-08-31 | Hewlett-Packard Development Company, L.P. | Method of reducing power consumption of a computing system by evacuating selective platform memory components thereof |
US8074022B2 (en) * | 2006-09-28 | 2011-12-06 | Virident Systems, Inc. | Programmable heterogeneous memory controllers for main memory with different memory modules |
JP2008090395A (en) * | 2006-09-29 | 2008-04-17 | Hitachi Ltd | Computer system, node for calculation and program |
CN101211209B (en) * | 2006-12-29 | 2010-09-22 | 佛山市顺德区顺达电脑厂有限公司 | Power management system and method |
US7930469B2 (en) * | 2008-01-24 | 2011-04-19 | International Business Machines Corporation | System to provide memory system power reduction without reducing overall memory system performance |
US8082475B2 (en) * | 2008-07-01 | 2011-12-20 | International Business Machines Corporation | Enhanced microprocessor interconnect with bit shadowing |
JP2010015328A (en) * | 2008-07-02 | 2010-01-21 | Tama Tlo Ltd | Memory/logic conjugate system |
JP2010040144A (en) * | 2008-08-07 | 2010-02-18 | Toshiba Corp | Nonvolatile semiconductor memory system |
JP5627603B2 (en) * | 2009-01-12 | 2014-11-19 | ラムバス・インコーポレーテッド | Clock transfer low power signaling system |
US9105323B2 (en) * | 2009-01-23 | 2015-08-11 | Micron Technology, Inc. | Memory device power managers and methods |
US9798370B2 (en) * | 2009-03-30 | 2017-10-24 | Lenovo (Singapore) Pte. Ltd. | Dynamic memory voltage scaling for power management |
US7984326B2 (en) * | 2009-05-14 | 2011-07-19 | International Business Machines Corporation | Memory downsizing in a computer memory subsystem |
US8607076B2 (en) * | 2009-06-26 | 2013-12-10 | Seagate Technology Llc | Circuit apparatus with memory and power control responsive to circuit-based deterioration characteristics |
US20110320751A1 (en) * | 2010-06-25 | 2011-12-29 | Qualcomm Incorporated | Dynamic Interleaving Of Multi-Channel Memory |
US20120066444A1 (en) * | 2010-09-14 | 2012-03-15 | Advanced Micro Devices, Inc. | Resolution Enhancement of Video Stream Based on Spatial and Temporal Correlation |
US8943334B2 (en) * | 2010-09-23 | 2015-01-27 | Intel Corporation | Providing per core voltage and frequency control |
US9235500B2 (en) * | 2010-12-07 | 2016-01-12 | Microsoft Technology Licensing, Llc | Dynamic memory allocation and relocation to create low power regions |
DE112011106017B4 (en) | 2011-12-21 | 2018-02-01 | Intel Corporation | Energy management in a discrete storage section |
-
2011
- 2011-12-21 DE DE112011106017.3T patent/DE112011106017B4/en active Active
- 2011-12-21 WO PCT/US2011/066582 patent/WO2013095456A1/en active Application Filing
- 2011-12-21 US US13/997,169 patent/US9652006B2/en active Active
- 2011-12-21 CN CN201180075823.5A patent/CN104011620B/en active Active
- 2011-12-21 CN CN201610356782.1A patent/CN106055063A/en active Pending
-
2016
- 2016-02-23 US US15/051,073 patent/US20160170459A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080005516A1 (en) * | 2006-06-30 | 2008-01-03 | Meinschein Robert J | Memory power management through high-speed intra-memory data transfer and dynamic memory address remapping |
US20080082732A1 (en) * | 2006-09-28 | 2008-04-03 | Vijay Karamcheti | Systems and apparatus for main memory with non-volatile type memory modules, and related technologies |
US20100257379A1 (en) * | 2009-04-02 | 2010-10-07 | Qualcomm Incorporated | Multiple Power Mode System and Method for Memory |
US20100281276A1 (en) * | 2009-04-29 | 2010-11-04 | Micro-Star Internationa'l Co., Ltd. | Computer system with power source control and power source control method |
US20110148923A1 (en) * | 2009-12-18 | 2011-06-23 | Advanced Micro Devices, Inc. | Power efficient memory |
US20120102344A1 (en) * | 2010-10-21 | 2012-04-26 | Andrej Kocev | Function based dynamic power control |
Also Published As
Publication number | Publication date |
---|---|
DE112011106017T5 (en) | 2014-09-11 |
US20140351608A1 (en) | 2014-11-27 |
CN104011620A (en) | 2014-08-27 |
US9652006B2 (en) | 2017-05-16 |
CN104011620B (en) | 2017-07-07 |
DE112011106017B4 (en) | 2018-02-01 |
WO2013095456A1 (en) | 2013-06-27 |
CN106055063A (en) | 2016-10-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20160170459A1 (en) | Power management in a discrete memory portion | |
US8327173B2 (en) | Integrated circuit device core power down independent of peripheral device operation | |
US8626973B2 (en) | Pseudo multi-master I2C operation in a blade server chassis | |
US9298253B2 (en) | Accelerating the microprocessor core wakeup by predictively executing a subset of the power-up sequence | |
US10444813B2 (en) | Multi-criteria power management scheme for pooled accelerator architectures | |
WO2010028381A1 (en) | Input-output module, processing platform and method for extending a memory interface for input-output operations | |
US9841795B2 (en) | Method for resetting an electronic device having independent device domains | |
US9395775B2 (en) | Control scheme to temporarily raise supply voltage in response to sudden change in current demand | |
US20150347336A1 (en) | Coupling controller, information processing apparatus and coupling control method | |
US9921629B2 (en) | Systems and methods for a multi-rail voltage regulator with configurable phase allocation | |
US9223365B2 (en) | Method and apparatus for controlled reset sequences without parallel fuses and PLL'S | |
US10802742B2 (en) | Memory access control | |
JP2016519816A (en) | Firmware sharing between agents on compute nodes | |
US8374046B2 (en) | Computing device and method for clearing data stored in complementary metal-oxide semiconductor chip | |
US8856560B2 (en) | Settings based on output powered by low power state power rail | |
EP3183662B1 (en) | Sub-system power management control | |
US11050427B1 (en) | Fractional frequency divider and flash memory controller | |
CN111752874A (en) | Non-volatile memory out-of-band management interface for all host processor power states | |
US20170142190A1 (en) | Blade server | |
US20210397507A1 (en) | Cross-component health monitoring and improved repair for self-healing platforms | |
US11455261B2 (en) | First boot with one memory channel | |
US11294441B2 (en) | Simplifying power sequencing for integrated circuits | |
US9727516B2 (en) | Method for power control handshaking of hot swappable components using programmable logic devices | |
US20160306664A1 (en) | Utilizing computing resources under a disabled processor node | |
US10528398B2 (en) | Operating system visibility into system states that cause delays and technology to achieve deterministic latency |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |