US20150035556A1 - Crack Sensors for Semiconductor Devices - Google Patents
Crack Sensors for Semiconductor Devices Download PDFInfo
- Publication number
- US20150035556A1 US20150035556A1 US14/521,246 US201414521246A US2015035556A1 US 20150035556 A1 US20150035556 A1 US 20150035556A1 US 201414521246 A US201414521246 A US 201414521246A US 2015035556 A1 US2015035556 A1 US 2015035556A1
- Authority
- US
- United States
- Prior art keywords
- crack
- portions
- integrated circuit
- terminal
- conductive structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2896—Testing of IC packages; Test features related to IC packages
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/26—Testing of individual semiconductor devices
- G01R31/2601—Apparatus or methods therefor
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2855—Environmental, reliability or burn-in testing
- G01R31/2856—Internal circuit aspects, e.g. built-in test features; Test chips; Measuring material aspects, e.g. electro migration [EM]
- G01R31/2858—Measuring of material aspects, e.g. electro-migration [EM], hot carrier injection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/585—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries comprising conductive layers or plates or strips or rods or rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates generally to the fabrication of semiconductor devices, and more particularly to test structures for semiconductor devices.
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- Dozens or hundreds of integrated circuits are typically manufactured on a single semiconductor wafer.
- the individual die are singulated by sawing the integrated circuits along a scribe line.
- the individual die are then packaged, separately, in multi-chip modules, or in other types of packaging, for example.
- crack prevention structures such as chip edge seal rings are often used near the edges of the die in an attempt to prevent cracking during singulation. However, crack prevention structures often fail to prevent cracks in some applications, resulting in reduced device yields.
- Some cracks that may form in semiconductor devices may be difficult to detect. Other cracks may not be noticeable in the device performance until after die are packaged or used in an end application for a while, for example. The cracks may continue to perpetuate, eventually causing device failures.
- a crack sensor for a semiconductor device includes a conductive structure disposed proximate a perimeter of an integrated circuit.
- the conductive structure is formed in at least one conductive material layer of the integrated circuit.
- the conductive structure has a first end and a second end. A first terminal is coupled to the first end of the conductive structure, and a second terminal is coupled to the second end of the conductive structure.
- FIG. 1 is a top view of a semiconductor wafer comprising a plurality of die in accordance with an embodiment of the present invention
- FIG. 2 is a more detailed view of a die of FIG. 1 that includes a novel crack sensor formed in at least one conductive material layer of an integrated circuit in accordance with an embodiment of the present invention
- FIG. 3 shows a more detailed top view of a portion of the crack sensor of FIG. 2 in accordance with an embodiment of the present invention
- FIG. 4 shows a more detailed top view of a portion of the crack sensor shown in FIG. 3 ;
- FIG. 5 shows a cross-sectional view of the portion of the crack sensor shown in FIG. 4 ;
- FIG. 6 shows a cross-sectional view of another embodiment, wherein the crack sensor comprises a conductive structure formed in a plurality of conductive material layers of an integrated circuit;
- FIG. 7 shows a top view of a crack sensor in accordance with another embodiment that includes a plurality of vias disposed between conductive segments formed in conductive line layers of the integrated circuit;
- FIG. 8 shows a cross-sectional view of the crack sensor shown in FIG. 7 ;
- FIG. 9 shows a top view of corner regions of the crack sensor in accordance with some embodiments, wherein the die is square or rectangular;
- FIG. 10 shows a top view of an integrated circuit having chamfered corners, wherein the crack sensor generally comprises the shape of the integrated circuit perimeter;
- FIG. 11 shows a more detailed view of a chamfered corner of the integrated circuit and crack sensor shown in FIG. 10 ;
- FIG. 12 shows another embodiment of the present invention, wherein a portion of the crack sensor overlaps another portion so that cracks are detectable on the entire perimeter of the integrated circuit;
- FIG. 13 shows a cross-sectional view of another embodiment, wherein the crack sensor is formed in two conductive material layers of an integrated circuit
- FIG. 14 shows a top view of a crack sensor in accordance with another embodiment of the present invention, wherein the crack sensor is formed in a single conductive material layer of an integrated circuit.
- Low dielectric constant (k) materials having a k value less than the k value of silicon dioxide and ultra-low k (ULK) materials are used in integrated circuits as back-end-of the line (BEOL) isolating materials to increase performance of semiconductor devices.
- BEOL back-end-of the line
- low k and ULK materials tend to have low mechanical strength and weak adhesion properties.
- the die chip dicing process may create cracks or delaminations within these BEOL dielectric and other materials, penetrating into the chip and causing chip failures.
- Embodiments of the present invention provide novel crack sensors comprising a chip edge seal ring having an integrated perimeter wiring chain for electrically detecting cracks that may penetrate into a semiconductor device.
- a high mechanical strength crack stop may be included proximate the crack sensors.
- the crack sensors may comprise a stacked via chain in some embodiments disposed around the entire chip next to the crack stop.
- the crack sensors may comprise a single continuous conductive line formed in a single wiring level, e.g., wherein the crack sensors do not include vias.
- the crack sensors include two terminals for electrical read-out and testing for the presence of cracks.
- FIG. 1 there is shown a top view of a semiconductor wafer 101 comprising a plurality of die 100 in accordance with an embodiment of the present invention.
- the wafer 101 is generally round in a top view, and may include alignment features such as notches or straight edges, not shown.
- the wafer 101 includes a plurality of die 100 formed across a top surface.
- the die 100 may be square or rectangular in shape.
- Each die 100 comprises an integrated circuit and is also referred to herein as a semiconductor device or integrated circuit 100 .
- the plurality of die 100 is separated from other die 100 on the wafer 101 at scribe line regions 102 disposed between the die 100 .
- the scribe line regions 102 are located at the perimeter of the die 100 , e.g., in the kerf.
- a saw is used to singulate the die 100 , detaching the die 100 from adjacent die 100 .
- the saw cuts the wafer 101 at the scribe line regions 102 .
- the singulation of the die 100 may also be performed by laser dicing or laser scribing followed by saw dicing, as examples.
- FIG. 2 is a more detailed view of a portion of the wafer 101 shown in FIG. 1 , illustrating a top view of a die 100 of FIG. 1 that includes a novel crack sensor 110 in accordance with an embodiment of the present invention.
- the crack sensor 110 is formed in at least one conductive material layer of the integrated circuit or die 100 , for example.
- the crack sensor 110 may be formed proximate an optional crack barrier or crack prevention structure 104 formed along the perimeter region 106 of the die 100 , as shown.
- the crack sensor 110 is formed between the edge 114 of the die and the interior region 108 of the integrated circuit.
- the crack sensor 110 is formed between the crack barrier 104 and the interior region 108 of the integrated circuit 100 .
- the crack sensor 110 comprises a conductive structure and is disposed proximate the perimeter region 108 of the integrated circuit 100 .
- the conductive structure of the crack sensor 110 comprises a ring-like shape about the perimeter of the integrated circuit 100 .
- the crack sensor 110 comprises a plurality of conductive segments formed in one or more material layers of the integrated circuit 110 .
- the crack sensor 110 comprises a first end and a second end.
- a first terminal 112 a is coupled to the first end of the crack sensor 110 and a second terminal 112 b is coupled to the second end of the crack sensor 110 , as shown.
- the first terminal 112 a and the second terminal 112 b may comprise contacts or bond pads, for example.
- the first terminal 112 a and second terminal 112 b may comprise other types of electrical connections, for example.
- the first terminal 112 a and the second terminal 112 b may comprise wire bond pads or flip chip pads in some embodiments, for example.
- the scribe line regions 102 may comprise a width of about 40 to 180 ⁇ m, for example, although alternatively, the scribe line regions 102 may comprise other dimensions.
- the crack sensor 110 may comprise a width along the edge or perimeter region 106 of the die 100 of about 300 nm or less.
- the crack sensor 110 width along the edge of perimeter region 106 of the die may also comprise greater than 300 nm, e.g., when the crack sensor 110 is formed in upper metallization layers of the semiconductor device 100 , which may comprise larger dimensions in upper metallization layers than in lower metallization layers, for example.
- the crack sensor 110 may comprise other dimensions.
- the die 100 includes an interior region 108 that comprises an active region, e.g., containing functioning circuitry for the integrated circuit or semiconductor device 100 .
- the crack sensor 110 comprises a conductive structure formed in continuous line that extends along the entire perimeter region 106 of a semiconductor device 100 , e.g., between the interior region 108 and the scribe line region 102 .
- the crack sensor 110 may be formed within one or more insulating material layers 122 x (see insulating material layer 122 c of FIG. 4 ), for example.
- FIG. 3 shows a more detailed view of a portion of the crack sensor 110 of FIG. 2 .
- An edge of a die 100 comprising the crack sensor 110 and the optional crack prevention structure 104 in accordance with an embodiment of the present invention are shown.
- the crack prevention structure 104 may comprise a metal structure formed in one or more metallization layers of the semiconductor device 100 .
- the crack sensor 110 may be formed in the same material layers that the crack prevention structure 104 is formed in, for example.
- the crack sensor 110 comprises a conductive structure disposed proximate the perimeter region 106 of the integrated circuit 100 .
- the crack sensor 110 is formed in at least one conductive material layer of the integrated circuit 100 .
- the crack sensor 110 comprises a conductive structure formed in three conductive material layers M 0 , V 0 , and M x of the integrated circuit 100 , as shown in a more detailed top view in FIG. 4 and in a cross-sectional view in FIG. 5 .
- the crack sensor 110 comprises a plurality of first portions 124 formed in a first metallization layer M 0 and a plurality of second portions 128 formed in a second metallization layer M x .
- the first portions 124 and the second portions 128 comprise conductive segments of material.
- the first metallization layer M 0 and the second metallization layer M x may comprise conductive line layers in a multi-level interconnect system of the semiconductor device 100 , for example.
- Conductive lines for the semiconductor device 100 may be formed elsewhere on the semiconductor device 100 within the first metallization layer M 0 and the second metallization layer M x , for example, not shown.
- the first metallization layer M 0 and the second metallization layer M x are also referred to herein as conductive material layers, for example.
- Ends of the plurality of first portions 124 are coupled to ends of two of the plurality of second portions 128 .
- ends of the plurality of second portions 128 are coupled to ends of two of the plurality of first portions 124 .
- the plurality of second portions 128 of the crack sensor 110 are coupled to the plurality of first portions 124 by a plurality of third portions 126 formed in a third metallization layer V 0 , as shown.
- the third metallization layer V 0 is also referred to herein as a conductive material layer.
- the third metallization layer V 0 may comprise a via layer of a multi-layer interconnect system, for example. Vias may be formed elsewhere on the semiconductor device 100 in the third metallization layer V 0 , for example, not shown.
- the third portion 126 is coupled to ends of the first portions 124 and second portions 128 , forming a serpentine chain of conductive material in the metallization layers M 0 , V 0 , and M x , as shown in the cross-sectional view in FIG. 5 .
- the crack sensor 110 comprising the serpentine chain of the first portions 124 , second portions 128 , and the third portions 126 preferably comprises a continuous line of conductive material that extends along an entire perimeter region 106 or along substantially the entire perimeter region 106 of a semiconductor device 100 , e.g., disposed between the interior region 108 and the scribe line region 102 .
- the crack sensor 110 may be formed by first, providing a workpiece 120 , as shown in the cross-sectional view of FIG. 5 .
- the workpiece 120 may include a semiconductor substrate or semiconductor body comprising silicon or other semiconductor materials covered by an insulating layer, for example.
- the workpiece 120 may also include other active components or circuits, not shown.
- the workpiece 120 may comprise silicon oxide over single-crystal silicon, for example.
- the workpiece 120 may include other conductive layers or other semiconductor elements, e.g., transistors, diodes, etc. Compound semiconductors, GaAs, InP, Si/Ge, or SiC, as examples, may be used in place of silicon.
- the workpiece 120 may comprise a silicon-on-insulator (SOI) substrate, for example.
- SOI silicon-on-insulator
- an insulating material 122 a may be formed over the workpiece 120 , and the first portions 124 may be formed in the insulating material 122 a using a damascene process. In a damascene process, the insulating material 122 a is deposited over the workpiece 120 .
- the insulating material 122 a may comprise a dielectric material such as silicon dioxide, silicon nitride, silicon oxynitride, low k materials having a dielectric constant or k value of less than about 3.9, high k materials having a dielectric constant or k value of greater than about 3.9, multiple layers, liners, and/or combinations thereof, as examples, although other materials may also be used.
- the insulating material 122 a may be patterned for the pattern for the crack sensor 110 portion for that particular material layer (e.g., first portions 124 ).
- the insulating material 122 a is patterned using lithography (e.g., using energy and a lithography mask to pattern a photosensitive material deposited over the insulating material 122 a ), forming spaces in the insulating material 122 a.
- lithography e.g., using energy and a lithography mask to pattern a photosensitive material deposited over the insulating material 122 a
- a conductive material is deposited over the patterned insulating material 122 a to fill the spaces in the insulating material 122 a .
- the conductive material may comprise copper, aluminum, other metals, and one or more liners or barrier layers, as examples. Excess portions of the conductive material are removed from over the top surface of the insulating material 122 a , using an etch process and/or chemical-mechanical polishing (CMP) process, for example, leaving the first portions 124 formed within the insulating material 122 a .
- CMP chemical-mechanical polishing
- Several single damascene processes may be repeated to form the other metallization layers V 0 and M x , for example.
- the third portions 126 may be similarly formed in the third metallization layer V 0
- the second portions 128 may be formed in the second metallization layer M x using single damascene processes, for example.
- two adjacent metallization layers such as conductive material layers V 0 and M x , for example, may be patterned using a dual damascene process to form the third portions 126 and the second portions 128 , respectively.
- two metallization layers are formed at once, by patterning two insulating material layers such as layers 122 c and 122 b using two lithography masks and processes, and then filling the patterns within the insulating material 122 c and 122 b with a conductive material.
- the dual damascene processes may be via-first, wherein a via level such as V 0 is patterned before a conductive line layer such as M x is patterned, or via-last, wherein a conductive line layer such as M x is patterned before a via level such as V 0 is patterned, as examples.
- An adjacent conductive line layer such as M x and via level such as V 0 may be formed within a single insulating material layer 122 b / 122 c simultaneously with a single fill process using a dual damascene process, for example.
- first portions 124 , third portions 126 , and/or the second portions 128 may be patterned using a subtractive etch process, by sequentially depositing conductive material layers over the workpiece 120 and patterning the conductive material layers to form the first portions, 124 , third portions 126 , and the second portions 128 , and then forming an insulating material 122 a , 122 b , or 122 c between the patterned conductive materials, for example.
- the second portions 128 may comprise a length in a top view comprising a dimension d 1 and a width comprising a dimension d 2 , as shown in FIG. 4 .
- Dimension d 1 may comprise about 2,000 nm or less in some embodiments, or may comprise greater than about 2,000 nm in other embodiments, for example.
- Dimension d 2 may comprise about 300 nm or less in some embodiments, or may comprise greater than about 300 nm in other embodiments, for example.
- dimensions d 1 and d 2 may comprise other values.
- the first portions 124 may also comprise similar widths and lengths as the second portions 128 , for example.
- the third portions 126 may comprise a length and width having a dimension d 3 of about 50 nm or less, in some embodiments.
- the third portions 126 may comprise via bars or elongated vias having a greater length than width d 3 , and may be rectangular in shape, for example.
- the third portions 126 may comprise lengths and widths comprising other values.
- the third portions 126 may be coupled proximate the ends of the first portions 124 and the second portions 128 .
- the ends of the first portions 124 and the second portions 128 may extend past the third portions 126 by a small amount, e.g., by a few or several nm, as shown in phantom in FIG. 5 at 130 and 132 , respectively. Extending the ends of the first portions 124 and the second portions 128 past the third portions 126 ensures landing on or alignment of the third portions 126 with the first portions 124 and second portions 128 , for example.
- the crack sensor 110 may be used to detect cracks that may form when the die 100 are separated from the wafer 101 (see FIG. 1 ). To test for cracks in the integrated circuit 100 , electrical contact is made to a portion of the crack sensor 110 . For example, electrical contact may be made to the first terminal 112 a and the second terminal 112 b of the crack sensor 110 . A voltage may be applied across the first terminal 112 a and the second terminal 112 b , for example.
- the crack sensor 110 If a current flows or is detected during the application of the voltage to the first terminal 112 a and the second terminal 112 b (or other portion or region of the crack sensor 110 ), then the crack sensor 110 is intact and a crack has not formed that has disrupted or broken the serpentine chain conductive structure of the crack sensor 110 . If current does not flow in the crack sensor 110 , the crack sensor 110 has been broken, indicating the presence of a crack somewhere along the crack sensor 110 .
- the crack sensor 110 may be tested using an ohmmeter, voltmeter, ammeter, oscilloscope, or other testing instruments, for example, by probing the first terminal 112 a and the second terminal 112 b with test probes or needles, for example, not shown.
- an optional additional at least one third terminal 170 a or 170 b may be disposed along the crack sensor 110 between the first terminal 112 a and the second terminal 112 b , as shown in FIG. 11 in phantom, to be described further herein, so that portions or regions of the crack sensor 110 may be tested for cracks.
- a single third portion 126 is disposed between an end of each first portion 124 and an end of each second portion 128 .
- the third portions 126 may comprise vias in the third metallization layer V 0 .
- the third portions 126 may comprise the same size as vias formed elsewhere in the third metallization layer V 0 , for example.
- the third portions 126 may comprise a different size than vias formed in other locations of the semiconductor device 100 within the third metallization layer V 0 .
- the third portions 126 may comprise a minimum feature size of the semiconductor device 100 in some embodiments, for example.
- the third portions 126 are advantageously small in accordance with some embodiments of the present invention, to provide a sensitive crack sensing test structure.
- a plurality of third portions 126 may be coupled between the first portions 124 and the second portions 128 .
- Two or more third portions 126 a , 126 b , 126 c , 126 d , and 126 e may be disposed between ends of the first portions 124 and second portions 128 in a vertical direction of the workpiece 120 , as shown in FIG. 6 .
- two or more third portions 126 may be disposed between ends of the first portions 124 and second portions 128 in a horizontal direction across a surface of the workpiece 120 , as shown in FIGS. 7 and 8 .
- the crack sensor 110 comprises a via stack 136 a and 136 b disposed between ends of the first portions 124 and the second portions 128 .
- the first portions 124 of the crack sensor 110 are formed in a lower conductive line layer M 0 .
- the second portions 128 of the crack sensor 110 are formed in an upper conductive line layer M x .
- the via stacks 136 a and 136 b include the plurality of third portions 126 a , 126 b , 126 c , 126 d , and 126 e comprising vias formed within the via layers V 0 , V 1 , V 2 , V 3 . . . V x , as shown.
- the via stacks 136 a and 136 b also include fourth portions 134 a , 134 b , 134 c , and 134 d disposed between the third portions 126 a , 126 b , 126 c , 126 d , and 126 e .
- the fourth portions 134 a , 134 b , 134 c , and 134 d are formed in conductive line layers M 1 , M 2 , M 3 , and M 4 and provide electrical connection between the first portions 124 and the second portions 128 .
- the fourth portions 134 a , 134 b , 134 c , and 134 d of the crack sensor 110 may comprise a similar size and shape as the third portions 126 a , 126 b , 126 c , 126 d , and 126 e , for example.
- the first portions 124 may comprise a length or dimension d 4 similar to the length or dimension d 1 of the second portions 128 , for example.
- the crack sensor 110 comprises a serpentine chain of the first portions 124 formed in metallization layer M 0 , second portions 128 formed in metallization layer M x , third portions 126 a , 126 b , 126 c , 126 d , and 126 e formed in metallization layers V 0 , V 1 , V 2 , V 3 . . . V x , and fourth portions 134 a , 134 b , 134 c , and 134 d formed in metallization layers M 1 , M 2 , M 3 , and M 4 .
- the third portions 126 a , 126 b , 126 c , 126 d , and 126 e and fourth portions 134 a , 134 b , 134 c , and 134 d are small and may comprise a minimum feature size of the semiconductor device 100 , so that they will easily break electrical connection of the continuous chain of the crack sensor 110 to indicate the presence of a crack, if a crack forms.
- the semiconductor device 100 and the crack sensor 110 may comprise fewer or additional metallization layers V 0 , V 1 , V 2 , V 3 , V x , and M 0 , M 1 , M 2 , M 3 , M 4 , and M x than the number that are shown in FIG.
- insulating material layers such as layers 122 a , 122 b , and 122 c shown in and described for FIG. 5 are disposed between the first portions 124 , second portions 128 , third portions 126 a , 126 b , 126 c , 126 d , and 126 e and fourth portions 134 a , 134 b , 134 c , and 134 d , for example, not shown in FIG. 6 .
- FIG. 7 shows a top view of a crack sensor 110 in accordance with another embodiment that includes a plurality of vias between conductive segments formed in conductive line layers of the integrated circuit.
- FIG. 8 shows a cross-sectional view of the crack sensor 110 shown in FIG. 7 .
- the crack sensor 110 includes third portions 126 that comprise a plurality of vias disposed between the first portions 124 and the second portions 128 proximate the ends of the first portions 124 and the second portions 128 .
- the third portions 126 comprise three vias disposed between the first portion 124 and second portion 128 ends in FIG. 7 ; alternatively, the third portions 126 may comprise two vias or four or more vias, for example.
- FIG. 9 shows a top view of corner regions of the crack sensor 110 .
- the first or second portions 124 or 128 may terminate in a corner, as shown at 138 a , or the first or second portions 124 or 128 in the corners may be bent to accommodate the shape of the corner, as shown at 138 b .
- the die 100 shown in FIG. 9 is square or rectangular, and the second portion 128 in region 138 b comprises an L-shape that conforms to the shape of the corner.
- Portions 124 or 128 of the crack sensor 110 proximate the corners of the perimeter of the integrated circuit 100 may be angled and may conform to the shape of the corners of the perimeter of the integrated circuit 100 , for example.
- FIG. 10 shows a top view of an integrated circuit 100 having chamfered corners, wherein the crack sensor 110 generally comprises the shape of the integrated circuit 100 perimeter.
- FIG. 11 shows a more detailed view of a chamfered corner of the integrated circuit 100 and crack sensor 110 shown in FIG. 10 .
- the die 100 may have portions with square or rectangular edges 146 and a chamfered edge 144 at the corners, as shown.
- Test or calibration circuitry may be disposed in region 140 of the integrated circuit 100 proximate the chamfered corners, for example, not shown.
- the first or second portions 124 or 128 may terminate in a corner as shown at 142 b or may be bent to conform to the shape of the corner, as shown at 142 a.
- FIG. 12 shows another embodiment of the present invention, wherein a portion of the crack sensor 110 overlaps another portion of the crack sensor 110 so that cracks are detectable on the entire perimeter of the integrated circuit 100 .
- the ends of the crack sensor 110 are coupled to a first terminal 112 a and a second terminal 112 b , wherein the first and second terminals 112 a and 112 b are separated by a distance comprising dimension d 5 .
- Dimension d 5 is preferably minimized to provide crack sensing for a large portion of the perimeter of the semiconductor device 100 , for example.
- Dimension d 5 may comprise about 1,000 nm or greater in some embodiments, for example. In other embodiments, dimension d 5 may comprise about 1,000 nm or less, for example. Alternatively, dimension d 5 may comprise other values.
- the crack sensor 110 may comprise an overlap region 148 .
- the second terminal 112 c is disposed in the overlap region 148 that is proximate the first terminal 112 a , moved slightly inward towards the interior region 108 of the integrated circuit 100 .
- Additional first portions 124 and/or second portions 128 may be included in the crack sensor 110 to provide the connections of the crack sensor 110 to the second terminal 112 c , as shown.
- an on-chip test circuit 150 may be included in the integrated circuit 100 , as shown in FIG. 12 .
- the optional on-chip test circuit 150 may be coupled to the terminals 112 a and 112 b (or 112 c ) of the crack sensor 110 , e.g., by wiring 152 formed in a conductive material layer of the semiconductor device 100 .
- the on-chip test circuit 150 may be adapted to test the crack sensor 110 in order to detect crack formation, for example.
- FIG. 13 shows a cross-sectional view of another embodiment, wherein the crack sensor 210 is formed in two conductive material layers V x and M x of an integrated circuit 200 .
- a crack sensor 210 of a semiconductor device 200 is formed in two metallization layers V x and M x .
- Third portions e.g., such as third portions 126 shown in FIG. 5
- the ends of the first portions 224 and second portions 228 overlap and are disposed adjacent one another to provide electrical connection of the chain of the crack sensor 210 .
- Embodiments are illustrated wherein the plurality of first portions 224 and the plurality of second portions 228 comprise different sizes or shapes, or the same size and shape. For example, in FIG. 13 in region 260 , the second portions 228 are longer than the first portions 224 . In region 262 , the second portions 228 are substantially the same size as the first portions 224 .
- the second portions 228 are shorter than the first portions 224 . Combinations of the various sizes may be used for the first portions 224 and second portions 228 within a single crack sensor 210 of a semiconductor device 200 , e.g., in a single damascene integration scheme.
- FIG. 14 shows a top view of a crack sensor 310 in accordance with another embodiment of the present invention, wherein the crack sensor 310 is formed in a single conductive material layer of an integrated circuit.
- the crack sensor 310 may be formed in a single conductive material layer, e.g., in a conductive line layer or a via layer of the semiconductor device 300 . Rather than comprising a serpentine chain of conductive material formed in various conductive material layers as in the other embodiments shown and described herein, a single loop of conductive material is used as a crack sensor in the embodiment shown in FIG. 14 .
- the crack sensor 310 comprises a conductive structure comprising a conductive line formed in at least one conductive material layer of the integrated circuit.
- the conductive structure may be formed in two or more conductive material layers of the integrated circuit, for example, not shown, e.g., comprising two or more continuous lines disposed on top of one another.
- the terminals 312 a and 312 b may be positioned in an overlap region 348 to provide crack sensing for the entire perimeter region 306 of the integrated circuit 300 , as shown. Alternatively, the terminals 312 a and 312 b may be spaced apart by a dimension d 5 as shown in FIG. 12 .
- third terminals 370 a and 370 b may be coupled to the crack sensor 310 to allow testing for cracks in regions of the crack sensor 310 rather than the entire crack sensor 310 conductive structure.
- the third terminals 370 a and 370 b may comprise terminals such as the contact pads or test pads described for the first and second terminals 112 a and 112 b , for example.
- the optional third terminals 370 a or 370 b may be disposed along the crack sensor 310 at predetermined intervals between the first terminal 312 a and the second terminal 312 b , for example.
- the optional third terminals 370 a and 370 b allow for the determination of the position of the crack within the crack sensor 310 . Locations of the crack or cracks along the periphery of the die 300 may be determined by the use of the optional third terminals 370 a and 370 b along the crack sensor 310 ring-like structure.
- the third terminals 370 a and 370 b provide the ability to measure and test for cracks in regions between the terminals 370 a or 370 b rather than over the entire periphery of the die 300 , for example.
- the optional third terminals 370 a may be disposed on or over portions of the crack sensor 310 , as shown at 370 a .
- the third terminals 370 b may be coupled to the crack sensor 310 by a conductive segment of material 372 .
- the crack sensor 310 may be tested for the presence of cracks between the first terminal 312 a and the second terminal 312 b , between the first terminal 312 a and a third terminal 370 a or 370 b , between the second terminal 312 b and a third terminal 370 a or 370 b , or between two third terminals 370 a and 370 b , for example.
- the crack sensor 310 may include at least one third terminal 370 a and 370 b adapted to provide testing for the presence of cracks in regions of the crack sensor 310 .
- At least one third terminal 370 a or 370 b may also be included in the previous embodiments of the crack sensors 110 or 210 described herein, for example.
- third terminals 170 a and 170 b are shown in phantom in the top view of FIG. 11 .
- the optional third terminals 170 a may be disposed on or over the second portions 128 of the crack sensor 110 , as shown at 170 a in phantom.
- the third terminals 170 b may be coupled to the crack sensor 110 by a conductive segment of material 172 , also shown in phantom.
- the novel crack sensors 110 , 210 , and 310 described herein are preferably formed in at least one via layer and/or at least one conductive line layer of a semiconductor device 100 , 200 , or 300 .
- the crack sensor 310 is formed in at least one conductive line layer, for example.
- the novel crack sensors 110 , 210 , and 310 are formed in at least two conductive material layers of a semiconductor device.
- the crack sensor may be formed in at least one via layer and at least one conductive line layer below and above the at least one via layer, for example.
- the novel crack sensors 110 , 210 , and 310 may be formed within the metallization layers V 0 , V 1 , V 2 , V 3 and V x and M 0 , M 1 , M 2 , M 3 , M 4 and M x of a semiconductor device 100 , 200 , and 300 , and may be formed using the same lithography mask and lithography processes used to form the conductive lines and vias for the semiconductor devices 100 , 200 , and 300 , for example. Thus, no additional lithography masks or lithography steps are required to manufacture some embodiments of the present invention, advantageously.
- the pattern for the crack sensors 110 , 210 , and 310 may be included in existing mask sets for the semiconductor device 100 , 200 , and 300 , for example.
- the crack sensors 110 , 210 , and 310 advantageously may comprise third portions 126 that are small and easily crack or break the continuous conductive chain of the crack sensors, to detect a crack proximate the perimeter regions 106 and 306 of the semiconductor devices 100 , 200 , and 300 .
- the crack sensors 110 , 210 , and 310 are sacrificial structures used to test for cracks or delaminations, electrically detecting cracks that may perpetuate into a chip. If a crack is detected, chip failure, imminent chip failure, or eventual chip failure may result, for example.
- the crack sensors 110 , 210 , and 310 may be formed using damascene processes, dual damascene processes, multiple damascene processes, subtractive etch processes, or combinations thereof, as examples.
- the crack sensors 110 , 210 , and 310 may be formed in every metallization layer V 0 , V 1 , V 2 , V 3 and V x and M 0 , M 1 , M 2 , M 3 , M 4 and M x of a semiconductor device 100 , 200 , and 300 , or in some of the metallization layers, for example.
- the crack sensors 110 , 210 , and 310 may be formed at the periphery of a die 100 , 200 , and 300 , as shown in the drawings.
- the crack sensors 110 , 210 , and 310 may be formed in one or more metallization layers V 0 through V x and M 0 through M x of the semiconductor devices 100 , 200 , and 300 , for example.
- Cracks may advantageously be detected within a via layer or level V x , or in a conductive line layer M x of a semiconductor device 100 , 200 , or 300 , or both, using the novel crack sensors 110 , 210 , and 310 described herein, for example.
- the crack sensors 110 , 210 , and 310 may be formed during the formation of metallization layers such as conductive line layers M 0 , M 1 , M 2 , M 3 , M 4 and M x and via layers V 0 , V 1 , V 2 , V 3 and V x shown in the figures.
- the crack sensors 110 , 210 , and 310 described herein may be formed after fabrication of the other material layers of the integrated circuits 100 , 200 , or 300 .
- Embodiments of the present invention include crack sensors 110 , 210 , and 310 for integrated circuits, semiconductor devices 100 , 200 , and 300 comprising the crack sensors 110 , 210 , and 310 , and methods of manufacturing semiconductor devices 100 , 200 , and 300 including the crack sensors 110 , 210 , and 310 described herein.
- Embodiments of the present invention also include methods of testing semiconductor devices 100 , 200 , and 300 using the novel crack sensors 110 , 210 , and 310 described herein, for example.
- the crack sensors 110 , 210 , and 310 described herein may be used to detect cracks and/or delaminations that may be caused by the chip dicing process or due to packaging stress, for example.
- the crack sensors 110 , 210 , and 310 are shown and described herein as being formed at perimeter regions 106 , 206 , and 306 of the semiconductor devices 100 , 200 , and 300 , e.g., proximate the scribe line regions 102 , 202 , and 302 .
- the crack sensors 110 , 210 , and 310 described herein may also be formed in central regions 108 , 208 , and 308 of semiconductor devices 100 , 200 , and 300 in some applications, for example, not shown in the drawings.
- Advantages of embodiments of the invention include providing novel crack sensors 110 , 210 , and 310 that detect cracking of integrated circuits or semiconductor devices 100 , 200 and 300 during singulation processes, packaging processes, or handling, e.g., when the novel crack sensors 110 , 210 , and 310 are placed in perimeter regions 106 , 206 , and 306 proximate the scribe line regions 102 , 202 , and 302 .
- the novel crack sensors 110 , 210 , and 310 enable the early screening of failed chips after packaging and burn-in tests of the integrated circuits 100 , 200 , and 300 , and also when the semiconductor devices 100 , 200 , and 300 are used in an end application, e.g., in the field.
- the crack sensors 110 , 210 , and 310 are particularly useful in semiconductor devices 100 , 200 , and 300 that have low k or ultra low k insulating materials that may have very weak mechanical properties and may have more of a tendency to crack or delaminate than conventional insulating materials, for example.
- the crack sensors 110 , 210 , and 310 may not be formed (although in some embodiments, they may be) in more conventional silicon dioxide-based insulating material layers of the semiconductor devices 100 , 200 , and 300 , for example.
- the crack sensors 110 , 210 , and 310 may be formed in every metallization layer of a semiconductor device or in conductive material layers comprising other types of insulating materials.
- the crack sensors 110 , 210 , and 310 may be formed proximate crack barrier structures, providing a crack stop or crack barrier design having built-in diagnostic capabilities, for example.
- the crack sensors 110 , 210 , and 310 comprise stacked via chains around the perimeter of an entire die 100 , 200 , and 300 , for example.
- the links between the first portions 124 and the second portions 128 may comprise single or multiple vias disposed horizontally across a surface of a workpiece 120 or 220 , or multiple vias stacked in a vertical direction.
- the stacked vias (e.g., third portions 126 , 126 a , 126 b , 126 c , 126 d , and 126 e and fourth portions 134 a , 134 b , 134 c , and 134 d ) comprise delamination and crack-sensitive sacrificial structures that are useful in detecting cracks within the crack sensors 110 , 210 , and 310 in some embodiments, for example.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- General Engineering & Computer Science (AREA)
- Automation & Control Theory (AREA)
- Environmental & Geological Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Semiconductor Integrated Circuits (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Crack sensors for semiconductor devices, semiconductor devices, methods of manufacturing semiconductor devices, and methods of testing semiconductor devices are disclosed. In one embodiment, a crack sensor includes a conductive structure disposed proximate a perimeter of an integrated circuit. The conductive structure is formed in at least one conductive material layer of the integrated circuit. The conductive structure includes a first end and a second end. A first terminal is coupled to the first end of the conductive structure, and a second terminal is coupled to the second end of the conductive structure.
Description
- This application is a divisional application of application Ser. No. 13/291,185 filed on Nov. 8, 2011, which is a divisional of patent application Ser. No. 12/030,799, filed on Feb. 13, 2008, which applications are both incorporated herein by reference.
- The present invention relates generally to the fabrication of semiconductor devices, and more particularly to test structures for semiconductor devices.
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- Dozens or hundreds of integrated circuits are typically manufactured on a single semiconductor wafer. The individual die are singulated by sawing the integrated circuits along a scribe line. The individual die are then packaged, separately, in multi-chip modules, or in other types of packaging, for example.
- When the die are singulated, packaged, or handled, material layers can crack or delaminate proximate the scribe line, damaging the integrated circuits and leading to device failures. Crack prevention structures such as chip edge seal rings are often used near the edges of the die in an attempt to prevent cracking during singulation. However, crack prevention structures often fail to prevent cracks in some applications, resulting in reduced device yields.
- Some cracks that may form in semiconductor devices may be difficult to detect. Other cracks may not be noticeable in the device performance until after die are packaged or used in an end application for a while, for example. The cracks may continue to perpetuate, eventually causing device failures.
- Thus, what are needed in the art are methods and structures for detecting cracks in semiconductor devices.
- These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by preferred embodiments of the present invention, which provide novel crack sensors for semiconductor devices, semiconductor devices, methods of fabrication thereof, and methods of testing semiconductor devices.
- In accordance with an embodiment of the present invention, a crack sensor for a semiconductor device includes a conductive structure disposed proximate a perimeter of an integrated circuit. The conductive structure is formed in at least one conductive material layer of the integrated circuit. The conductive structure has a first end and a second end. A first terminal is coupled to the first end of the conductive structure, and a second terminal is coupled to the second end of the conductive structure.
- The foregoing has outlined rather broadly the features and technical advantages of embodiments of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of embodiments of the invention will be described hereinafter, which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiments disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
- For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a top view of a semiconductor wafer comprising a plurality of die in accordance with an embodiment of the present invention; -
FIG. 2 is a more detailed view of a die ofFIG. 1 that includes a novel crack sensor formed in at least one conductive material layer of an integrated circuit in accordance with an embodiment of the present invention; -
FIG. 3 shows a more detailed top view of a portion of the crack sensor ofFIG. 2 in accordance with an embodiment of the present invention; -
FIG. 4 shows a more detailed top view of a portion of the crack sensor shown inFIG. 3 ; -
FIG. 5 shows a cross-sectional view of the portion of the crack sensor shown inFIG. 4 ; -
FIG. 6 shows a cross-sectional view of another embodiment, wherein the crack sensor comprises a conductive structure formed in a plurality of conductive material layers of an integrated circuit; -
FIG. 7 shows a top view of a crack sensor in accordance with another embodiment that includes a plurality of vias disposed between conductive segments formed in conductive line layers of the integrated circuit; -
FIG. 8 shows a cross-sectional view of the crack sensor shown inFIG. 7 ; -
FIG. 9 shows a top view of corner regions of the crack sensor in accordance with some embodiments, wherein the die is square or rectangular; -
FIG. 10 shows a top view of an integrated circuit having chamfered corners, wherein the crack sensor generally comprises the shape of the integrated circuit perimeter; -
FIG. 11 shows a more detailed view of a chamfered corner of the integrated circuit and crack sensor shown inFIG. 10 ; -
FIG. 12 shows another embodiment of the present invention, wherein a portion of the crack sensor overlaps another portion so that cracks are detectable on the entire perimeter of the integrated circuit; -
FIG. 13 shows a cross-sectional view of another embodiment, wherein the crack sensor is formed in two conductive material layers of an integrated circuit; and -
FIG. 14 shows a top view of a crack sensor in accordance with another embodiment of the present invention, wherein the crack sensor is formed in a single conductive material layer of an integrated circuit. - Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the preferred embodiments and are not necessarily drawn to scale.
- The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
- Low dielectric constant (k) materials having a k value less than the k value of silicon dioxide and ultra-low k (ULK) materials are used in integrated circuits as back-end-of the line (BEOL) isolating materials to increase performance of semiconductor devices. However, low k and ULK materials tend to have low mechanical strength and weak adhesion properties. The die chip dicing process may create cracks or delaminations within these BEOL dielectric and other materials, penetrating into the chip and causing chip failures.
- The present invention will be described with respect to preferred embodiments in a specific context, namely, crack sensors for integrated circuits. Embodiments of the invention may also be applied, however, to other applications that would benefit from crack detection structures, for example.
- Embodiments of the present invention provide novel crack sensors comprising a chip edge seal ring having an integrated perimeter wiring chain for electrically detecting cracks that may penetrate into a semiconductor device. A high mechanical strength crack stop may be included proximate the crack sensors. The crack sensors may comprise a stacked via chain in some embodiments disposed around the entire chip next to the crack stop. In other embodiments, the crack sensors may comprise a single continuous conductive line formed in a single wiring level, e.g., wherein the crack sensors do not include vias. The crack sensors include two terminals for electrical read-out and testing for the presence of cracks.
- With reference now to
FIG. 1 , there is shown a top view of asemiconductor wafer 101 comprising a plurality of die 100 in accordance with an embodiment of the present invention. Thewafer 101 is generally round in a top view, and may include alignment features such as notches or straight edges, not shown. Thewafer 101 includes a plurality of die 100 formed across a top surface. The die 100 may be square or rectangular in shape. Each die 100 comprises an integrated circuit and is also referred to herein as a semiconductor device orintegrated circuit 100. - After fabrication, the plurality of
die 100 is separated fromother die 100 on thewafer 101 atscribe line regions 102 disposed between the die 100. Thescribe line regions 102 are located at the perimeter of thedie 100, e.g., in the kerf. At the end of the manufacturing process, a saw is used to singulate thedie 100, detaching the die 100 fromadjacent die 100. The saw cuts thewafer 101 at thescribe line regions 102. The singulation of thedie 100 may also be performed by laser dicing or laser scribing followed by saw dicing, as examples. -
FIG. 2 is a more detailed view of a portion of thewafer 101 shown inFIG. 1 , illustrating a top view of adie 100 ofFIG. 1 that includes anovel crack sensor 110 in accordance with an embodiment of the present invention. Thecrack sensor 110 is formed in at least one conductive material layer of the integrated circuit or die 100, for example. Thecrack sensor 110 may be formed proximate an optional crack barrier or crackprevention structure 104 formed along theperimeter region 106 of thedie 100, as shown. Thecrack sensor 110 is formed between theedge 114 of the die and theinterior region 108 of the integrated circuit. Thecrack sensor 110 is formed between thecrack barrier 104 and theinterior region 108 of theintegrated circuit 100. - The
crack sensor 110 comprises a conductive structure and is disposed proximate theperimeter region 108 of theintegrated circuit 100. The conductive structure of thecrack sensor 110 comprises a ring-like shape about the perimeter of theintegrated circuit 100. Thecrack sensor 110 comprises a plurality of conductive segments formed in one or more material layers of theintegrated circuit 110. Thecrack sensor 110 comprises a first end and a second end. - A
first terminal 112 a is coupled to the first end of thecrack sensor 110 and asecond terminal 112 b is coupled to the second end of thecrack sensor 110, as shown. The first terminal 112 a and thesecond terminal 112 b may comprise contacts or bond pads, for example. Alternatively, the first terminal 112 a andsecond terminal 112 b may comprise other types of electrical connections, for example. The first terminal 112 a and thesecond terminal 112 b may comprise wire bond pads or flip chip pads in some embodiments, for example. - The
scribe line regions 102 may comprise a width of about 40 to 180 μm, for example, although alternatively, thescribe line regions 102 may comprise other dimensions. Thecrack sensor 110 may comprise a width along the edge orperimeter region 106 of thedie 100 of about 300 nm or less. Thecrack sensor 110 width along the edge ofperimeter region 106 of the die may also comprise greater than 300 nm, e.g., when thecrack sensor 110 is formed in upper metallization layers of thesemiconductor device 100, which may comprise larger dimensions in upper metallization layers than in lower metallization layers, for example. Alternatively, thecrack sensor 110 may comprise other dimensions. Thedie 100 includes aninterior region 108 that comprises an active region, e.g., containing functioning circuitry for the integrated circuit orsemiconductor device 100. Thecrack sensor 110 comprises a conductive structure formed in continuous line that extends along theentire perimeter region 106 of asemiconductor device 100, e.g., between theinterior region 108 and thescribe line region 102. Thecrack sensor 110 may be formed within one or more insulating material layers 122 x (see insulatingmaterial layer 122 c ofFIG. 4 ), for example. -
FIG. 3 shows a more detailed view of a portion of thecrack sensor 110 ofFIG. 2 . An edge of adie 100 comprising thecrack sensor 110 and the optionalcrack prevention structure 104 in accordance with an embodiment of the present invention are shown. Thecrack prevention structure 104 may comprise a metal structure formed in one or more metallization layers of thesemiconductor device 100. Thecrack sensor 110 may be formed in the same material layers that thecrack prevention structure 104 is formed in, for example. Thecrack sensor 110 comprises a conductive structure disposed proximate theperimeter region 106 of theintegrated circuit 100. Thecrack sensor 110 is formed in at least one conductive material layer of theintegrated circuit 100. - In the embodiment shown in
FIG. 3 , thecrack sensor 110 comprises a conductive structure formed in three conductive material layers M0, V0, and Mx of theintegrated circuit 100, as shown in a more detailed top view inFIG. 4 and in a cross-sectional view inFIG. 5 . Thecrack sensor 110 comprises a plurality offirst portions 124 formed in a first metallization layer M0 and a plurality ofsecond portions 128 formed in a second metallization layer Mx. Thefirst portions 124 and thesecond portions 128 comprise conductive segments of material. The first metallization layer M0 and the second metallization layer Mx may comprise conductive line layers in a multi-level interconnect system of thesemiconductor device 100, for example. Conductive lines for thesemiconductor device 100 may be formed elsewhere on thesemiconductor device 100 within the first metallization layer M0 and the second metallization layer Mx, for example, not shown. The first metallization layer M0 and the second metallization layer Mx are also referred to herein as conductive material layers, for example. - Ends of the plurality of
first portions 124 are coupled to ends of two of the plurality ofsecond portions 128. Likewise, ends of the plurality ofsecond portions 128 are coupled to ends of two of the plurality offirst portions 124. The plurality ofsecond portions 128 of thecrack sensor 110 are coupled to the plurality offirst portions 124 by a plurality ofthird portions 126 formed in a third metallization layer V0, as shown. The third metallization layer V0 is also referred to herein as a conductive material layer. The third metallization layer V0 may comprise a via layer of a multi-layer interconnect system, for example. Vias may be formed elsewhere on thesemiconductor device 100 in the third metallization layer V0, for example, not shown. - The
third portion 126 is coupled to ends of thefirst portions 124 andsecond portions 128, forming a serpentine chain of conductive material in the metallization layers M0, V0, and Mx, as shown in the cross-sectional view inFIG. 5 . Thecrack sensor 110 comprising the serpentine chain of thefirst portions 124,second portions 128, and thethird portions 126 preferably comprises a continuous line of conductive material that extends along anentire perimeter region 106 or along substantially theentire perimeter region 106 of asemiconductor device 100, e.g., disposed between theinterior region 108 and thescribe line region 102. - The
crack sensor 110 may be formed by first, providing aworkpiece 120, as shown in the cross-sectional view ofFIG. 5 . Theworkpiece 120 may include a semiconductor substrate or semiconductor body comprising silicon or other semiconductor materials covered by an insulating layer, for example. Theworkpiece 120 may also include other active components or circuits, not shown. Theworkpiece 120 may comprise silicon oxide over single-crystal silicon, for example. Theworkpiece 120 may include other conductive layers or other semiconductor elements, e.g., transistors, diodes, etc. Compound semiconductors, GaAs, InP, Si/Ge, or SiC, as examples, may be used in place of silicon. Theworkpiece 120 may comprise a silicon-on-insulator (SOI) substrate, for example. - After active areas such as transistors, memory devices, and isolation regions (not shown) are formed in the
workpiece 120, an insulatingmaterial 122 a may be formed over theworkpiece 120, and thefirst portions 124 may be formed in the insulatingmaterial 122 a using a damascene process. In a damascene process, the insulatingmaterial 122 a is deposited over theworkpiece 120. The insulatingmaterial 122 a may comprise a dielectric material such as silicon dioxide, silicon nitride, silicon oxynitride, low k materials having a dielectric constant or k value of less than about 3.9, high k materials having a dielectric constant or k value of greater than about 3.9, multiple layers, liners, and/or combinations thereof, as examples, although other materials may also be used. The insulatingmaterial 122 a may be patterned for the pattern for thecrack sensor 110 portion for that particular material layer (e.g., first portions 124). The insulatingmaterial 122 a is patterned using lithography (e.g., using energy and a lithography mask to pattern a photosensitive material deposited over the insulatingmaterial 122 a), forming spaces in the insulatingmaterial 122 a. - A conductive material is deposited over the patterned insulating
material 122 a to fill the spaces in the insulatingmaterial 122 a. The conductive material may comprise copper, aluminum, other metals, and one or more liners or barrier layers, as examples. Excess portions of the conductive material are removed from over the top surface of the insulatingmaterial 122 a, using an etch process and/or chemical-mechanical polishing (CMP) process, for example, leaving thefirst portions 124 formed within the insulatingmaterial 122 a. Several single damascene processes may be repeated to form the other metallization layers V0 and Mx, for example. Thethird portions 126 may be similarly formed in the third metallization layer V0, and thesecond portions 128 may be formed in the second metallization layer Mx using single damascene processes, for example. - Alternatively, two adjacent metallization layers such as conductive material layers V0 and Mx, for example, may be patterned using a dual damascene process to form the
third portions 126 and thesecond portions 128, respectively. In a dual damascene technique, two metallization layers are formed at once, by patterning two insulating material layers such aslayers material material layer 122 b/122 c simultaneously with a single fill process using a dual damascene process, for example. - Alternatively, the
first portions 124,third portions 126, and/or thesecond portions 128 may be patterned using a subtractive etch process, by sequentially depositing conductive material layers over theworkpiece 120 and patterning the conductive material layers to form the first portions, 124,third portions 126, and thesecond portions 128, and then forming an insulatingmaterial - The
second portions 128 may comprise a length in a top view comprising a dimension d1 and a width comprising a dimension d2, as shown inFIG. 4 . Dimension d1 may comprise about 2,000 nm or less in some embodiments, or may comprise greater than about 2,000 nm in other embodiments, for example. Dimension d2 may comprise about 300 nm or less in some embodiments, or may comprise greater than about 300 nm in other embodiments, for example. Alternatively, dimensions d1 and d2 may comprise other values. Thefirst portions 124 may also comprise similar widths and lengths as thesecond portions 128, for example. Thethird portions 126 may comprise a length and width having a dimension d3 of about 50 nm or less, in some embodiments. Alternatively, thethird portions 126 may comprise via bars or elongated vias having a greater length than width d3, and may be rectangular in shape, for example. Alternatively, thethird portions 126 may comprise lengths and widths comprising other values. - The
third portions 126 may be coupled proximate the ends of thefirst portions 124 and thesecond portions 128. In some embodiments, the ends of thefirst portions 124 and thesecond portions 128 may extend past thethird portions 126 by a small amount, e.g., by a few or several nm, as shown in phantom inFIG. 5 at 130 and 132, respectively. Extending the ends of thefirst portions 124 and thesecond portions 128 past thethird portions 126 ensures landing on or alignment of thethird portions 126 with thefirst portions 124 andsecond portions 128, for example. - The
crack sensor 110 may be used to detect cracks that may form when thedie 100 are separated from the wafer 101 (seeFIG. 1 ). To test for cracks in theintegrated circuit 100, electrical contact is made to a portion of thecrack sensor 110. For example, electrical contact may be made to the first terminal 112 a and thesecond terminal 112 b of thecrack sensor 110. A voltage may be applied across the first terminal 112 a and thesecond terminal 112 b, for example. If a current flows or is detected during the application of the voltage to the first terminal 112 a and thesecond terminal 112 b (or other portion or region of the crack sensor 110), then thecrack sensor 110 is intact and a crack has not formed that has disrupted or broken the serpentine chain conductive structure of thecrack sensor 110. If current does not flow in thecrack sensor 110, thecrack sensor 110 has been broken, indicating the presence of a crack somewhere along thecrack sensor 110. Thecrack sensor 110 may be tested using an ohmmeter, voltmeter, ammeter, oscilloscope, or other testing instruments, for example, by probing the first terminal 112 a and thesecond terminal 112 b with test probes or needles, for example, not shown. - In some embodiments, an optional additional at least one
third terminal crack sensor 110 between the first terminal 112 a and thesecond terminal 112 b, as shown inFIG. 11 in phantom, to be described further herein, so that portions or regions of thecrack sensor 110 may be tested for cracks. - In the embodiment shown in
FIGS. 4 and 5 , a singlethird portion 126 is disposed between an end of eachfirst portion 124 and an end of eachsecond portion 128. Thethird portions 126 may comprise vias in the third metallization layer V0. Thethird portions 126 may comprise the same size as vias formed elsewhere in the third metallization layer V0, for example. Alternatively, thethird portions 126 may comprise a different size than vias formed in other locations of thesemiconductor device 100 within the third metallization layer V0. Thethird portions 126 may comprise a minimum feature size of thesemiconductor device 100 in some embodiments, for example. - The
third portions 126 are advantageously small in accordance with some embodiments of the present invention, to provide a sensitive crack sensing test structure. The smaller thethird portions 126 are within the third metallization layer V0, the easier thethird portions 126 will break if a crack forms proximate thecrack sensor 110, for example. - In other embodiments, a plurality of
third portions 126 may be coupled between thefirst portions 124 and thesecond portions 128. Two or morethird portions first portions 124 andsecond portions 128 in a vertical direction of theworkpiece 120, as shown inFIG. 6 . Alternatively, two or morethird portions 126 may be disposed between ends of thefirst portions 124 andsecond portions 128 in a horizontal direction across a surface of theworkpiece 120, as shown inFIGS. 7 and 8 . - In the embodiment shown in
FIG. 6 , thecrack sensor 110 comprises a viastack first portions 124 and thesecond portions 128. Thefirst portions 124 of thecrack sensor 110 are formed in a lower conductive line layer M0. Thesecond portions 128 of thecrack sensor 110 are formed in an upper conductive line layer Mx. The viastacks third portions fourth portions third portions fourth portions first portions 124 and thesecond portions 128. Thefourth portions crack sensor 110 may comprise a similar size and shape as thethird portions first portions 124 may comprise a length or dimension d4 similar to the length or dimension d1 of thesecond portions 128, for example. - In the embodiment shown in
FIG. 6 , thecrack sensor 110 comprises a serpentine chain of thefirst portions 124 formed in metallization layer M0,second portions 128 formed in metallization layer Mx,third portions fourth portions third portions fourth portions semiconductor device 100, so that they will easily break electrical connection of the continuous chain of thecrack sensor 110 to indicate the presence of a crack, if a crack forms. Thesemiconductor device 100 and thecrack sensor 110 may comprise fewer or additional metallization layers V0, V1, V2, V3, Vx, and M0, M1, M2, M3, M4, and Mx than the number that are shown inFIG. 6 , for example. Note that insulating material layers such aslayers FIG. 5 are disposed between thefirst portions 124,second portions 128,third portions fourth portions FIG. 6 . -
FIG. 7 shows a top view of acrack sensor 110 in accordance with another embodiment that includes a plurality of vias between conductive segments formed in conductive line layers of the integrated circuit.FIG. 8 shows a cross-sectional view of thecrack sensor 110 shown inFIG. 7 . Thecrack sensor 110 includesthird portions 126 that comprise a plurality of vias disposed between thefirst portions 124 and thesecond portions 128 proximate the ends of thefirst portions 124 and thesecond portions 128. Thethird portions 126 comprise three vias disposed between thefirst portion 124 andsecond portion 128 ends inFIG. 7 ; alternatively, thethird portions 126 may comprise two vias or four or more vias, for example. -
FIG. 9 shows a top view of corner regions of thecrack sensor 110. The first orsecond portions second portions die 100 shown inFIG. 9 is square or rectangular, and thesecond portion 128 inregion 138 b comprises an L-shape that conforms to the shape of the corner.Portions crack sensor 110 proximate the corners of the perimeter of theintegrated circuit 100 may be angled and may conform to the shape of the corners of the perimeter of theintegrated circuit 100, for example. -
FIG. 10 shows a top view of anintegrated circuit 100 having chamfered corners, wherein thecrack sensor 110 generally comprises the shape of theintegrated circuit 100 perimeter.FIG. 11 shows a more detailed view of a chamfered corner of theintegrated circuit 100 and cracksensor 110 shown inFIG. 10 . Thedie 100 may have portions with square orrectangular edges 146 and achamfered edge 144 at the corners, as shown. Test or calibration circuitry may be disposed inregion 140 of theintegrated circuit 100 proximate the chamfered corners, for example, not shown. As in the embodiment shown inFIG. 9 , the first orsecond portions -
FIG. 12 shows another embodiment of the present invention, wherein a portion of thecrack sensor 110 overlaps another portion of thecrack sensor 110 so that cracks are detectable on the entire perimeter of theintegrated circuit 100. In some embodiments, the ends of thecrack sensor 110 are coupled to a first terminal 112 a and asecond terminal 112 b, wherein the first andsecond terminals semiconductor device 100, for example. Dimension d5 may comprise about 1,000 nm or greater in some embodiments, for example. In other embodiments, dimension d5 may comprise about 1,000 nm or less, for example. Alternatively, dimension d5 may comprise other values. - However, in other embodiments, the
crack sensor 110 may comprise anoverlap region 148. Rather than positioning thesecond terminal 112 b at the perimeter of theintegrated circuit 100, thesecond terminal 112 c is disposed in theoverlap region 148 that is proximate the first terminal 112 a, moved slightly inward towards theinterior region 108 of theintegrated circuit 100. Additionalfirst portions 124 and/orsecond portions 128 may be included in thecrack sensor 110 to provide the connections of thecrack sensor 110 to thesecond terminal 112 c, as shown. - In other embodiments, an on-
chip test circuit 150 may be included in theintegrated circuit 100, as shown inFIG. 12 . The optional on-chip test circuit 150 may be coupled to theterminals crack sensor 110, e.g., by wiring 152 formed in a conductive material layer of thesemiconductor device 100. The on-chip test circuit 150 may be adapted to test thecrack sensor 110 in order to detect crack formation, for example. -
FIG. 13 shows a cross-sectional view of another embodiment, wherein thecrack sensor 210 is formed in two conductive material layers Vx and Mx of anintegrated circuit 200. Like numerals are used for the various materials and elements that were used to describeFIGS. 1 through 12 . To avoid repetition, each reference number shown inFIG. 13 is not described again in detail herein. Rather, similar materials and elements are preferably used for the various materials and elements x00, x02, x04, x06, etc. . . . shown as were used to describeFIGS. 1 through 12 , where x=1 inFIGS. 1 through 12 and x=2 inFIG. 13 . - In
FIG. 13 , acrack sensor 210 of asemiconductor device 200 is formed in two metallization layers Vx and Mx. Third portions (e.g., such asthird portions 126 shown inFIG. 5 ) are not included in this embodiment. Rather, the ends of thefirst portions 224 andsecond portions 228 overlap and are disposed adjacent one another to provide electrical connection of the chain of thecrack sensor 210. Embodiments are illustrated wherein the plurality offirst portions 224 and the plurality ofsecond portions 228 comprise different sizes or shapes, or the same size and shape. For example, inFIG. 13 inregion 260, thesecond portions 228 are longer than thefirst portions 224. Inregion 262, thesecond portions 228 are substantially the same size as thefirst portions 224. Inregion 264, thesecond portions 228 are shorter than thefirst portions 224. Combinations of the various sizes may be used for thefirst portions 224 andsecond portions 228 within asingle crack sensor 210 of asemiconductor device 200, e.g., in a single damascene integration scheme. -
FIG. 14 shows a top view of acrack sensor 310 in accordance with another embodiment of the present invention, wherein thecrack sensor 310 is formed in a single conductive material layer of an integrated circuit. Again, like numerals are used for the various elements that were used to describe the previous figures, and to avoid repetition, each reference number shown inFIG. 14 is not described again in detail herein. Thecrack sensor 310 may be formed in a single conductive material layer, e.g., in a conductive line layer or a via layer of thesemiconductor device 300. Rather than comprising a serpentine chain of conductive material formed in various conductive material layers as in the other embodiments shown and described herein, a single loop of conductive material is used as a crack sensor in the embodiment shown inFIG. 14 . Thecrack sensor 310 comprises a conductive structure comprising a conductive line formed in at least one conductive material layer of the integrated circuit. The conductive structure may be formed in two or more conductive material layers of the integrated circuit, for example, not shown, e.g., comprising two or more continuous lines disposed on top of one another. Theterminals overlap region 348 to provide crack sensing for theentire perimeter region 306 of theintegrated circuit 300, as shown. Alternatively, theterminals FIG. 12 . - Also shown in phantom in
FIG. 14 are optionalthird terminals crack sensor 310 to allow testing for cracks in regions of thecrack sensor 310 rather than theentire crack sensor 310 conductive structure. Thethird terminals second terminals - The optional
third terminals crack sensor 310 at predetermined intervals between the first terminal 312 a and thesecond terminal 312 b, for example. The optionalthird terminals crack sensor 310. Locations of the crack or cracks along the periphery of thedie 300 may be determined by the use of the optionalthird terminals crack sensor 310 ring-like structure. Thethird terminals terminals die 300, for example. - The optional
third terminals 370 a may be disposed on or over portions of thecrack sensor 310, as shown at 370 a. Alternatively, thethird terminals 370 b may be coupled to thecrack sensor 310 by a conductive segment ofmaterial 372. Thecrack sensor 310 may be tested for the presence of cracks between the first terminal 312 a and thesecond terminal 312 b, between the first terminal 312 a and a third terminal 370 a or 370 b, between thesecond terminal 312 b and a third terminal 370 a or 370 b, or between twothird terminals - The
crack sensor 310 may include at least onethird terminal crack sensor 310. At least onethird terminal crack sensors third terminals FIG. 11 . The optionalthird terminals 170 a may be disposed on or over thesecond portions 128 of thecrack sensor 110, as shown at 170 a in phantom. Alternatively, thethird terminals 170 b may be coupled to thecrack sensor 110 by a conductive segment ofmaterial 172, also shown in phantom. - The
novel crack sensors semiconductor device crack sensor 310 is formed in at least one conductive line layer, for example. In other embodiments, thenovel crack sensors - The
novel crack sensors semiconductor device semiconductor devices crack sensors semiconductor device - The
crack sensors third portions 126 that are small and easily crack or break the continuous conductive chain of the crack sensors, to detect a crack proximate theperimeter regions semiconductor devices crack sensors crack sensors - The
crack sensors semiconductor device crack sensors die crack sensors semiconductor devices - Cracks may advantageously be detected within a via layer or level Vx, or in a conductive line layer Mx of a
semiconductor device novel crack sensors - In some embodiments of the present invention, the
crack sensors crack sensors integrated circuits - Embodiments of the present invention include
crack sensors semiconductor devices crack sensors manufacturing semiconductor devices crack sensors testing semiconductor devices novel crack sensors - The
crack sensors - The
crack sensors perimeter regions semiconductor devices scribe line regions 102, 202, and 302. Alternatively, thecrack sensors central regions semiconductor devices - Advantages of embodiments of the invention include providing
novel crack sensors semiconductor devices novel crack sensors perimeter regions scribe line regions 102, 202, and 302. - The
novel crack sensors integrated circuits semiconductor devices - The
crack sensors semiconductor devices crack sensors semiconductor devices crack sensors - In some embodiments, the
crack sensors crack sensors entire die first portions 124 and thesecond portions 128 may comprise single or multiple vias disposed horizontally across a surface of aworkpiece third portions fourth portions crack sensors - Although embodiments of the present invention and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present invention. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
1. A method of testing a semiconductor device, the method comprising:
providing the semiconductor device, the semiconductor device comprising at least one integrated circuit including a crack sensor disposed proximate a perimeter of the at least one integrated circuit, the crack sensor comprising a conductive structure disposed in at least one conductive material layer of the integrated circuit, the conductive structure comprising a first end and a second end, the crack sensor including a first terminal coupled to the first end of the conductive structure and a second terminal coupled to the second end of the conductive structure; and
testing for a presence of a crack in the at least one integrated circuit by making electrical contact to a portion of the crack sensor.
2. The method according to claim 1 , wherein the testing for the presence of the crack comprises applying a voltage across the first terminal and the second terminal of the crack sensor, and determining if a current passes through the crack sensor.
3. The method according to claim 2 , wherein a crack is detected in the at least one integrated circuit if the current does not pass through the crack sensor when the voltage is applied across the first terminal and the second terminal of the crack sensor.
4. The method according to claim 1 , wherein providing the semiconductor device comprises providing a semiconductor device wherein the at least one integrated circuit comprises a crack sensor including at least one third terminal coupled to or disposed on or over portions of the crack sensor, wherein the method includes testing regions of the crack sensor for the presence of cracks between the first terminal and the second terminal, between the first terminal and the at least one third terminal, between the second terminal at the at least one third terminal, or between two of the at least one third terminals.
5. The method according to claim 1 , wherein the first terminal and the second terminal of the crack sensor comprise contacts or bond pads, and wherein testing for the presence of the crack in the at least one integrated circuit comprises probing the contacts or bond pads.
6. The method according to claim 1 , wherein the at least one integrated circuit comprises an on-chip test circuit coupled to the first terminal and the second terminal of the crack sensor, and wherein testing for the presence of the crack in the at least one integrated circuit comprises testing for the presence of the crack using the on-chip test circuit.
7. A method of testing a semiconductor device, the method comprising:
providing the semiconductor device, the semiconductor device comprising at least one integrated circuit including a crack sensor disposed proximate a perimeter of the at least one integrated circuit, the crack sensor comprising
a conductive structure disposed in at least one conductive material layer of the integrated circuit, the conductive structure beginning at a first end and ending at a second end, the conductive structure completely encircling the integrated circuit between the first end and the second end, wherein the first end is electrically coupled to the second end only through the encircling;
a first terminal coupled to the first end of the conductive structure;
a second terminal coupled to the second end of the conductive structure, the conductive structure, the first and the second terminals forming a crack sensor; and
testing for a presence of a crack in the at least one integrated circuit by making electrical contact to a portion of the crack sensor.
8. The method according to claim 7 , wherein the semiconductor device further comprises a crack stop layer disposed adjacent the conductive structure, wherein the conductive structure is disposed between the crack stop layer and an interior region of the integrated circuit.
9. The method according to claim 7 , wherein the conductive structure comprises a plurality of first portions disposed in a first conductive material layer and a plurality of second portions disposed in a second conductive material layer, wherein the plurality of first portions is coupled to at least one of the plurality of second portions.
10. The method according to claim 9 , wherein the conductive structure comprises a serpentine chain of the plurality of first portions and the plurality of second portions.
11. The method according to claim 9 , wherein the plurality of first portions are substantially the same size as the plurality of second portions.
12. The method according to claim 9 , wherein the conductive structure further comprises a plurality of third portions disposed in a third conductive material layer, the plurality of third portions being disposed between the plurality of first portions and the plurality of second portions.
13. The method according to claim 12 , wherein the conductive structure comprises a serpentine chain of the plurality of first portions, the plurality of second portions, and the plurality of third portions, wherein each of the plurality of third portions is coupled between one of the plurality of first portions and one of the plurality of second portions.
14. The method according to claim 7 , wherein the conductive structure comprises a conductive line in at least one conductive material layer of the integrated circuit.
15. The method according to claim 7 , wherein the testing for the presence of the crack comprises applying a voltage across the first terminal and the second terminal of the crack sensor, and determining if a current passes through the crack sensor.
16. The method according to claim 15 , wherein a crack is detected in the at least one integrated circuit if the current does not pass through the crack sensor when the voltage is applied across the first terminal and the second terminal of the crack sensor.
17. A method of testing a semiconductor device, the method comprising:
providing the semiconductor device, the semiconductor device comprising:
an integrated circuit, the integrated circuit having a perimeter; and
a crack sensor disposed around and on the integrated circuit proximate the perimeter of the integrated circuit, the crack sensor comprising a conductive structure, the conductive structure beginning at a first end and ending at a second end, wherein the conductive structure between the first end and the second end completely encircles the integrated circuit, wherein the conductive structure comprises a plurality of discontinuous line segments in a first metal level of the integrated circuit, a plurality of discontinuous line segments in a second metal level of the integrated circuit, and a plurality of vias connecting the plurality of discontinuous line segments in the first metal level to the plurality of discontinuous line segments in the second metal level thereby forming a continuous conductor between the first and the second ends, wherein the crack sensor includes a first terminal coupled to the first end of the conductive structure and a second terminal coupled to the second end of the conductive structure, and wherein the first end is electrically coupled to the second end only through the encircling conductive structure between the first and the second ends; and
testing for a presence of a crack in the at least one integrated circuit by making electrical contact to a portion of the crack sensor.
18. The method according to claim 17 , wherein the testing for the presence of the crack comprises applying a voltage across the first terminal and the second terminal of the crack sensor, and determining if a current passes through the crack sensor.
19. The method according to claim 18 , wherein a crack is detected in the at least one integrated circuit if the current does not pass through the crack sensor when the voltage is applied across the first terminal and the second terminal of the crack sensor.
20. The method according to claim 17 , wherein the second end of the conductive structure is closer to a side of the integrated circuit than the first end of the conductive structure.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/521,246 US20150035556A1 (en) | 2008-02-13 | 2014-10-22 | Crack Sensors for Semiconductor Devices |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/030,799 US8159254B2 (en) | 2008-02-13 | 2008-02-13 | Crack sensors for semiconductor devices |
US13/291,185 US8890560B2 (en) | 2008-02-13 | 2011-11-08 | Crack sensors for semiconductor devices |
US14/521,246 US20150035556A1 (en) | 2008-02-13 | 2014-10-22 | Crack Sensors for Semiconductor Devices |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/291,185 Division US8890560B2 (en) | 2008-02-13 | 2011-11-08 | Crack sensors for semiconductor devices |
Publications (1)
Publication Number | Publication Date |
---|---|
US20150035556A1 true US20150035556A1 (en) | 2015-02-05 |
Family
ID=40938376
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/030,799 Active 2028-09-01 US8159254B2 (en) | 2008-02-13 | 2008-02-13 | Crack sensors for semiconductor devices |
US13/291,185 Active 2028-12-02 US8890560B2 (en) | 2008-02-13 | 2011-11-08 | Crack sensors for semiconductor devices |
US14/521,246 Abandoned US20150035556A1 (en) | 2008-02-13 | 2014-10-22 | Crack Sensors for Semiconductor Devices |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/030,799 Active 2028-09-01 US8159254B2 (en) | 2008-02-13 | 2008-02-13 | Crack sensors for semiconductor devices |
US13/291,185 Active 2028-12-02 US8890560B2 (en) | 2008-02-13 | 2011-11-08 | Crack sensors for semiconductor devices |
Country Status (1)
Country | Link |
---|---|
US (3) | US8159254B2 (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20150100846A (en) * | 2012-12-27 | 2015-09-02 | 꼼미사리아 아 레네르지 아토미끄 에뜨 옥스 에너지스 앨터네이티브즈 | Microbarometer with a bellows and with an interferometric transducer |
US9419696B2 (en) | 2011-12-19 | 2016-08-16 | Comcast Cable Communications, Llc | Beam information exchange between base stations |
WO2017136219A1 (en) | 2016-02-01 | 2017-08-10 | 3M Innovative Properties Company | Improved pressure sensitive adhesive compositions |
CN107688143A (en) * | 2017-08-29 | 2018-02-13 | 京东方科技集团股份有限公司 | A kind of flexible PCB detection circuit, flexible PCB and its detection method |
US10085165B2 (en) | 2011-09-23 | 2018-09-25 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US10147657B2 (en) | 2016-04-26 | 2018-12-04 | Infineon Technologies Ag | Semiconductor devices and a method of detecting a crack |
WO2019005831A1 (en) | 2017-06-28 | 2019-01-03 | 3M Innovative Properties Company | Adhesive mounting devices having patterned adhesive regions |
KR20200069790A (en) * | 2018-12-07 | 2020-06-17 | 아주대학교산학협력단 | Highly sensitive balloon typed sensor |
US10959547B2 (en) | 2016-02-01 | 2021-03-30 | 3M Innovative Properties Company | Folding flap hanger device having multiple peel fronts |
US11088037B2 (en) * | 2018-08-29 | 2021-08-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device having probe pads and seal ring |
US11629748B2 (en) | 2018-05-23 | 2023-04-18 | 3M Innovative Properties Company | Adhesive backed positioning aids and anchoring assemblies to enhance object mounting experience |
US11804412B2 (en) | 2021-01-22 | 2023-10-31 | Changxin Memory Technologies, Inc. | Circuit for detecting crack damage of a die, method for detecting crack, and memory |
Families Citing this family (65)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101652705B (en) * | 2007-04-25 | 2012-05-30 | 夏普株式会社 | Liquid crystal display panel and its inspecting method |
US7716992B2 (en) * | 2008-03-27 | 2010-05-18 | International Business Machines Corporation | Sensor, method, and design structure for a low-k delamination sensor |
JP5503113B2 (en) * | 2008-05-08 | 2014-05-28 | 古河電気工業株式会社 | Semiconductor device, wafer structure, and method of manufacturing semiconductor device |
US8188578B2 (en) * | 2008-05-29 | 2012-05-29 | Mediatek Inc. | Seal ring structure for integrated circuits |
US8373254B2 (en) | 2008-07-29 | 2013-02-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure for reducing integrated circuit corner peeling |
US8999431B2 (en) * | 2008-12-01 | 2015-04-07 | University Of Massachusetts Lowell | Conductive formulations for use in electrical, electronic and RF applications |
US9222992B2 (en) * | 2008-12-18 | 2015-12-29 | Infineon Technologies Ag | Magnetic field current sensors |
US8748295B2 (en) * | 2009-06-15 | 2014-06-10 | Infineon Technologies Ag | Pads with different width in a scribe line region and method for manufacturing these pads |
US9038483B2 (en) | 2009-09-08 | 2015-05-26 | University Of Massachusetts | Wireless passive radio-frequency strain and displacement sensors |
US8717016B2 (en) | 2010-02-24 | 2014-05-06 | Infineon Technologies Ag | Current sensors and methods |
US20110221460A1 (en) * | 2010-03-10 | 2011-09-15 | Heinrich Trebo | Integrated Circuit Arrangement Having a Defect Sensor |
US8760149B2 (en) | 2010-04-08 | 2014-06-24 | Infineon Technologies Ag | Magnetic field current sensors |
JP2011258591A (en) * | 2010-06-04 | 2011-12-22 | Mitsubishi Electric Corp | Inspection method of semiconductor device, inspection apparatus of semiconductor device and semiconductor device |
US8680843B2 (en) | 2010-06-10 | 2014-03-25 | Infineon Technologies Ag | Magnetic field current sensors |
US20120032693A1 (en) * | 2010-08-03 | 2012-02-09 | Cisco Technology, Inc. | Crack detection in a semiconductor die and package |
US8283742B2 (en) * | 2010-08-31 | 2012-10-09 | Infineon Technologies, A.G. | Thin-wafer current sensors |
US20120146165A1 (en) | 2010-12-09 | 2012-06-14 | Udo Ausserlechner | Magnetic field current sensors |
US9057760B2 (en) | 2011-01-20 | 2015-06-16 | International Business Machines Corporation | Circuit for detecting structural defects in an integrated circuit chip, methods of use and manufacture and design structures |
US8975889B2 (en) | 2011-01-24 | 2015-03-10 | Infineon Technologies Ag | Current difference sensors, systems and methods |
FR2973935A1 (en) * | 2011-04-11 | 2012-10-12 | St Microelectronics Rousset | METHOD FOR EVALUATING A SEMICONDUCTOR WAFER CUTTING PROCESS |
US8963536B2 (en) | 2011-04-14 | 2015-02-24 | Infineon Technologies Ag | Current sensors, systems and methods for sensing current in a conductor |
JP2012243910A (en) * | 2011-05-18 | 2012-12-10 | Elpida Memory Inc | Semiconductor device having structure for checking and testing crack in semiconductor chip |
US20130009663A1 (en) * | 2011-07-07 | 2013-01-10 | Infineon Technologies Ag | Crack detection line device and method |
JP5953974B2 (en) * | 2011-09-15 | 2016-07-20 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US8546155B2 (en) * | 2011-10-03 | 2013-10-01 | International Business Machines Corporation | Via chains for defect localization |
JP6054029B2 (en) * | 2011-12-22 | 2016-12-27 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | Semiconductor chip and semiconductor device |
US9006739B2 (en) * | 2012-04-17 | 2015-04-14 | International Business Machines Corporation | Semiconductor test and monitoring structure to detect boundaries of safe effective modulus |
US8822993B2 (en) * | 2012-07-17 | 2014-09-02 | International Business Machines Corporation | Integrated circuit including sensor structure, related method and design structure |
US9257352B2 (en) | 2013-03-15 | 2016-02-09 | GlobalFoundries, Inc. | Semiconductor test wafer and methods for use thereof |
US20150008431A1 (en) * | 2013-07-04 | 2015-01-08 | Nanya Technology Corporation | Method and layout for detecting die cracks |
CN104299959B (en) * | 2013-07-16 | 2017-05-24 | 中芯国际集成电路制造(上海)有限公司 | A test structure for a flip chip, the flip chip and a manufacturing method thereof |
US9876064B2 (en) * | 2013-08-30 | 2018-01-23 | Lg Display Co., Ltd. | Flexible organic electroluminescent device and method for fabricating the same |
US9059333B1 (en) | 2013-12-04 | 2015-06-16 | International Business Machines Corporation | Facilitating chip dicing for metal-metal bonding and hybrid wafer bonding |
US9287184B2 (en) * | 2013-12-13 | 2016-03-15 | Micron Technology, Inc. | Apparatuses and methods for die seal crack detection |
ES2848224T3 (en) * | 2014-01-20 | 2021-08-05 | Siemens Gamesa Renewable Energy As | Delamination indicator |
US10643911B2 (en) * | 2014-01-27 | 2020-05-05 | United Microelectric Corp. | Scribe line structure |
CN104535620B (en) * | 2015-01-16 | 2017-05-24 | 友达光电(厦门)有限公司 | Display panel and crack detection method thereof |
KR102341726B1 (en) * | 2015-02-06 | 2021-12-23 | 삼성전자주식회사 | Semiconductor device |
US9869713B2 (en) * | 2015-03-05 | 2018-01-16 | Qualcomm Incorporated | Through-silicon via (TSV) crack sensors for detecting TSV cracks in three-dimensional (3D) integrated circuits (ICs) (3DICs), and related methods and systems |
US9741667B2 (en) * | 2015-04-10 | 2017-08-22 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Integrated circuit with die edge assurance structure |
US10315915B2 (en) | 2015-07-02 | 2019-06-11 | Kionix, Inc. | Electronic systems with through-substrate interconnects and MEMS device |
KR102525345B1 (en) | 2015-09-01 | 2023-04-25 | 삼성전자주식회사 | Semiconductor chip |
KR102275812B1 (en) | 2015-09-04 | 2021-07-14 | 삼성전자주식회사 | Semiconductor memory device for improving signal integrity issue in center pad type of stacked chip structure |
KR102432540B1 (en) * | 2015-10-08 | 2022-08-16 | 삼성전자주식회사 | A semiconductor chip having a defect detection circuit |
US9698066B2 (en) * | 2015-10-08 | 2017-07-04 | Samsung Electronics Co., Ltd. | Semiconductor chips having defect detecting circuits |
KR20170051085A (en) * | 2015-11-02 | 2017-05-11 | 삼성전자주식회사 | Embedded refresh controller and memory device including the same |
DE102016102291B4 (en) | 2016-02-10 | 2023-11-09 | Infineon Technologies Ag | SEMICONDUCTOR CHIP WITH BREAK DETECTION |
CN107591339B (en) * | 2016-07-07 | 2019-12-03 | 中芯国际集成电路制造(上海)有限公司 | Test structure and test method |
US9947602B2 (en) | 2016-08-15 | 2018-04-17 | Globalfoundries Inc. | IC structure integrity sensor having interdigitated conductive elements |
EP3425664A1 (en) | 2017-07-07 | 2019-01-09 | Nxp B.V. | Integrated circuit with a seal ring |
US10446507B2 (en) | 2017-08-30 | 2019-10-15 | Micron Technology, Inc. | Semiconductor devices and semiconductor dice including electrically conductive interconnects between die rings |
US10648871B2 (en) | 2017-10-05 | 2020-05-12 | International Business Machines Corporation | Fracture ring sensor |
KR102475495B1 (en) * | 2018-01-29 | 2022-12-07 | 삼성전자주식회사 | A semiconductor device |
JP6862384B2 (en) * | 2018-03-21 | 2021-04-21 | 株式会社東芝 | Semiconductor devices, semiconductor device manufacturing methods, inverter circuits, drives, vehicles, and elevators |
KR102576394B1 (en) | 2018-09-18 | 2023-09-08 | 삼성전자주식회사 | Defect detection structure of a semiconductor die, semiconductor device including the same and method of detecting defects in semiconductor die |
US10908210B2 (en) * | 2018-09-28 | 2021-02-02 | Sandisk Technologies Llc | Die crack detection |
WO2020083284A1 (en) * | 2018-10-22 | 2020-04-30 | Changxin Memory Technologies, Inc. | Through-silicon via crack detecting apparatus, detecting method, and semiconductor device fabrication method having the same |
KR102670364B1 (en) | 2019-03-14 | 2024-05-28 | 삼성전자주식회사 | Semiconductor package, buffer wafer for semiconductor package, and method of manufacturing semiconductor package |
JP2021044477A (en) | 2019-09-13 | 2021-03-18 | キオクシア株式会社 | Semiconductor storage device |
WO2021188708A1 (en) * | 2020-03-17 | 2021-09-23 | Arris Enterprises Llc | Ceramic based strain detector |
CN113451272B (en) * | 2020-03-25 | 2022-04-29 | 长鑫存储技术有限公司 | Semiconductor structure |
US11105846B1 (en) * | 2020-04-02 | 2021-08-31 | Globalfoundries U.S. Inc. | Crack detecting and monitoring system for an integrated circuit |
CN112908879B (en) * | 2021-01-22 | 2022-06-03 | 长鑫存储技术有限公司 | Bare chip crack damage detection circuit, crack detection method and memory |
DE102021130953A1 (en) | 2021-11-25 | 2023-05-25 | Infineon Technologies Ag | crack sensor |
US20230296664A1 (en) * | 2022-03-21 | 2023-09-21 | Avago Technologies International Sales Pte. Limited | Semiconductor product with edge integrity detection structure |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5723875A (en) * | 1995-10-24 | 1998-03-03 | Nissan Motor Co., Ltd. | Chip damage detecting circuit for semiconductor IC |
US6094144A (en) * | 1998-10-15 | 2000-07-25 | Intel Corporation | Method and apparatus for early detection of reliability degradation of electronic devices |
US20080012572A1 (en) * | 2006-07-13 | 2008-01-17 | Nec Electronics Corporation | Semiconductor device having a function of detection breakages on a periphery thereof |
US7335577B2 (en) * | 2003-07-28 | 2008-02-26 | International Business Machines Corporation | Crack stop for low K dielectrics |
US7700944B2 (en) * | 2004-03-26 | 2010-04-20 | Nec Electronics Corporation | Semiconductor wafer, semiconductor chip, and semiconductor chip inspection method |
US8310066B2 (en) * | 2007-08-28 | 2012-11-13 | Renesas Electronics Corporation | Semiconductor apparatus |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4835466A (en) * | 1987-02-06 | 1989-05-30 | Fairchild Semiconductor Corporation | Apparatus and method for detecting spot defects in integrated circuits |
US5086652A (en) * | 1991-02-25 | 1992-02-11 | Fel-Pro Incorporated | Multiple pad contact sensor and method for measuring contact forces at a plurality of separate locations |
US5184516A (en) * | 1991-07-31 | 1993-02-09 | Hughes Aircraft Company | Conformal circuit for structural health monitoring and assessment |
US5572067A (en) * | 1994-10-06 | 1996-11-05 | Altera Corporation | Sacrificial corner structures |
US6028347A (en) * | 1996-12-10 | 2000-02-22 | Digital Equipment Corporation | Semiconductor structures and packaging methods |
US5952836A (en) * | 1997-04-28 | 1999-09-14 | Mcdonnell Douglas Corporation | Device and method for detecting workpiece fractures |
US6445039B1 (en) * | 1998-11-12 | 2002-09-03 | Broadcom Corporation | System and method for ESD Protection |
JP2002340668A (en) * | 2001-05-18 | 2002-11-27 | Denso Corp | Thermopile infrared sensor, and inspection method therefor |
JP3538170B2 (en) * | 2001-09-11 | 2004-06-14 | 松下電器産業株式会社 | Semiconductor device and manufacturing method thereof |
US6649986B1 (en) * | 2002-06-18 | 2003-11-18 | Oki Electric Industry Co, Ltd. | Semiconductor device with structure for die or dice crack detection |
US6806168B2 (en) * | 2002-11-27 | 2004-10-19 | Intel Corporation | Healing of micro-cracks in an on-chip dielectric |
US6973838B2 (en) * | 2004-04-12 | 2005-12-13 | Xenotrancorp. | Non-contacting crack sensor |
JP4776195B2 (en) * | 2004-09-10 | 2011-09-21 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
US7250311B2 (en) * | 2005-02-23 | 2007-07-31 | International Business Machines Corporation | Wirebond crack sensor for low-k die |
US7256475B2 (en) * | 2005-07-29 | 2007-08-14 | United Microelectronics Corp. | On-chip test circuit for assessing chip integrity |
US7795615B2 (en) * | 2005-11-08 | 2010-09-14 | Infineon Technologies Ag | Capacitor integrated in a structure surrounding a die |
DE102006010901B4 (en) * | 2006-03-09 | 2022-02-17 | Robert Bosch Gmbh | Fluid sensor with error detection device |
JP4370343B2 (en) * | 2006-07-07 | 2009-11-25 | シャープ株式会社 | Semiconductor device with defect detection function |
US7622364B2 (en) * | 2006-08-18 | 2009-11-24 | International Business Machines Corporation | Bond pad for wafer and package for CMOS imager |
DE102006057042B4 (en) * | 2006-12-04 | 2008-07-24 | Infineon Technologies Ag | Safety-related circuit arrangement for controlling a load |
US7716992B2 (en) * | 2008-03-27 | 2010-05-18 | International Business Machines Corporation | Sensor, method, and design structure for a low-k delamination sensor |
US7888776B2 (en) * | 2008-06-30 | 2011-02-15 | Texas Instruments Incorporated | Capacitor-based method for determining and characterizing scribe seal integrity and integrity loss |
-
2008
- 2008-02-13 US US12/030,799 patent/US8159254B2/en active Active
-
2011
- 2011-11-08 US US13/291,185 patent/US8890560B2/en active Active
-
2014
- 2014-10-22 US US14/521,246 patent/US20150035556A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5723875A (en) * | 1995-10-24 | 1998-03-03 | Nissan Motor Co., Ltd. | Chip damage detecting circuit for semiconductor IC |
US6094144A (en) * | 1998-10-15 | 2000-07-25 | Intel Corporation | Method and apparatus for early detection of reliability degradation of electronic devices |
US7335577B2 (en) * | 2003-07-28 | 2008-02-26 | International Business Machines Corporation | Crack stop for low K dielectrics |
US7700944B2 (en) * | 2004-03-26 | 2010-04-20 | Nec Electronics Corporation | Semiconductor wafer, semiconductor chip, and semiconductor chip inspection method |
US20080012572A1 (en) * | 2006-07-13 | 2008-01-17 | Nec Electronics Corporation | Semiconductor device having a function of detection breakages on a periphery thereof |
US8310066B2 (en) * | 2007-08-28 | 2012-11-13 | Renesas Electronics Corporation | Semiconductor apparatus |
Cited By (46)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10085165B2 (en) | 2011-09-23 | 2018-09-25 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US11871262B2 (en) | 2011-09-23 | 2024-01-09 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US11611897B2 (en) | 2011-09-23 | 2023-03-21 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US11432180B2 (en) | 2011-09-23 | 2022-08-30 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US10917807B2 (en) | 2011-09-23 | 2021-02-09 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US10667164B2 (en) | 2011-09-23 | 2020-05-26 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US10306506B2 (en) | 2011-09-23 | 2019-05-28 | Comcast Cable Communications, Llc | Multi-cell signals in OFDM wireless networks |
US9917625B2 (en) | 2011-12-19 | 2018-03-13 | Comcast Cable Communications, Llc | Handover signaling for beamforming communications |
US11375414B2 (en) | 2011-12-19 | 2022-06-28 | Comcast Cable Communications, Llc | Beamforming in wireless communications |
US11950145B2 (en) | 2011-12-19 | 2024-04-02 | Comcast Cable Communications, Llc | Beamforming in wireless communications |
US9917624B2 (en) | 2011-12-19 | 2018-03-13 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US9419696B2 (en) | 2011-12-19 | 2016-08-16 | Comcast Cable Communications, Llc | Beam information exchange between base stations |
US9788244B2 (en) | 2011-12-19 | 2017-10-10 | Comcast Cable Communications, Llc | Beamforming signaling in a wireless network |
US11647430B2 (en) | 2011-12-19 | 2023-05-09 | Comcast Cable Communications, Llc | Signaling in a wireless network |
US9444535B2 (en) | 2011-12-19 | 2016-09-13 | Comcast Cable Communications, Llc | Beamforming signaling in a wireless network |
US10181883B2 (en) | 2011-12-19 | 2019-01-15 | Comcast Cable Communications, Llc | Beamforming signaling in a wireless network |
US10193605B2 (en) | 2011-12-19 | 2019-01-29 | Comcast Cable Communications, Llc | Beamforming codeword exchange between base stations |
US10236956B2 (en) | 2011-12-19 | 2019-03-19 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US11516713B2 (en) | 2011-12-19 | 2022-11-29 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US10530439B2 (en) | 2011-12-19 | 2020-01-07 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US10530438B2 (en) | 2011-12-19 | 2020-01-07 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US10601476B2 (en) | 2011-12-19 | 2020-03-24 | Comcast Cable Communications, Llc | Beam information exchange between base stations |
US9680544B2 (en) | 2011-12-19 | 2017-06-13 | Comcast Cable Communications, Llc | Beamforming codeword exchange between base stations |
US11510113B2 (en) | 2011-12-19 | 2022-11-22 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US10715228B2 (en) | 2011-12-19 | 2020-07-14 | Comcast Cable Communications, Llc | Beamforming signaling in a wireless network |
US9450656B2 (en) | 2011-12-19 | 2016-09-20 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US9826442B2 (en) | 2011-12-19 | 2017-11-21 | Comcast Cable Communications, Llc | Beam information exchange between base stations |
US10804987B2 (en) | 2011-12-19 | 2020-10-13 | Comcast Cable Communications, Llc | Beamforming handover messaging in a wireless network |
US9455775B2 (en) | 2011-12-19 | 2016-09-27 | Comcast Cable Communications, Llc | Handover signaling for beamforming communications |
US10966125B2 (en) | 2011-12-19 | 2021-03-30 | Comcast Cable Communications, Llc | Beam information exchange between base stations |
US11082896B2 (en) | 2011-12-19 | 2021-08-03 | Comcast Cable Communications, Llc | Beamforming signaling in a wireless network |
US10966124B2 (en) | 2011-12-19 | 2021-03-30 | Comcast Cable Communications, Llc | Beamforming codeword exchange between base stations |
KR102142742B1 (en) | 2012-12-27 | 2020-08-07 | 꼼미사리아 아 레네르지 아토미끄 에뜨 옥스 에너지스 앨터네이티브즈 | Microbarometer with a bellows and with an interferometric transducer |
KR20150100846A (en) * | 2012-12-27 | 2015-09-02 | 꼼미사리아 아 레네르지 아토미끄 에뜨 옥스 에너지스 앨터네이티브즈 | Microbarometer with a bellows and with an interferometric transducer |
US10959547B2 (en) | 2016-02-01 | 2021-03-30 | 3M Innovative Properties Company | Folding flap hanger device having multiple peel fronts |
WO2017136219A1 (en) | 2016-02-01 | 2017-08-10 | 3M Innovative Properties Company | Improved pressure sensitive adhesive compositions |
US10147657B2 (en) | 2016-04-26 | 2018-12-04 | Infineon Technologies Ag | Semiconductor devices and a method of detecting a crack |
WO2019005831A1 (en) | 2017-06-28 | 2019-01-03 | 3M Innovative Properties Company | Adhesive mounting devices having patterned adhesive regions |
CN107688143A (en) * | 2017-08-29 | 2018-02-13 | 京东方科技集团股份有限公司 | A kind of flexible PCB detection circuit, flexible PCB and its detection method |
US11629748B2 (en) | 2018-05-23 | 2023-04-18 | 3M Innovative Properties Company | Adhesive backed positioning aids and anchoring assemblies to enhance object mounting experience |
US20210366794A1 (en) * | 2018-08-29 | 2021-11-25 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for detecting defects in semiconductor device |
US11854913B2 (en) * | 2018-08-29 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for detecting defects in semiconductor device |
US11088037B2 (en) * | 2018-08-29 | 2021-08-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device having probe pads and seal ring |
KR20200069790A (en) * | 2018-12-07 | 2020-06-17 | 아주대학교산학협력단 | Highly sensitive balloon typed sensor |
KR102143529B1 (en) * | 2018-12-07 | 2020-08-11 | 아주대학교산학협력단 | Highly sensitive balloon typed sensor |
US11804412B2 (en) | 2021-01-22 | 2023-10-31 | Changxin Memory Technologies, Inc. | Circuit for detecting crack damage of a die, method for detecting crack, and memory |
Also Published As
Publication number | Publication date |
---|---|
US20120049884A1 (en) | 2012-03-01 |
US8159254B2 (en) | 2012-04-17 |
US8890560B2 (en) | 2014-11-18 |
US20090201043A1 (en) | 2009-08-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8890560B2 (en) | Crack sensors for semiconductor devices | |
US11854913B2 (en) | Method for detecting defects in semiconductor device | |
TWI601222B (en) | Integrated circuit (ic) test structure with monitor chain and test wires | |
US9741667B2 (en) | Integrated circuit with die edge assurance structure | |
US7888776B2 (en) | Capacitor-based method for determining and characterizing scribe seal integrity and integrity loss | |
US20130009663A1 (en) | Crack detection line device and method | |
US8237160B2 (en) | Probe pad on a corner stress relief region in a semiconductor chip | |
US9601443B2 (en) | Test structure for seal ring quality monitor | |
US8217394B2 (en) | Probe pad on a corner stress relief region in a semiconductor chip | |
US8748295B2 (en) | Pads with different width in a scribe line region and method for manufacturing these pads | |
US20090184424A1 (en) | Semiconductor device and a method of manufacturing the same | |
US10283424B1 (en) | Wafer structure and packaging method | |
US20080203388A1 (en) | Apparatus and method for detection of edge damages | |
US20140145194A1 (en) | Semiconductor Device Components and Methods | |
US10908210B2 (en) | Die crack detection | |
CN102054809B (en) | Re-distribution mechanism | |
JP2006084191A (en) | Semiconductor device and its inspection method | |
CN113517260B (en) | Wafer test structure, manufacturing method thereof and wafer | |
TWI774125B (en) | Semiconductor detecting device and detecting method | |
KR100520509B1 (en) | A equipment for monitoring electrical test of dielectric layer using guardring pattern | |
US10643912B2 (en) | Chip package interaction (CPI) back-end-of-line (BEOL) monitoring structure and method | |
CN107919292B (en) | Circuit structure and laminated combination | |
CN115458510A (en) | Semiconductor structure and preparation method thereof | |
CN114512415A (en) | Semiconductor test element and semiconductor test method | |
CN117747597A (en) | Semiconductor test structure, preparation method thereof and semiconductor device structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE |