Nothing Special   »   [go: up one dir, main page]

US20120280293A1 - Structures and methods for reducing dopant out-diffusion from implant regions in power devices - Google Patents

Structures and methods for reducing dopant out-diffusion from implant regions in power devices Download PDF

Info

Publication number
US20120280293A1
US20120280293A1 US13/550,216 US201213550216A US2012280293A1 US 20120280293 A1 US20120280293 A1 US 20120280293A1 US 201213550216 A US201213550216 A US 201213550216A US 2012280293 A1 US2012280293 A1 US 2012280293A1
Authority
US
United States
Prior art keywords
region
forming
diffusion barrier
heavy body
source
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/550,216
Inventor
James Pan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Components Industries LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US13/550,216 priority Critical patent/US20120280293A1/en
Publication of US20120280293A1 publication Critical patent/US20120280293A1/en
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FAIRCHILD SEMICONDUCTOR CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • H01L29/0852Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
    • H01L29/0856Source regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66674DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/66712Vertical DMOS transistors, i.e. VDMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66674DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/66712Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/66727Vertical DMOS transistors, i.e. VDMOS transistors with a step of recessing the source electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66674DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/66712Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/66734Vertical DMOS transistors, i.e. VDMOS transistors with a step of recessing the gate electrode, e.g. to form a trench gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7813Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • H01L21/26513Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • H01L29/407Recessed field plates, e.g. trench field plates, buried field plates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41766Source or drain electrodes for field effect devices with at least part of the source or drain electrode having contact below the semiconductor surface, e.g. the source or drain electrode formed at least partially in a groove or with inclusions of conductor inside the semiconductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42364Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
    • H01L29/42368Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • H01L29/456Ohmic electrodes on silicon

Definitions

  • the present invention relates in general to semiconductor technology, and more particularly, to structures and methods for reducing dopant out-diffusion from implant regions, such as source and heavy body regions, in power field effect transistors (FETs).
  • FETs power field effect transistors
  • a method of forming a semiconductor structure can include forming a well region of a first conductivity type in a semiconductor region, and forming a source region of a second conductivity type in the well region.
  • the method can include forming a heavy body region of the first conductivity type in the well region where the heavy body region has a higher doping concentration than the well region, and forming a diffusion barrier region in the well region at least partially surrounding the heavy body region.
  • the method can include forming a gate electrode, and forming a gate dielectric disposed between the gate electrode and the semiconductor region.
  • FIGS. 2A-2C show simplified cross-section views at various steps of a process for forming a shielded gate trench FET structure with diffusion barrier regions, in accordance with an embodiment of the invention
  • FIG. 3 shows a simplified cross-section view of a trench-gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention.
  • FIG. 4 shows a simplified cross-section view of a vertically conducting planar gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention.
  • trench 204 is formed in semiconductor region 200 using conventional photolithography and etch techniques.
  • Semiconductor region 200 includes n-type drift region 202 .
  • semiconductor region 200 is an epitaxial layer extending over highly doped n+type substrate 203 .
  • the portion of the epitaxial layer bounded by substrate 203 and well region 216 forms what is commonly referred to as the drift region.
  • trench 204 may extend into and terminate within the drift region. In other embodiments, trench 204 may extend through the epitaxial layer and terminate within substrate 203 .
  • Source regions 224 and well regions 216 are formed in an upper portion of semiconductor region 200 using conventional implant and diffusion processes.
  • a conventional source implant process may be used to implant n-type dopants into an upper portion of semiconductor region 200
  • a conventional well implant process may be used to implant p-type dopants into an upper portion of semiconductor region 200 .
  • One or more conventional diffusion processes may be used to activate the dopants and form source regions 224 and well regions 216 adjacent to trench 204 . In some embodiments, one or both of these regions may be formed prior to formation of trench 204 .
  • Source diffusion barrier regions 222 may be formed between source regions 224 and well regions 216 using known techniques.
  • source diffusion bather regions 222 may be formed using a conventional implant process to implant carbon atoms into semiconductor region 200 at a dose of between about 1 ⁇ 10 14 -5 ⁇ 10 15 atoms/cm 2 and an energy of about 200 keV or less.
  • the carbon atoms are mostly neutral and have little effect on the resistivity of the surrounding regions.
  • the dose and energy of the carbon implant can be carefully designed to form source diffusion barrier regions 222 that inhibit out-diffusion of source dopant atoms.
  • source diffusion barrier regions 222 may be formed in a lower portion of source regions 224 , in an upper portion of well regions 216 , or between source regions 224 and well regions 216 . In some embodiments, source diffusion barrier regions 222 may be formed prior to formation of source regions 224 and/or well regions 216 .
  • dielectric 230 is formed using known techniques.
  • a dielectric layer e.g., BPSG
  • CVD chemical vapor deposition
  • the remaining portion of the dielectric layer covering gate electrode 214 may be reflowed by exposure to a conventional thermal process to form dome-shaped dielectric 230 .
  • a conventional self-aligned etch process may be used to form recesses in semiconductor region 200 along the sides of dielectric 230 .
  • Heavy body regions 220 may be formed using conventional implant processes. For example, in one embodiment a conventional heavy body implant process may be used to implant p-type dopants into semiconductor region 200 .
  • the heavy body implant may be self-aligned in that the dopants are implanted into semiconductor region 200 through openings along the sides of dielectric 230 . If recesses are formed along the sides of dielectric 230 , heavy body regions 220 may be formed along the bottom of the recesses. If recesses are not formed along the sides of dielectric 230 , heavy body regions 220 may be formed extending from the top surface of semiconductor region 200 into well regions 216 .
  • the heavy body implant may be a blanket implant in the active area. In other embodiments, a mask may be used to form periodic heavy body regions.
  • Structures formed according to embodiments of the present invention enjoy, among other advantages and features, improved threshold voltage stability (by inhibiting heavy body and/or source dopant diffusion to the channel area) and lower contact resistance (by inhibiting source dopant diffusion to the heavy body contact area, by reducing dopant out-diffusion from the heavy body region, and/or by allowing increased doping of the heavy body region).
  • embodiments of the invention described herein are advantageously simple to implement thus enabling them to be easily integrated with conventional processes for forming other FET structures. Two such structures are the trench-gate FET and the vertically conducting planar gate FET shown respectively in FIGS. 3 and 4 .
  • FIG. 4 shows a simplified cross-section view of a vertically conducting planar gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention.
  • semiconductor region 400 includes an n-type drift region 402 extending over a highly doped n+type substrate 434 .
  • Semiconductor region 400 also includes source diffusion bather regions 422 extending between source regions 424 and well regions 416 .
  • Semiconductor region 400 also includes heavy body diffusion bather regions 418 surrounding heavy body regions 420 . Source diffusion barrier regions 422 and heavy body diffusion bather regions 418 inhibit out-diffusion of source and heavy body dopants.
  • gate electrode 414 extending over semiconductor region 400 and overlapping source regions 424 and well regions 416 along the surface of semiconductor region 400 .
  • Gate dielectric 412 extends between gate electrode 414 and the upper surface of semiconductor region 400 .
  • Gate electrode 414 is isolated from barrier layer 426 by dielectric 430 .
  • An interconnect layer extends over barrier layer 426 and forms the source electrode.
  • Another interconnect layer extends along the bottom surface of semiconductor region 400 and forms the drain electrode.
  • gate dielectric 412 and gate electrode 414 may include forming a dielectric layer along the surface of semiconductor region 400 using a conventional deposition or thermal oxidation process.
  • a layer of polysilicon may be formed over the dielectric layer using a conventional polysilicon deposition process.
  • the dielectric and polysilicon layers may be etched using conventional photolithography and etch processes to form gate dielectric 412 and gate electrode 414 .
  • Dielectric 430 may be formed over gate electrode 414 using a conventional CVD process. In some embodiments, recesses are formed along the sides of dielectric 430 .
  • Source regions 424 , source diffusion barrier regions 422 , heavy body regions 420 , and heavy body diffusion barrier regions 418 may be formed using conventional implant processes.
  • Barrier layer 426 may be formed over the structure using a conventional metal deposition process.
  • source diffusion barrier regions 422 may comprise carbon and extend between source regions 424 and well regions 416 .
  • Heavy body diffusion barrier regions 418 may comprise carbon and surround heavy body regions 420 . The dose and energy of the carbon implants can be carefully designed to form source diffusion barrier regions 422 and heavy body diffusion barrier regions 418 that inhibit out-diffusion of source and heavy body dopants.
  • FIGS. 1 , 2 B- 2 C, 3 , and 4 show FET structures with source diffusion barrier regions 122 , 222 , 322 , 422 and heavy body diffusion barrier regions 118 , 218 , 318 , 418
  • some embodiments of the present invention may include only source diffusion barrier regions 122 , 222 , 322 , 422 , while other embodiments may include only heavy body diffusion barrier regions 118 , 218 , 318 , 418 .
  • p-channel FETs may be obtained by reversing the polarity of the source regions, well regions, drift regions, and substrate.
  • the semiconductor regions include an epitaxial layer extending over a substrate
  • MOSFETs are obtained where the substrate and epitaxial layer are of the same conductivity type
  • IGBTs are obtained where the substrate has the opposite conductivity type to that of the epitaxial layer.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

In accordance with an embodiment, a method of forming a semiconductor structure can include forming a source region of a first conductivity type in a well region of a second conductivity type within a semiconductor region, and forming a first diffusion barrier region disposed between the source region and the well region. The method can include forming a heavy body region of the second conductivity type in the well region and forming a second diffusion bather region having a portion on a side of the heavy body region with a thickness different than a thickness of a portion on a bottom portion of the heavy body region. The method can also include forming a gate electrode, and forming a dielectric insulating the gate electrode from the semiconductor region.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a continuation of U.S. Non-Provisional patent application Ser. No. 12/212,489, filed Sep. 17, 2008, entitled, “STRUCTURES FOR REDUCING DOPANT OUT-DIFFUSION FROM IMPLANT REGIONS IN POWER DEVICES,” which is incorporated by reference herein in its entirety.
  • BACKGROUND
  • The present invention relates in general to semiconductor technology, and more particularly, to structures and methods for reducing dopant out-diffusion from implant regions, such as source and heavy body regions, in power field effect transistors (FETs).
  • In the design of FETs it is desirable to have a heavily doped body region that extends below the source region. This heavy body region provides a low resistance path around the source area to keep the well-source junction from becoming forward biased, thus preventing a parasitic bipolar transistor inherently present in power FETs from turning on. The ability of the transistor to avoid turning on this parasitic bipolar transistor is commonly referred to as ruggedness. A deep heavy body region also helps move the electric field and its breakdown current path away from the gate dielectric. Moving the electric field away from the gate dielectric reduces the possibility of damage by hot electrons.
  • Some technologies improve transistor ruggedness and gate dielectric integrity by forming a heavy body region using a high energy implant followed by a temperature cycle to drive the heavy body dopants to the desired depth. The temperature cycle that drives in the dopants, however, as well as other temperature cycles during the manufacturing process, cause lateral diffusion of the heavy body and source dopants. Laterally diffused heavy body and/or source dopants may interfere with the active channel area and alter transistor threshold voltage. Also, laterally diffused source dopants may increase the heavy body contact resistance. To avoid these effects, limits are placed on minimum cell pitch. However, a larger cell pitch reduces device density and increases drain-to-source on resistance (RDSon), which adversely affects transistor performance.
  • Thus, there is a need for structures and methods for reducing dopant out-diffusion from heavy body and source regions in power FETs.
  • BRIEF SUMMARY
  • In accordance with an embodiment, a method of forming a semiconductor structure can include forming a source region of a first conductivity type in a well region of a second conductivity type within a semiconductor region, and forming a first diffusion barrier region disposed between the source region and the well region. The method can include forming a heavy body region of the second conductivity type in the well region and forming a second diffusion barrier region having a portion on a side of the heavy body region with a thickness different than a thickness of a portion on a bottom portion of the heavy body region. The method can also include forming a gate electrode, and forming a dielectric insulating the gate electrode from the semiconductor region.
  • In accordance with another embodiment, a method of forming a semiconductor structure can include forming a well region of a first conductivity type in a semiconductor region, and forming a source region of a second conductivity type in the well region. The method can include forming a heavy body region of the first conductivity type in the well region where the heavy body region has a higher doping concentration than the well region, and forming a diffusion barrier region in the well region at least partially surrounding the heavy body region. The method can include forming a gate electrode, and forming a gate dielectric disposed between the gate electrode and the semiconductor region.
  • In accordance with yet another embodiment, a method of forming a semiconductor structure can include forming a source region of a first conductivity type in a well region of a second conductivity type, and forming a first diffusion barrier region aligned along a first axis and disposed between the source region and the well region. The method can include forming a heavy body region of the second conductivity type in the well region, and forming a second diffusion barrier region having a portion aligned along a second axis substantially perpendicular to the first axis. The method can also include forming a gate electrode, and forming a gate dielectric insulating the gate electrode from the semiconductor region.
  • In accordance with yet another embodiment, a semiconductor structure can include a source region of a first conductivity type in a well region of a second conductivity type within a semiconductor region, and a first diffusion barrier region disposed between the source region and the well region. The structure can include a heavy body region of the second conductivity type in the well region, and a second diffusion barrier region having a portion on a side of the heavy body region with a thickness different than a thickness of a portion on a bottom portion of the heavy body region. The structure can also include a gate electrode, and a dielectric insulating the gate electrode from the semiconductor region.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a simplified cross-section view of a shielded gate trench FET structure with diffusion barrier regions, in accordance with an embodiment of the invention;
  • FIGS. 2A-2C show simplified cross-section views at various steps of a process for forming a shielded gate trench FET structure with diffusion barrier regions, in accordance with an embodiment of the invention;
  • FIG. 3 shows a simplified cross-section view of a trench-gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention; and
  • FIG. 4 shows a simplified cross-section view of a vertically conducting planar gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention.
  • DETAILED DESCRIPTION
  • In accordance with embodiments of the present invention, FET structures with reduced out-diffusion from the heavy body and/or source regions are obtained using simple manufacturing processes. Some embodiments include FET structures with a diffusion bather layer surrounding the heavy body region. Other embodiments include FET structures with a diffusion barrier layer extending between the source region and the well region. Each of these embodiments reduces out-diffusion of the heavy body and/or source dopants. These and other embodiments of the invention, as well as other features and advantages, are described in more detail below.
  • FIG. 1 shows a simplified cross-section view of a shielded gate trench FET structure with diffusion barrier regions, in accordance with an embodiment of the invention. As shown in FIG. 1, semiconductor region 100 includes source diffusion barrier regions 122 extending between n+type source regions 124 and p-type well regions 116. Source diffusion barrier regions 122 inhibit out-diffusion of source dopants. Heavy body regions 120 are formed in well regions 116 and are at least partially surrounded by heavy body diffusion barrier regions 118. Heavy body diffusion barrier regions 118 inhibit out-diffusion of heavy body dopants.
  • Also shown in FIG. 1 is trench 104 extending from the top surface of semiconductor region 100 into drift region 102. In one embodiment, trench 104 extends deeper terminating in n+substrate 103. Shield electrode 108 is in a bottom portion of trench 104 and is surrounded on its sides and bottom by shield dielectric 106. Gate electrode 114 is in an upper portion of trench 104 and is surrounded on the sides by gate dielectric 112. Inter-electrode dielectric (IED) 110 extends between shield electrode 108 and gate electrode 114.
  • Also shown in FIG. 1 is barrier layer 126 (e.g., comprising metal) extending over semiconductor region 100. Gate electrode 114 is isolated from barrier layer 126 by dielectric 130. Interconnect layer 128 (e.g., comprising metal) extends over barrier layer 126 and forms the source electrode. Another interconnect layer (not shown) extends along the bottom surface of semiconductor region 100 and forms the drain electrode.
  • FIGS. 2A-2C show simplified cross-section views at various steps of a process for forming a shielded gate trench FET structure with diffusion barrier regions, in accordance with an embodiment of the invention. The diffusion barrier regions may be used to prevent out-diffusion of dopants from the heavy body and source regions.
  • In FIG. 2A, trench 204 is formed in semiconductor region 200 using conventional photolithography and etch techniques. Semiconductor region 200 includes n-type drift region 202. In one embodiment, semiconductor region 200 is an epitaxial layer extending over highly doped n+type substrate 203. In one embodiment, the portion of the epitaxial layer bounded by substrate 203 and well region 216 forms what is commonly referred to as the drift region. In some embodiments, trench 204 may extend into and terminate within the drift region. In other embodiments, trench 204 may extend through the epitaxial layer and terminate within substrate 203.
  • Shield dielectric 206, shield electrode 208, IED 210, gate dielectric 212, and gate electrode 214 are formed in trench 204 using known techniques. For example, formation of shield dielectric 206 and shield electrode 208 may include forming a dielectric layer along the sidewalls and bottom of trench 204 using a conventional deposition or thermal oxidation process. A layer of polysilicon may be formed over the dielectric layer using a conventional polysilicon deposition process. The dielectric and polysilicon layers may be etched using known techniques to recess the layers and form shield dielectric 206 and shield electrode 208 in the bottom portion of trench 204. The formation of IED 210 may include forming a dielectric layer over shield electrode 208 using a conventional dielectric deposition process. One or more conventional dry or wet etch processes may be used to recess the dielectric and form IED 210. Gate dielectric 212 may be formed along the upper trench sidewalls and over the mesa regions using a conventional deposition or thermal oxidation process. The formation of gate electrode 214 may include forming a polysilicon layer over gate dielectric 212 using a conventional polysilicon deposition process. One or more conventional polysilicon etch or chemical mechanical polishing (CMP) processes may be used to remove the polysilicon from over the mesa regions and form gate electrode 214.
  • Source regions 224 and well regions 216 are formed in an upper portion of semiconductor region 200 using conventional implant and diffusion processes. For example, a conventional source implant process may be used to implant n-type dopants into an upper portion of semiconductor region 200, and a conventional well implant process may be used to implant p-type dopants into an upper portion of semiconductor region 200. One or more conventional diffusion processes may be used to activate the dopants and form source regions 224 and well regions 216 adjacent to trench 204. In some embodiments, one or both of these regions may be formed prior to formation of trench 204.
  • Source diffusion barrier regions 222 may be formed between source regions 224 and well regions 216 using known techniques. For example, in one embodiment source diffusion bather regions 222 may be formed using a conventional implant process to implant carbon atoms into semiconductor region 200 at a dose of between about 1×1014-5×1015 atoms/cm2 and an energy of about 200 keV or less. The carbon atoms are mostly neutral and have little effect on the resistivity of the surrounding regions. The dose and energy of the carbon implant can be carefully designed to form source diffusion barrier regions 222 that inhibit out-diffusion of source dopant atoms. In accordance with embodiments of the invention, source diffusion barrier regions 222 may be formed in a lower portion of source regions 224, in an upper portion of well regions 216, or between source regions 224 and well regions 216. In some embodiments, source diffusion barrier regions 222 may be formed prior to formation of source regions 224 and/or well regions 216.
  • In FIG. 2B, dielectric 230, heavy body regions 220, and heavy body diffusion barrier regions 218 are formed using known techniques. For example, in one embodiment a dielectric layer (e.g., BPSG) may be formed over the structure using a conventional chemical vapor deposition (CVD) process and patterned using conventional photolithography and etch processes. The remaining portion of the dielectric layer covering gate electrode 214 may be reflowed by exposure to a conventional thermal process to form dome-shaped dielectric 230. In some embodiments, a conventional self-aligned etch process may be used to form recesses in semiconductor region 200 along the sides of dielectric 230.
  • Heavy body regions 220 may be formed using conventional implant processes. For example, in one embodiment a conventional heavy body implant process may be used to implant p-type dopants into semiconductor region 200. The heavy body implant may be self-aligned in that the dopants are implanted into semiconductor region 200 through openings along the sides of dielectric 230. If recesses are formed along the sides of dielectric 230, heavy body regions 220 may be formed along the bottom of the recesses. If recesses are not formed along the sides of dielectric 230, heavy body regions 220 may be formed extending from the top surface of semiconductor region 200 into well regions 216. In some embodiments, the heavy body implant may be a blanket implant in the active area. In other embodiments, a mask may be used to form periodic heavy body regions.
  • Heavy body diffusion barrier regions 218 may be formed surrounding heavy body regions 220 using known techniques. For example, in one embodiment heavy body diffusion bather regions 218 may be formed using a conventional implant process to implant carbon atoms into semiconductor region 200 at a dose of between about 1×1014-5×1015 atoms/cm2 and an energy of about 100 keV or less. The dose and energy of the carbon implant can be carefully designed to form heavy body diffusion bather regions 218 that inhibit out-diffusion of heavy body dopant atoms. In accordance with embodiments of the invention, heavy body diffusion barrier regions 218 may be formed in a lower portion of heavy body regions 220 or under heavy body regions 220. In some embodiments, heavy body diffusion bather regions 218 may be formed prior to formation of heavy body regions 220.
  • Heavy body diffusion barrier regions 218 allow the heavy body contact resistance to be reduced by increasing heavy body dopant concentration. The heavy body dopant concentration can be increased by inhibiting out-diffusion of heavy body dopants or by increasing the heavy body dopant concentration. As an example, heavy body diffusion barrier regions in accordance with embodiments of the invention allow a conventional heavy body implant of boron at a dose of between about 1×1014-1×1015 atoms/cm2 to be increased to between about 2×1015-8×1015 atoms/cm2 without affecting threshold voltage.
  • In FIG. 2C, barrier layer 226 and interconnect layer 228 are formed over the structure using known techniques. For example, in one embodiment barrier layer 226 is formed using a conventional metal deposition process. Barrier layer 226 contacts heavy body regions 220 along the sides of dielectric 230. Interconnect layer 228 may be formed over barrier layer 226 using a conventional metal deposition process.
  • Structures formed according to embodiments of the present invention enjoy, among other advantages and features, improved threshold voltage stability (by inhibiting heavy body and/or source dopant diffusion to the channel area) and lower contact resistance (by inhibiting source dopant diffusion to the heavy body contact area, by reducing dopant out-diffusion from the heavy body region, and/or by allowing increased doping of the heavy body region). Further, embodiments of the invention described herein are advantageously simple to implement thus enabling them to be easily integrated with conventional processes for forming other FET structures. Two such structures are the trench-gate FET and the vertically conducting planar gate FET shown respectively in FIGS. 3 and 4.
  • FIG. 3 shows a simplified cross-section view of a trench-gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention. The trench-gate FET structure shown in FIG. 3 may be formed in a manner similar to that described above with regard to FIGS. 2A-2C. For example, trench 304 may be formed in semiconductor region 300 in a manner similar to that described above with regard to FIG. 2A except that trench 304 may not extend as deep as trench 204 in FIG. 2A. In some embodiments, thick bottom dielectric (TBD) 332 may be formed along the bottom of trench 304 to reduce gate-drain capacitance. Any one of a number of known process techniques for forming the TBD may be used. For example, one may use the process steps described in the commonly assigned patent application Ser. No. 12/143,510, titled “Structure and Method for Forming a Thick Bottom Dielectric (TBD) for Trench-Gate Devices,” filed Jun. 20, 2008, which is incorporated herein by reference in its entirety.
  • Gate dielectric 312, gate electrode 314, source regions 324, well regions 316, and source diffusion bather regions 322 may be formed in a manner similar to that described above with regard to FIG. 2A. Dielectric 330, heavy body regions 320, and heavy body diffusion barrier regions 318 may be formed in a manner similar to that described above with regard to FIG. 2B. Barrier layer 326 and interconnect layer 328 may be formed in a manner similar to that described above with regard to FIG. 2C.
  • In one embodiment, source diffusion barrier regions 322 may comprise carbon and extend between source regions 324 and well regions 316. In some embodiments, heavy body diffusion barrier regions 318 may comprise carbon and surround heavy body regions 320. The dose and energy of the carbon implants can be carefully designed to form source diffusion barrier regions 322 and heavy body diffusion barrier regions 318 that inhibit out-diffusion of source and heavy body dopants.
  • FIG. 4 shows a simplified cross-section view of a vertically conducting planar gate FET structure with diffusion barrier regions, in accordance with an embodiment of the invention. As shown in FIG. 4, semiconductor region 400 includes an n-type drift region 402 extending over a highly doped n+type substrate 434. Semiconductor region 400 also includes source diffusion bather regions 422 extending between source regions 424 and well regions 416. Semiconductor region 400 also includes heavy body diffusion bather regions 418 surrounding heavy body regions 420. Source diffusion barrier regions 422 and heavy body diffusion bather regions 418 inhibit out-diffusion of source and heavy body dopants.
  • Also shown in FIG. 4 is gate electrode 414 extending over semiconductor region 400 and overlapping source regions 424 and well regions 416 along the surface of semiconductor region 400. Gate dielectric 412 extends between gate electrode 414 and the upper surface of semiconductor region 400. Gate electrode 414 is isolated from barrier layer 426 by dielectric 430. An interconnect layer (not shown) extends over barrier layer 426 and forms the source electrode. Another interconnect layer (not shown) extends along the bottom surface of semiconductor region 400 and forms the drain electrode.
  • The structure illustrated in FIG. 4 may be formed according to known techniques. For example, formation of gate dielectric 412 and gate electrode 414 may include forming a dielectric layer along the surface of semiconductor region 400 using a conventional deposition or thermal oxidation process. A layer of polysilicon may be formed over the dielectric layer using a conventional polysilicon deposition process. The dielectric and polysilicon layers may be etched using conventional photolithography and etch processes to form gate dielectric 412 and gate electrode 414. Dielectric 430 may be formed over gate electrode 414 using a conventional CVD process. In some embodiments, recesses are formed along the sides of dielectric 430. Source regions 424, source diffusion barrier regions 422, heavy body regions 420, and heavy body diffusion barrier regions 418 may be formed using conventional implant processes. Barrier layer 426 may be formed over the structure using a conventional metal deposition process.
  • In one embodiment, source diffusion barrier regions 422 may comprise carbon and extend between source regions 424 and well regions 416. Heavy body diffusion barrier regions 418 may comprise carbon and surround heavy body regions 420. The dose and energy of the carbon implants can be carefully designed to form source diffusion barrier regions 422 and heavy body diffusion barrier regions 418 that inhibit out-diffusion of source and heavy body dopants.
  • Although FIGS. 1, 2B-2C, 3, and 4 show FET structures with source diffusion barrier regions 122, 222, 322, 422 and heavy body diffusion barrier regions 118, 218, 318, 418, some embodiments of the present invention may include only source diffusion barrier regions 122, 222, 322, 422, while other embodiments may include only heavy body diffusion barrier regions 118, 218, 318, 418.
  • Note that while the embodiments depicted in FIGS. 1, 2C, 3, and 4 shows n-channel FETs, p-channel FETs may be obtained by reversing the polarity of the source regions, well regions, drift regions, and substrate. Further, in embodiments where the semiconductor regions include an epitaxial layer extending over a substrate, MOSFETs are obtained where the substrate and epitaxial layer are of the same conductivity type, and IGBTs are obtained where the substrate has the opposite conductivity type to that of the epitaxial layer.
  • It should be understood that the above description is exemplary only, and the scope of the invention is not limited to these specific examples. The dimensions in the figures of this application are not to scale, and at times the relative dimensions are exaggerated or reduced in size to more clearly show various structural features. Additionally, while only one transistor is shown in each figure, it is to be understood that the structure illustrated may be replicated many times in an actual device.
  • Furthermore, it should be understood that the doping concentrations of the various elements could be altered without departing from the invention. Also, while the various embodiments described above are implemented in conventional silicon, these embodiments and their obvious variants can also be implemented in silicon carbide, gallium arsenide, gallium nitride, diamond, or other semiconductor materials. Additionally, the features of one or more embodiments of the invention may be combined with one or more features of other embodiments of the invention without departing from the scope of the invention.
  • Therefore, the scope of the present invention should be determined not with reference to the above description, but should instead be determined with reference to the appended claims, along with their full scope of equivalents.

Claims (21)

1. A method of forming a semiconductor structure, comprising:
forming a source region of a first conductivity type in a well region of a second conductivity type within a semiconductor region;
forming a first diffusion barrier region disposed between the source region and the well region;
forming a heavy body region of the second conductivity type in the well region;
forming a second diffusion barrier region having a portion on a side of the heavy body region with a thickness different than a thickness of a portion on a bottom portion of the heavy body region;
forming a gate electrode; and
forming a dielectric insulating the gate electrode from the semiconductor region.
2. The method of claim 1, wherein the heavy body region has a higher doping concentration than the well region.
3. The method of claim 1, further comprising:
forming a drift region of the first conductivity type in the semiconductor region, well region being disposed over the drift region
4. The method of claim 1, wherein at least one of the first diffusion barrier region or the second diffusion barrier region includes carbon.
5. The method of claim 1, further comprising:
forming a trench extending into the semiconductor region, the gate electrode being disposed in the trench, the gate dielectric extending along a sidewall and a bottom of the trench, the well region and the source region are in contact with the sidewall of the trench.
6. The method of claim 1, wherein the gate electrode has a depth in the semiconductor region greater than a depth of the source region in the semiconductor region.
7. The method of claim 1, wherein the gate electrode has a depth in the semiconductor region greater than a depth of the well region in the semiconductor region.
8. The method of claim 1, wherein the first diffusion barrier region at least partially overlaps with the source region.
9. A method of forming a semiconductor structure, comprising:
forming a well region of a first conductivity type in a semiconductor region;
forming a source region of a second conductivity type in the well region;
forming a heavy body region of the first conductivity type in the well region, the heavy body region having a higher doping concentration than the well region;
forming a diffusion barrier region in the well region at least partially surrounding the heavy body region;
forming a gate electrode; and
forming a gate dielectric disposed between the gate electrode and the semiconductor region.
10. The method of claim 9, wherein the diffusion barrier region includes carbon.
11. The method of claim 9, further comprising:
forming a trench extending into the semiconductor region, the gate electrode being disposed in the trench, the gate dielectric extending along a sidewall and a bottom of the trench, the well region and the source region are in contact with the sidewall of the trench.
12. The method of claim 9, wherein the gate electrode has a depth in the semiconductor region greater than a depth of the source region in the semiconductor region.
13. The method of claim 9, wherein the diffusion barrier region at least partially overlaps with the heavy body region.
14. The method of claim 9, wherein the diffusion barrier region extends along a side and a bottom of the heavy body region.
15. The method of claim 9, wherein the diffusion barrier region has a portion on a side of the heavy body region with a thickness different than a thickness of a portion on a bottom portion of the heavy body region.
16. The method of claim 9, wherein the diffusion barrier region is a first diffusion barrier region,
the method further comprising:
forming a second diffusion bather region disposed between the source region and the well region.
17. A method of forming a semiconductor structure, comprising:
forming a source region of a first conductivity type in a well region of a second conductivity type;
forming a first diffusion barrier region aligned along a first axis and disposed between the source region and the well region;
forming a heavy body region of the second conductivity type in the well region;
forming a second diffusion barrier region having a portion aligned along a second axis substantially perpendicular to the first axis;
forming a gate electrode; and
forming a gate dielectric insulating the gate electrode from the semiconductor region.
18. The method of claim 17, wherein the heavy body region has a higher doping concentration than the well region.
19. The method of claim 17, wherein the portion of the second diffusion barrier has a thickness different than a thickness of the portion of the first diffusion barrier region.
20. The method of claim 17, wherein the portion of the second diffusion barrier region is a first portion of the second diffusion barrier region, the second diffusion barrier region has a second portion aligned along a third axis substantially parallel to the first axis.
21. A semiconductor structure, comprising:
a source region of a first conductivity type in a well region of a second conductivity type within a semiconductor region;
a first diffusion barrier region disposed between the source region and the well region;
a heavy body region of the second conductivity type in the well region;
a second diffusion barrier region having a portion on a side of the heavy body region with a thickness different than a thickness of a portion on a bottom portion of the heavy body region;
a gate electrode; and
a dielectric insulating the gate electrode from the semiconductor region.
US13/550,216 2008-09-17 2012-07-16 Structures and methods for reducing dopant out-diffusion from implant regions in power devices Abandoned US20120280293A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/550,216 US20120280293A1 (en) 2008-09-17 2012-07-16 Structures and methods for reducing dopant out-diffusion from implant regions in power devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/212,489 US8253194B2 (en) 2008-09-17 2008-09-17 Structures for reducing dopant out-diffusion from implant regions in power devices
US13/550,216 US20120280293A1 (en) 2008-09-17 2012-07-16 Structures and methods for reducing dopant out-diffusion from implant regions in power devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/212,489 Continuation US8253194B2 (en) 2008-09-17 2008-09-17 Structures for reducing dopant out-diffusion from implant regions in power devices

Publications (1)

Publication Number Publication Date
US20120280293A1 true US20120280293A1 (en) 2012-11-08

Family

ID=42006436

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/212,489 Active 2030-12-23 US8253194B2 (en) 2008-09-17 2008-09-17 Structures for reducing dopant out-diffusion from implant regions in power devices
US13/550,216 Abandoned US20120280293A1 (en) 2008-09-17 2012-07-16 Structures and methods for reducing dopant out-diffusion from implant regions in power devices

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/212,489 Active 2030-12-23 US8253194B2 (en) 2008-09-17 2008-09-17 Structures for reducing dopant out-diffusion from implant regions in power devices

Country Status (1)

Country Link
US (2) US8253194B2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105895516A (en) * 2016-04-29 2016-08-24 深圳尚阳通科技有限公司 Method for manufacturing trench gate MOSFET with shielding grid
US9653560B1 (en) * 2016-05-18 2017-05-16 Excellence MOS Corporation Method of fabricating power MOSFET
EP3608967A1 (en) * 2018-08-08 2020-02-12 Infineon Technologies Austria AG Oxygen inserted si-layers in vertical trench power devices
EP3608968A1 (en) * 2018-08-08 2020-02-12 Infineon Technologies Austria AG Oxygen inserted si-layers for reduced contact implant outdiffusion in vertical power devices
EP3608966A1 (en) * 2018-08-08 2020-02-12 Infineon Technologies Austria AG Oxygen inserted si-layers for reduced contact implant outdiffusion in vertical power devices
US10741638B2 (en) 2018-08-08 2020-08-11 Infineon Technologies Austria Ag Oxygen inserted Si-layers for reduced substrate dopant outdiffusion in power devices
US10790353B2 (en) 2018-11-09 2020-09-29 Infineon Technologies Austria Ag Semiconductor device with superjunction and oxygen inserted Si-layers
EP3761371A1 (en) * 2019-07-04 2021-01-06 Infineon Technologies Austria AG Semiconductor transistor device and method of manufacturing the same
US11908904B2 (en) 2021-08-12 2024-02-20 Infineon Technologies Austria Ag Planar gate semiconductor device with oxygen-doped Si-layers

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7544571B2 (en) * 2006-09-20 2009-06-09 Fairchild Semiconductor Corporation Trench gate FET with self-aligned features
KR20100065895A (en) * 2008-12-09 2010-06-17 주식회사 동부하이텍 Gate of trench type mosfet device and method for forming the gate
US9093373B2 (en) * 2013-08-13 2015-07-28 Taiwan Semiconductor Manufacturing Co., Ltd. Conductive diffusion barrier structure for ohmic contacts
EP3474314A1 (en) 2017-10-20 2019-04-24 Infineon Technologies Austria AG Semiconductor device and method for manufacturing a semiconductor method
US11031478B2 (en) * 2018-01-23 2021-06-08 Infineon Technologies Austria Ag Semiconductor device having body contacts with dielectric spacers and corresponding methods of manufacture
US11257916B2 (en) * 2019-03-14 2022-02-22 Semiconductor Components Industries, Llc Electronic device having multi-thickness gate insulator

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4914046A (en) * 1989-02-03 1990-04-03 Motorola, Inc. Polycrystalline silicon device electrode and method
US5387807A (en) * 1991-04-30 1995-02-07 Texas Instruments Incorporated P-N junction diffusion barrier employing mixed dopants
US20080169505A1 (en) * 2007-01-16 2008-07-17 Fu-Yuan Hsieh Structure of Trench MOSFET and Method for Manufacturing the same

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0717435A1 (en) * 1994-12-01 1996-06-19 AT&T Corp. Process for controlling dopant diffusion in a semiconductor layer and semiconductor layer formed thereby
US6432798B1 (en) * 2000-08-10 2002-08-13 Intel Corporation Extension of shallow trench isolation by ion implantation
US7652326B2 (en) * 2003-05-20 2010-01-26 Fairchild Semiconductor Corporation Power semiconductor devices and methods of manufacture
US7015108B2 (en) * 2004-02-26 2006-03-21 Intel Corporation Implanting carbon to form P-type drain extensions
US7170083B2 (en) * 2005-01-07 2007-01-30 International Business Machines Corporation Bipolar transistor with collector having an epitaxial Si:C region

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4914046A (en) * 1989-02-03 1990-04-03 Motorola, Inc. Polycrystalline silicon device electrode and method
US5387807A (en) * 1991-04-30 1995-02-07 Texas Instruments Incorporated P-N junction diffusion barrier employing mixed dopants
US20080169505A1 (en) * 2007-01-16 2008-07-17 Fu-Yuan Hsieh Structure of Trench MOSFET and Method for Manufacturing the same

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105895516A (en) * 2016-04-29 2016-08-24 深圳尚阳通科技有限公司 Method for manufacturing trench gate MOSFET with shielding grid
US9653560B1 (en) * 2016-05-18 2017-05-16 Excellence MOS Corporation Method of fabricating power MOSFET
US10741638B2 (en) 2018-08-08 2020-08-11 Infineon Technologies Austria Ag Oxygen inserted Si-layers for reduced substrate dopant outdiffusion in power devices
US11031466B2 (en) 2018-08-08 2021-06-08 Infineon Technologies Austria Ag Method of forming oxygen inserted Si-layers in power semiconductor devices
EP3608966A1 (en) * 2018-08-08 2020-02-12 Infineon Technologies Austria AG Oxygen inserted si-layers for reduced contact implant outdiffusion in vertical power devices
KR20200017360A (en) * 2018-08-08 2020-02-18 인피니언 테크놀로지스 오스트리아 아게 Oxygen inserted si-layers in vertical trench power devices
US10573742B1 (en) 2018-08-08 2020-02-25 Infineon Technologies Austria Ag Oxygen inserted Si-layers in vertical trench power devices
US10580888B1 (en) 2018-08-08 2020-03-03 Infineon Technologies Austria Ag Oxygen inserted Si-layers for reduced contact implant outdiffusion in vertical power devices
EP3608967A1 (en) * 2018-08-08 2020-02-12 Infineon Technologies Austria AG Oxygen inserted si-layers in vertical trench power devices
EP3608968A1 (en) * 2018-08-08 2020-02-12 Infineon Technologies Austria AG Oxygen inserted si-layers for reduced contact implant outdiffusion in vertical power devices
US10861966B2 (en) 2018-08-08 2020-12-08 Infineon Technologies Austria Ag Vertical trench power devices with oxygen inserted Si-layers
US10868172B2 (en) 2018-08-08 2020-12-15 Infineon Technologies Austria Ag Vertical power devices with oxygen inserted Si-layers
KR102712204B1 (en) 2018-08-08 2024-10-02 인피니언 테크놀로지스 오스트리아 아게 Oxygen inserted si-layers in vertical trench power devices
US10790353B2 (en) 2018-11-09 2020-09-29 Infineon Technologies Austria Ag Semiconductor device with superjunction and oxygen inserted Si-layers
US11545545B2 (en) 2018-11-09 2023-01-03 Infineon Technologies Austria Ag Superjunction device with oxygen inserted Si-layers
EP3761371A1 (en) * 2019-07-04 2021-01-06 Infineon Technologies Austria AG Semiconductor transistor device and method of manufacturing the same
US11908904B2 (en) 2021-08-12 2024-02-20 Infineon Technologies Austria Ag Planar gate semiconductor device with oxygen-doped Si-layers

Also Published As

Publication number Publication date
US20100065905A1 (en) 2010-03-18
US8253194B2 (en) 2012-08-28

Similar Documents

Publication Publication Date Title
US8253194B2 (en) Structures for reducing dopant out-diffusion from implant regions in power devices
US8859365B2 (en) Semiconductor device and method for manufacturing same
US8742401B2 (en) Field effect transistor with gated and non-gated trenches
US7385248B2 (en) Shielded gate field effect transistor with improved inter-poly dielectric
JP3395473B2 (en) Horizontal trench MISFET and manufacturing method thereof
US7968941B2 (en) Semiconductor device
US8519476B2 (en) Method of forming a self-aligned charge balanced power DMOS
WO2008036603A1 (en) Trench gate fet with self-aligned features
JP2008166490A (en) Manufacturing method for semiconductor device
US7268392B2 (en) Trench gate semiconductor device with a reduction in switching loss
JP2850852B2 (en) Semiconductor device
US20140035031A1 (en) Semiconductor device and method of fabricating the same
JP2012049573A (en) Semiconductor device, and method of manufacturing the same
KR20000008375A (en) Lateral dynamic metal oxide silicon transistor and fabricating method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:057694/0374

Effective date: 20210722