US20090179296A1 - Cmos imager pixel designs - Google Patents
Cmos imager pixel designs Download PDFInfo
- Publication number
- US20090179296A1 US20090179296A1 US12/349,968 US34996809A US2009179296A1 US 20090179296 A1 US20090179296 A1 US 20090179296A1 US 34996809 A US34996809 A US 34996809A US 2009179296 A1 US2009179296 A1 US 2009179296A1
- Authority
- US
- United States
- Prior art keywords
- region
- capacitor
- storage capacitor
- transistor
- doped
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 126
- 238000003860 storage Methods 0.000 claims abstract description 84
- 238000009792 diffusion process Methods 0.000 claims description 34
- 239000000758 substrate Substances 0.000 claims description 20
- 238000012546 transfer Methods 0.000 claims description 18
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 12
- 238000003384 imaging method Methods 0.000 claims description 11
- 229910052751 metal Inorganic materials 0.000 claims description 10
- 239000002184 metal Substances 0.000 claims description 10
- 229920005591 polysilicon Polymers 0.000 claims description 9
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 2
- 230000015572 biosynthetic process Effects 0.000 abstract description 20
- 238000000034 method Methods 0.000 abstract description 17
- 238000012545 processing Methods 0.000 description 20
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 10
- 239000004065 semiconductor Substances 0.000 description 8
- 238000010586 diagram Methods 0.000 description 7
- 150000004767 nitrides Chemical class 0.000 description 7
- 229920002120 photoresistant polymer Polymers 0.000 description 7
- 238000005229 chemical vapour deposition Methods 0.000 description 6
- 239000004020 conductor Substances 0.000 description 6
- 229910052721 tungsten Inorganic materials 0.000 description 6
- 239000010937 tungsten Substances 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- 230000003321 amplification Effects 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 150000002500 ions Chemical class 0.000 description 4
- 238000003199 nucleic acid amplification method Methods 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 241000220010 Rhode Species 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 2
- BYFGZMCJNACEKR-UHFFFAOYSA-N aluminium(i) oxide Chemical compound [Al]O[Al] BYFGZMCJNACEKR-UHFFFAOYSA-N 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- WOCIAKWEIIZHES-UHFFFAOYSA-N ruthenium(iv) oxide Chemical compound O=[Ru]=O WOCIAKWEIIZHES-UHFFFAOYSA-N 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- -1 tungsten nitride Chemical class 0.000 description 2
- UJMDDKJVWXXLIV-UHFFFAOYSA-N 1-(4-fluorophenyl)-4-(4-hydroxy-4-methylpiperidin-1-yl)butan-1-one Chemical compound C1CC(C)(O)CCN1CCCC(=O)C1=CC=C(F)C=C1 UJMDDKJVWXXLIV-UHFFFAOYSA-N 0.000 description 1
- KPACBFJTZSMBKD-OAQYLSRUSA-N 2-[2-[(4-carbamimidoylphenyl)carbamoyl]-6-methoxypyridin-3-yl]-5-[[(2s)-1-hydroxy-3,3-dimethylbutan-2-yl]carbamoyl]benzoic acid Chemical compound C=1C=C(C(N)=N)C=CC=1NC(=O)C1=NC(OC)=CC=C1C1=CC=C(C(=O)N[C@H](CO)C(C)(C)C)C=C1C(O)=O KPACBFJTZSMBKD-OAQYLSRUSA-N 0.000 description 1
- 229910002848 Pt–Ru Inorganic materials 0.000 description 1
- 229910018967 Pt—Rh Inorganic materials 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- 229910008479 TiSi2 Inorganic materials 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 229910052454 barium strontium titanate Inorganic materials 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 238000013144 data compression Methods 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- HTXDPTMKBJXEOW-UHFFFAOYSA-N iridium(IV) oxide Inorganic materials O=[Ir]=O HTXDPTMKBJXEOW-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 239000003870 refractory metal Substances 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- WNUPENMBHHEARK-UHFFFAOYSA-N silicon tungsten Chemical compound [Si].[W] WNUPENMBHHEARK-UHFFFAOYSA-N 0.000 description 1
- 239000011343 solid material Substances 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 239000011135 tin Substances 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
Definitions
- the present invention relates to improved semiconductor imaging devices and, in particular, to a CMOS imager employing a storage capacitor in the pixel sensor cell.
- CMOS imagers have been increasingly used as low cost imaging devices.
- a fully compatible CMOS sensor technology enabling a higher level of integration of an image array with associated processing circuits is beneficial in many digital imaging applications such as, for example, cameras, scanners, machine vision systems, vehicle navigation systems, video telephones, computer input devices, surveillance systems, auto focus systems and star trackers, among many others.
- CMOS imager In a conventional CMOS imager, the active elements of a pixel cell perform the necessary functions of: (1) photon to charge conversion; (2) accumulation of image charge; (3) transfer of charge to a floating diffusion node accompanied by charge amplification; (4) resetting the floating diffusion node to a known state before the transfer of charge to it; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge.
- Photo charge may be amplified when it moves from the initial charge accumulation region to the floating diffusion node.
- the charge at the floating diffusion node is typically converted to a pixel output voltage by a source follower output transistor.
- the photosensitive element of a CMOS imager pixel is typically either a depleted p-n junction photodiode or a field induced depletion region beneath a photogate.
- CMOS imaging circuits as well as detailed descriptions of the functions of various CMOS elements of an imaging circuit are described, for example, in U.S. Pat. No. 6,204,524 to Rhodes, U.S. Pat. No. 6,310,366 to Rhodes et al. and U.S. Pat. No. 6,326,652 to Rhodes, the disclosure of which are incorporated by reference herein.
- CMOS imagers suffer from poor signal to noise ratios and poor dynamic range as a result of the inability to fully collect and store the electric charge collected by the photosensitive area
- storage capacitors have been proposed for use in connection with the light sensitive node of a CMOS pixel sensor cell to improve collected charge storage.
- U.S. Pat. No. 6,204,524 to Rhodes describes in detail the formation of planar and trench storage capacitors electrically connected in parallel to the light sensitive node of a CMOS pixel sensor cell and formed partially over the field oxide region and partially over the active pixel region.
- storage capacitors may also provide useful results when electrically connected to other light sensitive and/or electrical elements of the pixel sensor cell, such as transistor gates or floating diffusion regions, for example, to affect the operation and characteristics of such various light sensitive and/or electrical elements.
- Capacitors connected to such various light sensitive and/or electrical elements of the pixel sensor cell help amplify the signal of an imager transistor, increase the storage capacitance of a photosite, or provide a low noise decoupling capacitor.
- Such capacitors may be formed entirely over the active area of the pixel sensor cell, or entirely over the field oxide area, or over both the active area and the field oxide area.
- the present invention provides CMOS imagers having storage capacitors electrically connected to various light sensitive and/or electrical elements of a pixel sensor cell of a CMOS imager, to affect the operation and characteristics of such various light sensitive and/or electrical elements, add charge storage capability to the pixel sensor cell, independently set charge amplification, and improve the lag and scalability of pixel cells.
- a charge storage capacitor is formed electrically connected to a floating diffusion region of a pixel sensor cell and to an AC ground.
- the charge storage capacitor may be formed entirely overlying the field oxide region isolating a pixel sensor cell, or entirely overlying the active area of the imager, or partially over the field oxide area and partially over the active area.
- a charge storage capacitor is formed electrically connected to and in parallel with a gate of a CMOS imager transistor, for example, a charge transfer transistor, to tailor the voltage pulses to the transfer gate and the charge transfer characteristics of the transistor.
- the charge storage capacitor may be formed entirely overlying the field oxide region, or entirely overlying the active area of the pixel sensor cell, or partially over the field oxide area and partially over the active area.
- a plurality of storage capacitors are formed over a field oxide region isolating a pixel sensor cell, and further connected to various light sensitive or electrical elements of the imager, for example, one storage capacitor may be connected to a floating diffusion region and another storage capacitor may be connected to a charge collection region.
- each of the charge storage capacitors may be formed entirely overlying the field oxide region, or entirely overlying the active area of a pixel sensor cell, or partially over the field oxide area and partially over the active area.
- a capacitor at one or more other connection locations of a pixel sensor cell, which can be formed entirely over a field oxide area, entirely over an active pixel area, or over a portion of a field oxide area and an active pixel area.
- FIG. 1 is a schematic diagram of a pixel sensor cell fabricated in accordance with a first embodiment of the present invention.
- FIG. 2 is another part schematic part cross-sectional substrate view of the pixel sensor cell of FIG. 1 .
- FIG. 3 is a top planar view of the pixel sensor cell of FIG. 1 .
- FIG. 4 illustrates a cross-sectional view of a pixel sensor cell of according to an embodiment of the present invention and at an initial stage of processing.
- FIG. 5 illustrates a cross-sectional view of the pixel sensor cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 4 .
- FIG. 6 illustrates a cross-sectional view of the pixel sensor cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 5 .
- FIG. 7 illustrates a cross-sectional view of the pixel sensor cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 6 .
- FIG. 8 illustrates a cross-sectional view of the pixel sensor cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 7 .
- FIG. 9 illustrates a cross-sectional view of the pixel sensor cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 8 .
- FIG. 10 illustrates a cross-sectional view of the pixel sensor cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 9 .
- FIG. 11 illustrates a cross-sectional view of a pixel sensor cell fabricated according to another embodiment of the present invention.
- FIG. 12 is a schematic diagram of a pixel sensor cell fabricated in accordance with a second embodiment of the present invention.
- FIG. 13 is a top planar view of the pixel sensor cell of FIG. 12 .
- FIG. 14 is a schematic diagram of a pixel sensor cell fabricated in accordance with a third embodiment of the present invention.
- FIG. 15 is a schematic diagram of a pixel sensor cell fabricated in accordance with a fourth embodiment of the present invention.
- FIG. 16 is a schematic diagram of a pixel sensor cell fabricated in accordance with a fifth embodiment of the present invention.
- FIG. 17 is a schematic diagram of a pixel sensor cell fabricated in accordance with a sixth embodiment of the present invention.
- FIG. 18 is a schematic diagram of a pixel sensor cell fabricated in accordance with a seventh embodiment of the present invention.
- FIG. 19 is an illustration of a processing system utilizing the pixel sensor cells of the present invention.
- wafer and “substrate” are to be understood as a semiconductor-based material including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures.
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- doped and undoped semiconductors epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures.
- previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation.
- the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.
- pixel refers to a picture element unit cell containing a photosensor and transistors for converting light radiation to an electrical signal.
- a representative pixel is illustrated in the figures and description herein and, typically, fabrication of all pixels in an imager will proceed simultaneously in a similar fashion.
- FIGS. 1-10 illustrate a first exemplary embodiment of the invention.
- a pixel sensor cell 100 ( FIGS. 1-3 and 10 ) is illustrated having a storage capacitor 199 ( FIGS. 1-3 and 10 ) overlying field oxide region 115 and electrically connected to a floating diffusion region 130 and to AC ground.
- the storage capacitor 199 is formed so that it does not block any light sensitive areas of the imager.
- the storage capacitor 199 is formed overlying the field oxide region 115 entirely, without blocking the floating diffusion region 130 .
- the storage capacitor 199 may be also formed entirely over the active area, or only partially over the field oxide area and partially over the active area, as desired.
- the invention will be described below in connection with use in a four-transistor (4T) pixel cell, the invention also has applicability to all CMOS imagers including but not limited to a three-transistor (3T) cell, which differs from the 4T cell in the omission of a charge transfer transistor described below. Accordingly, an embodiment showing use of the invention in a 3T pixel cell is also discussed below.
- FIGS. 1 and 2 are schematic illustrations of the pixel sensor cell 100 showing a four-transistor (4T) cell with the storage capacitor 199 electrically connected in parallel with floating diffusion region 130 .
- FIG. 3 illustrates a top view of the pixel sensor cell 100 of FIGS. 5 and 6 , depicting the storage capacitor 199 electrically connected to the floating diffusion region 130 .
- the four transistors illustrated in FIGS. 1-3 can be identified by their gates, that is transfer transistor gate 128 , reset transistor gate 132 , source follower transistor gate 136 and row select transistor gate 138 . This way, the storage capacitor 199 stores charge on the floating diffusion 130 and contributes to setting the charge to voltage amplification of the sensor.
- FIG. 2 is a more detailed illustration of the transfer transistor having gate 128 and of the reset transistor having gate 132 of FIG. 1 as well as of photodiode 125 electrically connected to gate 128 of the transfer transistor.
- the pixel sensor cell 100 of the first embodiment is formed in a substrate 116 having a doped layer 120 of a first conductivity type, which for exemplary purposes is treated as a p-type substrate.
- a field oxide region 115 which serves to surround and isolate the pixel sensor cell 100 , may be formed before the formation of the storage capacitor 199 .
- the field oxide region 115 is formed by any known technique such as thermal oxidation of the underlying silicon in a LOCOS process, or by etching trenches and filling them with oxide in an STI process.
- the doped layer 120 of FIG. 2 is provided with three doped regions 110 , 130 and 134 , which are doped to a second conductivity type, which for exemplary purposes is treated as n-type.
- the first doped region 110 is the doped region that forms the photodiode 125 .
- the second doped region 130 is the floating diffusion region, sometimes also referred to as a floating diffusion node.
- the third doped region 134 is the drain of the reset transistor 131 and is also connected to voltage source Vdd.
- the floating diffusion region 130 is connected to the source follower transistor gate 136 by a contact line 144 ( FIG. 2 ) which is typically a metal contact line.
- the floating diffusion region 130 is also connected to bottom electrode 108 c of the storage capacitor 199 by contact line 146 ( FIG. 2 ), which, as described below, is preferably a metal contact line.
- the material forming the source follower gate 136 typically formed of poly, poly/WSix, polyTiSi 2 or poly/WNx/W, acts as the source follower gate when over active area. When the material forming the source follower gate 136 extends over the field oxide area, it acts as the bottom electrode 108 c .
- Dielectric 158 c which is typically formed of an oxide such as SiO 2 , Al 2 O or Ta 2 O 5 , a nitride, or an oxide/nitride combination, overlies the bottom electrode 108 c .
- top capacitor electrode 168 c overlies the dielectric 158 c and is connected through a contact and a metal line 175 to AC ground, which can be a DC ground or a DC supply voltage, Vdd.
- the source follower transistor 136 outputs a signal proportional to the charge accumulated in the floating diffusion region 130 to a readout circuit 60 when the row select transistor 138 is turned on. While the source follower transistor 136 and row select transistor 138 are illustrated in FIG. 2 in circuit form above substrate 120 , it should be understood that these transistors are typically formed in substrate 120 in a similar fashion to transistors 128 and 132 , as shown in FIG. 3 .
- the storage capacitor 199 of the pixel sensor cell 100 of FIGS. 1-3 is fabricated by a process described as follows and illustrated in FIGS. 4-10 .
- a substrate 116 which may be any of the types of substrates described above, is doped to form a doped substrate layer 120 of a first conductivity type, which for exemplary purposes will be described as p-type. Any suitable doping process may be used, such as ion implantation. Further, the invention has equal application to other semiconductor substrates, for example, silicon-germanium, germanium, silicon-on-insulator, silicon-on-saphire, or gallium-arsenide substrates, among others.
- field oxide region 115 which surrounds and isolates active area A ( FIG. 4 ) of the later formed pixel sensor cell 100 .
- the field oxide region 115 may be formed by well-known LOCOS or STI processes.
- an insulating layer 117 is formed over the substrate 116 and the field oxide region 115 by thermal growth or chemical vapor deposition, or other suitable means.
- the insulating layer 117 may be formed of silicon dioxide, silicon nitride, or other suitable insulating material, and to a thickness of approximately 2 to 100 nm. As shown in FIG. 5 , the insulating layer 117 completely covers the substrate 116 .
- a first conductive layer 108 , a dielectric layer 158 and a second conductive layer 168 are sequentially formed over the insulating layer 117 , as also illustrated in FIG. 5 .
- the first conductive layer 108 which will simultaneously form a first or bottom electrode 108 c of the storage capacitor 199 and a gate of the source follower transistor 136 , may be formed of any conductive material.
- Non-limiting examples of materials that may be used to form the first conductive layer 108 are doped polycrystalline silicon (referred to herein as polysilicon or poly), poly/WSix, polyTiSi 2 , poly/WNx/W, among others.
- the first conductive layer may be also formed of doped polycrystalline silicon in combination with tungsten nitride (WNx) or tungsten silicon (WSix), or a combination of tungsten nitride and tungsten in addition to polysilicon.
- the first conductive layer 108 may be formed over the insulating layer 117 by CVD, LPCVD, PECVD, MOCVD, sputtering (PVD) or other suitable deposition techniques.
- the dielectric layer 158 may be formed over the first conductive layer 108 by various known methods, such as chemical vapor deposition (CVD), rapid thermal nitridation (RTN) processing, or the like.
- CVD chemical vapor deposition
- RTN rapid thermal nitridation
- dielectric or “insulator” as used in this application shall be understood to mean any solid material that can sustain an electrical field for use in the capacitor of an integrated circuit device containing a capacitor.
- the dielectric layer 158 may be formed of any insulating material, for example, oxides such as silicon oxide or TEOS, nitrides such as silicon nitride, ONO, NO (nitride oxide) or ON (oxide nitride), high-k dielectrics such as Ta 2 O 5 , Al 2 O 3 or BST, ferroelectrics, or the like.
- oxides such as silicon oxide or TEOS
- nitrides such as silicon nitride, ONO, NO (nitride oxide) or ON (oxide nitride)
- high-k dielectrics such as Ta 2 O 5 , Al 2 O 3 or BST, ferroelectrics, or the like.
- the preferred dielectric layer is a nitride layer which can be formed by a CVD method.
- the second conductive layer 168 which will form a second electrode 168 c of the storage capacitor 199 , is patterned and formed over the dielectric layer 158 .
- the second conductive layer 168 may be formed of the same or different conductive materials from those used for the first conductive layer 108 .
- Non-limiting examples of materials that may be used to form the second conductive layer 168 are doped polycrystalline silicon (referred to herein as polysilicon or poly), platinum, tungsten, TiN, refractory metals, RuO 2 , Ir, IrO 2 , Rh, RhO x , and alloys, such as Pt—Ru or Pt—Rh.
- the second conductive layer 168 may be also formed of poly/WSix, poly/WNx/W or polyTiSi 2 .
- the second conductive layer 168 may be formed over the dielectric layer 158 by CVD, LPCVD, PECVD, MOCVD, sputtering (PVD) or other suitable deposition techniques.
- both the first and second conductive layers are formed of doped polysilicon with a nitride dielectric layer 158 formed between the two conductive layers 108 , 168 .
- FIG. 5 is patterned using a first photoresist layer 167 ( FIG. 6 ) formed over the second conductive layer 168 to a thickness of about 1,000 Angstroms to about 20,000 Angstroms.
- the first photoresist layer 167 ( FIG. 6 ) is patterned with a mask (not shown) and the second conductive layer 168 is etched to obtain a second capacitor electrode 168 c formed over the field oxide region 115 , as illustrated in FIG. 7 .
- the first photoresist layer 167 is removed by conventional techniques, such as oxygen plasma
- the insulating layer 164 is then deposited over the second capacitor electrode 168 c and the dielectric layer 158 , as shown in FIG. 8 .
- the insulating layer 164 may be any insulating material, such as silicon oxide, silicon dioxide, silicon nitride, USG, BPSG, PSG or BSG, or the like.
- a second photoresist layer 169 is formed over the insulating layer 164 to a thickness of about 1,000 Angstroms to about 20,000 Angstroms.
- the second photoresist layer 169 ( FIG. 9 ) is patterned with a mask (not shown) and the insulating layer 164 , the dielectric layer 158 and the first conductive layer 108 are etched through the patterned photoresist to simultaneously obtain source follower gate stack 136 and completed storage capacitor 199 , as shown in FIG. 10 .
- the gate stack 136 is located over the active area of the pixel cell and the storage capacitor 199 is located over the field oxide region 115 .
- the gate stack 128 comprises conductive layer 108 g formed preferably of polysilicon, gate dielectric layer 158 g and insulating layer 164 .
- the storage capacitor 199 ( FIG. 10 ) comprises first capacitor electrode 108 c , dielectric 158 c and the second capacitor electrode 168 c .
- Spacers 112 are then formed on the sides of source follower gate stack 136 and of the capacitor 199 . Ion implantations are conducted to set transistor voltages, create conductive diffusions and implant the photodiode. Insulating oxide 171 ( FIG. 10 ) is then deposited and planarized.
- contacts 146 , 166 and 166 a are formed through the planarized insulating oxide 171 .
- Contacts 146 , 166 and 166 a are formed by applying a photoresist and a mask (not shown) over the planarized oxide layer 171 so that photolithographic techniques could define the areas to be etched out to form the holes for the contacts 146 , 166 , 166 a to the desired electrical circuit. This etching may be done at the same time as the etching for the contact holes for the photogate and reset gate, as described below.
- the contacts 146 , 166 , 166 a may be filled by depositing therein a conductive material, such as doped polysilicon, or a metal such as titanium/titanium nitride/tungsten or TiSi 2 /TiN/W.
- a conductive material such as doped polysilicon, or a metal such as titanium/titanium nitride/tungsten or TiSi 2 /TiN/W.
- the storage capacitor 199 may be formed over any field oxide region of the pixel cell 100 .
- gate stack 132 ( FIG. 2 ) of the reset transistor and gate stack 138 of the row select transistor are now formed.
- the present invention also contemplates the formation of the storage capacitor 199 , and all transistor gates 128 , 132 , 136 and 138 in the array and all necessary elements in the periphery support circuits.
- Insulating sidewall spacers 112 are also formed on the sides of all gate stacks 128 , 132 , 136 , 138 and the capacitor stack 199 . These sidewalls may be formed of, for example, silicon dioxide, silicon nitride, or ONO. While these gate stacks may be formed before or after the process of the photodiode 125 , for exemplary purposes and for convenience the photodiode formation has been described as occurring after transistor gate stack formation.
- doped regions 110 , 130 and 134 are then formed in the doped layer 120 .
- Any suitable doping process may be used, such as ion implantation.
- a resist and mask (not shown) are used to shield areas of the layer 120 that are not to be doped.
- Three doped regions are formed in this step: doped region 110 which serves as the photodiode area; doped region 130 which is floating diffusion region 130 (which connects to the storage capacitor 199 by contact 146 and to the source follower transistor 136 by metal 144 as shown in FIGS. 1-2 ); and doped region 134 which is a drain region.
- the doped regions 110 , 130 and 134 are doped to a second conductivity type, which for exemplary purposes will be considered to be n-type.
- Several masks may be used to implant the regions 110 , 130 and 134 to the same or different doping concentrations.
- the doped regions 110 , 130 and 134 are heavily n-doped with arsenic, antimony or phosphorous at a dopant concentration level of from about 1 ⁇ 10 15 ions/cm 2 to about 1 ⁇ 10 6 ions/cm 2 .
- the doped region 110 is a lightly n-type doped region of phosphorous at a dopant concentration of 1 ⁇ 10 12 ions/cm 2 to about 1 ⁇ 10 14 ions/cm 2 .
- the photosensor cell 100 is essentially complete at this stage, and conventional processing methods may now be used to form wiring to connect gate lines and other connections in the pixel cell. Accordingly, the entire surface of the substrate 116 is metallized to provide contacts to the floating diffusion, reset gate, transfer gate, Vdd and capacitor. Conventional multiple layers of conductors and insulators may also be used to interconnect the photosensor cell structures.
- the doped regions 110 , 130 and 134 may be formed in the doped layer 120 before the gates 128 and 132 are formed over the substrate. Additionally, the gates 128 , 132 , 136 and 138 may be formed before the storage capacitor 199 .
- FIG. 11 illustrates storage capacitor 199 a formed entirely over the active area A of the pixel sensor cell 100 .
- FIG. 12 differs from the above-described embodiment in that storage capacitor 299 is formed in contact with the photodiode region 125 or 110 , and not with the floating diffusion region 130 , as in the previous embodiment.
- the processing of the second embodiment is similar to the processing described above with reference to FIGS. 4-11 , except that metal contact 246 ( FIG. 13 ) connects an electrode of the storage capacitor 299 to the photodiode region 110 and not to the floating diffusion region 130 , as in the above-described embodiment.
- the storage capacitor 299 may be formed entirely or only partially over the field oxide region 115 , as well as entirely or only partially over the active area of the pixel sensor cell. If the storage capacitor 299 is formed entirely over the field oxide region 115 , the advantage is that the storage capacitor 299 improves the charge storage capacity of the imager without reducing the size of the photosensitive area.
- FIG. 14 illustrates yet another embodiment of the present invention according to which two different storage capacitors are connected to two different elements of pixel sensor cell 300 .
- FIG. 14 depicts storage capacitor 399 a , which is connected to the photodiode 125 , and storage capacitor 399 b , which is connected to the floating diffusion region 130 .
- Both storage capacitors 399 a , 399 b of pixel sensor cell 300 may be formed totally overlying the field oxide region 115 , without reducing the photosensitive area of the pixel cell, or only partially over the field oxide region 115 .
- Storage capacitors 399 a , 399 b of pixel sensor cell 300 FIG.
- the storage capacitors 399 a , 399 b of pixel sensor cell 300 of FIG. 14 may be also formed totally overlying the photosensitive area of the pixel cell, or only partially over the active area.
- the processing for the formation of the storage capacitors 399 a , 399 b of pixel sensor cell 300 of FIG. 14 are similar to the processing steps described above with reference to FIGS. 4-11 , except that two capacitors (and not one capacitor) are formed over the field oxide region.
- contact 346 ( FIG. 14 ) and contact 347 ( FIG. 14 ) connect each of the lower electrode of the storage capacitors 399 a , 399 b to the photodiode region 125 or 110 and to the floating diffusion region 130 , respectively.
- contacts 346 , 347 are formed of a conductive material, such as doped polysilicon, or a metal such as titanium/titanium nitride/tungsten. Photolithographic techniques are used to define the areas to be etched out to form the holes for the contacts 346 , 347 wherein the conductive material is subsequently depositing therein.
- FIG. 14 illustrates only two storage capacitors 399 a , 399 b , it must be understood that the present invention is not limited to this embodiment. Accordingly, the invention contemplates the formation of a plurality of such storage capacitors which are formed entirely or only partially over the field oxide region, and which are further connected to various light sensitive and/or electrical elements of the pixel sensor cell.
- FIGS. 15-17 illustrate additional embodiments of the present invention, according to which a storage capacitor is connected not to an AC ground source, as in the previous embodiments, but rather to a gate of one of the four transistors of the 4T cell.
- FIG. 15 illustrates storage capacitor 499 formed entirely or partially over the field oxide region 115 , and connected to both the photodiode 125 and to the gate stack 127 of the transfer transistor 128 .
- FIG. 16 depicts storage capacitor 599 formed over the field oxide region 115 and also connected to both the floating diffusion region 130 and to the gate stack 127 of the transfer transistor 128 .
- storage capacitor 699 of FIG. 17 is formed over the field oxide region 115 and is further connected to both the floating diffusion region 130 and to a gate of the reset transistor 132 .
- the processing steps for the fabrication of the storage capacitors 499 , 599 and 699 are similar to the processing steps described above with reference to FIGS. 4-11 , except that the upper electrode of each of the storage capacitors 499 , 599 and 699 is connected not to a ground potential, as in the first embodiment, but rather to another element of the CMOS imager, for example, a gate of one of the four transistors of the pixel sensor cell, as described above.
- FIG. 18 illustrates yet another embodiment of the present invention, according to which a storage capacitor 799 is formed over the field oxide region 115 as part of a three-transistor (3T) cell and not a four-transistor (4T) cell, as previously described with reference to FIG. 12 , for example.
- the only difference between the structure of FIG. 18 and that of FIG. 12 is that the structure of FIG. 12 contains an additional fourth transistor, that is transfer transistor 128 .
- storage capacitor 799 of FIG. 18 may be also formed entirely or only partially over the field oxide region 115 and connected to the photodiode 125 and the floating diffusion region 130 .
- the processing steps for the fabrication of the storage capacitor 799 are similar to the processing steps described above with reference to FIGS. 4-11 , except that the storage capacitor 799 is formed by itself over the field oxide region, and not simultaneously with the source follower gate of the source follower transistor.
- a typical processor based system which includes a CMOS image sensor according to the invention is illustrated generally at 642 in FIG. 19 .
- a processor based system is exemplary of a system having digital circuits which could include CMOS image sensors. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision, vehicle navigation, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system and data compression system for high-definition television, all of which can utilize the present invention.
- a processor based system such as a computer system, for example generally comprises a central processing unit (CPU) 644 , for example, a microprocessor, that communicates with an input/output (I/O) device 646 over a bus 652 .
- the CMOS image sensor 642 also communicates with the system over bus 652 .
- the computer system 600 also includes random access memory (RAM) 648 , and, in the case of a computer system may include peripheral devices such as a floppy disk drive 654 , and a compact disk (CD) ROM drive 656 or a flash memory card 657 which also communicate with CPU 644 over the bus 652 . It may also be desirable to integrate the processor 654 , CMOS image sensor 642 and memory 648 on a single IC chip.
- CMOS imaging circuits having a photodiode and a floating diffusion region
- the CMOS imaging sensor could have a photosensor consisting of a photodiode, a photogate, or a photoconductor to name just three possibilities.
- the CMOS imaging sensor may also include additional transistors and/or transistor elements, such as a global shutter transistor, for example. While the above-described embodiments illustrate a capacitor in a CMOS imager connecting (i) a diffusion region to an AC ground and (ii) a transistor gate to a diffusion region, the invention is not limited to the above-described embodiments.
- the present invention also contemplates a capacitor connecting the gates of two transistors, or a capacitor connecting a gate to a DC voltage, or a capacitor connecting a gate to an AC voltage, or a capacitor connecting a diffusion region to a DC voltage, or a capacitor connecting a diffusion region to an AC voltage, or a capacitor connecting two diffusion regions.
- capacitor structures have been described and illustrated, many variations in capacitor structures could be made. Similarly, the processes described above are only exemplary of many that could be used to produce the invention. For example, although the invention has been described above with reference to the formation of planar capacitors, such as storage capacitor 199 , for example, the invention has also application to other capacitor structures, for example, trench capacitors, stacked capacitors, metal capacitors, container capacitors, HSG capacitors, among others.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
A charge storage capacitor which is connected to various light sensitive and/or electrical elements of a CMOS imager, as well as methods of formation, are disclosed. The charge storage capacitor may be formed entirely over a field oxide region of the CMOS imager, entirely over an active area of a pixel sensor cell, or partially over a field oxide region and partially over an active pixel area of a pixel sensor cell.
Description
- The present invention relates to improved semiconductor imaging devices and, in particular, to a CMOS imager employing a storage capacitor in the pixel sensor cell.
- CMOS imagers have been increasingly used as low cost imaging devices. A fully compatible CMOS sensor technology enabling a higher level of integration of an image array with associated processing circuits is beneficial in many digital imaging applications such as, for example, cameras, scanners, machine vision systems, vehicle navigation systems, video telephones, computer input devices, surveillance systems, auto focus systems and star trackers, among many others.
- In a conventional CMOS imager, the active elements of a pixel cell perform the necessary functions of: (1) photon to charge conversion; (2) accumulation of image charge; (3) transfer of charge to a floating diffusion node accompanied by charge amplification; (4) resetting the floating diffusion node to a known state before the transfer of charge to it; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge. Photo charge may be amplified when it moves from the initial charge accumulation region to the floating diffusion node. The charge at the floating diffusion node is typically converted to a pixel output voltage by a source follower output transistor. The photosensitive element of a CMOS imager pixel is typically either a depleted p-n junction photodiode or a field induced depletion region beneath a photogate.
- Exemplary CMOS imaging circuits as well as detailed descriptions of the functions of various CMOS elements of an imaging circuit are described, for example, in U.S. Pat. No. 6,204,524 to Rhodes, U.S. Pat. No. 6,310,366 to Rhodes et al. and U.S. Pat. No. 6,326,652 to Rhodes, the disclosure of which are incorporated by reference herein.
- Since prior CMOS imagers suffer from poor signal to noise ratios and poor dynamic range as a result of the inability to fully collect and store the electric charge collected by the photosensitive area, storage capacitors have been proposed for use in connection with the light sensitive node of a CMOS pixel sensor cell to improve collected charge storage. For example, U.S. Pat. No. 6,204,524 to Rhodes describes in detail the formation of planar and trench storage capacitors electrically connected in parallel to the light sensitive node of a CMOS pixel sensor cell and formed partially over the field oxide region and partially over the active pixel region.
- Applicants of the present invention have discovered that storage capacitors may also provide useful results when electrically connected to other light sensitive and/or electrical elements of the pixel sensor cell, such as transistor gates or floating diffusion regions, for example, to affect the operation and characteristics of such various light sensitive and/or electrical elements. Capacitors connected to such various light sensitive and/or electrical elements of the pixel sensor cell help amplify the signal of an imager transistor, increase the storage capacitance of a photosite, or provide a low noise decoupling capacitor. Such capacitors may be formed entirely over the active area of the pixel sensor cell, or entirely over the field oxide area, or over both the active area and the field oxide area.
- The present invention provides CMOS imagers having storage capacitors electrically connected to various light sensitive and/or electrical elements of a pixel sensor cell of a CMOS imager, to affect the operation and characteristics of such various light sensitive and/or electrical elements, add charge storage capability to the pixel sensor cell, independently set charge amplification, and improve the lag and scalability of pixel cells.
- According to one embodiment of the present invention, a charge storage capacitor is formed electrically connected to a floating diffusion region of a pixel sensor cell and to an AC ground. The charge storage capacitor may be formed entirely overlying the field oxide region isolating a pixel sensor cell, or entirely overlying the active area of the imager, or partially over the field oxide area and partially over the active area.
- According to another embodiment of the present invention, a charge storage capacitor is formed electrically connected to and in parallel with a gate of a CMOS imager transistor, for example, a charge transfer transistor, to tailor the voltage pulses to the transfer gate and the charge transfer characteristics of the transistor. The charge storage capacitor may be formed entirely overlying the field oxide region, or entirely overlying the active area of the pixel sensor cell, or partially over the field oxide area and partially over the active area.
- In yet another embodiment of the present invention, a plurality of storage capacitors are formed over a field oxide region isolating a pixel sensor cell, and further connected to various light sensitive or electrical elements of the imager, for example, one storage capacitor may be connected to a floating diffusion region and another storage capacitor may be connected to a charge collection region. Again, each of the charge storage capacitors may be formed entirely overlying the field oxide region, or entirely overlying the active area of a pixel sensor cell, or partially over the field oxide area and partially over the active area.
- Other embodiments provide a capacitor at one or more other connection locations of a pixel sensor cell, which can be formed entirely over a field oxide area, entirely over an active pixel area, or over a portion of a field oxide area and an active pixel area.
- Also provided are methods of forming the CMOS imagers containing charge storage capacitors formed entirely over a field oxide area, entirely over an active pixel area, or only over a portion of an active pixel area.
- Additional advantages and features of the present invention will be apparent from the following detailed description and drawings which illustrate preferred embodiments of the invention.
-
FIG. 1 is a schematic diagram of a pixel sensor cell fabricated in accordance with a first embodiment of the present invention. -
FIG. 2 is another part schematic part cross-sectional substrate view of the pixel sensor cell ofFIG. 1 . -
FIG. 3 is a top planar view of the pixel sensor cell ofFIG. 1 . -
FIG. 4 illustrates a cross-sectional view of a pixel sensor cell of according to an embodiment of the present invention and at an initial stage of processing. -
FIG. 5 illustrates a cross-sectional view of the pixel sensor cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 4 . -
FIG. 6 illustrates a cross-sectional view of the pixel sensor cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 5 . -
FIG. 7 illustrates a cross-sectional view of the pixel sensor cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 6 . -
FIG. 8 illustrates a cross-sectional view of the pixel sensor cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 7 . -
FIG. 9 illustrates a cross-sectional view of the pixel sensor cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 8 . -
FIG. 10 illustrates a cross-sectional view of the pixel sensor cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 9 . -
FIG. 11 illustrates a cross-sectional view of a pixel sensor cell fabricated according to another embodiment of the present invention. -
FIG. 12 is a schematic diagram of a pixel sensor cell fabricated in accordance with a second embodiment of the present invention. -
FIG. 13 is a top planar view of the pixel sensor cell ofFIG. 12 . -
FIG. 14 is a schematic diagram of a pixel sensor cell fabricated in accordance with a third embodiment of the present invention. -
FIG. 15 is a schematic diagram of a pixel sensor cell fabricated in accordance with a fourth embodiment of the present invention. -
FIG. 16 is a schematic diagram of a pixel sensor cell fabricated in accordance with a fifth embodiment of the present invention. -
FIG. 17 is a schematic diagram of a pixel sensor cell fabricated in accordance with a sixth embodiment of the present invention. -
FIG. 18 is a schematic diagram of a pixel sensor cell fabricated in accordance with a seventh embodiment of the present invention. -
FIG. 19 is an illustration of a processing system utilizing the pixel sensor cells of the present invention. - In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.
- The terms “wafer” and “substrate” are to be understood as a semiconductor-based material including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.
- The term “pixel” refers to a picture element unit cell containing a photosensor and transistors for converting light radiation to an electrical signal. For purposes of illustration, a representative pixel is illustrated in the figures and description herein and, typically, fabrication of all pixels in an imager will proceed simultaneously in a similar fashion.
- Referring now to the drawings, where like elements are designated by like reference numerals,
FIGS. 1-10 illustrate a first exemplary embodiment of the invention. A pixel sensor cell 100 (FIGS. 1-3 and 10) is illustrated having a storage capacitor 199 (FIGS. 1-3 and 10) overlyingfield oxide region 115 and electrically connected to afloating diffusion region 130 and to AC ground. As explained in more detail below, thestorage capacitor 199 is formed so that it does not block any light sensitive areas of the imager. In addition and as illustrated inFIG. 3 , for example, thestorage capacitor 199 is formed overlying thefield oxide region 115 entirely, without blocking thefloating diffusion region 130. However, thestorage capacitor 199 may be also formed entirely over the active area, or only partially over the field oxide area and partially over the active area, as desired. - It should be noted that, although the invention will be described below in connection with use in a four-transistor (4T) pixel cell, the invention also has applicability to all CMOS imagers including but not limited to a three-transistor (3T) cell, which differs from the 4T cell in the omission of a charge transfer transistor described below. Accordingly, an embodiment showing use of the invention in a 3T pixel cell is also discussed below.
-
FIGS. 1 and 2 are schematic illustrations of thepixel sensor cell 100 showing a four-transistor (4T) cell with thestorage capacitor 199 electrically connected in parallel with floatingdiffusion region 130. For a better understanding of the present invention,FIG. 3 illustrates a top view of thepixel sensor cell 100 ofFIGS. 5 and 6 , depicting thestorage capacitor 199 electrically connected to the floatingdiffusion region 130. The four transistors illustrated inFIGS. 1-3 can be identified by their gates, that istransfer transistor gate 128, resettransistor gate 132, sourcefollower transistor gate 136 and rowselect transistor gate 138. This way, thestorage capacitor 199 stores charge on the floatingdiffusion 130 and contributes to setting the charge to voltage amplification of the sensor. -
FIG. 2 is a more detailed illustration of the transfertransistor having gate 128 and of the resettransistor having gate 132 ofFIG. 1 as well as ofphotodiode 125 electrically connected togate 128 of the transfer transistor. As shown inFIG. 2 , thepixel sensor cell 100 of the first embodiment is formed in asubstrate 116 having a dopedlayer 120 of a first conductivity type, which for exemplary purposes is treated as a p-type substrate. Afield oxide region 115, which serves to surround and isolate thepixel sensor cell 100, may be formed before the formation of thestorage capacitor 199. Thefield oxide region 115 is formed by any known technique such as thermal oxidation of the underlying silicon in a LOCOS process, or by etching trenches and filling them with oxide in an STI process. - The doped
layer 120 ofFIG. 2 is provided with threedoped regions doped region 110 is the doped region that forms thephotodiode 125. The seconddoped region 130 is the floating diffusion region, sometimes also referred to as a floating diffusion node. The thirddoped region 134 is the drain of the reset transistor 131 and is also connected to voltage source Vdd. - The floating
diffusion region 130 is connected to the sourcefollower transistor gate 136 by a contact line 144 (FIG. 2 ) which is typically a metal contact line. The floatingdiffusion region 130 is also connected tobottom electrode 108 c of thestorage capacitor 199 by contact line 146 (FIG. 2 ), which, as described below, is preferably a metal contact line. In the preferred embodiment, the material forming thesource follower gate 136, typically formed of poly, poly/WSix, polyTiSi2 or poly/WNx/W, acts as the source follower gate when over active area. When the material forming thesource follower gate 136 extends over the field oxide area, it acts as thebottom electrode 108 c. Dielectric 158 c, which is typically formed of an oxide such as SiO2, Al2O or Ta2O5, a nitride, or an oxide/nitride combination, overlies thebottom electrode 108 c. As described in detail below,top capacitor electrode 168 c overlies the dielectric 158 c and is connected through a contact and ametal line 175 to AC ground, which can be a DC ground or a DC supply voltage, Vdd. - The
source follower transistor 136 outputs a signal proportional to the charge accumulated in the floatingdiffusion region 130 to a readout circuit 60 when the rowselect transistor 138 is turned on. While thesource follower transistor 136 and rowselect transistor 138 are illustrated inFIG. 2 in circuit form abovesubstrate 120, it should be understood that these transistors are typically formed insubstrate 120 in a similar fashion totransistors FIG. 3 . - The
storage capacitor 199 of thepixel sensor cell 100 ofFIGS. 1-3 is fabricated by a process described as follows and illustrated inFIGS. 4-10 . Referring now toFIG. 4 , asubstrate 116, which may be any of the types of substrates described above, is doped to form a dopedsubstrate layer 120 of a first conductivity type, which for exemplary purposes will be described as p-type. Any suitable doping process may be used, such as ion implantation. Further, the invention has equal application to other semiconductor substrates, for example, silicon-germanium, germanium, silicon-on-insulator, silicon-on-saphire, or gallium-arsenide substrates, among others. Also illustrated inFIG. 4 isfield oxide region 115, which surrounds and isolates active area A (FIG. 4 ) of the later formedpixel sensor cell 100. Thefield oxide region 115 may be formed by well-known LOCOS or STI processes. - Referring now to
FIG. 5 , an insulatinglayer 117 is formed over thesubstrate 116 and thefield oxide region 115 by thermal growth or chemical vapor deposition, or other suitable means. The insulatinglayer 117 may be formed of silicon dioxide, silicon nitride, or other suitable insulating material, and to a thickness of approximately 2 to 100 nm. As shown inFIG. 5 , the insulatinglayer 117 completely covers thesubstrate 116. - Subsequent to the formation of the insulating
layer 117, a firstconductive layer 108, adielectric layer 158 and a secondconductive layer 168 are sequentially formed over the insulatinglayer 117, as also illustrated inFIG. 5 . The firstconductive layer 108, which will simultaneously form a first orbottom electrode 108 c of thestorage capacitor 199 and a gate of thesource follower transistor 136, may be formed of any conductive material. Non-limiting examples of materials that may be used to form the firstconductive layer 108 are doped polycrystalline silicon (referred to herein as polysilicon or poly), poly/WSix, polyTiSi2, poly/WNx/W, among others. The first conductive layer may be also formed of doped polycrystalline silicon in combination with tungsten nitride (WNx) or tungsten silicon (WSix), or a combination of tungsten nitride and tungsten in addition to polysilicon. The firstconductive layer 108 may be formed over the insulatinglayer 117 by CVD, LPCVD, PECVD, MOCVD, sputtering (PVD) or other suitable deposition techniques. - The dielectric layer 158 (
FIG. 5 ) may be formed over the firstconductive layer 108 by various known methods, such as chemical vapor deposition (CVD), rapid thermal nitridation (RTN) processing, or the like. The term “dielectric” or “insulator” as used in this application shall be understood to mean any solid material that can sustain an electrical field for use in the capacitor of an integrated circuit device containing a capacitor. Thedielectric layer 158 may be formed of any insulating material, for example, oxides such as silicon oxide or TEOS, nitrides such as silicon nitride, ONO, NO (nitride oxide) or ON (oxide nitride), high-k dielectrics such as Ta2O5, Al2O3 or BST, ferroelectrics, or the like. The preferred dielectric layer is a nitride layer which can be formed by a CVD method. - The second
conductive layer 168, which will form asecond electrode 168 c of thestorage capacitor 199, is patterned and formed over thedielectric layer 158. In addition, the secondconductive layer 168 may be formed of the same or different conductive materials from those used for the firstconductive layer 108. Non-limiting examples of materials that may be used to form the secondconductive layer 168 are doped polycrystalline silicon (referred to herein as polysilicon or poly), platinum, tungsten, TiN, refractory metals, RuO2, Ir, IrO2, Rh, RhOx, and alloys, such as Pt—Ru or Pt—Rh. The secondconductive layer 168 may be also formed of poly/WSix, poly/WNx/W or polyTiSi2. The secondconductive layer 168 may be formed over thedielectric layer 158 by CVD, LPCVD, PECVD, MOCVD, sputtering (PVD) or other suitable deposition techniques. Preferably, both the first and second conductive layers are formed of doped polysilicon with anitride dielectric layer 158 formed between the twoconductive layers - Next, the structure of
FIG. 5 is patterned using a first photoresist layer 167 (FIG. 6 ) formed over the secondconductive layer 168 to a thickness of about 1,000 Angstroms to about 20,000 Angstroms. The first photoresist layer 167 (FIG. 6 ) is patterned with a mask (not shown) and the secondconductive layer 168 is etched to obtain asecond capacitor electrode 168 c formed over thefield oxide region 115, as illustrated inFIG. 7 . Subsequent to the formation of thesecond capacitor electrode 168 c, thefirst photoresist layer 167 is removed by conventional techniques, such as oxygen plasma - An insulating
layer 164 is then deposited over thesecond capacitor electrode 168 c and thedielectric layer 158, as shown inFIG. 8 . The insulatinglayer 164 may be any insulating material, such as silicon oxide, silicon dioxide, silicon nitride, USG, BPSG, PSG or BSG, or the like. - Referring now to
FIG. 9 , asecond photoresist layer 169 is formed over the insulatinglayer 164 to a thickness of about 1,000 Angstroms to about 20,000 Angstroms. The second photoresist layer 169 (FIG. 9 ) is patterned with a mask (not shown) and the insulatinglayer 164, thedielectric layer 158 and the firstconductive layer 108 are etched through the patterned photoresist to simultaneously obtain sourcefollower gate stack 136 and completedstorage capacitor 199, as shown inFIG. 10 . Thegate stack 136 is located over the active area of the pixel cell and thestorage capacitor 199 is located over thefield oxide region 115. Thegate stack 128 comprises conductive layer 108 g formed preferably of polysilicon, gate dielectric layer 158 g and insulatinglayer 164. The storage capacitor 199 (FIG. 10 ) comprisesfirst capacitor electrode 108 c, dielectric 158 c and thesecond capacitor electrode 168 c.Spacers 112 are then formed on the sides of sourcefollower gate stack 136 and of thecapacitor 199. Ion implantations are conducted to set transistor voltages, create conductive diffusions and implant the photodiode. Insulating oxide 171 (FIG. 10 ) is then deposited and planarized. - Holes are then etched and
contacts FIG. 10 ) are formed through the planarizedinsulating oxide 171.Contacts planarized oxide layer 171 so that photolithographic techniques could define the areas to be etched out to form the holes for thecontacts contacts storage capacitor 199 may be formed over any field oxide region of thepixel cell 100. - After the patterning of the
storage capacitor 199 and of thegate stack 136 of the source follower transistor, gate stack 132 (FIG. 2 ) of the reset transistor andgate stack 138 of the row select transistor are now formed. Although, for simplicity, the above embodiment has been described with reference to the formation of thegate stack 136 and the formation of thestorage capacitor 199, the invention is not limited to this embodiment. Accordingly, the present invention also contemplates the formation of thestorage capacitor 199, and alltransistor gates - The processing steps for the fabrication of the
reset transistor gate 132,transfer transistor gate 128 andphotodiode 125 will not be described in detail below, as they are known in the art. Insulating sidewall spacers 112 (FIG. 2 ) are also formed on the sides of allgate stacks capacitor stack 199. These sidewalls may be formed of, for example, silicon dioxide, silicon nitride, or ONO. While these gate stacks may be formed before or after the process of thephotodiode 125, for exemplary purposes and for convenience the photodiode formation has been described as occurring after transistor gate stack formation. - After the formation of the insulating
sidewall spacers 112, dopedregions layer 120. Any suitable doping process may be used, such as ion implantation. A resist and mask (not shown) are used to shield areas of thelayer 120 that are not to be doped. Three doped regions are formed in this step: dopedregion 110 which serves as the photodiode area; dopedregion 130 which is floating diffusion region 130 (which connects to thestorage capacitor 199 bycontact 146 and to thesource follower transistor 136 bymetal 144 as shown inFIGS. 1-2 ); and dopedregion 134 which is a drain region. - As noted earlier, the doped
regions regions regions region 110 is a lightly n-type doped region of phosphorous at a dopant concentration of 1×1012 ions/cm2 to about 1×1014 ions/cm2. - The
photosensor cell 100 is essentially complete at this stage, and conventional processing methods may now be used to form wiring to connect gate lines and other connections in the pixel cell. Accordingly, the entire surface of thesubstrate 116 is metallized to provide contacts to the floating diffusion, reset gate, transfer gate, Vdd and capacitor. Conventional multiple layers of conductors and insulators may also be used to interconnect the photosensor cell structures. - It should be understood that fabrication of the
FIG. 1 structure is not limited to the methods described with reference to the attached figures. For example, the dopedregions layer 120 before thegates gates storage capacitor 199. - In addition, although the above embodiment was described with reference to the formation of the
reset transistor 132,transfer gate transistor 128, and rowselect transistor 138 subsequent to the formation of thestorage capacitor 199, it must be understood that the invention also contemplates the formation of these transistors prior to the formation of thestorage capacitor 199. - Although the above embodiment was described with reference to the formation of the
storage capacitor 199 entirely overlying thefield oxide region 115, the invention also contemplates the formation of a storage capacitor formed entirely overlying an active area of a pixel sensor cell. For example,FIG. 11 illustratesstorage capacitor 199 a formed entirely over the active area A of thepixel sensor cell 100. - The structure of a
pixel cell 200 of a second embodiment of the present invention is illustrated with reference toFIGS. 12-13 . It should be understood that similar reference numbers correspond to similar elements as previously described with reference toFIGS. 1-11 . The structure ofFIG. 12 differs from the above-described embodiment in thatstorage capacitor 299 is formed in contact with thephotodiode region diffusion region 130, as in the previous embodiment. - The processing of the second embodiment is similar to the processing described above with reference to
FIGS. 4-11 , except that metal contact 246 (FIG. 13 ) connects an electrode of thestorage capacitor 299 to thephotodiode region 110 and not to the floatingdiffusion region 130, as in the above-described embodiment. Again, thestorage capacitor 299 may be formed entirely or only partially over thefield oxide region 115, as well as entirely or only partially over the active area of the pixel sensor cell. If thestorage capacitor 299 is formed entirely over thefield oxide region 115, the advantage is that thestorage capacitor 299 improves the charge storage capacity of the imager without reducing the size of the photosensitive area. -
FIG. 14 illustrates yet another embodiment of the present invention according to which two different storage capacitors are connected to two different elements ofpixel sensor cell 300. For example,FIG. 14 depictsstorage capacitor 399 a, which is connected to thephotodiode 125, andstorage capacitor 399 b, which is connected to the floatingdiffusion region 130. Bothstorage capacitors FIG. 14 ) may be formed totally overlying thefield oxide region 115, without reducing the photosensitive area of the pixel cell, or only partially over thefield oxide region 115.Storage capacitors FIG. 14 ) may be also formed totally overlying the photosensitive area of the pixel cell, or only partially over the active area. The processing for the formation of thestorage capacitors pixel sensor cell 300 ofFIG. 14 are similar to the processing steps described above with reference toFIGS. 4-11 , except that two capacitors (and not one capacitor) are formed over the field oxide region. In addition, contact 346 (FIG. 14 ) and contact 347 (FIG. 14 ) connect each of the lower electrode of thestorage capacitors photodiode region diffusion region 130, respectively. Preferably,contacts contacts - Although
FIG. 14 illustrates only twostorage capacitors -
FIGS. 15-17 illustrate additional embodiments of the present invention, according to which a storage capacitor is connected not to an AC ground source, as in the previous embodiments, but rather to a gate of one of the four transistors of the 4T cell. For example,FIG. 15 illustratesstorage capacitor 499 formed entirely or partially over thefield oxide region 115, and connected to both thephotodiode 125 and to thegate stack 127 of thetransfer transistor 128. In another exemplary embodiment,FIG. 16 depictsstorage capacitor 599 formed over thefield oxide region 115 and also connected to both the floatingdiffusion region 130 and to thegate stack 127 of thetransfer transistor 128. According to yet another exemplary embodiment,storage capacitor 699 ofFIG. 17 is formed over thefield oxide region 115 and is further connected to both the floatingdiffusion region 130 and to a gate of thereset transistor 132. - In each of the embodiments depicted in
FIGS. 15-17 , the processing steps for the fabrication of thestorage capacitors FIGS. 4-11 , except that the upper electrode of each of thestorage capacitors -
FIG. 18 illustrates yet another embodiment of the present invention, according to which astorage capacitor 799 is formed over thefield oxide region 115 as part of a three-transistor (3T) cell and not a four-transistor (4T) cell, as previously described with reference toFIG. 12 , for example. The only difference between the structure ofFIG. 18 and that ofFIG. 12 is that the structure ofFIG. 12 contains an additional fourth transistor, that istransfer transistor 128. Thus,storage capacitor 799 ofFIG. 18 may be also formed entirely or only partially over thefield oxide region 115 and connected to thephotodiode 125 and the floatingdiffusion region 130. The processing steps for the fabrication of thestorage capacitor 799 are similar to the processing steps described above with reference toFIGS. 4-11 , except that thestorage capacitor 799 is formed by itself over the field oxide region, and not simultaneously with the source follower gate of the source follower transistor. - A typical processor based system, which includes a CMOS image sensor according to the invention is illustrated generally at 642 in
FIG. 19 . A processor based system is exemplary of a system having digital circuits which could include CMOS image sensors. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision, vehicle navigation, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system and data compression system for high-definition television, all of which can utilize the present invention. - A processor based system, such as a computer system, for example generally comprises a central processing unit (CPU) 644, for example, a microprocessor, that communicates with an input/output (I/O)
device 646 over abus 652. The CMOS image sensor 642 also communicates with the system overbus 652. Thecomputer system 600 also includes random access memory (RAM) 648, and, in the case of a computer system may include peripheral devices such as afloppy disk drive 654, and a compact disk (CD)ROM drive 656 or a flash memory card 657 which also communicate withCPU 644 over thebus 652. It may also be desirable to integrate theprocessor 654, CMOS image sensor 642 andmemory 648 on a single IC chip. - The above description and drawings are only to be considered illustrative of exemplary embodiments, which achieve the features and advantages of the invention. Modification and substitutions to specific process conditions and structures can be made without departing from the spirit and scope of the invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims.
- It should be noted again that, although the invention has been described with specific reference to CMOS imaging circuits having a photodiode and a floating diffusion region, the invention has broader applicability and may be used in any CMOS imaging apparatus. The CMOS imaging sensor could have a photosensor consisting of a photodiode, a photogate, or a photoconductor to name just three possibilities. The CMOS imaging sensor may also include additional transistors and/or transistor elements, such as a global shutter transistor, for example. While the above-described embodiments illustrate a capacitor in a CMOS imager connecting (i) a diffusion region to an AC ground and (ii) a transistor gate to a diffusion region, the invention is not limited to the above-described embodiments. Accordingly, the present invention also contemplates a capacitor connecting the gates of two transistors, or a capacitor connecting a gate to a DC voltage, or a capacitor connecting a gate to an AC voltage, or a capacitor connecting a diffusion region to a DC voltage, or a capacitor connecting a diffusion region to an AC voltage, or a capacitor connecting two diffusion regions.
- Also, although exemplary capacitor structures have been described and illustrated, many variations in capacitor structures could be made. Similarly, the processes described above are only exemplary of many that could be used to produce the invention. For example, although the invention has been described above with reference to the formation of planar capacitors, such as
storage capacitor 199, for example, the invention has also application to other capacitor structures, for example, trench capacitors, stacked capacitors, metal capacitors, container capacitors, HSG capacitors, among others. - Accordingly, the above description and accompanying drawings are only illustrative of exemplary embodiments that can achieve the features and advantages of the present invention. It is not intended that the invention be a limited to the embodiments shown and described in detail herein. The invention is limited only by the scope of the following claims.
Claims (21)
1-121. (canceled)
122. A pixel cell comprising:
a field oxide region formed in a substrate;
a doped layer of a first conductivity type formed in said substrate and adjacent said field oxide region;
a charge collection region formed in said doped layer;
a first doped region of a second conductivity type formed in said doped layer adjacent said charge collection region; and
a charge storage capacitor having a first electrode connected to said first doped region and a second electrode connected to said charge collection region, said charge capacitor being formed at least partially overlying said field oxide region.
123. The pixel cell according to claim 122 , wherein said storage capacitor is formed fully overlying said field oxide region.
124. The pixel cell according to claim 122 , wherein said storage capacitor is one of a trench capacitor, a stacked capacitor, a metal capacitor, a HSG capacitor and a container capacitor.
125. The pixel cell according to claim 122 , wherein said storage capacitor is a flat plate capacitor including a dielectric layer between said first and second electrodes.
126. The pixel cell according to claim 125 , wherein said first and second electrodes are independently selected from the group consisting of doped polysilicon, hemispherical grained polysilicon, TiN, poly/WSix, polyTiSi2, and poly/WNx/W.
127. The pixel cell according to claim 122 , further comprising a reset transistor having a gate electrically connected to said first doped region.
128. The pixel cell according to claim 122 , further comprising a source follower transistor having a gate electrically connected to said first doped region.
129. The pixel cell according to claim 128 , further comprising a row select transistor electrically connected to said source follower transistor to selectively output a signal from said source follower transistor.
130. The pixel cell according to claim 122 , wherein said first doped region is a floating diffusion region.
131. A CMOS imager system comprising:
(i) a processor; and
(ii) a CMOS imaging device coupled to said processor, said CMOS imaging device comprising:
a pixel cell array, at least one pixel cell of the array comprising:
a field oxide region formed in a substrate;
a doped layer of a first conductivity type formed in said substrate and adjacent said field oxide region;
a charge collection region formed in said doped layer;
a first doped region of a second conductivity type formed in said doped layer adjacent said charge collection region; and
a charge storage capacitor formed at least partially overlying said field oxide region.
132. The system according to claim 131 , wherein said storage capacitor is electrically and directly connected to at least one of said first doped region, said charge collection region, and a transistor.
133. The system according to claim 131 , wherein said storage capacitor is formed fully overlying said field oxide region.
134. The system according to claim 131 , wherein said storage capacitor is one of a trench capacitor, a stacked capacitor, a metal capacitor, a HSG capacitor, a container capacitor and a flat plate capacitor.
135. The system according to claim 131 , further comprising a transfer transistor for transferring charge accumulated in said charge collection region to said first doped region, wherein a gate of said transfer transistor is formed adjacent said charge collection region.
136. The system according to claim 135 , wherein an electrode of said storage capacitor is electrically connected to the gate of said transfer transistor.
137. The system according to claim 135 , further comprising a source follower transistor for outputting charge accumulated in said first doped region which has been transferred to said first doped region, wherein a gate of said source follower transistor is formed adjacent said first doped region.
138. The system according to claim 137 , wherein an electrode of said storage capacitor is electrically connected to the gate of said source follower transistor.
139. The system according to claim 131 , further comprising a row select transistor, wherein a gate of said row select transistor is electrically connected to an electrode of said storage capacitor.
140. The system according to claim 131 , further comprising a reset transistor, wherein a gate of said reset transistor is electrically connected to an electrode of said storage capacitor.
141. The system according to claim 131 , further comprising a global shutter transistor, wherein a gate of said global shutter transistor is electrically connected to an electrode of said storage capacitor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/349,968 US20090179296A1 (en) | 2002-11-26 | 2009-01-07 | Cmos imager pixel designs |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/303,897 US6960796B2 (en) | 2002-11-26 | 2002-11-26 | CMOS imager pixel designs with storage capacitor |
US11/165,490 US7102180B2 (en) | 2002-11-26 | 2005-06-24 | CMOS imager pixel designs |
US11/488,845 US7525134B2 (en) | 2002-11-26 | 2006-07-19 | CMOS imager pixel designs |
US12/349,968 US20090179296A1 (en) | 2002-11-26 | 2009-01-07 | Cmos imager pixel designs |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/488,845 Continuation US7525134B2 (en) | 2002-11-26 | 2006-07-19 | CMOS imager pixel designs |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090179296A1 true US20090179296A1 (en) | 2009-07-16 |
Family
ID=32325084
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/303,897 Expired - Lifetime US6960796B2 (en) | 2002-11-26 | 2002-11-26 | CMOS imager pixel designs with storage capacitor |
US10/660,565 Expired - Lifetime US7531379B2 (en) | 2002-11-26 | 2003-09-12 | Method of forming CMOS imager with capacitor structures |
US11/165,490 Expired - Lifetime US7102180B2 (en) | 2002-11-26 | 2005-06-24 | CMOS imager pixel designs |
US11/488,845 Expired - Lifetime US7525134B2 (en) | 2002-11-26 | 2006-07-19 | CMOS imager pixel designs |
US12/349,968 Abandoned US20090179296A1 (en) | 2002-11-26 | 2009-01-07 | Cmos imager pixel designs |
Family Applications Before (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/303,897 Expired - Lifetime US6960796B2 (en) | 2002-11-26 | 2002-11-26 | CMOS imager pixel designs with storage capacitor |
US10/660,565 Expired - Lifetime US7531379B2 (en) | 2002-11-26 | 2003-09-12 | Method of forming CMOS imager with capacitor structures |
US11/165,490 Expired - Lifetime US7102180B2 (en) | 2002-11-26 | 2005-06-24 | CMOS imager pixel designs |
US11/488,845 Expired - Lifetime US7525134B2 (en) | 2002-11-26 | 2006-07-19 | CMOS imager pixel designs |
Country Status (1)
Country | Link |
---|---|
US (5) | US6960796B2 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2013155145A1 (en) * | 2012-04-10 | 2013-10-17 | Drs Rsta, Inc. | High density capacitor integrated into focal plane array processing flow |
US9012966B2 (en) * | 2012-11-21 | 2015-04-21 | Qualcomm Incorporated | Capacitor using middle of line (MOL) conductive layers |
CN105762160A (en) * | 2016-02-19 | 2016-07-13 | 上海集成电路研发中心有限公司 | Backside illumination global pixel unit structure and preparation method thereof |
US12094891B2 (en) | 2020-07-13 | 2024-09-17 | Drs Network & Imaging Systems, Llc | High-density capacitor for focal plane arrays |
Families Citing this family (67)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7528643B2 (en) | 2003-02-12 | 2009-05-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, electronic device having the same, and driving method of the same |
JP2005005573A (en) * | 2003-06-13 | 2005-01-06 | Fujitsu Ltd | Image pickup device |
US7071505B2 (en) * | 2003-06-16 | 2006-07-04 | Micron Technology, Inc. | Method and apparatus for reducing imager floating diffusion leakage |
US6780666B1 (en) * | 2003-08-07 | 2004-08-24 | Micron Technology, Inc. | Imager photo diode capacitor structure with reduced process variation sensitivity |
WO2005083790A1 (en) | 2004-02-27 | 2005-09-09 | Texas Instruments Japan Limited | Solid-state imagine device, line sensor, optical sensor, and method for operating solid-state imaging device |
KR100596751B1 (en) * | 2004-04-28 | 2006-07-04 | 매그나칩 반도체 유한회사 | Chip scale image sensor and method of fabricating the same |
US7498188B2 (en) * | 2004-09-02 | 2009-03-03 | Aptina Imaging Corporation | Contacts for CMOS imagers and method of formation |
KR100647482B1 (en) * | 2004-09-16 | 2006-11-23 | 삼성전자주식회사 | Semiconductor Device and Method of Manufacturing the same |
JP4285388B2 (en) * | 2004-10-25 | 2009-06-24 | セイコーエプソン株式会社 | Solid-state imaging device |
US7847847B2 (en) * | 2005-01-27 | 2010-12-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure for CMOS image sensor with a plurality of capacitors |
KR100612564B1 (en) * | 2005-02-24 | 2006-08-11 | 매그나칩 반도체 유한회사 | Image sensor for reducing partition noise |
US7718459B2 (en) * | 2005-04-15 | 2010-05-18 | Aptina Imaging Corporation | Dual conversion gain pixel using Schottky and ohmic contacts to the floating diffusion region and methods of fabrication and operation |
KR100725366B1 (en) * | 2005-09-27 | 2007-06-07 | 삼성전자주식회사 | Image Sensor having dual gate pattern and method of manufacturing the same |
KR100720505B1 (en) * | 2005-09-28 | 2007-05-22 | 동부일렉트로닉스 주식회사 | CMOS image sensor and method for manufacturing the same |
KR100748336B1 (en) * | 2005-10-05 | 2007-08-09 | 매그나칩 반도체 유한회사 | Cmos image sensor |
KR100752182B1 (en) * | 2005-10-12 | 2007-08-24 | 동부일렉트로닉스 주식회사 | CMOS image sensor and method for manufacturing the same |
KR100728644B1 (en) * | 2005-12-22 | 2007-06-14 | 매그나칩 반도체 유한회사 | Method for manufacturing the cmos image sensor |
US20070161214A1 (en) | 2006-01-06 | 2007-07-12 | International Business Machines Corporation | High k gate stack on III-V compound semiconductors |
US7649559B2 (en) * | 2006-08-30 | 2010-01-19 | Aptina Imaging Corporation | Amplifier offset cancellation devices, systems, and methods |
US7791010B2 (en) * | 2006-11-01 | 2010-09-07 | International Business Machines Corporation | CMOS image sensor having a third FET device with the gate terminal coupled to the diffusion region of a first FET device, the second terminal coupled to a column signal line, and the first terminal coupled to a row select signal |
US7692130B2 (en) * | 2006-11-01 | 2010-04-06 | International Business Machines Corporation | CMOS imaging sensor having a third FET device with a gate terminal coupled to a second diffusion region of a first FET device and a first terminal coupled to a row select signal |
US7944020B1 (en) * | 2006-12-22 | 2011-05-17 | Cypress Semiconductor Corporation | Reverse MIM capacitor |
KR100922931B1 (en) * | 2006-12-27 | 2009-10-22 | 동부일렉트로닉스 주식회사 | CMOS image sensor and method for fabricating the same |
US7427790B2 (en) * | 2007-01-19 | 2008-09-23 | Eastman Kodak Company | Image sensor with gain control |
US7459668B2 (en) * | 2007-03-06 | 2008-12-02 | Micron Technology, Inc. | Method, apparatus, and system to reduce ground resistance in a pixel array |
US7642608B2 (en) * | 2007-03-09 | 2010-01-05 | Aptina Imaging Corporation | Dual isolation for image sensors |
US7724293B2 (en) * | 2007-03-12 | 2010-05-25 | Aptina Imaging Corporation | Multi-purpose image sensor circuits, imager, system and method of operation |
US8159585B2 (en) | 2007-05-01 | 2012-04-17 | Omnivision Technologies, Inc. | Image sensor pixel with gain control |
US7768047B2 (en) * | 2007-05-10 | 2010-08-03 | Micron Technology, Inc. | Imager element, device and system with recessed transfer gate |
KR100885494B1 (en) * | 2007-06-05 | 2009-02-24 | 삼성전자주식회사 | Method of fabricating a image device having a capacitor and image device fabricated thereby |
US7642580B2 (en) * | 2007-06-20 | 2010-01-05 | Apitina Imaging Corporation | Imager pixel structure and circuit |
DE102007029898B3 (en) * | 2007-06-28 | 2008-08-21 | MAX-PLANCK-Gesellschaft zur Förderung der Wissenschaften e.V. | Semiconductor detector, particularly pn charged coupled device detector, for radiation detection, has guard ring, selection anode arranged within guard ring for reading out radiation |
US20090128991A1 (en) * | 2007-11-21 | 2009-05-21 | Micron Technology, Inc. | Methods and apparatuses for stacked capacitors for image sensors |
US7948535B2 (en) * | 2007-11-30 | 2011-05-24 | International Business Machines Corporation | High dynamic range imaging cell with electronic shutter extensions |
US8101978B2 (en) | 2008-02-08 | 2012-01-24 | Omnivision Technologies, Inc. | Circuit and photo sensor overlap for backside illumination image sensor |
US8482639B2 (en) * | 2008-02-08 | 2013-07-09 | Omnivision Technologies, Inc. | Black reference pixel for backside illuminated image sensor |
US20090201400A1 (en) * | 2008-02-08 | 2009-08-13 | Omnivision Technologies, Inc. | Backside illuminated image sensor with global shutter and storage capacitor |
JP4835710B2 (en) * | 2009-03-17 | 2011-12-14 | ソニー株式会社 | Solid-state imaging device, method for manufacturing solid-state imaging device, driving method for solid-state imaging device, and electronic apparatus |
US20110074996A1 (en) * | 2009-09-29 | 2011-03-31 | Shen Wang | Ccd image sensors with variable output gains in an output circuit |
CN102044548B (en) * | 2009-10-20 | 2013-01-23 | 中芯国际集成电路制造(上海)有限公司 | CMOS (Complementary Metal-Oxide-Semiconductor Transistor) image sensor |
US8233066B2 (en) | 2010-02-18 | 2012-07-31 | Omnivision Technologies, Inc. | Image sensor with improved black level calibration |
WO2011111549A1 (en) | 2010-03-08 | 2011-09-15 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
JP5511541B2 (en) * | 2010-06-24 | 2014-06-04 | キヤノン株式会社 | Solid-state imaging device and driving method of solid-state imaging device |
US20130113768A1 (en) * | 2010-07-27 | 2013-05-09 | Sharp Kabushiki Kaisha | Display device and drive method for same |
US8338856B2 (en) | 2010-08-10 | 2012-12-25 | Omnivision Technologies, Inc. | Backside illuminated image sensor with stressed film |
CN102401906B (en) * | 2010-09-19 | 2014-03-12 | 同方威视技术股份有限公司 | Radiation detector as well as imaging device, electrode structure and image acquiring method thereof |
DE102011101835A1 (en) * | 2011-05-16 | 2012-11-22 | Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg | image sensor |
JP5915031B2 (en) * | 2011-08-31 | 2016-05-11 | ソニー株式会社 | IMAGING DEVICE, IMAGING METHOD, AND ELECTRONIC DEVICE |
US9590119B2 (en) * | 2012-01-13 | 2017-03-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Decoupling capacitor and method of making same |
EP2837028B1 (en) * | 2012-04-10 | 2018-11-07 | DRS RSTA Inc. | High density capacitor integrated into focal plane array processing flow |
US9277147B2 (en) * | 2013-08-23 | 2016-03-01 | Semiconductor Components Industries, Llc | Multimode pixel readout for enhanced dynamic range |
CN103686005A (en) * | 2013-12-24 | 2014-03-26 | 北京交通大学 | Pixel unit circuit with memory and multiple selection output functions |
US10109667B2 (en) * | 2015-10-09 | 2018-10-23 | Semiconductor Energy Laboratory Co., Ltd. | Imaging device, module, and electronic device |
US10056831B2 (en) * | 2016-01-12 | 2018-08-21 | Treehouse Design, Inc. | Filter and method for direct rectification grid-powered power supplies |
TWI588928B (en) * | 2016-05-31 | 2017-06-21 | 致茂電子股份有限公司 | Die pick-up method |
WO2018044453A1 (en) | 2016-08-31 | 2018-03-08 | Micron Technology, Inc. | Memory cells and memory arrays |
US10355002B2 (en) | 2016-08-31 | 2019-07-16 | Micron Technology, Inc. | Memory cells, methods of forming an array of two transistor-one capacitor memory cells, and methods used in fabricating integrated circuitry |
US10079235B2 (en) * | 2016-08-31 | 2018-09-18 | Micron Technology, Inc. | Memory cells and memory arrays |
WO2018044456A1 (en) | 2016-08-31 | 2018-03-08 | Micron Technology, Inc. | Memory cells and memory arrays |
CN110192280A (en) | 2017-01-12 | 2019-08-30 | 美光科技公司 | Memory cell, pair transistor single capacitor memory cell array, the method for forming pair transistor single capacitor memory cell array and the method for manufacturing integrated circuit |
JP2020068289A (en) * | 2018-10-24 | 2020-04-30 | キヤノン株式会社 | Photoelectric conversion device, imaging system, mobile body, and semiconductor chip for lamination |
CN109449175B (en) * | 2018-11-09 | 2021-04-02 | 德淮半导体有限公司 | Pixel unit circuit, pixel unit structure and forming method thereof |
US11069728B2 (en) * | 2019-02-15 | 2021-07-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Low noise vertical gate device structure |
CN110400793A (en) * | 2019-07-22 | 2019-11-01 | 上海华力微电子有限公司 | The structure of High Density Stacked capacitor is embedded in a kind of big pixel imaging sensor |
US20230017723A1 (en) * | 2021-07-16 | 2023-01-19 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method of the same |
WO2023210203A1 (en) * | 2022-04-28 | 2023-11-02 | ソニーセミコンダクタソリューションズ株式会社 | Solid-state imaging device |
WO2023210194A1 (en) * | 2022-04-28 | 2023-11-02 | ソニーセミコンダクタソリューションズ株式会社 | Solid-state imaging device |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4532549A (en) * | 1982-03-15 | 1985-07-30 | Hitachi, Ltd. | Solid-state imaging device with high quasi-signal sweep-out efficiency and high signal charge transfer efficiency |
US4886977A (en) * | 1986-11-11 | 1989-12-12 | Canon Kabushiki Kaisha | Photoelectric converter provided with voltage dividing means |
US5461425A (en) * | 1994-02-15 | 1995-10-24 | Stanford University | CMOS image sensor with pixel level A/D conversion |
US5841159A (en) * | 1995-04-13 | 1998-11-24 | Eastman Kodak Company | Active pixel sensor integrated with a photocapacitor |
US5898209A (en) * | 1994-06-30 | 1999-04-27 | Sony Corporation | Semiconductor photo sensor |
US5965875A (en) * | 1998-04-24 | 1999-10-12 | Foveon, Inc. | Color separation in an active pixel cell imaging array using a triple-well structure |
US6150683A (en) * | 1997-06-27 | 2000-11-21 | Foveon, Inc. | CMOS-based color pixel with reduced noise in the blue signal |
US6204524B1 (en) * | 1999-07-14 | 2001-03-20 | Micron Technology, Inc. | CMOS imager with storage capacitor |
US20010006238A1 (en) * | 1999-12-28 | 2001-07-05 | Jin-Su Han | Image sensor incorporating therein a capacitor structure and method for the manufacture thereof |
US6262703B1 (en) * | 1998-11-18 | 2001-07-17 | Agilent Technologies, Inc. | Pixel cell with integrated DC balance circuit |
US20010015831A1 (en) * | 2000-02-22 | 2001-08-23 | Stefan Lauxtermann | Method for operating a CMOS image sensor |
US6300662B1 (en) * | 1996-10-01 | 2001-10-09 | Analog Devices, Inc. | Electronic programmable read-only-memory including a charge storage capacitor coupled to the gate electrode |
US6310366B1 (en) * | 1999-06-16 | 2001-10-30 | Micron Technology, Inc. | Retrograde well structure for a CMOS imager |
US6326652B1 (en) * | 1999-06-18 | 2001-12-04 | Micron Technology, Inc., | CMOS imager with a self-aligned buried contact |
US20030146389A1 (en) * | 2000-02-02 | 2003-08-07 | Falko Busse | Sensor and method of operating the sensor |
US6741283B1 (en) * | 1997-11-13 | 2004-05-25 | Foveon, Inc. | Intra-pixel frame storage element, array, and electronic shutter method suitable for electronic still camera applications |
US6744084B2 (en) * | 2002-08-29 | 2004-06-01 | Micro Technology, Inc. | Two-transistor pixel with buried reset channel and method of formation |
-
2002
- 2002-11-26 US US10/303,897 patent/US6960796B2/en not_active Expired - Lifetime
-
2003
- 2003-09-12 US US10/660,565 patent/US7531379B2/en not_active Expired - Lifetime
-
2005
- 2005-06-24 US US11/165,490 patent/US7102180B2/en not_active Expired - Lifetime
-
2006
- 2006-07-19 US US11/488,845 patent/US7525134B2/en not_active Expired - Lifetime
-
2009
- 2009-01-07 US US12/349,968 patent/US20090179296A1/en not_active Abandoned
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4532549A (en) * | 1982-03-15 | 1985-07-30 | Hitachi, Ltd. | Solid-state imaging device with high quasi-signal sweep-out efficiency and high signal charge transfer efficiency |
US4886977A (en) * | 1986-11-11 | 1989-12-12 | Canon Kabushiki Kaisha | Photoelectric converter provided with voltage dividing means |
US5461425A (en) * | 1994-02-15 | 1995-10-24 | Stanford University | CMOS image sensor with pixel level A/D conversion |
US5898209A (en) * | 1994-06-30 | 1999-04-27 | Sony Corporation | Semiconductor photo sensor |
US5841159A (en) * | 1995-04-13 | 1998-11-24 | Eastman Kodak Company | Active pixel sensor integrated with a photocapacitor |
US6300662B1 (en) * | 1996-10-01 | 2001-10-09 | Analog Devices, Inc. | Electronic programmable read-only-memory including a charge storage capacitor coupled to the gate electrode |
US6150683A (en) * | 1997-06-27 | 2000-11-21 | Foveon, Inc. | CMOS-based color pixel with reduced noise in the blue signal |
US6741283B1 (en) * | 1997-11-13 | 2004-05-25 | Foveon, Inc. | Intra-pixel frame storage element, array, and electronic shutter method suitable for electronic still camera applications |
US5965875A (en) * | 1998-04-24 | 1999-10-12 | Foveon, Inc. | Color separation in an active pixel cell imaging array using a triple-well structure |
US6262703B1 (en) * | 1998-11-18 | 2001-07-17 | Agilent Technologies, Inc. | Pixel cell with integrated DC balance circuit |
US6310366B1 (en) * | 1999-06-16 | 2001-10-30 | Micron Technology, Inc. | Retrograde well structure for a CMOS imager |
US6326652B1 (en) * | 1999-06-18 | 2001-12-04 | Micron Technology, Inc., | CMOS imager with a self-aligned buried contact |
US6429470B1 (en) * | 1999-07-14 | 2002-08-06 | Micron Technology, Inc. | CMOS imager with storage capacitor |
US6204524B1 (en) * | 1999-07-14 | 2001-03-20 | Micron Technology, Inc. | CMOS imager with storage capacitor |
US20010006238A1 (en) * | 1999-12-28 | 2001-07-05 | Jin-Su Han | Image sensor incorporating therein a capacitor structure and method for the manufacture thereof |
US20030146389A1 (en) * | 2000-02-02 | 2003-08-07 | Falko Busse | Sensor and method of operating the sensor |
US20010015831A1 (en) * | 2000-02-22 | 2001-08-23 | Stefan Lauxtermann | Method for operating a CMOS image sensor |
US6744084B2 (en) * | 2002-08-29 | 2004-06-01 | Micro Technology, Inc. | Two-transistor pixel with buried reset channel and method of formation |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2013155145A1 (en) * | 2012-04-10 | 2013-10-17 | Drs Rsta, Inc. | High density capacitor integrated into focal plane array processing flow |
US8895343B2 (en) | 2012-04-10 | 2014-11-25 | Drs Rsta, Inc. | High density capacitor integrated into focal plane array processing flow |
US10121912B2 (en) | 2012-04-10 | 2018-11-06 | Drs Network & Imaging Systems, Llc | High density capacitor integrated into focal plane array processing flow |
US9012966B2 (en) * | 2012-11-21 | 2015-04-21 | Qualcomm Incorporated | Capacitor using middle of line (MOL) conductive layers |
US9496254B2 (en) | 2012-11-21 | 2016-11-15 | Qualcomm Incorporated | Capacitor using middle of line (MOL) conductive layers |
CN105762160A (en) * | 2016-02-19 | 2016-07-13 | 上海集成电路研发中心有限公司 | Backside illumination global pixel unit structure and preparation method thereof |
US12094891B2 (en) | 2020-07-13 | 2024-09-17 | Drs Network & Imaging Systems, Llc | High-density capacitor for focal plane arrays |
Also Published As
Publication number | Publication date |
---|---|
US7525134B2 (en) | 2009-04-28 |
US7102180B2 (en) | 2006-09-05 |
US7531379B2 (en) | 2009-05-12 |
US20040099886A1 (en) | 2004-05-27 |
US20050258457A1 (en) | 2005-11-24 |
US20060273352A1 (en) | 2006-12-07 |
US20040104413A1 (en) | 2004-06-03 |
US6960796B2 (en) | 2005-11-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6960796B2 (en) | CMOS imager pixel designs with storage capacitor | |
US6852591B2 (en) | Method of forming CMOS imager with storage capacitor | |
US7091059B2 (en) | Method of forming a photosensor comprising a plurality of trenches | |
US6500692B1 (en) | Method of making trench photosensor for a CMOS imager | |
US7037771B2 (en) | CMOS imager with a self-aligned buried contact | |
US6835637B2 (en) | Multi-layered gate for a CMOS imager | |
US7655494B2 (en) | Trench photosensor for a CMOS imager | |
US7115923B2 (en) | Imaging with gate controlled charge storage | |
US6927090B2 (en) | Method for forming a contact line and buried contact line in a CMOS imager | |
US6967121B2 (en) | Buried channel CMOS imager and method of forming same | |
US8105864B2 (en) | Method of forming barrier regions for image sensors | |
US8105858B2 (en) | CMOS imager having a nitride dielectric |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |