US20080116792A1 - Organic light emitting diode display and manufacturing method thereof - Google Patents
Organic light emitting diode display and manufacturing method thereof Download PDFInfo
- Publication number
- US20080116792A1 US20080116792A1 US12/022,809 US2280908A US2008116792A1 US 20080116792 A1 US20080116792 A1 US 20080116792A1 US 2280908 A US2280908 A US 2280908A US 2008116792 A1 US2008116792 A1 US 2008116792A1
- Authority
- US
- United States
- Prior art keywords
- light emitting
- organic light
- electrode
- emitting diode
- diode display
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title description 10
- 239000000872 buffer Substances 0.000 claims abstract description 38
- 229910052804 chromium Inorganic materials 0.000 claims description 15
- 239000000463 material Substances 0.000 claims description 12
- 229910052782 aluminium Inorganic materials 0.000 claims description 8
- 239000011368 organic material Substances 0.000 claims description 8
- 239000010409 thin film Substances 0.000 claims description 3
- 239000012780 transparent material Substances 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 116
- 239000010408 film Substances 0.000 description 49
- 239000004065 semiconductor Substances 0.000 description 47
- 239000004020 conductor Substances 0.000 description 41
- 238000002161 passivation Methods 0.000 description 36
- 229910052751 metal Inorganic materials 0.000 description 30
- 239000002184 metal Substances 0.000 description 30
- 229910045601 alloy Inorganic materials 0.000 description 22
- 239000000956 alloy Substances 0.000 description 22
- 239000012212 insulator Substances 0.000 description 19
- 238000003860 storage Methods 0.000 description 17
- 239000012535 impurity Substances 0.000 description 15
- 229910021417 amorphous silicon Inorganic materials 0.000 description 14
- 239000000758 substrate Substances 0.000 description 14
- 238000005192 partition Methods 0.000 description 12
- 239000011229 interlayer Substances 0.000 description 11
- 239000011159 matrix material Substances 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 9
- 229910052750 molybdenum Inorganic materials 0.000 description 8
- 229910052719 titanium Inorganic materials 0.000 description 8
- 230000000903 blocking effect Effects 0.000 description 7
- 238000000034 method Methods 0.000 description 6
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 229910052715 tantalum Inorganic materials 0.000 description 6
- 229910052721 tungsten Inorganic materials 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 238000001459 lithography Methods 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 229910052709 silver Inorganic materials 0.000 description 5
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 4
- 229910052737 gold Inorganic materials 0.000 description 4
- 238000002347 injection Methods 0.000 description 4
- 239000007924 injection Substances 0.000 description 4
- 229910052759 nickel Inorganic materials 0.000 description 4
- 229910052697 platinum Inorganic materials 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 229920005591 polysilicon Polymers 0.000 description 4
- 239000003870 refractory metal Substances 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 238000004299 exfoliation Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 239000004033 plastic Substances 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- -1 Al—Nd) Substances 0.000 description 2
- 206010034972 Photosensitivity reaction Diseases 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 230000036211 photosensitivity Effects 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 2
- 229910001316 Ag alloy Inorganic materials 0.000 description 1
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 229910001182 Mo alloy Inorganic materials 0.000 description 1
- 229910004205 SiNX Inorganic materials 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000005566 electron beam evaporation Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 230000005281 excited state Effects 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 230000005283 ground state Effects 0.000 description 1
- 230000005525 hole transport Effects 0.000 description 1
- 238000007641 inkjet printing Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000007733 ion plating Methods 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000000049 pigment Substances 0.000 description 1
- 238000009832 plasma treatment Methods 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B33/00—Electroluminescent light sources
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B33/00—Electroluminescent light sources
- H05B33/10—Apparatus or processes specially adapted to the manufacture of electroluminescent light sources
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K50/00—Organic light-emitting devices
- H10K50/80—Constructional details
- H10K50/805—Electrodes
- H10K50/81—Anodes
- H10K50/818—Reflective anodes, e.g. ITO combined with thick metallic layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K50/00—Organic light-emitting devices
- H10K50/80—Constructional details
- H10K50/805—Electrodes
- H10K50/82—Cathodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/1201—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/80—Constructional details
- H10K59/805—Electrodes
- H10K59/8051—Anodes
- H10K59/80518—Reflective anodes, e.g. ITO combined with thick metallic layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/80—Constructional details
- H10K59/805—Electrodes
- H10K59/8052—Cathodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/122—Pixel-defining structures or layers, e.g. banks
Definitions
- the present disclosure relates to an organic light emitting diode display and manufacturing method thereof, and more particularly to an organic light emitting diode display having a stress buffer.
- An organic light emitting diode (OLED) display is a self emissive display device, which displays images by exciting an emissive organic material to emit light.
- the OLED display includes an anode (i.e., hole injection electrode), a cathode (i.e., electron injection electrode), and an organic light emission layer interposed therebetween. When the holes and the electrons are injected into the light emission layer, they recombine to form excitons, which emit light when they change from an excited state to a ground state.
- a plurality of pixels of the OLED display each of the plurality of pixels including an anode, a cathode, and a light emission layer, are arranged in a matrix and driven in passive matrix (or simple matrix) addressing or active matrix addressing.
- a passive matrix type OLED display includes a plurality of anode lines, a plurality of cathode lines intersecting the anode lines, and a plurality of pixels. Each of the plurality of pixels includes a light emission layer. In the passive matrix type OLED display, light emission of a pixel located at the intersection of selected signal lines occurs when one of the anode lines and one of the cathode lines are selected.
- the active matrix type OLED display includes a plurality of pixels.
- Each of the plurality of pixels in the active matrix type OLED includes a switching transistor, a driving transistor, a storage capacitor, an anode, a cathode, and a light emission layer.
- the active matrix type OLED display further includes a plurality of gate lines transmitting gate signals and a plurality of data lines transmitting data voltages.
- the switching transistor is connected to one of the gate lines and one of the data lines, and transmits the data voltage from the data line in response to the gate signal.
- the driving transistor receives the data voltage from the switching transistor and drives a current having a magnitude determined based on the data voltage.
- the current from the driving transistor enters the light emission layer to cause light emission having an intensity based on the current.
- the storage capacitor is connected to the data voltage to maintain the data voltage.
- a gray scaling of the active matrix type OLED display is accomplished by controlling the data voltages to adjust the current driven by the driving transistor.
- the color representation of the OLED display is obtained by providing red, green and blue light emission layers.
- the OLED display includes top emission type and bottom emission type based on a light emitting direction.
- the top emission type OLED display includes a transparent cathode made of, for example, indium tin oxide (ITO) or indium zinc oxide (IZO) and an opaque anode.
- the bottom emission type OLED display includes an opaque cathode and a transparent anode. Positions of the anode and the cathode can be altered.
- the anode and cathode electrodes of an OLED display can be formed on an insulating layer that includes a flat surface for step coverage.
- the electrodes contacting the insulating layer can be cracked during a manufacturing process. The crack can also expand into the insulating layer, thereby reducing the productivity of OLED display.
- an organic light emitting diode display includes an insulating layer, a stress buffer disposed on the insulating layer, a first electrode disposed on the stress buffer, an organic light emitting member disposed on the first electrode, and a second electrode disposed on the organic light emitting member.
- the insulating layer may include an organic material that may be hardened by heat.
- the stress buffer may have a thermal expansion coefficient between a thermal expansion coefficient of the insulating layer and a thermal expansion coefficient of the first electrode.
- the stress buffer may include at least one of ITO, IZO, or Mo and the first electrode may include at least one of Cr, Al, or Ag.
- the stress buffer may include at least one of Si, W, or Mo.
- the stress buffer may include at least one of Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, or Cu.
- the stress buffer may include at least one of Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, Cu, or Mn.
- the first electrode may include a reflective material and the second electrode may include a transparent material.
- the organic light emitting diode display may further include a third electrode disposed between the first electrode and the organic light emitting member and having a higher work function than the first electrode.
- the third electrode may include ITO or IZO.
- the stress buffer may have substantially the same planar shape as the first electrode.
- the organic light emitting diode display may further include a gate line transmitting a gate signal, a data line transmitting a data signal, a driving voltage line transmitting a driving voltage, a switching transistor coupled to the gate line and the data line, and a driving transistor coupled to the switching transistor, the driving voltage line, and the first electrode.
- the organic light emitting diode display may further include a connecting member disposed on the insulating layer and connecting the switching transistor and the driving transistor.
- an organic light emitting diode display includes a thin film transistor, an insulating layer disposed on the thin film transistor, a conductive member disposed on the insulating layer, a first electrode disposed on the conductive member, an organic light emitting member disposed on the first electrode, and a second electrode disposed on the organic light emitting member, wherein the conductive member has a thermal expansion coefficient between a thermal expansion coefficient of the insulating layer and a thermal expansion coefficient of the first electrode.
- the insulating layer may include an organic material hardened by heat.
- the conductive member may include at least one of ITO, IZO, or Mo and the first electrode may include at least one of Cr, Al, or Ag.
- a method of manufacturing an organic light emitting diode display includes forming an insulating layer, forming a stress buffer on the insulating layer, forming a first electrode on the stress buffer, forming an organic light emitting member on the first electrode, and forming a second electrode on the organic light emitting member.
- the method may further include hardening the insulating layer at a temperature of about 200° C. to about 300° C.
- FIG. 1 is a layout view of an OLED display according to an embodiment of the present invention
- FIGS. 2 and 3 are sectional views of the OLED display shown in FIG. 1 taken along the lines II-II′ and III-III′, respectively;
- FIGS. 4, 6 , 8 , 10 , 12 , 14 , 16 and 18 are layout views of intermediate steps of manufacturing an OLED display shown in FIGS. 1-3 according to an embodiment of the present invention
- FIGS. 5A and 5B are sectional views of the OLED display shown in FIG. 4 taken along the lines VA-VA′ and VB-VB′, respectively;
- FIGS. 7A and 7B are sectional views of the OLED display shown in FIG. 6 taken along the lines VIIA-VIIA′ and VIIB-VIIB′, respectively;
- FIGS. 9A and 9B are sectional views of the OLED display shown in FIG. 8 taken along the lines IXA-IXA′ and IXB-IXB′, respectively;
- FIGS. 11A and 11B are sectional views of the OLED display shown in FIG. 10 taken along the lines XIA-XIA′ and XIB-XIB′, respectively;
- FIGS. 13A and 13B are sectional views of the OLED display shown in FIG. 12 taken along the lines XIIIA-XIIIA′ and XIIIB-XIIIB′, respectively;
- FIGS. 15A and 15B are sectional views of the OLED display shown in FIG. 14 taken along the lines XVA-XVA′ and XVB-XVB′, respectively;
- FIGS. 17A and 17B are sectional views of the OLED display shown in FIG. 16 taken along the lines XVIIA-XVIIA′ and XVIIB-XVIIB′, respectively;
- FIGS. 19A and 19B are sectional views of the OLED display shown in FIG. 18 taken along the lines XIXA-XIXA′ and XIXB-XIXB′;
- FIG. 20 is a layout view of an OLED display according to an embodiment of the present invention.
- FIGS. 21 and 22 are sectional views of the OLED display shown in FIG. 20 taken along the lines XXI-XXI′ and XXII-XXII′, respectively;
- FIGS. 23, 25 , 27 , 29 , 31 and 33 are layout views of intermediate steps of manufacturing an OLED display shown in FIGS. 20-22 according to an embodiment of the present invention.
- FIGS. 24A and 24B are sectional views of the OLED display shown in FIG. 23 taken along the lines XXIVA-XXIVA′ and XXIVB-XXIVB′, respectively;
- FIGS. 26A and 26B are sectional views of the OLED display shown in FIG. 25 taken along the lines XXVIA-XXVIA′ and XXVIB-XXVIB′, respectively;
- FIGS. 28A and 28B are sectional views of the OLED display shown in FIG. 27 taken along the lines XXVIIIA-XXVIIIA′ and XXVIIIB-XXVIIIB′, respectively;
- FIGS. 30A and 30B are sectional views of the OLED display shown in FIG. 29 taken along the lines XXXA-XXXA′ and XXXB-XXXB′, respectively;
- FIGS. 32A and 32B are sectional views of the OLED display shown in FIG. 31 taken along the lines XXXIIA-XXXIIA′ and XXXIIB-XXXIIB′, respectively;
- FIGS. 34A and 34B are sectional views of the OLED display shown in FIG. 33 taken along the lines XXXIVA-XXXIVA′ and XXXIVB-XXXIVB′, respectively.
- FIG. 1 is a layout view of an OLED display according to an embodiment of the present invention.
- FIGS. 2 and 3 are sectional views of the OLED display shown in FIG. 1 taken along the lines II-II′ and III-III′, respectively.
- a blocking film 111 comprising, for example, silicon nitride (SiNx) or silicon oxide (SiOx) is formed on an insulating substrate 110 .
- the insulating substrate 110 comprises, for example, transparent glass or plastic.
- the blocking film 111 may comprise a dual-layered structure.
- a plurality of pairs of first and second semiconductor islands 151 a and 151 b comprising, for example, polysilicon are formed on the blocking film 111 .
- Each of the semiconductor islands 151 a and 151 b includes a plurality of extrinsic regions containing N type or P type conductive impurity and at least one intrinsic region hardly containing conductive impurity.
- the first semiconductor island 151 a includes extrinsic regions including first source/drain regions 153 a and 155 a and an intermediate region 1535 .
- the first source/drain regions 153 a and 155 a and the intermediate region 1535 are doped with N type conductive impurity and separated from one another.
- Intrinsic regions of the first semiconductor island 151 a include a pair of first channel regions 154 a 1 and 154 a 2 disposed between the extrinsic regions 153 a , 1535 and 155 a.
- extrinsic regions include second source/drain regions 153 b and 155 b , which are doped with P type conductive impurity and separated from one another.
- Intrinsic regions include a second channel region 154 b disposed between the second source/drain regions 153 b and 155 b and a storage region 157 .
- the storage region 157 extends upward from the second source/drain region 153 b.
- the extrinsic regions may further include lightly doped regions (not shown) disposed between the channel regions 154 a 1 , 154 a 2 and 154 b and the source/drain regions 153 a , 155 a , 153 b and 155 b .
- the lightly doped regions may be substituted with offset regions that contain substantially no impurity.
- the extrinsic regions 153 a and 155 a of the first semiconductor islands 151 a can be doped with P type conductive impurity, while the extrinsic regions 153 b and 155 b of the second semiconductor islands 151 b are doped with N type conductive impurity.
- P type conductive impurity are boron (B) and gallium (Ga) and those of N type conductive impurity are phosphorous (P) and arsenic (As).
- a gate insulating layer 140 comprising, for example, silicon nitride or silicon oxide is formed on the semiconductor islands 151 a and 151 b and the blocking film 111 .
- a plurality of gate conductors include a plurality of gate lines 121 comprising first control electrodes 124 a and a plurality of second control electrodes 124 b . The plurality of gate conductors are formed on the gate insulating layer 140 .
- the gate lines 121 for transmitting gate signals extend substantially in a transverse direction.
- the first control electrodes 124 a project upward from the gate line 121 and intersect the first semiconductor islands 151 a for overlapping the first channel regions 154 a 1 and 154 a 2 .
- Each gate line 121 may include an end portion having a large area for contacting another layer or an external driving circuit.
- the gate lines 121 may extend to be connected to a gate driving circuit (not shown) for generating the gate signals, which may be integrated on the substrate 110 .
- the second control electrodes 124 b are separated from the gate lines 121 and overlap the second channel regions 154 b .
- the second control electrodes 124 b extend to form storage electrodes 127 overlapping the storage regions 157 of the second semiconductor islands 151 b.
- the gate conductors 121 and 124 b can be made of, for example, Al containing metal such as Al and Al alloy (e.g. Al—Nd), Ag containing metal such as Ag and Ag alloy, Cu containing metal such as Cu and Cu alloy, Mo containing metal such as Mo and Mo alloy, Cr, Ta, Ti, etc.
- the gate conductors 121 and 124 b may have a multi-layered structure including two films having different physical characteristics. One of the two films can comprise a low resistivity metal including Al containing metal, Ag containing metal, and Cu containing metal for reducing signal delay or voltage drop.
- the other film can comprise a material such as Mo containing metal, Cr, Ta, or Ti, which has good physical, chemical, and electrical contact characteristics with other materials such as indium tin oxide (ITO) or indium zinc oxide (IZO).
- ITO indium tin oxide
- IZO indium zinc oxide
- Examples of a combination of the two films are a lower Cr film and an upper Al (alloy) film and a lower Al (alloy) film and an upper Mo (alloy) film.
- the gate conductors 121 and 124 b may comprise other various metals or conductors.
- the lateral sides of the gate conductors 121 and 124 b are inclined to a surface of the substrate 110 , and the inclination angle thereof ranges about 30° to about 80°.
- the interlayer insulating film 160 is formed on the gate conductors 121 and 124 b .
- the interlayer insulating film 160 can comprise, for example, an inorganic insulator such as silicon nitride and silicon oxide, an organic insulator, or a low dielectric insulator.
- the organic insulator or the low dielectric insulator preferably has a dielectric constant less than about 4.0 and includes a-Si:C:O and a-Si:O:F formed by plasma enhanced chemical vapor deposition (PECVD).
- PECVD plasma enhanced chemical vapor deposition
- the organic insulator for the interlayer insulation 160 may have photosensitivity.
- the interlayer insulation 160 may have a flat surface.
- the interlayer insulating film 160 has a plurality of contact holes 164 exposing the second control electrodes 124 b .
- the interlayer insulating film 160 and the gate insulating layer 140 have a plurality of contact holes 163 a , 163 b , 165 a and 165 b exposing the source/drain regions 153 a , 153 b , 155 a and 155 b.
- a plurality of data conductors including a plurality of data lines 171 , a plurality of driving voltage lines 172 , and a plurality of first and second output electrodes 175 a and 175 b are formed on the interlayer insulating film 160 .
- the data lines 171 for transmitting data signals extend substantially in a longitudinal direction and intersect the gate lines 121 .
- Each data line 171 includes a plurality of first input electrodes 173 a connected to the first source/drain regions 153 a through the contact holes 163 a .
- Each data line 171 may include an end portion having a large area for contacting another layer or an external driving circuit.
- the data lines 171 may extend to be directly connected to a data driving circuit (not shown) for generating data signals, which may be integrated on the substrate 110 .
- the driving voltage lines 172 for transmitting driving voltages extend substantially in the longitudinal direction and intersect the gate lines 121 .
- Each driving voltage line 172 includes a plurality of second input electrodes 173 b connected to the second source/drain regions 153 b through the contact holes 163 b .
- the driving voltage lines 171 overlap the storage electrodes 127 and they may be connected to each other.
- the first output electrodes 175 a are separated from the data lines 171 and the driving voltage lines 172 .
- the first output electrodes 175 a are connected to the first source/drain regions 155 a through the contact holes 165 a and to the second control electrodes 124 b through the contact hole 164 .
- the second output electrodes 175 b are separated from the data lines 171 , the driving voltage lines 172 , and the first output electrodes 175 a .
- the second output electrodes 175 b are connected to the second source/drain regions 155 b through the contact holes 165 b.
- the data conductors 171 , 172 , 175 a and 175 b comprise, for example, a refractory metal including Mo, Cr, Ti, Ta or alloys thereof. They may have a multi-layered structure preferably including a refractory metal film and a low resistivity film.
- Examples of the multi-layered structure are a double-layered structure including a lower Cr film and an upper Al (alloy) film, a double-layered structure of a lower Mo (alloy) film and an upper Al (alloy) film, and a triple-layered structure of a lower Mo (alloy) film, an intermediate Al (alloy) film, and an upper Mo (alloy) film.
- the data conductors 171 , 172 , 175 a and 175 b have inclined edge profiles.
- the inclination angles thereof range about 30° to about 80°.
- a passivation layer 180 is formed on the data conductors 171 , 172 , 175 a and 175 b .
- the passivation layer 180 preferably has a thickness of about 1.0 ⁇ m to about 10.0 ⁇ m.
- the passivation layer 180 comprises, for example, an organic insulator such as polyimide or poly-acryl capable of providing a flat surface.
- the passivation layer 180 may comprise an inorganic insulator, other organic insulators, or a low dielectric insulator.
- the passivation layer 180 includes a plurality of contact holes 185 exposing the second output electrodes 175 b .
- the passivation layer 180 may further include a plurality of contact holes (not shown) exposing end portions of the data lines 171 .
- the passivation layer 180 and the interlayer insulating film 160 may include a plurality of contact holes (not shown) exposing end portions of the gate lines 121 .
- a plurality of stress buffers 195 and a plurality of pixel electrodes 191 are sequentially formed on the passivation layer 180 .
- the pixel electrodes 191 and the stress buffers 195 are connected to the second output electrodes 175 b through the contact holes 185 .
- the pixel electrodes 191 comprises, for example, a reflective conductor such as Cr, Al, Ag, or alloys thereof having reflectance higher than about 70% for visible light.
- a thickness of the pixel electrodes 191 may range from about 10 nm to about 100 nm.
- the stress buffers 195 have substantially the same planar shape as the pixel electrodes 191 and have a thickness in a range from about 50 nm to about 500 nm.
- the stress buffers 195 comprise, for example, a material having a thermal expansion coefficient ranging between that of the passivation layer 180 and that of the pixel electrodes 191 for preventing the pixel electrodes 191 from being exfoliated or cracked from the passivation layer 180 .
- the stress buffers 195 comprise, for example, ITO, IZO or Mo containing metal. Alternatively, the stress buffers 195 comprise at least one selected from Si, W, or Mo when Cr is used for the pixel electrodes 191 .
- the stress buffers 195 may comprise at least one selected from Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, or Cu when Ag is used for the pixel electrodes 191 .
- the stress buffers 195 may comprise at least one selected from Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, Cu or Mn when Al is used for the pixel electrodes 191 .
- a plurality of auxiliary electrodes (not shown) comprise, for example, a material such as ITO or IZO having a higher work function than the pixel electrodes 191 .
- the work function may be more than about 5 eV.
- the plurality of auxiliary electrodes may be formed on the pixel electrodes 191 for enhancing injection of the electrons.
- a plurality of contact assistants (not shown) or connecting members (not shown) may be also formed on the passivation layer 180 such that they are connected to exposed end portions of the gate lines 121 or the data lines 171 .
- a partition 361 is formed on the passivation layer 180 .
- the partition 361 surrounds the pixel electrodes 191 to define openings 365 .
- the partition may comprise organic or inorganic insulating materials.
- the partition 361 may be made of a photosensitive material containing black pigment.
- a black partition 361 may function as a light blocking member and the formation of the partition 361 may be simplified.
- a plurality of light emitting members 370 are formed on the pixel electrodes 191 and formed in the openings 365 defined by the partition 361 .
- Each of the light emitting members 370 comprises, for example, an organic material emitting one of primary color lights, i.e., red, green and blue lights.
- the OLED display displays images by spatially adding monochromatic primary color lights emitted from the light emitting members 370 .
- Each of the light emitting members 370 may have a multilayered structure including an emitting layer (not shown) for emitting light and auxiliary layers (not shown) for improving the efficiency of light emission of the emitting layer.
- the auxiliary layers may include an electron transport layer (not shown) and a hole transport layer (not shown) for improving the balance of the electrons and holes.
- the auxiliary layers may further include an electron injecting layer (not shown) and a hole injecting layer (not shown) for improving the injection of the electrons and holes.
- a common electrode 270 is formed on the light emitting members 370 and the partition 361 .
- the common electrode 270 is supplied with the common voltage and may comprise a transparent material such as ITO and IZO.
- a first semiconductor island 151 a a first control electrode 124 a connected to a gate line 121 , a first input electrode 153 a connected to a data line 171 , and a first output electrode 155 a form a switching TFT Qs.
- the switching TFT Qs includes a channel formed in the channel regions 154 a 1 and 154 a 2 of the first semiconductor 151 a .
- a second semiconductor island 151 b , a second control electrode 124 b connected to a first output electrode 155 a , a second input electrode 153 b connected to a driving voltage line 172 , and a second output electrode 155 b connected to a pixel electrode 191 form a driving TFT Qd.
- the driving TFT Qd includes a channel formed in the channel region 154 b of the second semiconductor 151 b .
- a pixel electrode 191 , a light emitting member 370 , and the common electrode 270 form an organic light emitting diode having the pixel electrode 191 as an anode and the common electrode 270 as a cathode or vice versa.
- the overlapping portions of a storage electrode 127 , a driving voltage line 172 , and a storage region 157 form a storage capacitor Cst.
- the switching TFT Qs transmits data signals to the data line 171 in response to a gate signal from the gate line 121 .
- the driving TFT Qd drives a current having a magnitude based on the voltage difference between the second control electrode 124 b and the second output electrode 175 b upon receipt of the data signals.
- the voltage difference between the second control electrode 124 b and the second input electrode 173 b is stored in the storage capacitor Cst and maintained after the switching TFT Qs is turned off.
- the light emitting diode emits light having intensity based on the current driven by the driving TFT Qd.
- the monochromatic primary color lights emitted from the light emitting diodes are spatially added to display images.
- the OLED display according to an embodiment, which includes opaque pixel electrodes 191 and a transparent common electrode 270 , emits light toward the top of the substrate 110 .
- This type of OLED display is referred to as a top emission OLED display.
- an embodiment of the present invention may be employed to a bottom emission OLED display.
- the bottom emission OLED display includes transparent pixel electrodes 191 and an opaque common electrode 270 and emits light toward the bottom of the substrate 110 .
- the semiconductor islands 151 a and 151 b may comprise amorphous silicon without an intrinsic region.
- ohmic contacts (not shown) may comprise amorphous silicon heavily doped with N type conductive impurity may be interposed between the semiconductor islands 151 a and 151 b and the data conductors 171 , 172 , 175 a and 175 b.
- the gate electrodes 124 a and 124 b may be disposed under the semiconductor islands 151 a and 151 b , while the gate insulating layer 140 is interposed between the semiconductor islands 151 a and 151 b and the gate electrodes 124 a and 124 b .
- the data conductors 171 , 172 , 173 b and 175 b may be disposed directly on the gate insulating layer 140 .
- the data conductors 171 , 172 , 173 b and 175 b may be disposed under the semiconductor islands 151 a and 151 b and may electrically contact the semiconductor islands 151 a and 151 b.
- FIGS. 4-19B A method of manufacturing the OLED display shown in FIGS. 1-3 according to an embodiment of the present invention is described with reference to FIGS. 4-19B as well as FIGS. 1-3 .
- FIGS. 4, 6 , 8 , 10 , 12 , 14 , 16 and 18 are layout views of intermediate steps of a manufacturing an OLED display shown in FIGS. 1-3 according to an embodiment of the present invention.
- FIGS. 5A and 5B are sectional views of the OLED display shown in FIG. 4 taken along the lines VA-VA′ and VB-VB′, respectively.
- FIGS. 7A and 7B are sectional views of the OLED display shown in FIG. 6 taken along the lines VIIA-VIIA′ and VIIB-VIIB′, respectively.
- FIGS. 9A and 9B are sectional views of the OLED display shown in FIG. 8 taken along the lines IXA-IXA′ and IXB-IXB′, respectively.
- FIGS. 5A and 5B are sectional views of the OLED display shown in FIG. 4 taken along the lines VA-VA′ and VB-VB′, respectively.
- FIGS. 7A and 7B are sectional views of the OLED display shown in FIG. 6 taken along
- FIGS. 11A and 11B are sectional views of the OLED display shown in FIG. 10 taken along the lines XIA-XIA′ and XIB-XIB′, respectively.
- FIGS. 13A and 13B are sectional views of the OLED display shown in FIG. 12 taken along the lines XIIIA-XIIIA′ and XIIIB-XIIIB′, respectively.
- FIGS. 15A and 15B are sectional views of the OLED display shown in FIG. 14 taken along the lines XVA-XVA′ and XVB-XVB′, respectively.
- FIGS. 17A and 17B are sectional views of the OLED display shown in FIG. 16 taken along the lines XVIIA-XVIIA′ and XVIIB-XVIIB′, respectively.
- FIGS. 19A and 19B are sectional views of the OLED display shown in FIG. 18 taken along the lines XIXA-XIXA′ and XIXB-XIXB′.
- a blocking layer 111 is formed on an insulating substrate 110 .
- a semiconductor layer comprising amorphous silicon is deposited on the blocking layer 111 preferably by LTCVD (low temperature chemical vapor deposition), PECVD (plasma enhanced chemical vapor deposition) or sputtering.
- the semiconductor layer is crystallized into polysilicon and photo-etched to form a plurality of pairs of first and second semiconductor islands 151 a and 151 b as shown in FIGS. 4-5B .
- a gate metal layer is deposited on the gate insulating layer 140 .
- a first photoresist PR 1 is formed on the gate metal layer.
- the gate metal layer is etched using the first photoresist PR 1 as an etch mask to form a plurality of gate electrodes 124 b including storage electrodes 127 and a plurality of gate metal members 120 a .
- P type conductive impurity is introduced into portions of the second semiconductor islands 151 b .
- the second semiconductor islands 151 b are covered with the gate electrodes 124 b and the first photoresist PR 1 to form a plurality of P type conductive extrinsic regions 153 b and 155 b .
- the first semiconductor islands 151 a are covered with the first photoresist PR 1 and the gate metal members 120 a to be protected from impurity implantation.
- the first photoresist PR 1 is removed and a second photoresist PR 2 is formed.
- the gate metal members 120 a are etched using the second photoresist PR 2 as an etch mask to form a plurality of gate lines 121 including gate electrodes 124 a .
- N type conductive impurity is injected into portions of the first semiconductor islands 151 a .
- the first semiconductor islands 151 a are not covered with the gate lines 121 and the gate electrodes 124 b as well as the second photoresist PR 2 , to form a plurality of N type extrinsic regions 153 a and 155 a .
- the second semiconductor islands 151 b are covered with the second photoresist PR 2 to be protected from impurity implantation.
- an interlayer insulating film 160 is deposited.
- the interlayer insulating film 160 and the gate insulating layer 140 are photo-etched to form a plurality of contact holes 163 a , 163 b , 165 a and 165 b exposing the extrinsic regions 153 a , 155 a , 153 b and 155 b , respectively, and to form a plurality of contact holes 164 exposing the gate electrodes 124 b.
- a plurality of data conductors including a plurality of data lines 171 including first input (e.g., source) electrodes 173 a , a plurality of driving voltage lines 172 including second input (e.g., source) electrodes 173 b , and a plurality of first and second output (e.g., drain) electrodes 175 a and 175 b are formed on the interlayer insulating layer 160 .
- a passivation layer 180 comprising, for example, an organic material such as polyimide or acryl is deposited by spin coating, roll coating, cap coating, etc.
- the passivation layer 180 is patterned by lithography to form a plurality of contact holes 185 exposing the second output electrodes 175 b.
- a lower conductive layer 195 and an upper conductive layer 191 are sequentially deposited on the passivation layer 180 by sputtering or electron beam evaporation.
- the upper conductive layer 191 comprises, for example, a reflective metal such as Al, Ag, or Cr.
- the lower conductive layer 195 comprises, for example, ITO, IZO, or Mo, which has a thermal expansion coefficient ranging between that of the passivation layer 180 and that of a material of the upper conductive layer 191 .
- An additional conductive layer for auxiliary electrodes may be deposited on the upper conductive layer 191 by sputtering or ion plating.
- the additional conductive layer may comprise ITO or IZO and may have a thickness of about 5 nm to about 500 nm.
- the upper and the lower conductive layers are patterned by lithography and etched to form a plurality of pixel electrodes 191 , a plurality of connecting members, and a plurality of stress buffers 195 .
- the patterning of the upper and the lower conductive layers is performed under a single etch condition.
- Heat treatment under a temperature of about 200° C. to about 300° C. for hardening the passivation layer 180 may be performed before a deposition of the lower conductive layer 195 , or after the lower and the upper conductive layers 195 , 191 are deposited.
- the hardening after the passivation layer 180 may expand the pixel electrodes 191 and the passivation layer 180 as well as the stress buffers 195 , there is no exfoliation and no crack of the pixel electrodes 191 due to the stress caused by the difference in the thermal expansion rate since the stress buffers 195 have a thermal expansion coefficient between that of the passivation layer 180 and that of the pixel electrodes 191 .
- an insulating layer is deposited and patterned to form a partition 361 having openings 365 on the pixel electrodes 191 and the passivation layer 180 .
- a plurality of organic light emitting members 370 preferably including multiple layers (not shown) are formed in the openings 365 on the pixel electrodes 191 by deposition or inkjet printing processes following a masking process.
- a common electrode 270 is formed on the light emitting members 370 and the partitions 361 .
- FIG. 20 is a layout view of an OLED display according to an embodiment of the present invention.
- FIGS. 21 and 22 are sectional views of the OLED display shown in FIG. 20 taken along the lines XXI-XXI′ and XXII-XXII′, respectively.
- a plurality of gate conductors include a plurality of gate lines 121 including first control electrodes 124 a and a plurality of second control electrodes 124 b .
- the plurality of gate conductors are formed on an insulating substrate 110 such as transparent glass or plastic.
- the gate lines 121 for transmitting gate signals extend substantially in a transverse direction.
- Each gate line 121 may further include an end portion having an area for contacting another layer or an external driving circuit.
- the first control electrodes 124 a project from the gate line 121 .
- the gate lines 121 may extend to be directly connected to a gate driving circuit (not shown) for generating the gate signals, which may be integrated on the substrate 110 .
- Each of the second control electrodes 124 b is separated from the gate lines 121 , and includes a storage electrode 127 extending upwardly.
- the gate conductors 121 and 124 b comprise, for example, an Al containing metal, an Ag containing metal, a Cu containing metal, a Mo containing metal, Cr, Ta, Ti, etc.
- the gate conductors 121 and 124 b may have a multi-layered structure including two films having different physical characteristics.
- One of the two films may comprise a low resistivity metal including an Al containing metal, an Ag containing metal, and a Cu containing metal for reducing signal delay or voltage drop.
- the other film may comprise a material such as a Mo containing metal, Cr, Ta, or Ti, which has good physical, chemical, and electrical contact characteristics with other materials such as ITO or IZO.
- the gate conductors 121 and 124 b may comprise other various metals or conductors.
- the lateral sides of the gate conductors 121 and 124 b are inclined relative to a surface of the substrate 110 , and the inclination angle thereof ranges from about 30° to about 80°.
- a gate insulating layer 140 may comprise silicon nitride or silicon oxide, and is formed on the gate conductors 121 and 124 b.
- a plurality of semiconductor stripes and islands 151 and 154 b comprising, for example, hydrogenated amorphous silicon (abbreviated to “a-Si”) or polysilicon are formed on the gate insulating layer 140 .
- Each semiconductor stripe 151 extends substantially in the longitudinal direction and includes a plurality of projections 154 a branched out toward the first gate electrodes 124 a .
- Each semiconductor island 154 b intersects the second control electrodes 124 b and includes an extension 157 overlapping a storage electrode 127 .
- a plurality of pairs of ohmic contact stripes and islands 161 and 165 a and a plurality of pairs of ohmic contact islands 163 b and 165 b are formed on the semiconductor stripes and islands 151 and 154 b , respectively.
- the ohmic contacts 161 , 163 b , 165 a and 165 b comprise, for example, silicide or n+ hydrogenated a-Si heavily doped with N type conductive impurity such as phosphorous.
- the ohmic contacts 161 and 165 a are located in pairs on the semiconductor stripes 151
- the ohmic contacts 163 b and 165 b are located in pairs on the second semiconductor islands 154 b.
- a plurality of data conductors including a plurality of data lines 171 , a plurality of driving voltage lines 172 , and a plurality of first and second output electrodes 175 a and 175 b are formed on the ohmic contacts 161 , 163 b , 165 b and 165 b and the gate insulating layer 140 .
- the data lines 171 for transmitting data signals extend substantially in the longitudinal direction and intersect the gate lines 121 .
- Each data line 171 includes a plurality of first input electrodes 173 a extending toward the first control electrodes 124 a .
- Each data line 171 may further include an end portion having an area for contacting another layer or an external driving circuit.
- the data lines 171 may extend to be directly connected to a data driving circuit (not shown) for generating data signals, which may be integrated on the substrate 110 .
- the driving voltage lines 172 for transmitting driving voltages extend substantially in the longitudinal direction and intersect the gate lines 121 .
- Each driving voltage line 172 includes a plurality of second input electrodes 173 b extending toward the second control electrodes 124 b .
- the driving voltage lines 172 overlap the storage electrodes 127 .
- the driving voltage lines 172 and the storage electrodes 127 may be connected to each other.
- the first and the second output electrodes 175 a and 175 b are separated from each other.
- the first and the second output electrodes 175 a and 175 b are separated from the data lines 171 and the driving voltage lines 172 .
- Each pair of the first input electrodes 173 a and the first output electrodes 175 a are disposed opposite each other with respect to a first control electrode 124 a .
- Each pair of the second input electrodes 173 b and the second output electrodes 175 b are disposed opposite each other with respect to a second control electrode 124 b.
- the data conductors 171 , 172 , 175 a and 175 b comprise, for example, a refractory metal including Mo, Cr, Ti, Ta or alloys thereof.
- the data conductors 171 , 172 , 175 a and 175 b may have a multi-layered structure including a refractory metal film and a low resistivity film. Examples of the multi-layered structure are a double-layered structure including a lower Cr film and an upper Al (alloy) film, or a double-layered structure of a lower Mo (alloy) film and an upper Al (alloy) film.
- the data conductors 171 , 172 , 175 a and 175 b may have a triple-layered structure of a lower Mo (alloy) film, an intermediate Al (alloy) film, and an upper Mo (alloy) film.
- the data conductors 171 , 172 , 175 a and 175 b have inclined edge profiles, and the inclination angles thereof range from about 30° to about 80°.
- the ohmic contacts 161 , 163 b , 165 b and 165 b are interposed between the underlying semiconductor stripes and islands 151 and 154 b and the overlying data conductors 171 , 172 , 175 a and 175 b , thereby reducing the contact resistance therebetween.
- the semiconductor stripes and island 151 and 154 b include a plurality of exposed portions, which are not covered with the data conductors 171 , 172 , 175 a and 175 b , such as portions disposed between the input electrodes 173 a and 173 b and the output electrodes 175 a and 175 b.
- a passivation layer 180 is formed on the data conductors 171 , 172 , 175 a and 175 b and the exposed portions of the semiconductor stripes and islands 151 and 154 b .
- the passivation layer 180 may comprise an organic insulator or a low dielectric insulator.
- the low dielectric insulator and the organic insulator may comprise a dielectric constant less than about 4.0, and includes a-Si:C:O and a-Si:O:F formed by plasma enhanced chemical vapor deposition (PECVD).
- PECVD plasma enhanced chemical vapor deposition
- the organic insulator for the passivation layer 180 may have photosensitivity.
- the passivation 180 may have a flat surface.
- the passivation layer 180 may include a lower film of an inorganic insulator and an upper film of an organic insulator for having good insulating characteristics of the organic insulator while preventing the exposed portions of the semiconductor stripes and islands 151 and 154 b from being damaged by the organic insulator.
- the passivation layer 180 has a plurality of contact holes 182 , 185 a and 185 b exposing the end portions of the data lines 171 , the first output electrodes 175 a , and the second output electrodes 175 b , respectively.
- the passivation layer 180 and the gate insulating layer 140 have a plurality of contact holes 181 and 184 exposing the end portions of the gate lines 121 and the second control electrodes 124 b , respectively.
- a plurality of stress buffers 195 and 196 are formed on the passivation layer 180 and a plurality of pixel electrodes 191 and a plurality of connecting members 85 are formed on the stress buffers 195 and 196 , respectively.
- the pixel electrodes 191 and the connecting members 85 may comprise, for example, a reflective conductor such as Cr, Al, Ag, or alloys thereof.
- the stress buffers 195 and 196 may comprise, for example, a material having a thermal expansion coefficient ranging from that of the passivation layer 180 to that of the pixel electrodes 191 , which includes ITO, IZO or Mo containing metal.
- the pixel electrodes 191 and the stress buffers 195 thereunder are connected to the second output electrodes 175 b through the contact holes 185 b .
- the connecting members 85 and the stress buffers 196 thereunder are connected to the second control electrodes 124 b and the first output electrodes 175 a through the contact holes 184 and 185 b.
- a partition 361 having a plurality of openings 365 , a plurality of light emitting members 370 , and a common electrode 270 are formed on the pixel electrodes 191 and the passivation layer 180 like the OLED display shown in FIGS. 1-3 .
- the semiconductor stripes and islands 151 and 154 b include intrinsic regions (not shown) disposed under the gate electrodes 124 a and 124 b and extrinsic regions (not shown) disposed opposite each other with respect to the intrinsic regions.
- the extrinsic regions are electrically connected to the input electrodes 173 a and 173 b and the output electrodes 175 a and 175 b , and the ohmic contacts 161 , 163 b , 165 a and 165 b may be omitted.
- FIGS. 20-22 A method of manufacturing the OLED display shown in FIGS. 20-22 according to an embodiment of the present invention is described with reference to FIGS. 23-34B as well as FIGS. 20-22 .
- FIGS. 23, 25 , 27 , 29 , 31 and 33 are layout views of intermediate steps of manufacturing an OLED display shown in FIGS. 20-22 according to an embodiment of the present invention.
- FIGS. 24A and 24B are sectional views of the OLED display shown in FIG. 23 taken along the lines XXIVA-XXIVA′ and XXIVB-XXIVB′, respectively.
- FIGS. 26A and 26B are sectional views of the OLED display shown in FIG. 25 taken along the lines XXVIA-XXVIA′ and XXVIB-XXVIB′, respectively.
- FIGS. 28A and 28B are sectional views of the OLED display shown in FIG.
- FIGS. 30A and 30B are sectional views of the OLED display shown in FIG. 29 taken along the lines XXXA-XXXA′ and XXXB-XXXB′, respectively.
- FIGS. 32A and 32B are sectional views of the OLED display shown in FIG. 31 taken along the lines XXXIIA-XXXIIA′ and XXXIIB-XXXIIB′, respectively.
- FIGS. 34 A and 34 B are sectional views of the OLED display shown in FIG. 33 taken along the lines XXXIVA-XXXIVA′ and XXXIVB-XXXIVB′, respectively.
- a plurality of gate conductors include a plurality of gate lines 121 including first control electrodes 124 a and a plurality of second control electrodes 124 b including storage electrodes 127 .
- the plurality of gate conductors are formed on an insulating substrate 110 such as transparent glass or plastic.
- the extrinsic a-Si layer and the intrinsic a-Si layer are patterned by lithography and are etched to form a plurality of extrinsic semiconductor stripes and islands 164 a and 164 b and a plurality of intrinsic semiconductor stripes and islands 151 and 154 b .
- Each of the semiconductor stripes 151 includes a plurality of projections 154 a.
- the data conductors include a plurality of data lines 171 including first input (e.g., source) electrodes 173 a , a plurality of driving voltage lines 172 including second input (e.g., source) electrodes 173 b , and a plurality of first and second output (e.g., drain) electrodes 175 a and 175 b.
- portions of the extrinsic semiconductor stripes 164 a and 164 b which are not covered with the data conductors 171 , 172 , 175 a and 175 b , are removed by an etch process.
- the etch process forms a plurality of ohmic contact stripes 161 including projections 163 a and a plurality of ohmic contact islands 163 b , 165 a and 165 b and exposes portions of the intrinsic semiconductor stripes and islands 151 and 154 b .
- Oxygen plasma treatment may be performed to stabilize the exposed surfaces of the semiconductor stripes and islands 151 and 154 b.
- a passivation layer 180 comprising, for example, an organic material is deposited and patterned by lithography and etched to form a plurality of contact holes 184 , 185 a and 185 b .
- the plurality of contact holes 184 , 185 a and 185 b expose the second gate electrodes 121 b , the first drain electrodes 175 a , and the second drain electrodes 175 b , respectively.
- a lower conductive layer comprising, for example, a reflective metal such as Al, Ag, or Cr and an upper conductive layer comprising, for example, ITO, IZO, or Mo are sequentially deposited on the passivation layer 180 .
- the lower conductive layer and the upper conductive layer are patterned by lithography and etched to form a plurality of stress buffers 195 and 196 , a plurality of pixel electrodes 191 , and a plurality of connecting members 85 .
- a partition 361 having openings 365 is formed on the pixel electrodes 191 , the connecting members 85 , and the passivation layer 180 .
- a plurality of organic light emitting members 370 and a common electrode 270 are sequentially formed on the pixel electrodes 191 as shown in FIGS. 20-22 .
- the stress buffers 195 and 196 can be employed to a simple matrix OLED display.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Optics & Photonics (AREA)
- Electroluminescent Light Sources (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Abstract
An organic light emitting diode display includes an insulating layer, a stress buffer disposed on the insulating layer, a first electrode disposed on the stress buffer, an organic light emitting member disposed on the first electrode, and a second electrode disposed on the organic light emitting member.
Description
- This application is a continuation of U.S. application Ser. No. 11/202,340 filed on Aug. 11, 2005, which claims priority to Korean Patent Application No. 2004-63470 filed on Aug. 12, 2004, the disclosures of which are incorporated herein by reference in their entirety.
- 1. Technical Field
- The present disclosure relates to an organic light emitting diode display and manufacturing method thereof, and more particularly to an organic light emitting diode display having a stress buffer.
- 2. Discussion of Related Art
- An organic light emitting diode (OLED) display is a self emissive display device, which displays images by exciting an emissive organic material to emit light. The OLED display includes an anode (i.e., hole injection electrode), a cathode (i.e., electron injection electrode), and an organic light emission layer interposed therebetween. When the holes and the electrons are injected into the light emission layer, they recombine to form excitons, which emit light when they change from an excited state to a ground state.
- A plurality of pixels of the OLED display, each of the plurality of pixels including an anode, a cathode, and a light emission layer, are arranged in a matrix and driven in passive matrix (or simple matrix) addressing or active matrix addressing.
- A passive matrix type OLED display includes a plurality of anode lines, a plurality of cathode lines intersecting the anode lines, and a plurality of pixels. Each of the plurality of pixels includes a light emission layer. In the passive matrix type OLED display, light emission of a pixel located at the intersection of selected signal lines occurs when one of the anode lines and one of the cathode lines are selected.
- The active matrix type OLED display includes a plurality of pixels. Each of the plurality of pixels in the active matrix type OLED includes a switching transistor, a driving transistor, a storage capacitor, an anode, a cathode, and a light emission layer. The active matrix type OLED display further includes a plurality of gate lines transmitting gate signals and a plurality of data lines transmitting data voltages. The switching transistor is connected to one of the gate lines and one of the data lines, and transmits the data voltage from the data line in response to the gate signal. The driving transistor receives the data voltage from the switching transistor and drives a current having a magnitude determined based on the data voltage. The current from the driving transistor enters the light emission layer to cause light emission having an intensity based on the current. The storage capacitor is connected to the data voltage to maintain the data voltage. A gray scaling of the active matrix type OLED display is accomplished by controlling the data voltages to adjust the current driven by the driving transistor. The color representation of the OLED display is obtained by providing red, green and blue light emission layers.
- The OLED display includes top emission type and bottom emission type based on a light emitting direction. The top emission type OLED display includes a transparent cathode made of, for example, indium tin oxide (ITO) or indium zinc oxide (IZO) and an opaque anode. The bottom emission type OLED display includes an opaque cathode and a transparent anode. Positions of the anode and the cathode can be altered.
- The anode and cathode electrodes of an OLED display can be formed on an insulating layer that includes a flat surface for step coverage. The electrodes contacting the insulating layer can be cracked during a manufacturing process. The crack can also expand into the insulating layer, thereby reducing the productivity of OLED display.
- According to an embodiment of the present invention, an organic light emitting diode display includes an insulating layer, a stress buffer disposed on the insulating layer, a first electrode disposed on the stress buffer, an organic light emitting member disposed on the first electrode, and a second electrode disposed on the organic light emitting member.
- The insulating layer may include an organic material that may be hardened by heat.
- The stress buffer may have a thermal expansion coefficient between a thermal expansion coefficient of the insulating layer and a thermal expansion coefficient of the first electrode.
- The stress buffer may include at least one of ITO, IZO, or Mo and the first electrode may include at least one of Cr, Al, or Ag.
- When the first electrode includes Cr, the stress buffer may include at least one of Si, W, or Mo. When the first electrode includes Ag, the stress buffer may include at least one of Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, or Cu. When the first electrode comprises Al, the stress buffer may include at least one of Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, Cu, or Mn.
- The first electrode may include a reflective material and the second electrode may include a transparent material.
- The organic light emitting diode display may further include a third electrode disposed between the first electrode and the organic light emitting member and having a higher work function than the first electrode. The third electrode may include ITO or IZO.
- The stress buffer may have substantially the same planar shape as the first electrode.
- The organic light emitting diode display may further include a gate line transmitting a gate signal, a data line transmitting a data signal, a driving voltage line transmitting a driving voltage, a switching transistor coupled to the gate line and the data line, and a driving transistor coupled to the switching transistor, the driving voltage line, and the first electrode.
- The organic light emitting diode display may further include a connecting member disposed on the insulating layer and connecting the switching transistor and the driving transistor.
- According to an embodiment of the present invention, an organic light emitting diode display includes a thin film transistor, an insulating layer disposed on the thin film transistor, a conductive member disposed on the insulating layer, a first electrode disposed on the conductive member, an organic light emitting member disposed on the first electrode, and a second electrode disposed on the organic light emitting member, wherein the conductive member has a thermal expansion coefficient between a thermal expansion coefficient of the insulating layer and a thermal expansion coefficient of the first electrode.
- The insulating layer may include an organic material hardened by heat.
- The conductive member may include at least one of ITO, IZO, or Mo and the first electrode may include at least one of Cr, Al, or Ag.
- According to an embodiment of the present invention, a method of manufacturing an organic light emitting diode display includes forming an insulating layer, forming a stress buffer on the insulating layer, forming a first electrode on the stress buffer, forming an organic light emitting member on the first electrode, and forming a second electrode on the organic light emitting member.
- The method may further include hardening the insulating layer at a temperature of about 200° C. to about 300° C.
- Preferred embodiments of the present disclosure can be understood in more detail from the following descriptions taken in conjunction with the accompanying drawings in which:
-
FIG. 1 is a layout view of an OLED display according to an embodiment of the present invention; -
FIGS. 2 and 3 are sectional views of the OLED display shown inFIG. 1 taken along the lines II-II′ and III-III′, respectively; -
FIGS. 4, 6 , 8, 10, 12, 14, 16 and 18 are layout views of intermediate steps of manufacturing an OLED display shown inFIGS. 1-3 according to an embodiment of the present invention; -
FIGS. 5A and 5B are sectional views of the OLED display shown inFIG. 4 taken along the lines VA-VA′ and VB-VB′, respectively; -
FIGS. 7A and 7B are sectional views of the OLED display shown inFIG. 6 taken along the lines VIIA-VIIA′ and VIIB-VIIB′, respectively; -
FIGS. 9A and 9B are sectional views of the OLED display shown inFIG. 8 taken along the lines IXA-IXA′ and IXB-IXB′, respectively; -
FIGS. 11A and 11B are sectional views of the OLED display shown inFIG. 10 taken along the lines XIA-XIA′ and XIB-XIB′, respectively; -
FIGS. 13A and 13B are sectional views of the OLED display shown inFIG. 12 taken along the lines XIIIA-XIIIA′ and XIIIB-XIIIB′, respectively; -
FIGS. 15A and 15B are sectional views of the OLED display shown inFIG. 14 taken along the lines XVA-XVA′ and XVB-XVB′, respectively; -
FIGS. 17A and 17B are sectional views of the OLED display shown inFIG. 16 taken along the lines XVIIA-XVIIA′ and XVIIB-XVIIB′, respectively; and -
FIGS. 19A and 19B are sectional views of the OLED display shown inFIG. 18 taken along the lines XIXA-XIXA′ and XIXB-XIXB′; -
FIG. 20 is a layout view of an OLED display according to an embodiment of the present invention; -
FIGS. 21 and 22 are sectional views of the OLED display shown inFIG. 20 taken along the lines XXI-XXI′ and XXII-XXII′, respectively; -
FIGS. 23, 25 , 27, 29, 31 and 33 are layout views of intermediate steps of manufacturing an OLED display shown inFIGS. 20-22 according to an embodiment of the present invention; -
FIGS. 24A and 24B are sectional views of the OLED display shown inFIG. 23 taken along the lines XXIVA-XXIVA′ and XXIVB-XXIVB′, respectively; -
FIGS. 26A and 26B are sectional views of the OLED display shown inFIG. 25 taken along the lines XXVIA-XXVIA′ and XXVIB-XXVIB′, respectively; -
FIGS. 28A and 28B are sectional views of the OLED display shown inFIG. 27 taken along the lines XXVIIIA-XXVIIIA′ and XXVIIIB-XXVIIIB′, respectively; -
FIGS. 30A and 30B are sectional views of the OLED display shown inFIG. 29 taken along the lines XXXA-XXXA′ and XXXB-XXXB′, respectively; -
FIGS. 32A and 32B are sectional views of the OLED display shown inFIG. 31 taken along the lines XXXIIA-XXXIIA′ and XXXIIB-XXXIIB′, respectively; and -
FIGS. 34A and 34B are sectional views of the OLED display shown inFIG. 33 taken along the lines XXXIVA-XXXIVA′ and XXXIVB-XXXIVB′, respectively. - Preferred embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein.
- In the drawings, the thickness of layers, films, panels, regions, etc. are exaggerated for clarity. Like numerals refer to like elements throughout. It will be understood that when an element such as a layer, film, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present.
- An OLED display according to an embodiment of the present invention is described with reference to
FIGS. 1-3 .FIG. 1 is a layout view of an OLED display according to an embodiment of the present invention.FIGS. 2 and 3 are sectional views of the OLED display shown inFIG. 1 taken along the lines II-II′ and III-III′, respectively. - A blocking
film 111 comprising, for example, silicon nitride (SiNx) or silicon oxide (SiOx) is formed on an insulatingsubstrate 110. The insulatingsubstrate 110 comprises, for example, transparent glass or plastic. The blockingfilm 111 may comprise a dual-layered structure. - A plurality of pairs of first and
second semiconductor islands blocking film 111. Each of thesemiconductor islands - The
first semiconductor island 151 a includes extrinsic regions including first source/drain regions intermediate region 1535. The first source/drain regions intermediate region 1535 are doped with N type conductive impurity and separated from one another. Intrinsic regions of thefirst semiconductor island 151 a include a pair offirst channel regions 154 a 1 and 154 a 2 disposed between theextrinsic regions - Regarding a
second semiconductor island 151 b, extrinsic regions include second source/drain regions second channel region 154 b disposed between the second source/drain regions storage region 157. Thestorage region 157 extends upward from the second source/drain region 153 b. - The extrinsic regions may further include lightly doped regions (not shown) disposed between the
channel regions 154 a 1, 154 a 2 and 154 b and the source/drain regions - Alternatively, the
extrinsic regions first semiconductor islands 151 a can be doped with P type conductive impurity, while theextrinsic regions second semiconductor islands 151 b are doped with N type conductive impurity. Examples of P type conductive impurity are boron (B) and gallium (Ga) and those of N type conductive impurity are phosphorous (P) and arsenic (As). - A
gate insulating layer 140 comprising, for example, silicon nitride or silicon oxide is formed on thesemiconductor islands film 111. A plurality of gate conductors include a plurality ofgate lines 121 comprisingfirst control electrodes 124 a and a plurality ofsecond control electrodes 124 b. The plurality of gate conductors are formed on thegate insulating layer 140. - The gate lines 121 for transmitting gate signals extend substantially in a transverse direction. The
first control electrodes 124 a project upward from thegate line 121 and intersect thefirst semiconductor islands 151 a for overlapping thefirst channel regions 154 a 1 and 154 a 2. Eachgate line 121 may include an end portion having a large area for contacting another layer or an external driving circuit. The gate lines 121 may extend to be connected to a gate driving circuit (not shown) for generating the gate signals, which may be integrated on thesubstrate 110. - The
second control electrodes 124 b are separated from thegate lines 121 and overlap thesecond channel regions 154 b. Thesecond control electrodes 124 b extend to formstorage electrodes 127 overlapping thestorage regions 157 of thesecond semiconductor islands 151 b. - The
gate conductors gate conductors gate conductors - The lateral sides of the
gate conductors substrate 110, and the inclination angle thereof ranges about 30° to about 80°. - An interlayer insulating
film 160 is formed on thegate conductors interlayer insulating film 160 can comprise, for example, an inorganic insulator such as silicon nitride and silicon oxide, an organic insulator, or a low dielectric insulator. The organic insulator or the low dielectric insulator preferably has a dielectric constant less than about 4.0 and includes a-Si:C:O and a-Si:O:F formed by plasma enhanced chemical vapor deposition (PECVD). The organic insulator for theinterlayer insulation 160 may have photosensitivity. Theinterlayer insulation 160 may have a flat surface. - The
interlayer insulating film 160 has a plurality ofcontact holes 164 exposing thesecond control electrodes 124 b. Theinterlayer insulating film 160 and thegate insulating layer 140 have a plurality of contact holes 163 a, 163 b, 165 a and 165 b exposing the source/drain regions - A plurality of data conductors including a plurality of
data lines 171, a plurality of drivingvoltage lines 172, and a plurality of first andsecond output electrodes interlayer insulating film 160. - The data lines 171 for transmitting data signals extend substantially in a longitudinal direction and intersect the gate lines 121. Each
data line 171 includes a plurality offirst input electrodes 173 a connected to the first source/drain regions 153 a through the contact holes 163 a. Eachdata line 171 may include an end portion having a large area for contacting another layer or an external driving circuit. The data lines 171 may extend to be directly connected to a data driving circuit (not shown) for generating data signals, which may be integrated on thesubstrate 110. - The driving
voltage lines 172 for transmitting driving voltages extend substantially in the longitudinal direction and intersect the gate lines 121. Each drivingvoltage line 172 includes a plurality ofsecond input electrodes 173 b connected to the second source/drain regions 153 b through the contact holes 163 b. The drivingvoltage lines 171 overlap thestorage electrodes 127 and they may be connected to each other. - The
first output electrodes 175 a are separated from thedata lines 171 and the drivingvoltage lines 172. Thefirst output electrodes 175 a are connected to the first source/drain regions 155 a through the contact holes 165 a and to thesecond control electrodes 124 b through thecontact hole 164. - The
second output electrodes 175 b are separated from thedata lines 171, the drivingvoltage lines 172, and thefirst output electrodes 175 a. Thesecond output electrodes 175 b are connected to the second source/drain regions 155 b through the contact holes 165 b. - The
data conductors - Like the
gate conductors data conductors - A
passivation layer 180 is formed on thedata conductors passivation layer 180 preferably has a thickness of about 1.0 μm to about 10.0 μm. Thepassivation layer 180 comprises, for example, an organic insulator such as polyimide or poly-acryl capable of providing a flat surface. Alternatively, thepassivation layer 180 may comprise an inorganic insulator, other organic insulators, or a low dielectric insulator. - The
passivation layer 180 includes a plurality ofcontact holes 185 exposing thesecond output electrodes 175 b. Thepassivation layer 180 may further include a plurality of contact holes (not shown) exposing end portions of the data lines 171. Thepassivation layer 180 and theinterlayer insulating film 160 may include a plurality of contact holes (not shown) exposing end portions of the gate lines 121. - A plurality of
stress buffers 195 and a plurality ofpixel electrodes 191 are sequentially formed on thepassivation layer 180. Thepixel electrodes 191 and the stress buffers 195 are connected to thesecond output electrodes 175 b through the contact holes 185. - The
pixel electrodes 191 comprises, for example, a reflective conductor such as Cr, Al, Ag, or alloys thereof having reflectance higher than about 70% for visible light. A thickness of thepixel electrodes 191 may range from about 10 nm to about 100 nm. - The stress buffers 195 have substantially the same planar shape as the
pixel electrodes 191 and have a thickness in a range from about 50 nm to about 500 nm. The stress buffers 195 comprise, for example, a material having a thermal expansion coefficient ranging between that of thepassivation layer 180 and that of thepixel electrodes 191 for preventing thepixel electrodes 191 from being exfoliated or cracked from thepassivation layer 180. - The stress buffers 195 comprise, for example, ITO, IZO or Mo containing metal. Alternatively, the stress buffers 195 comprise at least one selected from Si, W, or Mo when Cr is used for the
pixel electrodes 191. The stress buffers 195 may comprise at least one selected from Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, or Cu when Ag is used for thepixel electrodes 191. The stress buffers 195 may comprise at least one selected from Si, W, Mo, Cr, Ge, Nb, Ti, Pt, Ni, Au, Cu or Mn when Al is used for thepixel electrodes 191. - A plurality of auxiliary electrodes (not shown) comprise, for example, a material such as ITO or IZO having a higher work function than the
pixel electrodes 191. The work function may be more than about 5 eV. The plurality of auxiliary electrodes may be formed on thepixel electrodes 191 for enhancing injection of the electrons. - A plurality of contact assistants (not shown) or connecting members (not shown) may be also formed on the
passivation layer 180 such that they are connected to exposed end portions of thegate lines 121 or the data lines 171. - A
partition 361 is formed on thepassivation layer 180. Thepartition 361 surrounds thepixel electrodes 191 to defineopenings 365. The partition may comprise organic or inorganic insulating materials. Thepartition 361 may be made of a photosensitive material containing black pigment. Ablack partition 361 may function as a light blocking member and the formation of thepartition 361 may be simplified. - A plurality of light emitting
members 370 are formed on thepixel electrodes 191 and formed in theopenings 365 defined by thepartition 361. Each of thelight emitting members 370 comprises, for example, an organic material emitting one of primary color lights, i.e., red, green and blue lights. The OLED display displays images by spatially adding monochromatic primary color lights emitted from thelight emitting members 370. - Each of the
light emitting members 370 may have a multilayered structure including an emitting layer (not shown) for emitting light and auxiliary layers (not shown) for improving the efficiency of light emission of the emitting layer. The auxiliary layers may include an electron transport layer (not shown) and a hole transport layer (not shown) for improving the balance of the electrons and holes. The auxiliary layers may further include an electron injecting layer (not shown) and a hole injecting layer (not shown) for improving the injection of the electrons and holes. - A
common electrode 270 is formed on thelight emitting members 370 and thepartition 361. Thecommon electrode 270 is supplied with the common voltage and may comprise a transparent material such as ITO and IZO. - In the above-described OLED display, a
first semiconductor island 151 a, afirst control electrode 124 a connected to agate line 121, afirst input electrode 153 a connected to adata line 171, and afirst output electrode 155 a form a switching TFT Qs. The switching TFT Qs includes a channel formed in thechannel regions 154 a 1 and 154 a 2 of thefirst semiconductor 151 a. Asecond semiconductor island 151 b, asecond control electrode 124 b connected to afirst output electrode 155 a, asecond input electrode 153 b connected to a drivingvoltage line 172, and asecond output electrode 155 b connected to apixel electrode 191 form a driving TFT Qd. The driving TFT Qd includes a channel formed in thechannel region 154 b of thesecond semiconductor 151 b. Apixel electrode 191, alight emitting member 370, and thecommon electrode 270 form an organic light emitting diode having thepixel electrode 191 as an anode and thecommon electrode 270 as a cathode or vice versa. The overlapping portions of astorage electrode 127, a drivingvoltage line 172, and astorage region 157 form a storage capacitor Cst. - The switching TFT Qs transmits data signals to the
data line 171 in response to a gate signal from thegate line 121. The driving TFT Qd drives a current having a magnitude based on the voltage difference between thesecond control electrode 124 b and thesecond output electrode 175 b upon receipt of the data signals. The voltage difference between thesecond control electrode 124 b and thesecond input electrode 173 b is stored in the storage capacitor Cst and maintained after the switching TFT Qs is turned off. The light emitting diode emits light having intensity based on the current driven by the driving TFT Qd. The monochromatic primary color lights emitted from the light emitting diodes are spatially added to display images. - The OLED display according to an embodiment, which includes
opaque pixel electrodes 191 and a transparentcommon electrode 270, emits light toward the top of thesubstrate 110. This type of OLED display is referred to as a top emission OLED display. Alternatively, an embodiment of the present invention may be employed to a bottom emission OLED display. The bottom emission OLED display includestransparent pixel electrodes 191 and an opaquecommon electrode 270 and emits light toward the bottom of thesubstrate 110. - The
semiconductor islands semiconductor islands data conductors - The
gate electrodes semiconductor islands gate insulating layer 140 is interposed between thesemiconductor islands gate electrodes data conductors gate insulating layer 140. - In addition, the
data conductors semiconductor islands semiconductor islands - A method of manufacturing the OLED display shown in
FIGS. 1-3 according to an embodiment of the present invention is described with reference toFIGS. 4-19B as well asFIGS. 1-3 . -
FIGS. 4, 6 , 8, 10, 12, 14, 16 and 18 are layout views of intermediate steps of a manufacturing an OLED display shown inFIGS. 1-3 according to an embodiment of the present invention.FIGS. 5A and 5B are sectional views of the OLED display shown inFIG. 4 taken along the lines VA-VA′ and VB-VB′, respectively.FIGS. 7A and 7B are sectional views of the OLED display shown inFIG. 6 taken along the lines VIIA-VIIA′ and VIIB-VIIB′, respectively.FIGS. 9A and 9B are sectional views of the OLED display shown inFIG. 8 taken along the lines IXA-IXA′ and IXB-IXB′, respectively.FIGS. 11A and 11B are sectional views of the OLED display shown inFIG. 10 taken along the lines XIA-XIA′ and XIB-XIB′, respectively.FIGS. 13A and 13B are sectional views of the OLED display shown inFIG. 12 taken along the lines XIIIA-XIIIA′ and XIIIB-XIIIB′, respectively.FIGS. 15A and 15B are sectional views of the OLED display shown inFIG. 14 taken along the lines XVA-XVA′ and XVB-XVB′, respectively.FIGS. 17A and 17B are sectional views of the OLED display shown inFIG. 16 taken along the lines XVIIA-XVIIA′ and XVIIB-XVIIB′, respectively.FIGS. 19A and 19B are sectional views of the OLED display shown inFIG. 18 taken along the lines XIXA-XIXA′ and XIXB-XIXB′. - A
blocking layer 111 is formed on an insulatingsubstrate 110. A semiconductor layer comprising amorphous silicon is deposited on theblocking layer 111 preferably by LTCVD (low temperature chemical vapor deposition), PECVD (plasma enhanced chemical vapor deposition) or sputtering. - The semiconductor layer is crystallized into polysilicon and photo-etched to form a plurality of pairs of first and
second semiconductor islands FIGS. 4-5B . - Referring to
FIGS. 6-7B , a gate metal layer is deposited on thegate insulating layer 140. A first photoresist PR1 is formed on the gate metal layer. The gate metal layer is etched using the first photoresist PR1 as an etch mask to form a plurality ofgate electrodes 124 b includingstorage electrodes 127 and a plurality ofgate metal members 120 a. P type conductive impurity is introduced into portions of thesecond semiconductor islands 151 b. Thesecond semiconductor islands 151 b are covered with thegate electrodes 124 b and the first photoresist PR1 to form a plurality of P type conductiveextrinsic regions first semiconductor islands 151 a are covered with the first photoresist PR1 and thegate metal members 120 a to be protected from impurity implantation. - Referring to
FIGS. 8-9B , the first photoresist PR1 is removed and a second photoresist PR2 is formed. Thegate metal members 120 a are etched using the second photoresist PR2 as an etch mask to form a plurality ofgate lines 121 includinggate electrodes 124 a. N type conductive impurity is injected into portions of thefirst semiconductor islands 151 a. Thefirst semiconductor islands 151 a are not covered with thegate lines 121 and thegate electrodes 124 b as well as the second photoresist PR2, to form a plurality of N typeextrinsic regions second semiconductor islands 151 b are covered with the second photoresist PR2 to be protected from impurity implantation. - Referring to
FIGS. 10-11B , aninterlayer insulating film 160 is deposited. Theinterlayer insulating film 160 and thegate insulating layer 140 are photo-etched to form a plurality of contact holes 163 a, 163 b, 165 a and 165 b exposing theextrinsic regions contact holes 164 exposing thegate electrodes 124 b. - Referring to
FIGS. 12-13B , a plurality of data conductors including a plurality ofdata lines 171 including first input (e.g., source)electrodes 173 a, a plurality of drivingvoltage lines 172 including second input (e.g., source)electrodes 173 b, and a plurality of first and second output (e.g., drain)electrodes interlayer insulating layer 160. - Referring to
FIGS. 14-15B , apassivation layer 180 comprising, for example, an organic material such as polyimide or acryl is deposited by spin coating, roll coating, cap coating, etc. Thepassivation layer 180 is patterned by lithography to form a plurality ofcontact holes 185 exposing thesecond output electrodes 175 b. - Referring to
FIGS. 16-17B , a lowerconductive layer 195 and an upperconductive layer 191 are sequentially deposited on thepassivation layer 180 by sputtering or electron beam evaporation. The upperconductive layer 191 comprises, for example, a reflective metal such as Al, Ag, or Cr. The lowerconductive layer 195 comprises, for example, ITO, IZO, or Mo, which has a thermal expansion coefficient ranging between that of thepassivation layer 180 and that of a material of the upperconductive layer 191. - An additional conductive layer for auxiliary electrodes (not shown) may be deposited on the upper
conductive layer 191 by sputtering or ion plating. The additional conductive layer may comprise ITO or IZO and may have a thickness of about 5 nm to about 500 nm. - The upper and the lower conductive layers (as well as the additional conductive layer) are patterned by lithography and etched to form a plurality of
pixel electrodes 191, a plurality of connecting members, and a plurality of stress buffers 195. According to an embodiment of the present invention, the patterning of the upper and the lower conductive layers is performed under a single etch condition. - Heat treatment under a temperature of about 200° C. to about 300° C. for hardening the
passivation layer 180 may be performed before a deposition of the lowerconductive layer 195, or after the lower and the upperconductive layers passivation layer 180 may expand thepixel electrodes 191 and thepassivation layer 180 as well as the stress buffers 195, there is no exfoliation and no crack of thepixel electrodes 191 due to the stress caused by the difference in the thermal expansion rate since the stress buffers 195 have a thermal expansion coefficient between that of thepassivation layer 180 and that of thepixel electrodes 191. - Referring to
FIGS. 18-19B , an insulating layer is deposited and patterned to form apartition 361 havingopenings 365 on thepixel electrodes 191 and thepassivation layer 180. - Referring to
FIGS. 1-3 , a plurality of organiclight emitting members 370 preferably including multiple layers (not shown) are formed in theopenings 365 on thepixel electrodes 191 by deposition or inkjet printing processes following a masking process. Acommon electrode 270 is formed on thelight emitting members 370 and thepartitions 361. - Experiments were performed for a
Cr pixel electrode 191 and anorganic passivation layer 180 comprising a material having a product name “PC455R1.” A heat treatment process for hardening thepassivation layer 180 was performed at a temperature of about 230° C. No crack and no exfoliation was observed forbuffer members 195 comprising IZO having a thickness from about 90 nm to about 360 nm. There were very few observed cracks and exfoliation forbuffer members 195 comprising Mo having a thickness from about 100 nm to about 350 nm. The thermal expansion coefficient of PC455R1 and Cr are 2.0-2.3×106/° C. and 4.9×106/° C., respectively, and the thermal expansion coefficient of Mo is 4.8×106/° C. - An OLED display according to an embodiment of the present invention will be described in detail with reference to
FIGS. 20-22 . -
FIG. 20 is a layout view of an OLED display according to an embodiment of the present invention.FIGS. 21 and 22 are sectional views of the OLED display shown inFIG. 20 taken along the lines XXI-XXI′ and XXII-XXII′, respectively. - A plurality of gate conductors include a plurality of
gate lines 121 includingfirst control electrodes 124 a and a plurality ofsecond control electrodes 124 b. The plurality of gate conductors are formed on an insulatingsubstrate 110 such as transparent glass or plastic. - The gate lines 121 for transmitting gate signals extend substantially in a transverse direction. Each
gate line 121 may further include an end portion having an area for contacting another layer or an external driving circuit. Thefirst control electrodes 124 a project from thegate line 121. The gate lines 121 may extend to be directly connected to a gate driving circuit (not shown) for generating the gate signals, which may be integrated on thesubstrate 110. - Each of the
second control electrodes 124 b is separated from thegate lines 121, and includes astorage electrode 127 extending upwardly. - The
gate conductors gate conductors gate conductors - The lateral sides of the
gate conductors substrate 110, and the inclination angle thereof ranges from about 30° to about 80°. - A
gate insulating layer 140 may comprise silicon nitride or silicon oxide, and is formed on thegate conductors - A plurality of semiconductor stripes and
islands gate insulating layer 140. Eachsemiconductor stripe 151 extends substantially in the longitudinal direction and includes a plurality ofprojections 154 a branched out toward thefirst gate electrodes 124 a. Eachsemiconductor island 154 b intersects thesecond control electrodes 124 b and includes anextension 157 overlapping astorage electrode 127. - A plurality of pairs of ohmic contact stripes and
islands ohmic contact islands islands ohmic contacts ohmic contacts semiconductor stripes 151, and theohmic contacts second semiconductor islands 154 b. - A plurality of data conductors including a plurality of
data lines 171, a plurality of drivingvoltage lines 172, and a plurality of first andsecond output electrodes ohmic contacts gate insulating layer 140. - The data lines 171 for transmitting data signals extend substantially in the longitudinal direction and intersect the gate lines 121. Each
data line 171 includes a plurality offirst input electrodes 173 a extending toward thefirst control electrodes 124 a. Eachdata line 171 may further include an end portion having an area for contacting another layer or an external driving circuit. The data lines 171 may extend to be directly connected to a data driving circuit (not shown) for generating data signals, which may be integrated on thesubstrate 110. - The driving
voltage lines 172 for transmitting driving voltages extend substantially in the longitudinal direction and intersect the gate lines 121. Each drivingvoltage line 172 includes a plurality ofsecond input electrodes 173 b extending toward thesecond control electrodes 124 b. The drivingvoltage lines 172 overlap thestorage electrodes 127. The drivingvoltage lines 172 and thestorage electrodes 127 may be connected to each other. - The first and the
second output electrodes second output electrodes data lines 171 and the drivingvoltage lines 172. Each pair of thefirst input electrodes 173 a and thefirst output electrodes 175 a are disposed opposite each other with respect to afirst control electrode 124 a. Each pair of thesecond input electrodes 173 b and thesecond output electrodes 175 b are disposed opposite each other with respect to asecond control electrode 124 b. - The
data conductors data conductors data conductors - Like the
gate conductors data conductors - The
ohmic contacts islands overlying data conductors island data conductors input electrodes output electrodes - A
passivation layer 180 is formed on thedata conductors islands passivation layer 180 may comprise an organic insulator or a low dielectric insulator. The low dielectric insulator and the organic insulator may comprise a dielectric constant less than about 4.0, and includes a-Si:C:O and a-Si:O:F formed by plasma enhanced chemical vapor deposition (PECVD). The organic insulator for thepassivation layer 180 may have photosensitivity. Thepassivation 180 may have a flat surface. Thepassivation layer 180 may include a lower film of an inorganic insulator and an upper film of an organic insulator for having good insulating characteristics of the organic insulator while preventing the exposed portions of the semiconductor stripes andislands - The
passivation layer 180 has a plurality of contact holes 182, 185 a and 185 b exposing the end portions of thedata lines 171, thefirst output electrodes 175 a, and thesecond output electrodes 175 b, respectively. Thepassivation layer 180 and thegate insulating layer 140 have a plurality ofcontact holes 181 and 184 exposing the end portions of thegate lines 121 and thesecond control electrodes 124 b, respectively. - A plurality of
stress buffers passivation layer 180 and a plurality ofpixel electrodes 191 and a plurality of connectingmembers 85 are formed on the stress buffers 195 and 196, respectively. - The
pixel electrodes 191 and the connectingmembers 85 may comprise, for example, a reflective conductor such as Cr, Al, Ag, or alloys thereof. The stress buffers 195 and 196 may comprise, for example, a material having a thermal expansion coefficient ranging from that of thepassivation layer 180 to that of thepixel electrodes 191, which includes ITO, IZO or Mo containing metal. - The
pixel electrodes 191 and the stress buffers 195 thereunder are connected to thesecond output electrodes 175 b through the contact holes 185 b. The connectingmembers 85 and the stress buffers 196 thereunder are connected to thesecond control electrodes 124 b and thefirst output electrodes 175 a through the contact holes 184 and 185 b. - A
partition 361 having a plurality ofopenings 365, a plurality of light emittingmembers 370, and acommon electrode 270 are formed on thepixel electrodes 191 and thepassivation layer 180 like the OLED display shown inFIGS. 1-3 . - The semiconductor stripes and
islands gate electrodes input electrodes output electrodes ohmic contacts - A method of manufacturing the OLED display shown in
FIGS. 20-22 according to an embodiment of the present invention is described with reference toFIGS. 23-34B as well asFIGS. 20-22 . -
FIGS. 23, 25 , 27, 29, 31 and 33 are layout views of intermediate steps of manufacturing an OLED display shown inFIGS. 20-22 according to an embodiment of the present invention.FIGS. 24A and 24B are sectional views of the OLED display shown inFIG. 23 taken along the lines XXIVA-XXIVA′ and XXIVB-XXIVB′, respectively.FIGS. 26A and 26B are sectional views of the OLED display shown inFIG. 25 taken along the lines XXVIA-XXVIA′ and XXVIB-XXVIB′, respectively.FIGS. 28A and 28B are sectional views of the OLED display shown inFIG. 27 taken along the lines XXVIIIA-XXVIIIA′ and XXVIIIB-XXVIIIB′, respectively.FIGS. 30A and 30B are sectional views of the OLED display shown inFIG. 29 taken along the lines XXXA-XXXA′ and XXXB-XXXB′, respectively.FIGS. 32A and 32B are sectional views of the OLED display shown inFIG. 31 taken along the lines XXXIIA-XXXIIA′ and XXXIIB-XXXIIB′, respectively. FIGS. 34A and 34B are sectional views of the OLED display shown inFIG. 33 taken along the lines XXXIVA-XXXIVA′ and XXXIVB-XXXIVB′, respectively. - Referring to
FIGS. 23-24B , a plurality of gate conductors include a plurality ofgate lines 121 includingfirst control electrodes 124 a and a plurality ofsecond control electrodes 124 b includingstorage electrodes 127. The plurality of gate conductors are formed on an insulatingsubstrate 110 such as transparent glass or plastic. - Referring to
FIGS. 25-26B , after sequential deposition of agate insulating layer 140, an intrinsic a-Si layer, and an extrinsic a-Si layer on thegate insulating layer 140, the extrinsic a-Si layer and the intrinsic a-Si layer are patterned by lithography and are etched to form a plurality of extrinsic semiconductor stripes andislands islands semiconductor stripes 151 includes a plurality ofprojections 154 a. - Referring to
FIGS. 27-28B , a plurality of data conductors are formed on thegate insulating layer 140 and the extrinsic semiconductor stripes andislands data lines 171 including first input (e.g., source)electrodes 173 a, a plurality of drivingvoltage lines 172 including second input (e.g., source)electrodes 173 b, and a plurality of first and second output (e.g., drain)electrodes - Thereafter, portions of the
extrinsic semiconductor stripes data conductors ohmic contact stripes 161 includingprojections 163 a and a plurality ofohmic contact islands islands islands - Referring to
FIGS. 29-30B , apassivation layer 180 comprising, for example, an organic material is deposited and patterned by lithography and etched to form a plurality of contact holes 184, 185 a and 185 b. The plurality of contact holes 184, 185 a and 185 b expose the second gate electrodes 121 b, thefirst drain electrodes 175 a, and thesecond drain electrodes 175 b, respectively. - Referring to
FIGS. 31-32B , a lower conductive layer comprising, for example, a reflective metal such as Al, Ag, or Cr and an upper conductive layer comprising, for example, ITO, IZO, or Mo are sequentially deposited on thepassivation layer 180. The lower conductive layer and the upper conductive layer are patterned by lithography and etched to form a plurality ofstress buffers pixel electrodes 191, and a plurality of connectingmembers 85. - Referring to
FIGS. 33-34B , apartition 361 havingopenings 365 is formed on thepixel electrodes 191, the connectingmembers 85, and thepassivation layer 180. - A plurality of organic
light emitting members 370 and acommon electrode 270 are sequentially formed on thepixel electrodes 191 as shown inFIGS. 20-22 . The stress buffers 195 and 196 can be employed to a simple matrix OLED display. - Although preferred embodiments have been described herein with reference to the accompanying drawings, it is to be understood that the present invention is not limited to those precise embodiments, and that various other changes and modifications may be affected therein by one of ordinary skill in the related art without departing from the scope or spirit of the invention.
Claims (14)
1. An organic light emitting diode display comprising:
an insulating layer;
a stress buffer disposed on the insulating layer;
a first electrode disposed on the stress buffer;
an organic light emitting member disposed on the first electrode; and
a second electrode disposed on the organic light emitting member,
wherein the stress buffer comprises at least one of ITO, IZO, or Mo.
2. The organic light emitting diode display of claim 1 , wherein the insulating layer comprises an organic material.
3. The organic light emitting diode display of claim 2 , wherein the insulating layer is hardened by heat.
4. The organic light emitting diode display of claim 1 , wherein the stress buffer has a thermal expansion coefficient between a thermal expansion coefficient of the insulating layer and a thermal expansion coefficient of the first electrode.
5. The organic light emitting diode display of claim 1 , wherein the first electrode comprises at least one of Cr, Al, or Ag.
6. The organic light emitting diode display of claim 1 , wherein the first electrode comprises a reflective material and the second electrode comprises a transparent material.
7. The organic light emitting diode display of claim 6 , further comprising a third electrode disposed between the first electrode and the organic light emitting member.
8. The organic light emitting diode display of claim 7 , wherein the third electrode has a higher work function than the first electrode.
9. The organic light emitting diode display of claim 7 , wherein the third electrode comprises ITO or IZO.
10. The organic light emitting diode display of claim 1 , wherein the stress buffer has substantially the same planar shape as the first electrode.
11. The organic light emitting diode display of claim 1 , further comprising:
a gate line transmitting a gate signal;
a data line transmitting a data signal;
a driving voltage line transmitting a driving voltage;
a switching transistor coupled to the gate line and the data line; and
a driving transistor coupled to the switching transistor, the driving voltage line,
and the first electrode.
12. The organic light emitting diode display of claim 11 , further comprising a connecting member disposed on the insulating layer and connecting the switching transistor and the driving transistor.
13. The organic light emitting diode display of claim 1 , further comprising a thin film transistor disposed below the insulating layer.
14. The organic light emitting diode display of claim 13 , wherein the insulating layer comprises an organic material hardened by heat.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/022,809 US20080116792A1 (en) | 2004-08-12 | 2008-01-30 | Organic light emitting diode display and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2004-63470 | 2004-08-12 | ||
KR1020040063470A KR101080354B1 (en) | 2004-08-12 | 2004-08-12 | Thin film transistor array panel and manufacturing method thereof |
US11/202,340 US7345314B2 (en) | 2004-08-12 | 2005-08-11 | Organic light emitting diode display and manufacturing method thereof |
US12/022,809 US20080116792A1 (en) | 2004-08-12 | 2008-01-30 | Organic light emitting diode display and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/202,340 Continuation US7345314B2 (en) | 2004-08-12 | 2005-08-11 | Organic light emitting diode display and manufacturing method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080116792A1 true US20080116792A1 (en) | 2008-05-22 |
Family
ID=35799165
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/202,340 Expired - Fee Related US7345314B2 (en) | 2004-08-12 | 2005-08-11 | Organic light emitting diode display and manufacturing method thereof |
US12/022,809 Abandoned US20080116792A1 (en) | 2004-08-12 | 2008-01-30 | Organic light emitting diode display and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/202,340 Expired - Fee Related US7345314B2 (en) | 2004-08-12 | 2005-08-11 | Organic light emitting diode display and manufacturing method thereof |
Country Status (2)
Country | Link |
---|---|
US (2) | US7345314B2 (en) |
KR (1) | KR101080354B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8634038B2 (en) | 2010-04-06 | 2014-01-21 | Samsung Display Co., Ltd. | Organic light-emitting display device and electronic equipment including the same |
CN104201289A (en) * | 2014-08-07 | 2014-12-10 | 京东方科技集团股份有限公司 | Pixel unit and production method for same, display panel, and display device |
TWI724431B (en) * | 2018-10-23 | 2021-04-11 | 宸鴻光電科技股份有限公司 | Organic light-emitting diode display device |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100768191B1 (en) * | 2005-11-12 | 2007-10-17 | 삼성에스디아이 주식회사 | Manufacturing method of organic light emitting display device and organic light emitting display device |
KR100712181B1 (en) * | 2005-12-14 | 2007-04-27 | 삼성에스디아이 주식회사 | Organic electroluminescence device and method for fabricating of the same |
KR101261608B1 (en) * | 2006-04-26 | 2013-05-06 | 삼성디스플레이 주식회사 | Thin film transistor array panel and method for manufacturing the same |
KR100879294B1 (en) * | 2006-06-12 | 2009-01-16 | 삼성모바일디스플레이주식회사 | Organic light emitting display |
KR101304413B1 (en) * | 2006-10-25 | 2013-09-10 | 삼성디스플레이 주식회사 | Display device and manufacturing method thereof |
KR101373386B1 (en) | 2006-12-27 | 2014-03-14 | 엘지디스플레이 주식회사 | organic electro-luminescence display device and a method of fabricating the same |
KR100882693B1 (en) * | 2007-09-14 | 2009-02-06 | 삼성모바일디스플레이주식회사 | Light emitting display device and fabrication method for the same |
KR102340745B1 (en) * | 2014-12-30 | 2021-12-17 | 엘지디스플레이 주식회사 | Low dielectirc insulating film and display device including the film |
US11469491B2 (en) * | 2019-01-31 | 2022-10-11 | Innolux Corporation | Electronic device and antenna device |
KR20240043893A (en) * | 2022-09-27 | 2024-04-04 | 삼성디스플레이 주식회사 | Display device and manufacturing method thereof |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6016033A (en) * | 1997-07-11 | 2000-01-18 | Fed Corporation | Electrode structure for high resolution organic light-emitting diode displays and method for making the same |
US6262531B1 (en) * | 1994-03-31 | 2001-07-17 | Nippondenso Co., Ltd. | Thin-film El display panel having uniform display characteristics |
US20020110940A1 (en) * | 2001-01-18 | 2002-08-15 | Semiconductor Energy Laboratory Co., Ltd. | Process for producing a light emitting device |
US6501217B2 (en) * | 1998-02-02 | 2002-12-31 | International Business Machines Corporation | Anode modification for organic light emitting diodes |
US20030227019A1 (en) * | 2002-06-07 | 2003-12-11 | Lg Electronics Inc. | AMEL display panel and method for fabricating the same |
US20030234608A1 (en) * | 2002-06-22 | 2003-12-25 | Samsung Sdi Co., Ltd. | Organic electroluminescent device employing multi-layered anode |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100275073B1 (en) | 1998-06-02 | 2000-12-15 | 김순택 | Organic electrluminescence element using polyanyline with conductivity as a buffer layer |
US6559594B2 (en) | 2000-02-03 | 2003-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Light-emitting device |
KR100396671B1 (en) | 2001-06-27 | 2003-09-02 | 엘지전자 주식회사 | Organic Electro Luminescence Device |
US6815723B2 (en) * | 2001-12-28 | 2004-11-09 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device, method of manufacturing the same, and manufacturing apparatus therefor |
JP2003272874A (en) | 2002-03-15 | 2003-09-26 | Mitsumi Electric Co Ltd | Electroluminescence element and electroluminescence display |
JP2003297575A (en) | 2002-04-08 | 2003-10-17 | Toyota Central Res & Dev Lab Inc | Organic electroluminescent element |
JP3724732B2 (en) | 2002-06-07 | 2005-12-07 | 富士電機ホールディングス株式会社 | Organic EL light emitting device |
-
2004
- 2004-08-12 KR KR1020040063470A patent/KR101080354B1/en not_active IP Right Cessation
-
2005
- 2005-08-11 US US11/202,340 patent/US7345314B2/en not_active Expired - Fee Related
-
2008
- 2008-01-30 US US12/022,809 patent/US20080116792A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6262531B1 (en) * | 1994-03-31 | 2001-07-17 | Nippondenso Co., Ltd. | Thin-film El display panel having uniform display characteristics |
US6016033A (en) * | 1997-07-11 | 2000-01-18 | Fed Corporation | Electrode structure for high resolution organic light-emitting diode displays and method for making the same |
US6501217B2 (en) * | 1998-02-02 | 2002-12-31 | International Business Machines Corporation | Anode modification for organic light emitting diodes |
US20020110940A1 (en) * | 2001-01-18 | 2002-08-15 | Semiconductor Energy Laboratory Co., Ltd. | Process for producing a light emitting device |
US20030227019A1 (en) * | 2002-06-07 | 2003-12-11 | Lg Electronics Inc. | AMEL display panel and method for fabricating the same |
US20030234608A1 (en) * | 2002-06-22 | 2003-12-25 | Samsung Sdi Co., Ltd. | Organic electroluminescent device employing multi-layered anode |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8634038B2 (en) | 2010-04-06 | 2014-01-21 | Samsung Display Co., Ltd. | Organic light-emitting display device and electronic equipment including the same |
CN104201289A (en) * | 2014-08-07 | 2014-12-10 | 京东方科技集团股份有限公司 | Pixel unit and production method for same, display panel, and display device |
US9882161B2 (en) | 2014-08-07 | 2018-01-30 | Boe Technology Group Co., Ltd. | Pixel unit and method for manufacturing the same, display panel, and display apparatus |
TWI724431B (en) * | 2018-10-23 | 2021-04-11 | 宸鴻光電科技股份有限公司 | Organic light-emitting diode display device |
Also Published As
Publication number | Publication date |
---|---|
KR20060014778A (en) | 2006-02-16 |
KR101080354B1 (en) | 2011-11-04 |
US20060033099A1 (en) | 2006-02-16 |
US7345314B2 (en) | 2008-03-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20080116792A1 (en) | Organic light emitting diode display and manufacturing method thereof | |
US7336031B2 (en) | Organic light emitting display having auxiliary common electrode | |
US8283860B2 (en) | Organic light emitting display device and method of fabricating the same | |
KR101651224B1 (en) | Organic light emitting diode display and method for manufacturing the same | |
EP1587154B1 (en) | Organic electro-luminescent display device and method of manufacturing the same | |
US6727645B2 (en) | Organic LED device | |
US7696518B2 (en) | Flat panel display with anode electrode layer as power supply layer and fabrication method thereof | |
US7863602B2 (en) | Organic light emitting diode display and method for manufacturing the same | |
US7888860B2 (en) | Organic light emitting device | |
US7986095B2 (en) | Organic light emitting diode with enhanced luminance and light uniformity | |
US7884370B2 (en) | Organic light emitting diode display and method for manufacturing the same | |
US20080258618A1 (en) | Display panel | |
US7301168B2 (en) | Organic light emitting diode display and manufacturing method with partition and emission regions to improve emission characteristics | |
US20070188089A1 (en) | Organic light emitting device and manufacturing method of the same | |
US20040017153A1 (en) | Electroluminescent display device and its manufacturing method | |
KR100700644B1 (en) | Organic Electroluminescence Display Device Having the Second Electrode Power Resources Suppling Line and Fabricating of the same | |
EP2144291A1 (en) | Organic light emitting display and method of fabricating the same | |
US20060244368A1 (en) | Organic electroluminescent display panel and method for manufacturing same | |
KR20110099996A (en) | Organic light emitting diode display and method for manufacturing the same | |
US20050218409A1 (en) | Organic light emitting display | |
KR101572268B1 (en) | Organic Light Emitting Device | |
KR101100885B1 (en) | Thin film transistor array panel for organic electro-luminescence | |
US20080197354A1 (en) | Thin film transistor, an organic light emitting device including the same, and a manufacturing method thereof | |
KR101429908B1 (en) | Organic electroluminescence device | |
KR100786295B1 (en) | Organic electroluminescence display device and fabrication method for the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |