US20080068882A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20080068882A1 US20080068882A1 US11/904,977 US90497707A US2008068882A1 US 20080068882 A1 US20080068882 A1 US 20080068882A1 US 90497707 A US90497707 A US 90497707A US 2008068882 A1 US2008068882 A1 US 2008068882A1
- Authority
- US
- United States
- Prior art keywords
- memory cell
- transistor
- data state
- charge
- body region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 25
- 239000000758 substrate Substances 0.000 claims abstract description 26
- 230000015654 memory Effects 0.000 claims description 134
- 210000000746 body region Anatomy 0.000 claims description 36
- 238000007667 floating Methods 0.000 claims description 13
- 239000012535 impurity Substances 0.000 claims description 11
- 239000011159 matrix material Substances 0.000 claims description 8
- 239000000969 carrier Substances 0.000 claims description 7
- 230000004044 response Effects 0.000 claims 8
- 238000013500 data storage Methods 0.000 abstract description 18
- 210000000352 storage cell Anatomy 0.000 abstract description 17
- 230000005669 field effect Effects 0.000 abstract description 12
- 230000005855 radiation Effects 0.000 abstract description 4
- 238000000034 method Methods 0.000 description 25
- 229910052710 silicon Inorganic materials 0.000 description 25
- 239000010703 silicon Substances 0.000 description 25
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 24
- 210000004027 cell Anatomy 0.000 description 20
- 239000002800 charge carrier Substances 0.000 description 18
- 230000008901 benefit Effects 0.000 description 14
- 238000005516 engineering process Methods 0.000 description 12
- 230000000694 effects Effects 0.000 description 11
- 230000008569 process Effects 0.000 description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 9
- 239000000463 material Substances 0.000 description 8
- 230000007547 defect Effects 0.000 description 7
- 239000003990 capacitor Substances 0.000 description 5
- 239000010408 film Substances 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 238000005086 pumping Methods 0.000 description 5
- 230000002829 reductive effect Effects 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000007599 discharging Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 230000003287 optical effect Effects 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 230000010354 integration Effects 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- 238000005215 recombination Methods 0.000 description 3
- 230000006798 recombination Effects 0.000 description 3
- 238000010276 construction Methods 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 230000005670 electromagnetic radiation Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 230000008520 organization Effects 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 230000000717 retained effect Effects 0.000 description 2
- 230000002441 reversible effect Effects 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000000605 extraction Methods 0.000 description 1
- 239000003574 free electron Substances 0.000 description 1
- 238000005286 illumination Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000002674 ointment Substances 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- 238000011946 reduction process Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/404—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with one charge-transfer gate, e.g. MOS transistor, per cell
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7841—Field effect transistors with field effect produced by an insulated gate with floating body, e.g. programmable transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/20—DRAM devices comprising floating-body transistors, e.g. floating-body cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2211/00—Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C2211/401—Indexing scheme relating to cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C2211/4016—Memory devices with silicon-on-insulator cells
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/77—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
- H04N25/772—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components comprising A/D, V/T, V/F, I/T or I/F converters
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/905—Plural dram cells share common contact or common trench
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/907—Folded bit line dram configuration
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/982—Varying orientation of devices in array
Definitions
- the present invention relates to semiconductor devices, and relates particularly, but not exclusively, to DRAM memory devices using SOI (silicon on insulator) technology.
- SOI silicon on insulator
- each memory cell consists of a single transistor and a single capacitor, the binary 1's and 0's of data stored in the DRAM being represented by the capacitor of each cell being in a charged or discharged state. Charging and discharging of the capacitors is controlled by switching of the corresponding transistor, which also controls reading of the data stored in the cell.
- Such an arrangement is disclosed in U.S. Pat. No. 3,387,286 and will be familiar to persons skilled in the art.
- SOI silicon on insulator
- SOI technology suffers the drawback that because the body region of each individual transistor is electrically insulated from the underlying silicon substrate, electrical charging of the body can occur under certain conditions. This can have an effect on the electrical performance of the transistors and is generally regarded as an undesirable effect. Extensive measures are generally taken to avoid the occurrence of this effect, as described in more detail in a “Suppression of parasitic bipolar action in ultra thin film fully depleted CMOS/simox devices by Ar-ion implantation into source/drain regions”, published by Terukazu Ohno et al. in IEEE Transactions on Electron Devices, Vol. 45, Number 5, May 1998.
- a known DRAM device is also described in U.S. Pat. No. 4,298,962, in which the DRAM is formed from a plurality of cells, each of which consists of an IGFET (insulated gate field effect transistor) formed directly on a silicon substrate.
- IGFET insulated gate field effect transistor
- This known device suffers from the drawback that it requires at least four terminal connections for its operation (connected to the drain, gate, source and impurity region of opposite polarity or to the substrate), which increases the complexity of the device. Furthermore, the memory function of each cell is ensured only while voltages are being applied to the transistor source and drain, which affects the reliability of the device, and writing, reading and refreshing of the stored information must be performed in so-called “punch through” mode, which results in heavy power consumption by the device.
- each memory cell is formed from two transistors, one of which is used for writing data to the memory cell, and one of which is used for reading data stored in the device.
- each cell requires four terminal connections for its operation, which increases the complexity of the device, as well as the surface area necessary for each memory cell as a result of the provision of two transistors.
- Preferred embodiments of the present invention seek to overcome the above disadvantages of the prior art.
- a semiconductor device comprising
- At least one data storage cell provided on one side of said substrate, wherein the or each said data storage cell comprises a respective field effect transistor comprising (i) a source; (ii) a drain; (iii) a body arranged between said source and said drain and adapted to at least temporarily retain a net electrical charge generated in said body such that the magnitude of said net charge can be adjusted by input signals applied to said transistor; and (iv) at least one gate adjacent said body; and charge adjusting means for at least partially cancelling the adjustment of said net electrical charge by said input signals, by applying first predetermined electrical voltage signals between at least one corresponding said gate and the corresponding said drain and between the corresponding said source and said drain.
- the present invention is based upon the surprising discovery that the previously undesirable characteristic of excess electrical charge generated and retained in the body of the transistor can be used to represent data.
- a semiconductor device in which data is stored as an electrical charge in the body of a field effect transistor this provides the advantage that a much higher level of circuit integration is possible than in the prior art, since each data cell, for example when the semiconductor device is a DRAM memory, no longer requires a capacitor and can consist of a single transistor.
- this provides the further advantage that no specific connection need be made to the substrate or impurity region, thus reducing the number of terminal connections necessary to operate the device.
- said input signals comprise second predetermined electrical voltage signals applied between at least one corresponding said gate and the corresponding said drain and between the corresponding said source and said drain.
- the device may be a memory device.
- the device may be a sensor and the charge stored in at least one said body in use represents a physical parameter.
- the input signals comprise electromagnetic radiation.
- the device may be an electromagnetic radiation sensor.
- the device may further comprise a first insulating layer at least partially covering said substrate, wherein the or each said data storage cell is provided on a side of said first insulating layer remote from said substrate.
- the first insulating layer may comprise a layer of semiconductor material of opposite doping type to the body of the or each said data storage cell.
- a layer of material of opposite doping type to the transistor body (e.g., a layer of n-type material in the case of a p-type transistor body)
- SOI silicon-on-insulator
- the device may further comprise a respective second insulating layer provided between at least one said body and/or each corresponding said gate.
- At least one said transistor includes a plurality of defects in the vicinity of the interface between at least one corresponding said body and the corresponding said second insulating layer, for trapping charge carriers of opposite polarity to the charge carriers stored in the body.
- This provides the advantage of enabling the charge stored in the body of the transistor to be reduced by means of recombination of the stored charge carriers with charge carriers of opposite polarity trapped in the vicinity of the interface.
- the density of defects in the vicinity of said interface may be between 10 9 and 10 12 per cm 2 .
- the device may further comprise data reading means for causing an electrical current to flow between a said source and a said drain of at least one said data storage cell by applying third predetermined electrical voltage signals between at least one corresponding said gate and said drain and between said source and said drain.
- the first insulating layer may comprise a plurality of insulating layers.
- At least one said data storage cell may be adapted to store at least two distinguishable levels of said electrical charge.
- At least one said data storage cell is adapted to store at least three distinguishable levels of said electrical charge.
- This provides the advantage that the more distinguishable charge levels there are which can be used to represent data in a data storage cell, the more bits of data can be stored in each cell. For example, in order to represent n bits of data, 2 n distinguishable charge levels are required, as a result of which high density data storage devices can be created.
- At least one said transistor may have a drain/body capacitance greater than the corresponding source/body capacitance.
- This provides the advantage of reducing the voltages which need to be applied to the transistor to adjust the charge stored in the body thereof, which in turn improves reliability of operation of the device.
- the body of at least one said transistor may have a higher dopant density in the vicinity of said drain than in the vicinity of said source.
- the area of the interface between the drain and body of at least one said transistor may be larger than the area of the interface between the source and the body.
- Common source and/or drain regions may be shared between adjacent transistors of said device.
- a method of storing data in a semiconductor device comprising a substrate, and at least one data storage cell provided on one side of said substrate, wherein the or each said data storage cell comprises a respective field effect transistor comprising (i) a source; (ii) a drain; (iii) a body arranged between said source and said drain and adapted to at least temporarily retain a net electrical charge generated in said body such that the magnitude of said net charge can be adjusted by input signals applied to said transistor; and (iv) at least one gate adjacent said body; the method comprising the steps of: applying first predetermined electrical voltage signals between at least one corresponding said gate and the corresponding said drain and between the corresponding said source and said drain to at least partially cancel the adjustment of said net charge by said input signals.
- the method may further comprise the step of applying second predetermined electrical voltage signals between at least one said gate of a said data storage cell and the corresponding said drain and between the corresponding said source and said drain.
- the step of applying second predetermined said electrical signals may adjust the charge retained in the corresponding said body by means of the tunnel effect.
- This provides the advantage of enabling the charge adjustment to be carried out in a non-conducting state of the transistor in which the only current is the removal of minority charge carriers from the body of the transistor. This in turn enables the charge adjustment operation to involve very low power consumption.
- This also provides the advantage that a considerably higher charge can be stored in the body of the transistor since, it is believed, the charge is stored throughout substantially the entire body of the transistor, as opposed to just that part of the transistor in the vicinity of the first insulating layer. As a result, several levels of charge can be stored, representing several bits of data.
- the charge may be adjusted by the application of a voltage signal between at least one said gate and the corresponding drain such that at the interface between the corresponding body and the drain, the valence and conduction bands of the body and drain are deformed to inject electrons from the valence band to the conduction band by the tunnel effect, causing the formation of majority carriers in the body.
- Said charge may be adjusted by means of tunnelling of electrons from the valence band to at least one gate of a said field effect transistor.
- the step of applying first predetermined said voltage signals may comprise applying electrical voltage signals between at least one said gate and the corresponding said drain such that at least some of the charge carriers stored in the corresponding body recombine with charge carriers of opposite polarity in said body.
- This provides the advantage that the charge stored in the particular transistor body can be adjusted without the transistor being switched into a conductive state, as a result of which the charge adjustment can be carried out at very low power consumption.
- This feature is especially advantageous in the case of a semiconductor device incorporating a large number of transistors, such as an optical detector in which individual pixels are provided by transistors.
- the method may further comprise the step of applying at least one said voltage signal comprising a first part which causes a conducting channel to be formed between the source and the drain, the channel containing charge carriers of opposite polarity to the charge carriers stored in said body, and a second part which inhibits formation of the channel, and causes at least some of said stored charge carriers to migrate towards the position previously occupied by said channel and recombine with charge carriers of opposite polarity previously in said channel.
- the method may further comprise the step of repeating the step of applying at least one said voltage signal in a single charge adjustment operation sufficiently rapidly to cause at least some of said charge carriers stored in the body to recombine with charge carriers of opposite polarity before said charge carriers of opposite polarity can completely migrate to said source or said drain.
- FIG. 1 is a schematic representation of a first embodiments of a MOSFET type SOI transistor for use in a semiconductor device embodying the present invention
- FIG. 2 shows a sequence of electrical pulses to be applied to the transistor of FIG. 1 to generate a positive charge in the body of the transistor according to a first method
- FIG. 3 shows a sequence of electrical pulses to be applied to the transistor of FIG. 1 to generate a negative charge in the body of the transistor according to a first method
- FIG. 4 shows the variation in source-drain current of the transistor of FIG. 1 as a function of gate voltage, with the body of the transistor being positively charged, uncharged and negatively charged;
- FIG. 5 a is a schematic representation of an SOI MOSFET transistor of a second embodiment for use in a semiconductor device embodying the present invention
- FIG. 5 b is a representation of the effect of the application of a gate voltage to the transistor of FIG. 5 a on the valence and conduction bands of the transistor;
- FIGS. 6 a to 6 c illustrate a first method embodying the present invention of eliminating a positive charge stored in the body of the transistor of FIG. 1 ;
- FIGS. 7 a to 7 d illustrate a second method embodying the present invention of eliminating a positive charge stored in the body of the transistor of FIG. 1 ;
- FIG. 8 is a schematic representation of a SOI MOSFET transistor of a third embodiment for use in a semiconductor device embodying the present invention.
- FIG. 9 is a schematic representation of the gate, source and drain areas of a transistor of a fourth embodiment for use in a semiconductor device embodying the present invention.
- FIGS. 10 and 11 show multiple charging levels of the transistor of FIG. 1 ;
- FIG. 12 shows multiple charging levels of the transistor of FIG. 1 achieved by means of the methods of FIGS. 6 and 7 ;
- FIG. 13 is a schematic representation of part of a DRAM memory device embodying the present invention and incorporating the transistor FIG. 1, 5 , 6 , 7 , 8 or 9 ;
- FIG. 14 is a schematic representation of part of a DRAM memory device of a further embodiment of the present invention and incorporating the transistor FIG. 1, 5 , 6 , 7 , 8 or 9 ;
- FIG. 15 is a plan view of the part of the DRAM memory device of FIG. 14 ;
- FIG. 16 is a cross-sectional view along the line A-A in FIG. 15 ;
- FIG. 17 shows the development of integrated circuit processor performance compared with DRAM performance
- FIG. 18 is a schematic representation of an optical sensor embodying the present invention and incorporating the transistor of FIG. 1, 5 , 6 , 7 , 8 or 9 .
- an NMOS SOI silicon on insulator MOSFET (metal-oxide-silicon field effect transistor) comprises a silicon wafer 10 coated with a layer 12 of silicon dioxide, the wafer 10 and layer 12 constituting a substrate 13 .
- a layer 14 formed on the substrate 13 consists of an island 16 of silicon doped with impurities to form a source 18 on n-type material, a body 20 of p-type material and a drain 22 of n-type material, together with a honeycomb insulating structure 24 of silicon dioxide, the honeycomb structure being filled by a plurality of islands 16 .
- the source 18 and drain 22 extend through the entire thickness of the silicon layer 14 .
- An insulating film 26 is formed over body 20 , and a gate 28 of doped semiconductor material is provided on dielectric film 26 .
- the production process steps, chemical compositions and doping conditions used in manufacturing the transistor of FIG. 1 will be familiar to persons skilled in the art, and are also described in further detail in “SOI: Materials to Systems” by A. J. Auberton-Hervé, IEDM 96 .
- This publication also discloses that transistors of this type have an electrical instability as a result of the fact that the body 20 is electrically floating, and can therefore acquire an electrical charge, depending upon the sequence of voltage pulses applied to the transistor.
- the transistor shown in FIG. 1 is of the type known to persons skilled in the art as “partially depleted” (PD), in which the depletion regions (i.e., those regions forming junctions between semiconductor types of opposite polarity and which are depleted of free charge carriers) do not occupy the entire thickness of the silicon layer 14 .
- PD partially depleted
- the gate voltage V g and drain voltage V d are initially zero.
- the gate voltage is brought to ⁇ 1.5V and at time t 0 + ⁇ t 0 (where ⁇ t 0 can be greater than, less than or equal to zero), the drain voltage V d is brought to ⁇ 2V, while the source voltage remains at zero.
- a concentration of negative charge forms in the body 20 in the vicinity of the gate 28
- a concentration of positive charge forms in the body in the vicinity of insulating layer 12 .
- a conduction channel linking the source 18 and drain 22 forms in the body 20 , allowing conduction of electrons between the source 18 and drain 22 . This allows electrons to be attracted into the channel from the source 18 and/or drain 22 .
- the application of a negative voltage to the drain 22 relative to the source as shown in FIG. 2 generates electron-hole pairs by impact ionisation in the vicinity of the source.
- the holes accumulated in the floating body create a positive charge.
- the drain voltage V d then returns at time t 1 to zero, and the gate voltage V g returns to zero at t 1 + ⁇ t 1 to remove the conductive channel between the source 18 and drain 22 , the time interval t 1 -t 0 typically being between a few nanoseconds and several tens of nanoseconds, while ⁇ t 1 is of the order of 1 nanosecond. It is also possible to create a positive charge in the body 20 by applying a positive drain voltage pulse, depending upon the voltages of the source, drain and gate relative to each other. It has been found in practice that in order to create a positive charge in the body, the drain voltage must be switched back to zero before the gate voltage.
- a negative charge is generated in the body 20 by increasing the gate voltage V g to +1V at to while the source and drain voltages are held at zero, then reducing the drain voltage V d to ⁇ 2V at time t 0 + ⁇ t 0 while the source voltage is held at zero.
- the gate voltage V g and drain voltage V d are then subsequently brought to zero at times t 1 and t 1 + ⁇ t 1 respectively, where ⁇ t 1 can be positive or negative (or zero).
- the application of a positive voltage to the gate 28 relative to the voltages applied to the source 18 and drain 22 again causes the formation of a conductive channel between the source 18 and drain 22 , as was the case with the formation of an excess positive charge as described above with reference to FIG.
- the positive voltage applied to the gate 28 also creates a concentration of negative charge in the body 20 in the vicinity of the gate 28 , and a concentration of positive charge in that part of the body remote from the gate 28 , i.e., adjacent the insulating layer 12 .
- the body-drain junction is forward biased, as a result of which holes are conducted out of the body 20 to the drain 22 .
- the effect of this is to create an excess of negative charge in the body 20 .
- a positive voltage pulse can be applied to the drain and the gate, as a result of which the body-source junction is forward biased and the holes are removed from the body to the source.
- a positive charge stored in the body can be removed.
- the drain current I d is dependent upon the applied gate voltage V g , and the Figure shows this relationship for a drain voltage V d of 0.3V, the curves 34 , 36 and 38 representing the body 20 having an excess of positive or negative charge, or zero excess charge, respectively. It will therefore be appreciated that by the application of calibrated voltages to gate 28 and drain 22 and by measuring drain current I d , it is possible to determine whether body 20 is positively or negatively charged, or whether it is uncharged. This phenomenon enables the transistor of FIG. 1 to be used as a data storage cell, different charging levels representing data “high” and “low” states, or some physical parameter to be measured, as will be described in greater detail below.
- FIG. 5 a in which parts common to the embodiment of FIG. 1 are denoted by like reference numerals but increased by 100 , a further embodiment of an SOI transistor is shown in which the transistor is caused to store a positive charge in its body 120 by means of the tunnel effect.
- the transistor of FIG. 5 a is manufactured by a succession of photo lithographic, doping and etching operations which will be familiar to persons skilled in the art.
- the transistor is made to 0.13 ⁇ m technology with a p-type dopant density of 10 18 atoms per cm 3 in the body 120 and of 10 21 n-type atoms per cm 3 in the drain 122 .
- the insulating layer 126 has a thickness of the order of 2 nm.
- the source is held at 0V
- the gate voltage V g is ⁇ 1.5V
- the drain voltage V d is +1 V.
- This causes the tunnel effect at the interface of the body 120 and drain 122 as a result of the fact that the valence band B v and conduction band B c , represented schematically in FIG. 5 b , are distorted. Folding of these bands can be achieved by an electric field of the order of 1 MV/cm, which results in electrons being extracted by the drain 122 , while the associated holes remain in the body 120 .
- GDL Gate Induced Drain Leakage
- the charging operation of FIG. 5 a has the advantage over that described with reference to FIGS. 1 to 3 that the only current flowing during the charging process is the extraction of electrons from the body 120 by the tunnel effect. As a result, charging occurs at very low power consumption. Furthermore, it has been found that the charge which can be stored in the body 120 is considerably higher (approximately twice as large) than that obtained by previous methods. It is believed that this is as a result of the fact that a charge is stored throughout the entire volume of the body 120 , not just in that part of the body 120 adjacent to the insulating layer 112 .
- FIGS. 6 a to 6 c in which parts common to the embodiment of FIG. 1 are denoted by like reference numerals but increased by 200 , a process is described for removing charge stored in the body 220 of the transistor. It is important that the body 220 of the transistor and the insulating film 226 be separated by an interface 230 a few atomic layers thick which provides defects forming sites to which electrons can attach.
- a cyclical signal shown in the upper part of FIG. 6 a is applied to the gate, the instant illustrated by FIG. 6 a being shown by an arrow in the insert.
- a potential of 0V is applied to the source 218 and drain 222
- a potential of 0.8V is applied to gate 228 .
- This has the effect of creating a conducting channel 232 at interface 230 , and electrons are attracted into the channel 232 from the source 218 and/or drain 222 .
- the channel 232 has a high density of electrons 234 , as a result of the positive voltage applied to gate 228 , of which some are attached to defects at the interface 230 .
- the interface 230 preferably has a defect density between 10 9 and 10 12 per cm 2 , this density and the number of oscillations necessary to remove the particles forming the stored charge representing an acceptable compromise between device performance being limited by the number of defects and assisted by the number of trapped electrons.
- the pulse duration is typically about 10 ns, the rise and falling time being of the order of 1 ns. It should also be noted that in certain types of transistors, it is also possible to form a channel between the source 218 and the drain 222 in the vicinity of the insulating layer 212 . In such a case, the conditions for recombination of charge carriers are slightly different, but the principle of operation is generally the same.
- FIG. 7 a shows a transistor identical in construction to that of FIGS. 6 a to 6 c , but which enables the stored charge to be reduced more rapidly than in the case of FIGS. 6 a to 6 c using recombination of charges at the interface 230 , but without having electrons bound to defects.
- FIG. 7 a shows the state of the transistor before the charge reduction process is commenced, the body 220 having an excess of holes 236 .
- a positive voltage for example 0.8V
- the channel 232 contains an excess of electrons 234 , depending on the positive voltage applied to the gate 228 , the quantity of free electrons 234 significantly exceeding that of the holes 236 present in the body 220 because of attraction of electrons into the channel 232 from the source 218 and/or drain 222 .
- the electrons 234 located in the channel 232 do not have time t 0 migrate before the holes 236 contained in the body 220 arrive in the space previously occupied by the channel 232 , as shown in FIG. 7 c .
- the holes 236 and electrons 234 recombine in the interior of the body 220 without current flowing between the source and the drain, while the excess electrons 234 migrate towards the source 218 and the drain 222 . In this way, after a very short period of time, all of the holes 236 of the stored charge are recombined, as shown in FIG. 7 d.
- the charge removal process described with reference to FIGS. 6 and 7 can be enhanced by providing an asymmetrical source/drain junction to give larger junction capacitance on the drain side.
- an asymmetrical source/drain junction to give larger junction capacitance on the drain side.
- FIG. 8 shows a further embodiment of a transistor in which the voltage required to remove charge stored in the body of the transistor is reduced.
- pulses are applied to the drain and to the gate of the transistor so that the body/source or body/drain junction is biased in a forward direction.
- the majority carriers are removed from the charged floating body, providing a decrease in channel current when the transistor is switched to its conductive state (see FIG. 4 ).
- the potential of the floating body can be altered by adjusting the voltages applied to the transistor contacts, or by altering the body/source and/or body/drain and/or body/gate capacitances. For example, if the potential of the transistor drain is positive compared to that of the source, the floating body potential can be made more positive by increasing the capacitance between the drain and the floating body.
- the MOSFET has different doping profiles for the drain and the source. In particular, a P+ doped region is formed in the vicinity of the drain, which leads to an increased capacitance between the drain and the floating body. This is manufactured by adding an implant on the drain side only, and by diffusing this implant before forming the source and drain implanted regions.
- An alternative is to increase the capacitive coupling between the drain and the floating body by using different geometries for the drain and the source, as shown in FIG. 9 .
- the improved charging and discharging techniques described with reference to FIGS. 5 to 9 enable significantly greater current differences between the uncharged and highest charged states of the transistor to be achieved.
- the current difference between the maximum and minimum charge states is typically 5 to 2 ⁇ A/ ⁇ m of device width.
- a current difference of about 1 to 6 ⁇ A is available. At least 1 ⁇ A of current is required to be able to sense the data represented by the charged state.
- the charging and discharging arrangements disclosed with reference to FIGS. 5 to 9 provide a current difference as high as 110 ⁇ A/ ⁇ m.
- the availability 110 ⁇ A/ ⁇ m of signal for devices with 0.2 to 0.3 ⁇ m width means that current differences of 22 to 33 ⁇ A per device can be achieved.
- FIG. 10 a shows a simple arrangement in which two levels are available, and one bit of data can be stored.
- FIGS. 10 b and 10 c multiple bits of data can be stored in states between the maximum and minimum charging levels. For example, to be able to store two bits of data, a total current window of 3 ⁇ A is required, while 7 ⁇ A is required to store three bits per device. With a total window of 33 ⁇ A, five bits, corresponding to 32 levels, can be stored in the same transistor. It will be appreciated that by storing a data word consisting of several data bits, as opposed to a single data bit, the storage capacity of a semiconductor memory using this technique can be significantly increased.
- FIG. 11 shows the time dependence of a pulsed charging operation. Charging between different levels can be achieved by creating an initial “0” state, and then repeatedly writing “1” pulses, or by starting from the highest state, and repeatedly writing “0” pulses.
- One other possibility is to use different writing pulses to obtain different states, for example, by varying the writing pulse amplitude and duration to obtain a particular level.
- FIG. 12 shows the levels achievable using the charge pumping principle described with reference to FIGS. 6 and 7 .
- the amount of charge removed after each pulse causes a current decrease of ⁇ ls, and the various levels can be obtained by changing the number of charge pumping pulses.
- the charge states of the body of the transistor can be used to create a semiconductor memory device, data “high” states being represented by a positive charge on body 20 , and data “low” states being represented by a negative or zero charge.
- the data stored in the transistor can be read out from the memory device by comparing the source-drain current of the transistor with that of an uncharged reference transistor.
- a DRAM (dynamic random access memory) device operating according to this principle is shown in FIG. 13 .
- a DRAM device is formed from a matrix of data storage cells, each cell consisting of a field effect transistor of the type shown in FIG. 1, 5 , 6 , 7 , 8 or 9 , the sources of the transistors of each row being connected together, and the gates and drains of the transistors of each column being connected together, a transistor 32 ij corresponding to a transistor located on column I and row j, the transistor 32 22 being highlighted in FIG. 13 .
- the gate 28 , source 18 and drain 22 of transistor 32 ij are connected to conductive tracks 40 i , 42 i and 44 j , respectively.
- the conductive tracks 40 , 42 and 44 are connected to a control unit 46 and a reading unit 48 , the construction and operation of which will be familiar to persons skilled in the art.
- the sources are earthed via the reading unit 48 , or may be connected to a given fixed potential.
- all gates (tracks 40 ) are at ⁇ 2V, and all drains (tracks 44 ) and sources (tracks 42 ) are held at 0V.
- all tracks 40 of columns different from i are still held at ⁇ 2V, while track 40 i is brought to ⁇ 1.5V.
- all tracks 44 of rows different from j are still held at 0V, while the potential of track 44 j is brought to ⁇ 2V.
- This process generates a positive charge in the body of transistor 32 ij , as described above with reference to FIG. 2 , the positive charge representing a single data bit of state “1”.
- the potential of track 44 j is then brought back to 0V, and the potential of track 40 i is subsequently brought back to ⁇ 2V.
- track 40 i In order to write a data bit of state “zero” to the transistor 32 ij , from the condition in which all gates are initially held at ⁇ 2V and all sources and drains are held at 0V, track 40 i is brought to a voltage of +1V, the other tracks 40 being held at ⁇ 2V. During the time that the potential of track 40 i is +1V, all tracks 44 of rows other than j are held at 0V, while the potential of track 44 j is brought to ⁇ 2V. This generates a net negative charge in the body of the transistor and the potential of track 44 j is then brought back to 0V. The potential of track 40 i is then subsequently brought back to ⁇ 2V.
- the voltage of tracks 40 of columns different from i is brought to 0V, while track 40 i is held at 1V, and the voltage of tracks 44 of rows different from j is brought to 0V, while track 44 j is held at +0.3V.
- this then enables the current on track 44 j , which is representative of the charge in the body of transistor 32 ij , to be determined.
- this also provides the advantage that unlike conventional DRAM devices, the reading of data from transistor 32 ij does not discharge the transistor 32 ij . In other words, because the step of reading data from the data storage cell does not destroy the data stored in the cell, the data does not need to be refreshed (i.e., rewritten to the transistor 32 ij ) as frequently as in the prior art.
- each data storage cell is formed by a transistor 32 disposed in an insulating honeycomb structure 24 .
- the source and drain of neighbouring transistors are located adjacent the drain and source of the two neighbouring transistors in the same row, respectively.
- a DRAM device of a second embodiment is shown in FIG. 14 , in which parts common to the embodiment of FIG. 13 are denoted by like reference numerals.
- each transistor shares its drain and source region with its neighbours. This enables the number of tracks 42 and connections on tracks 44 to be reduced almost by a factor of 2.
- FIG. 16 A cross-sectional view of the DRAM device of FIGS. 14 and 15 is shown in FIG. 16 , the view being taken along the line A-A in FIG. 15 .
- the device comprises a substrate 13 including a silicon wafer 10 and insulating layer 12 as in FIG. 1 , with sources 18 , bodies 20 and drains 22 being formed on the insulating layer 12 .
- Dielectric films 26 are provided on bodies 20 , and are extended upwards to the side of gates 28 .
- the gates are interconnected by tracks 40 and the sources 18 are interconnected via respective pillars 50 by tracks 42 , the tracks 40 , 42 extending parallel to each other in a direction perpendicular to the plane of the paper of FIG. 16 .
- the drains 22 are interconnected via respective pillars 52 by tracks 44 extending in a direction perpendicular to tracks 40 , 42 , and of which only one is shown in FIG. 16 .
- the refreshing frequency typically ranges from 1 ms to 1 second, a more detailed description of which is provided in ADRAM circuit design ISBN0-78036014-1.
- the charging process can be applied to other types of memory, such as SRAM (static random access memory).
- SRAM static random access memory
- One particular application is to cache SRAM applications.
- MPU microprocessors
- the DRAM/MPU performance gap illustrated in FIG. 17 has forced the MPU manufacturers to add some memory to the MPU.
- This memory is called cache memory.
- the Intel 486 processor used 8 Kbytes of cache memory. This memory is used to store information that is needed frequently by the MPU.
- Pentium processors a second level of cache memory, up to 256 Kbytes, has been added to keep up performance. According to industry trends, next generation processors (the 10 Ghz Pentium processors for example) will require a third level of cache memory having a density of 8 to 32 Mbytes of cache.
- This memory has previously been provided by a 6 transistor SRAM cell (6T).
- the cell occupies typically an area of 100 to 150 F 2 , where F is the minimum feature size, which is quite large.
- F the minimum feature size
- a 1T (1 transistor) cell can replace the 6T transistor cell.
- Integrated in a logic technology it can occupy a 10 to 15 F 2 area, which is 10 times less. This is of significant importance since integrating tens of Mbytes of 6T SRAM cells required die sizes much too large for practical fabrication.
- FIG. 18 is a schematic representation of a CMOS image sensor embodying the present invention.
- Image sensors have hitherto been made with a matrix of photosensitive devices, each of which is provided with a MOS transistor acting as a switch. To boost the information contained in each pixel, the pixel itself is also provided with an in-built amplifier.
- Such pixels are called active pixel sensors (APS) and typically include several devices: photo gate APS have typically 1 photosensitive capacitor and 4 transistors. Photodiode APS have typically 1 photosensitive diode and 3 or 4 transistors. In these APS devices the incoming light is incident on the circuit (sometimes through a lens) and hits the sensitive element of the device. An integration cycle then allows charge generated by the incoming optical radiation to be accumulated and to generate an electrical signal in a few ms or a few tens of ms. This signal is then amplified and read.
- the matrix organization is similar to a memory matrix organization, a typical pixel size being about 400 F 2 , where F is the technology minimum feature size.
- SOI transistors are arranged in a matrix arrangement similar to that described for the DRAM applications above.
- the incoming light can come from the top or from the bottom (in this second case, an advantageous feature of SOI technology being that the silicon substrate below the buried oxide can be removed locally in the sensor matrix to provide an easy rear side illumination option).
- a reset operation is required, the reset operation consisting of removing the majority carriers from the floating body (holes in the case of an NMOS transistor).
- the reset operation consisting of removing the majority carriers from the floating body (holes in the case of an NMOS transistor).
- NMOS device this means putting all devices in what is called a “0” state in the DRAM application. That this reset operation can be achieved by hole evacuation as described with reference to FIGS. 1 to 3 , or more preferably by the charge pumping technique described with reference to FIGS. 6 and 7 .
- the reset has been carried out (in typically 1 ⁇ s)
- the light creates electron hole pairs in the body of the device.
- the minority carriers are removed through the junction and the majority carriers accumulate in the body, allowing the charge integration.
- the information is read like in a DRAM memory, as explained above.
- the pixel area achievable with such devices can be as small as 4F 2 , or 100 times smaller than in prior art devices.
- These imagers can be used in various applications, such as portable video recorders, digital photography, web cams, PC cameras, mobile telephones, fingerprint identification, and so on.
- the process, described with reference to NMOS transistors can also be applied to PMOS transistors, in which case the stored charge is negative, i.e., formed by electrons, and that the free particles in the channel are holes. In that case, the channel is produced by the application of a negative potential to the gate.
- the substrate can also act as a gate. In that case, the insulating layer performs the function of the dielectric film and the channel is formed at the interface of the body and the insulating layer.
- the invention can be applied to JFET (unction field effect transistor) technology as well as to the MOSFET technology described above.
- adjacent transistors can be electrically isolated from each other by means of a layer of n-type silicon on the silicon substrate, and biasing the n-type silicon layer such that the junction formed by the p-type transistor body and the n-type silicon is reverse biased.
- the body region of each transistor should also extend below the corresponding source and drain regions to separate the source and drain regions from the n-type silicon layer, and adjacent transistors are isolated from each other by means of a silicon dioxide layer extending downwards as far as the n-type silicon layer.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Semiconductor Memories (AREA)
- Dram (AREA)
- Thin Film Transistor (AREA)
- Non-Volatile Memory (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
A semiconductor integrated circuit device, such as a memory device or radiation detector, is disclosed, in which data storage cells are formed on a substrate. Each of the data storage cells includes a field effect transistor having a source, drain, and gate, and a body arranged between the source and drain for storing electrical charge generated in the body. The magnitude of the net electrical charge in the body can be adjusted by input signals applied to the transistor, and the adjustment of the net electrical charge by the input signals can be at least partially cancelled by applying electrical voltage signals between the gate and the drain and between the source and the drain.
Description
- This application is a divisional application of application Ser. No. 11/201,483 (still pending), filed Aug. 11, 2005, which is a divisional application of application Ser. No. 10/450,238 (now U.S. Pat. No. 6,969,662), filed Jun. 10, 2003, which is the National Stage of International Application No. PCT/EP02/06495, filed Jun. 5, 2002, which claims priority to European Applications (i) EP 01 810 587, filed Jun. 18, 2001, (ii) EP 02 405 247, filed Mar. 28, 2002, and (iii) EP 02 405 315, filed Apr. 18, 2002.
- The present invention relates to semiconductor devices, and relates particularly, but not exclusively, to DRAM memory devices using SOI (silicon on insulator) technology.
- DRAM memories are known in which each memory cell consists of a single transistor and a single capacitor, the binary 1's and 0's of data stored in the DRAM being represented by the capacitor of each cell being in a charged or discharged state. Charging and discharging of the capacitors is controlled by switching of the corresponding transistor, which also controls reading of the data stored in the cell. Such an arrangement is disclosed in U.S. Pat. No. 3,387,286 and will be familiar to persons skilled in the art.
- Semiconductor devices incorporating MOSFET (metal oxide semiconductor field effect transistor) type devices are well known, and arrangements employing SOI (silicon on insulator) are becoming increasingly available. SOI technology involves the provision of a silicon substrate carrying an insulating silicon dioxide layer coated with a layer of silicon in which the individual field effect transistors are formed by forming source and drain regions of doped silicon of one polarity separated by a body of doped silicon of the opposite polarity.
- SOI technology suffers the drawback that because the body region of each individual transistor is electrically insulated from the underlying silicon substrate, electrical charging of the body can occur under certain conditions. This can have an effect on the electrical performance of the transistors and is generally regarded as an undesirable effect. Extensive measures are generally taken to avoid the occurrence of this effect, as described in more detail in a “Suppression of parasitic bipolar action in ultra thin film fully depleted CMOS/simox devices by Ar-ion implantation into source/drain regions”, published by Terukazu Ohno et al. in IEEE Transactions on Electron Devices, Vol. 45, Number 5, May 1998.
- A known DRAM device is also described in U.S. Pat. No. 4,298,962, in which the DRAM is formed from a plurality of cells, each of which consists of an IGFET (insulated gate field effect transistor) formed directly on a silicon substrate. This DRAM enables the injection of charge carriers from a semiconductor impurity region of opposite polarity to the polarity of the source and drain regions and which is located in the source or drain, or the injection of charge carriers from the silicon substrate.
- This known device suffers from the drawback that it requires at least four terminal connections for its operation (connected to the drain, gate, source and impurity region of opposite polarity or to the substrate), which increases the complexity of the device. Furthermore, the memory function of each cell is ensured only while voltages are being applied to the transistor source and drain, which affects the reliability of the device, and writing, reading and refreshing of the stored information must be performed in so-called “punch through” mode, which results in heavy power consumption by the device.
- An attempt to manufacture DRAM memories using SOI technology is disclosed in U.S. Pat. No. 5,448,513. In that known device, each memory cell is formed from two transistors, one of which is used for writing data to the memory cell, and one of which is used for reading data stored in the device. As a result of each cell consisting of two separate transistors, each cell requires four terminal connections for its operation, which increases the complexity of the device, as well as the surface area necessary for each memory cell as a result of the provision of two transistors.
- Preferred embodiments of the present invention seek to overcome the above disadvantages of the prior art.
- According to an aspect of the present invention, there is provided a semiconductor device comprising
-
- a substrate;
- at least one data storage cell provided on one side of said substrate, wherein the or each said data storage cell comprises a respective field effect transistor comprising (i) a source; (ii) a drain; (iii) a body arranged between said source and said drain and adapted to at least temporarily retain a net electrical charge generated in said body such that the magnitude of said net charge can be adjusted by input signals applied to said transistor; and (iv) at least one gate adjacent said body; and charge adjusting means for at least partially cancelling the adjustment of said net electrical charge by said input signals, by applying first predetermined electrical voltage signals between at least one corresponding said gate and the corresponding said drain and between the corresponding said source and said drain. The present invention is based upon the surprising discovery that the previously undesirable characteristic of excess electrical charge generated and retained in the body of the transistor can be used to represent data. By providing a semiconductor device in which data is stored as an electrical charge in the body of a field effect transistor, this provides the advantage that a much higher level of circuit integration is possible than in the prior art, since each data cell, for example when the semiconductor device is a DRAM memory, no longer requires a capacitor and can consist of a single transistor. Furthermore, by generating said electrical charge in the body of the field effect transistor (as opposed to in the substrate or in an impurity region provided in the source or drain), this provides the further advantage that no specific connection need be made to the substrate or impurity region, thus reducing the number of terminal connections necessary to operate the device.
- In a preferred embodiment, said input signals comprise second predetermined electrical voltage signals applied between at least one corresponding said gate and the corresponding said drain and between the corresponding said source and said drain. The device may be a memory device.
- The device may be a sensor and the charge stored in at least one said body in use represents a physical parameter. The input signals comprise electromagnetic radiation.
- The device may be an electromagnetic radiation sensor.
- The device may further comprise a first insulating layer at least partially covering said substrate, wherein the or each said data storage cell is provided on a side of said first insulating layer remote from said substrate.
- The first insulating layer may comprise a layer of semiconductor material of opposite doping type to the body of the or each said data storage cell. By providing a layer of material of opposite doping type to the transistor body (e.g., a layer of n-type material in the case of a p-type transistor body), this provides the advantage that by suitable biasing of the insulating layer such that the body/insulating layer junction is reverse biased, adjacent transistors can be electrically isolated from each other without the necessity of using silicon-on-insulator (SOI) technology in which a layer of dielectric material such as silicon oxide is formed on a silicon substrate. This in turn provides the advantage that devices according to the invention can be manufactured using conventional manufacturing techniques.
- The device may further comprise a respective second insulating layer provided between at least one said body and/or each corresponding said gate.
- In a preferred embodiment, at least one said transistor includes a plurality of defects in the vicinity of the interface between at least one corresponding said body and the corresponding said second insulating layer, for trapping charge carriers of opposite polarity to the charge carriers stored in the body.
- This provides the advantage of enabling the charge stored in the body of the transistor to be reduced by means of recombination of the stored charge carriers with charge carriers of opposite polarity trapped in the vicinity of the interface.
- The density of defects in the vicinity of said interface may be between 109 and 1012 per cm2.
- The device may further comprise data reading means for causing an electrical current to flow between a said source and a said drain of at least one said data storage cell by applying third predetermined electrical voltage signals between at least one corresponding said gate and said drain and between said source and said drain.
- The first insulating layer may comprise a plurality of insulating layers.
- At least one said data storage cell may be adapted to store at least two distinguishable levels of said electrical charge.
- In a preferred embodiment, at least one said data storage cell is adapted to store at least three distinguishable levels of said electrical charge.
- This provides the advantage that the more distinguishable charge levels there are which can be used to represent data in a data storage cell, the more bits of data can be stored in each cell. For example, in order to represent n bits of data, 2n distinguishable charge levels are required, as a result of which high density data storage devices can be created.
- At least one said transistor may have a drain/body capacitance greater than the corresponding source/body capacitance.
- This provides the advantage of reducing the voltages which need to be applied to the transistor to adjust the charge stored in the body thereof, which in turn improves reliability of operation of the device.
- The body of at least one said transistor may have a higher dopant density in the vicinity of said drain than in the vicinity of said source.
- The area of the interface between the drain and body of at least one said transistor may be larger than the area of the interface between the source and the body.
- Common source and/or drain regions may be shared between adjacent transistors of said device.
- This provides the advantage of improving the extent to which the device can be miniaturised.
- According to another aspect of the present invention, there is provided a method of storing data in a semiconductor device comprising a substrate, and at least one data storage cell provided on one side of said substrate, wherein the or each said data storage cell comprises a respective field effect transistor comprising (i) a source; (ii) a drain; (iii) a body arranged between said source and said drain and adapted to at least temporarily retain a net electrical charge generated in said body such that the magnitude of said net charge can be adjusted by input signals applied to said transistor; and (iv) at least one gate adjacent said body; the method comprising the steps of: applying first predetermined electrical voltage signals between at least one corresponding said gate and the corresponding said drain and between the corresponding said source and said drain to at least partially cancel the adjustment of said net charge by said input signals.
- The method may further comprise the step of applying second predetermined electrical voltage signals between at least one said gate of a said data storage cell and the corresponding said drain and between the corresponding said source and said drain.
- The step of applying second predetermined said electrical signals may adjust the charge retained in the corresponding said body by means of the tunnel effect.
- This provides the advantage of enabling the charge adjustment to be carried out in a non-conducting state of the transistor in which the only current is the removal of minority charge carriers from the body of the transistor. This in turn enables the charge adjustment operation to involve very low power consumption. This also provides the advantage that a considerably higher charge can be stored in the body of the transistor since, it is believed, the charge is stored throughout substantially the entire body of the transistor, as opposed to just that part of the transistor in the vicinity of the first insulating layer. As a result, several levels of charge can be stored, representing several bits of data.
- The charge may be adjusted by the application of a voltage signal between at least one said gate and the corresponding drain such that at the interface between the corresponding body and the drain, the valence and conduction bands of the body and drain are deformed to inject electrons from the valence band to the conduction band by the tunnel effect, causing the formation of majority carriers in the body.
- Said charge may be adjusted by means of tunnelling of electrons from the valence band to at least one gate of a said field effect transistor.
- The step of applying first predetermined said voltage signals may comprise applying electrical voltage signals between at least one said gate and the corresponding said drain such that at least some of the charge carriers stored in the corresponding body recombine with charge carriers of opposite polarity in said body.
- This provides the advantage that the charge stored in the particular transistor body can be adjusted without the transistor being switched into a conductive state, as a result of which the charge adjustment can be carried out at very low power consumption. This feature is especially advantageous in the case of a semiconductor device incorporating a large number of transistors, such as an optical detector in which individual pixels are provided by transistors.
- The process, operating under the principle known as charge pumping, and described in more detail in the article by G. Groeseneken et al., “A reliable approach to charge pumping measurements in MOS transistors”, IEEE Transactions on Electron Devices, Vol. 31, pp. 42 to 53, 1984, provides the advantage that it operates at very low current levels, which enables power consumption in devices operating according to the process to be minimised.
- The method may further comprise the step of applying at least one said voltage signal comprising a first part which causes a conducting channel to be formed between the source and the drain, the channel containing charge carriers of opposite polarity to the charge carriers stored in said body, and a second part which inhibits formation of the channel, and causes at least some of said stored charge carriers to migrate towards the position previously occupied by said channel and recombine with charge carriers of opposite polarity previously in said channel.
- The method may further comprise the step of repeating the step of applying at least one said voltage signal in a single charge adjustment operation sufficiently rapidly to cause at least some of said charge carriers stored in the body to recombine with charge carriers of opposite polarity before said charge carriers of opposite polarity can completely migrate to said source or said drain.
- Preferred embodiments of the invention will now be described, by way of example only and not in any limitative sense, with reference to the accompanying drawings, in which:
-
FIG. 1 is a schematic representation of a first embodiments of a MOSFET type SOI transistor for use in a semiconductor device embodying the present invention; -
FIG. 2 shows a sequence of electrical pulses to be applied to the transistor ofFIG. 1 to generate a positive charge in the body of the transistor according to a first method; -
FIG. 3 shows a sequence of electrical pulses to be applied to the transistor ofFIG. 1 to generate a negative charge in the body of the transistor according to a first method; -
FIG. 4 shows the variation in source-drain current of the transistor ofFIG. 1 as a function of gate voltage, with the body of the transistor being positively charged, uncharged and negatively charged; -
FIG. 5 a is a schematic representation of an SOI MOSFET transistor of a second embodiment for use in a semiconductor device embodying the present invention; -
FIG. 5 b is a representation of the effect of the application of a gate voltage to the transistor ofFIG. 5 a on the valence and conduction bands of the transistor; -
FIGS. 6 a to 6 c illustrate a first method embodying the present invention of eliminating a positive charge stored in the body of the transistor ofFIG. 1 ; -
FIGS. 7 a to 7 d illustrate a second method embodying the present invention of eliminating a positive charge stored in the body of the transistor ofFIG. 1 ; -
FIG. 8 is a schematic representation of a SOI MOSFET transistor of a third embodiment for use in a semiconductor device embodying the present invention; -
FIG. 9 is a schematic representation of the gate, source and drain areas of a transistor of a fourth embodiment for use in a semiconductor device embodying the present invention; -
FIGS. 10 and 11 show multiple charging levels of the transistor ofFIG. 1 ; -
FIG. 12 shows multiple charging levels of the transistor ofFIG. 1 achieved by means of the methods ofFIGS. 6 and 7 ; -
FIG. 13 is a schematic representation of part of a DRAM memory device embodying the present invention and incorporating the transistorFIG. 1, 5 , 6, 7, 8 or 9; -
FIG. 14 is a schematic representation of part of a DRAM memory device of a further embodiment of the present invention and incorporating the transistorFIG. 1, 5 , 6, 7, 8 or 9; -
FIG. 15 is a plan view of the part of the DRAM memory device ofFIG. 14 ; -
FIG. 16 is a cross-sectional view along the line A-A inFIG. 15 ; -
FIG. 17 shows the development of integrated circuit processor performance compared with DRAM performance; and -
FIG. 18 is a schematic representation of an optical sensor embodying the present invention and incorporating the transistor ofFIG. 1, 5 , 6, 7, 8 or 9. - Referring firstly to
FIG. 1 , an NMOS SOI (silicon on insulator) MOSFET (metal-oxide-silicon field effect transistor) comprises asilicon wafer 10 coated with alayer 12 of silicon dioxide, thewafer 10 andlayer 12 constituting asubstrate 13. Alayer 14 formed on thesubstrate 13 consists of anisland 16 of silicon doped with impurities to form asource 18 on n-type material, abody 20 of p-type material and adrain 22 of n-type material, together with ahoneycomb insulating structure 24 of silicon dioxide, the honeycomb structure being filled by a plurality ofislands 16. Thesource 18 and drain 22 extend through the entire thickness of thesilicon layer 14. An insulatingfilm 26 is formed overbody 20, and agate 28 of doped semiconductor material is provided ondielectric film 26. The production process steps, chemical compositions and doping conditions used in manufacturing the transistor ofFIG. 1 will be familiar to persons skilled in the art, and are also described in further detail in “SOI: Materials to Systems” by A. J. Auberton-Hervé, IEDM 96. This publication also discloses that transistors of this type have an electrical instability as a result of the fact that thebody 20 is electrically floating, and can therefore acquire an electrical charge, depending upon the sequence of voltage pulses applied to the transistor. - The transistor shown in
FIG. 1 is of the type known to persons skilled in the art as “partially depleted” (PD), in which the depletion regions (i.e., those regions forming junctions between semiconductor types of opposite polarity and which are depleted of free charge carriers) do not occupy the entire thickness of thesilicon layer 14. - Referring now to
FIG. 2 , in order to generate a positive charge in the body of the NMOS transistor ofFIG. 1 , the gate voltage Vg and drain voltage Vd, as well as the source voltage, are initially zero. At time t0, the gate voltage is brought to −1.5V and at time t0+Δt0 (where Δt0 can be greater than, less than or equal to zero), the drain voltage Vd is brought to −2V, while the source voltage remains at zero. By applying a negative voltage pulse to the gate and a more negative voltage pulse to the drain, a concentration of negative charge forms in thebody 20 in the vicinity of thegate 28, while a concentration of positive charge forms in the body in the vicinity of insulatinglayer 12. At the same time, a conduction channel linking thesource 18 and drain 22 forms in thebody 20, allowing conduction of electrons between thesource 18 anddrain 22. This allows electrons to be attracted into the channel from thesource 18 and/or drain 22. - The application of a negative voltage to the
drain 22 relative to the source as shown inFIG. 2 generates electron-hole pairs by impact ionisation in the vicinity of the source. The holes accumulated in the floating body create a positive charge. - The drain voltage Vd then returns at time t1 to zero, and the gate voltage Vg returns to zero at t1+Δt1 to remove the conductive channel between the
source 18 anddrain 22, the time interval t1-t0 typically being between a few nanoseconds and several tens of nanoseconds, while Δt1 is of the order of 1 nanosecond. It is also possible to create a positive charge in thebody 20 by applying a positive drain voltage pulse, depending upon the voltages of the source, drain and gate relative to each other. It has been found in practice that in order to create a positive charge in the body, the drain voltage must be switched back to zero before the gate voltage. - Referring now to
FIG. 3 , a negative charge is generated in thebody 20 by increasing the gate voltage Vg to +1V at to while the source and drain voltages are held at zero, then reducing the drain voltage Vd to −2V at time t0+Δt0 while the source voltage is held at zero. The gate voltage Vg and drain voltage Vd are then subsequently brought to zero at times t1 and t1+Δt1 respectively, where Δt1 can be positive or negative (or zero). The application of a positive voltage to thegate 28 relative to the voltages applied to thesource 18 and drain 22 again causes the formation of a conductive channel between thesource 18 anddrain 22, as was the case with the formation of an excess positive charge as described above with reference toFIG. 2 . The positive voltage applied to thegate 28 also creates a concentration of negative charge in thebody 20 in the vicinity of thegate 28, and a concentration of positive charge in that part of the body remote from thegate 28, i.e., adjacent the insulatinglayer 12. - As a result of the application of the negative voltage to the
drain 22, the body-drain junction is forward biased, as a result of which holes are conducted out of thebody 20 to thedrain 22. The effect of this is to create an excess of negative charge in thebody 20. It should be noted that under these bias conditions the generation of holes by impact ionisation is fairly weak. Alternatively, a positive voltage pulse can be applied to the drain and the gate, as a result of which the body-source junction is forward biased and the holes are removed from the body to the source. In a similar way, instead of generating a negative charge in thebody 20, a positive charge stored in the body can be removed. - Referring now to
FIG. 4 , the drain current Id is dependent upon the applied gate voltage Vg, and the Figure shows this relationship for a drain voltage Vd of 0.3V, thecurves body 20 having an excess of positive or negative charge, or zero excess charge, respectively. It will therefore be appreciated that by the application of calibrated voltages togate 28 and drain 22 and by measuring drain current Id, it is possible to determine whetherbody 20 is positively or negatively charged, or whether it is uncharged. This phenomenon enables the transistor ofFIG. 1 to be used as a data storage cell, different charging levels representing data “high” and “low” states, or some physical parameter to be measured, as will be described in greater detail below. - Referring to
FIG. 5 a, in which parts common to the embodiment ofFIG. 1 are denoted by like reference numerals but increased by 100, a further embodiment of an SOI transistor is shown in which the transistor is caused to store a positive charge in itsbody 120 by means of the tunnel effect. The transistor ofFIG. 5 a is manufactured by a succession of photo lithographic, doping and etching operations which will be familiar to persons skilled in the art. The transistor is made to 0.13 μm technology with a p-type dopant density of 1018 atoms per cm3 in thebody 120 and of 1021 n-type atoms per cm3 in thedrain 122. The insulating layer 126 has a thickness of the order of 2 nm. - In order to operate the transistor of
FIG. 5 a, the source is held at 0V, the gate voltage Vg is −1.5V and the drain voltage Vd is +1 V. This causes the tunnel effect at the interface of thebody 120 and drain 122 as a result of the fact that the valence band Bv and conduction band Bc, represented schematically inFIG. 5 b, are distorted. Folding of these bands can be achieved by an electric field of the order of 1 MV/cm, which results in electrons being extracted by thedrain 122, while the associated holes remain in thebody 120. This physical phenomenon is known as “GIDL” (Gate Induced Drain Leakage), described in greater detail for example in the article by Chi Chang et al “Corner Field Induced Drain Leakage in Thin Oxide MOSFETS”, IEDM Technical Digest, Page 714, 1987. - The charging operation of
FIG. 5 a has the advantage over that described with reference to FIGS. 1 to 3 that the only current flowing during the charging process is the extraction of electrons from thebody 120 by the tunnel effect. As a result, charging occurs at very low power consumption. Furthermore, it has been found that the charge which can be stored in thebody 120 is considerably higher (approximately twice as large) than that obtained by previous methods. It is believed that this is as a result of the fact that a charge is stored throughout the entire volume of thebody 120, not just in that part of thebody 120 adjacent to the insulating layer 112. - It will be appreciated by persons skilled in the art that the process of
FIG. 5 a, which was described with reference to NMOS transistors, can also be applied to PMOS transistors, in which case the gate voltage is positive and the drain voltage negative, and holes are extracted by the drain while electrons are trapped. - Referring now to
FIGS. 6 a to 6 c, in which parts common to the embodiment ofFIG. 1 are denoted by like reference numerals but increased by 200, a process is described for removing charge stored in thebody 220 of the transistor. It is important that thebody 220 of the transistor and the insulatingfilm 226 be separated by an interface 230 a few atomic layers thick which provides defects forming sites to which electrons can attach. - In order to remove the charge stored in the
body 220, a cyclical signal shown in the upper part ofFIG. 6 a is applied to the gate, the instant illustrated byFIG. 6 a being shown by an arrow in the insert. Initially, a potential of 0V is applied to thesource 218 and drain 222, and then a potential of 0.8V is applied togate 228. This has the effect of creating a conductingchannel 232 atinterface 230, and electrons are attracted into thechannel 232 from thesource 218 and/or drain 222. Thechannel 232 has a high density ofelectrons 234, as a result of the positive voltage applied togate 228, of which some are attached to defects at theinterface 230. - When a voltage of −2.0V is then applied to
gate 228, as indicatedFIG. 6 b, thechannel 232 disappears, but the boundelectrons 234 remain in theinterface 230. Moreover, the voltage applied to thegate 228 tends to causeholes 236 to migrate towards theinterface 230 where they recombine with the boundelectrons 234. As can be seen inFIG. 6 c, when a further cycle is applied beginning with the application of a voltage of 0.8V togate 228, thechannel 232 is again formed. However, compared to the situation illustrated inFIG. 6 a, the number ofholes 236 has decreased. - The
interface 230 preferably has a defect density between 109 and 1012 per cm2, this density and the number of oscillations necessary to remove the particles forming the stored charge representing an acceptable compromise between device performance being limited by the number of defects and assisted by the number of trapped electrons. The pulse duration is typically about 10 ns, the rise and falling time being of the order of 1 ns. It should also be noted that in certain types of transistors, it is also possible to form a channel between thesource 218 and thedrain 222 in the vicinity of the insulatinglayer 212. In such a case, the conditions for recombination of charge carriers are slightly different, but the principle of operation is generally the same. -
FIG. 7 a shows a transistor identical in construction to that ofFIGS. 6 a to 6 c, but which enables the stored charge to be reduced more rapidly than in the case ofFIGS. 6 a to 6 c using recombination of charges at theinterface 230, but without having electrons bound to defects.FIG. 7 a shows the state of the transistor before the charge reduction process is commenced, thebody 220 having an excess ofholes 236. By applying a positive voltage, for example 0.8V, togate 228 as shown inFIG. 7 b, while keeping the source and drain at 0V, achannel 232 at theinterface 230 is created. Thechannel 232 contains an excess ofelectrons 234, depending on the positive voltage applied to thegate 228, the quantity offree electrons 234 significantly exceeding that of theholes 236 present in thebody 220 because of attraction of electrons into thechannel 232 from thesource 218 and/or drain 222. - It can be shown that by rapidly reversing the polarity of the signal applied to the
gate 228, for example from 0.8V to −2.0V in a time of the order of a picosecond, theelectrons 234 located in thechannel 232 do not have time t0 migrate before theholes 236 contained in thebody 220 arrive in the space previously occupied by thechannel 232, as shown inFIG. 7 c. Theholes 236 andelectrons 234 recombine in the interior of thebody 220 without current flowing between the source and the drain, while theexcess electrons 234 migrate towards thesource 218 and thedrain 222. In this way, after a very short period of time, all of theholes 236 of the stored charge are recombined, as shown inFIG. 7 d. - In order to achieve the switching speeds necessary for the above process to be utilized in a semiconductor device, it is necessary to reduce the resistance and parasitic capacitances of the circuits and control lines as far as possible. In the case of memories, this can cause a limitation of the number of transistors per line and per column. However, this limitation is significantly compensated by the significant increases in the speed with which the stored charge is removed.
- The charge removal process described with reference to
FIGS. 6 and 7 can be enhanced by providing an asymmetrical source/drain junction to give larger junction capacitance on the drain side. In the arrangement described with reference to FIGS. 1 to 3, it is observed that in order to ensure fast writing of data states represented by the charge level (i.e., in a few nanoseconds), fairly high voltages need to be used, but that these voltages need to be reduced by device optimization because of reliability problems. -
FIG. 8 shows a further embodiment of a transistor in which the voltage required to remove charge stored in the body of the transistor is reduced. During discharging of the charged body, pulses are applied to the drain and to the gate of the transistor so that the body/source or body/drain junction is biased in a forward direction. As a result, the majority carriers are removed from the charged floating body, providing a decrease in channel current when the transistor is switched to its conductive state (seeFIG. 4 ). - The potential of the floating body can be altered by adjusting the voltages applied to the transistor contacts, or by altering the body/source and/or body/drain and/or body/gate capacitances. For example, if the potential of the transistor drain is positive compared to that of the source, the floating body potential can be made more positive by increasing the capacitance between the drain and the floating body. In the arrangement shown in
FIG. 8 , the MOSFET has different doping profiles for the drain and the source. In particular, a P+ doped region is formed in the vicinity of the drain, which leads to an increased capacitance between the drain and the floating body. This is manufactured by adding an implant on the drain side only, and by diffusing this implant before forming the source and drain implanted regions. An alternative is to increase the capacitive coupling between the drain and the floating body by using different geometries for the drain and the source, as shown inFIG. 9 . - The improved charging and discharging techniques described with reference to FIGS. 5 to 9 enable significantly greater current differences between the uncharged and highest charged states of the transistor to be achieved. For example, in the arrangement disclosed with reference to FIGS. 1 to 3, the current difference between the maximum and minimum charge states is typically 5 to 2 μA/μm of device width. For a 0.13 μm technology, where a typical transistor width of 0.2 to 0.3 μm would be used, this means that a current difference of about 1 to 6 μA is available. At least 1 μA of current is required to be able to sense the data represented by the charged state.
- The charging and discharging arrangements disclosed with reference to FIGS. 5 to 9 provide a current difference as high as 110 μA/μm. The availability 110 μA/μm of signal for devices with 0.2 to 0.3 μm width means that current differences of 22 to 33 μA per device can be achieved. As 1 μA is enough for detection, it can be seen that several levels of charge can be stored in a single transistor body.
- It is therefore possible to store multiple bits of data, for example, as shown in
FIG. 10 .FIG. 10 a shows a simple arrangement in which two levels are available, and one bit of data can be stored. InFIGS. 10 b and 10 c, multiple bits of data can be stored in states between the maximum and minimum charging levels. For example, to be able to store two bits of data, a total current window of 3 μA is required, while 7 μA is required to store three bits per device. With a total window of 33 μA, five bits, corresponding to 32 levels, can be stored in the same transistor. It will be appreciated that by storing a data word consisting of several data bits, as opposed to a single data bit, the storage capacity of a semiconductor memory using this technique can be significantly increased. -
FIG. 11 shows the time dependence of a pulsed charging operation. Charging between different levels can be achieved by creating an initial “0” state, and then repeatedly writing “1” pulses, or by starting from the highest state, and repeatedly writing “0” pulses. One other possibility is to use different writing pulses to obtain different states, for example, by varying the writing pulse amplitude and duration to obtain a particular level. - A further possibility is shown in
FIG. 12 , which shows the levels achievable using the charge pumping principle described with reference toFIGS. 6 and 7 . The amount of charge removed after each pulse causes a current decrease of Δls, and the various levels can be obtained by changing the number of charge pumping pulses. - As pointed out above, the charge states of the body of the transistor can be used to create a semiconductor memory device, data “high” states being represented by a positive charge on
body 20, and data “low” states being represented by a negative or zero charge. The data stored in the transistor can be read out from the memory device by comparing the source-drain current of the transistor with that of an uncharged reference transistor. - A DRAM (dynamic random access memory) device operating according to this principle is shown in
FIG. 13 . A DRAM device is formed from a matrix of data storage cells, each cell consisting of a field effect transistor of the type shown inFIG. 1, 5 , 6, 7, 8 or 9, the sources of the transistors of each row being connected together, and the gates and drains of the transistors of each column being connected together, atransistor 32 ij corresponding to a transistor located on column I and row j, thetransistor 32 22 being highlighted inFIG. 13 . Thegate 28,source 18 and drain 22 oftransistor 32 ij are connected to conductive tracks 40 i, 42 i and 44 j, respectively. Theconductive tracks control unit 46 and areading unit 48, the construction and operation of which will be familiar to persons skilled in the art. The sources are earthed via thereading unit 48, or may be connected to a given fixed potential. - The operation of the memory device shown in
FIG. 13 will now be described. - Initially, all gates (tracks 40) are at −2V, and all drains (tracks 44) and sources (tracks 42) are held at 0V. In order to write a data bit of state “1” to a
transistor 32 ij, alltracks 40 of columns different from i are still held at −2V, while track 40 i is brought to −1.5V. During the time that the potential of track 40 i is −1.5V, alltracks 44 of rows different from j are still held at 0V, while the potential of track 44 j is brought to −2V. This process generates a positive charge in the body oftransistor 32 ij, as described above with reference toFIG. 2 , the positive charge representing a single data bit of state “1”. The potential of track 44 j is then brought back to 0V, and the potential of track 40 i is subsequently brought back to −2V. - In order to write a data bit of state “zero” to the
transistor 32 ij, from the condition in which all gates are initially held at −2V and all sources and drains are held at 0V, track 40 i is brought to a voltage of +1V, theother tracks 40 being held at −2V. During the time that the potential of track 40 i is +1V, alltracks 44 of rows other than j are held at 0V, while the potential of track 44 j is brought to −2V. This generates a net negative charge in the body of the transistor and the potential of track 44 j is then brought back to 0V. The potential of track 40 i is then subsequently brought back to −2V. - In order to read the information out of the
transistor 32 ij, the voltage oftracks 40 of columns different from i is brought to 0V, while track 40 i is held at 1V, and the voltage oftracks 44 of rows different from j is brought to 0V, while track 44 j is held at +0.3V. As shown inFIG. 13 , this then enables the current on track 44 j, which is representative of the charge in the body oftransistor 32 ij, to be determined. However, by applying a drain voltage of 0.3V, this also provides the advantage that unlike conventional DRAM devices, the reading of data fromtransistor 32 ij does not discharge thetransistor 32 ij. In other words, because the step of reading data from the data storage cell does not destroy the data stored in the cell, the data does not need to be refreshed (i.e., rewritten to thetransistor 32 ij) as frequently as in the prior art. - However, it will be appreciated by persons skilled in the art that the electric charge stored in the body of
transistor 32 ij decays with time as a result of the electric charges migrating and recombining with charges of opposite sign, the time dependence of which depends on a number of factors, including the temperature of the device, or the presence of radiation or particles such as photons striking the transistor. A further application of this will be described in more detail below. - In the memory unit described with reference to
FIG. 13 , each data storage cell is formed by atransistor 32 disposed in an insulatinghoneycomb structure 24. The source and drain of neighbouring transistors are located adjacent the drain and source of the two neighbouring transistors in the same row, respectively. A DRAM device of a second embodiment is shown inFIG. 14 , in which parts common to the embodiment ofFIG. 13 are denoted by like reference numerals. In the embodiment ofFIG. 14 , for each row of transistors, other than those arranged at the ends, each transistor shares its drain and source region with its neighbours. This enables the number oftracks 42 and connections ontracks 44 to be reduced almost by a factor of 2. - A cross-sectional view of the DRAM device of
FIGS. 14 and 15 is shown inFIG. 16 , the view being taken along the line A-A inFIG. 15 . The device comprises asubstrate 13 including asilicon wafer 10 and insulatinglayer 12 as inFIG. 1 , withsources 18,bodies 20 and drains 22 being formed on the insulatinglayer 12.Dielectric films 26 are provided onbodies 20, and are extended upwards to the side ofgates 28. The gates are interconnected bytracks 40 and thesources 18 are interconnected viarespective pillars 50 bytracks 42, thetracks FIG. 16 . Thedrains 22 are interconnected viarespective pillars 52 bytracks 44 extending in a direction perpendicular totracks FIG. 16 . - As will be familiar to persons skilled in the art, in order to periodically refresh the data contained in the cells of the memory device, alternate reading and writing operations can be carried out, with part of the charge detected during reading being supplemented in the transistor in question. The refreshing frequency typically ranges from 1 ms to 1 second, a more detailed description of which is provided in ADRAM circuit design ISBN0-78036014-1.
- As well as using charging of the body of a transistor as described above to construct a DRAM memory device, the charging process can be applied to other types of memory, such as SRAM (static random access memory). One particular application is to cache SRAM applications. In modern microprocessors (MPU), the DRAM/MPU performance gap illustrated in
FIG. 17 has forced the MPU manufacturers to add some memory to the MPU. This memory is called cache memory. For example, the Intel 486 processor used 8 Kbytes of cache memory. This memory is used to store information that is needed frequently by the MPU. In modern Pentium processors, a second level of cache memory, up to 256 Kbytes, has been added to keep up performance. According to industry trends, next generation processors (the 10 Ghz Pentium processors for example) will require a third level of cache memory having a density of 8 to 32 Mbytes of cache. - This memory has previously been provided by a 6 transistor SRAM cell (6T). The cell occupies typically an area of 100 to 150 F2, where F is the minimum feature size, which is quite large. Applying the charge storing concept set out above, a 1T (1 transistor) cell can replace the 6T transistor cell. Integrated in a logic technology, it can occupy a 10 to 15 F2 area, which is 10 times less. This is of significant importance since integrating tens of Mbytes of 6T SRAM cells required die sizes much too large for practical fabrication.
- As pointed out above, the charge stored on the body of a transistor can also represent some physical parameter to be measured, for example the incidence of optical radiation.
FIG. 18 is a schematic representation of a CMOS image sensor embodying the present invention. - Image sensors have hitherto been made with a matrix of photosensitive devices, each of which is provided with a MOS transistor acting as a switch. To boost the information contained in each pixel, the pixel itself is also provided with an in-built amplifier. Such pixels are called active pixel sensors (APS) and typically include several devices: photo gate APS have typically 1 photosensitive capacitor and 4 transistors. Photodiode APS have typically 1 photosensitive diode and 3 or 4 transistors. In these APS devices the incoming light is incident on the circuit (sometimes through a lens) and hits the sensitive element of the device. An integration cycle then allows charge generated by the incoming optical radiation to be accumulated and to generate an electrical signal in a few ms or a few tens of ms. This signal is then amplified and read. The matrix organization is similar to a memory matrix organization, a typical pixel size being about 400 F2, where F is the technology minimum feature size.
- In the arrangement shown in
FIG. 18 , it is possible to create a full pixel with a single transistor that acts at the same time as light sensitive element and as an amplifier. To achieve this, SOI transistors are arranged in a matrix arrangement similar to that described for the DRAM applications above. The incoming light can come from the top or from the bottom (in this second case, an advantageous feature of SOI technology being that the silicon substrate below the buried oxide can be removed locally in the sensor matrix to provide an easy rear side illumination option). - To operate the sensor, a reset operation is required, the reset operation consisting of removing the majority carriers from the floating body (holes in the case of an NMOS transistor). For an NMOS device this means putting all devices in what is called a “0” state in the DRAM application. That this reset operation can be achieved by hole evacuation as described with reference to FIGS. 1 to 3, or more preferably by the charge pumping technique described with reference to
FIGS. 6 and 7 . When the reset has been carried out (in typically 1 μs), the light then creates electron hole pairs in the body of the device. The minority carriers are removed through the junction and the majority carriers accumulate in the body, allowing the charge integration. The information is read like in a DRAM memory, as explained above. The pixel area achievable with such devices can be as small as 4F2, or 100 times smaller than in prior art devices. These imagers can be used in various applications, such as portable video recorders, digital photography, web cams, PC cameras, mobile telephones, fingerprint identification, and so on. - It will be appreciated by persons skilled in the art that the above embodiments have been described by way of example only and not in any limitative sense, and that various alterations and modifications are possible without departure from the scope of the invention as defined by the appended claims. For example the process, described with reference to NMOS transistors, can also be applied to PMOS transistors, in which case the stored charge is negative, i.e., formed by electrons, and that the free particles in the channel are holes. In that case, the channel is produced by the application of a negative potential to the gate. Also, in certain types of SOI transistors, the substrate can also act as a gate. In that case, the insulating layer performs the function of the dielectric film and the channel is formed at the interface of the body and the insulating layer. In addition, the invention can be applied to JFET (unction field effect transistor) technology as well as to the MOSFET technology described above. Furthermore, instead of providing a layer of insulating material on the silicon substrate, adjacent transistors can be electrically isolated from each other by means of a layer of n-type silicon on the silicon substrate, and biasing the n-type silicon layer such that the junction formed by the p-type transistor body and the n-type silicon is reverse biased. In such cases, the body region of each transistor should also extend below the corresponding source and drain regions to separate the source and drain regions from the n-type silicon layer, and adjacent transistors are isolated from each other by means of a silicon dioxide layer extending downwards as far as the n-type silicon layer.
Claims (25)
1. An integrated circuit device comprising:
a memory array, comprising:
a plurality of dynamic random access memory cells arranged in a matrix having a plurality of rows and columns, each dynamic random access memory cell comprises a transistor comprising:
a source region;
a drain region;
a body region disposed between the source region and the drain region, wherein the body region is electrically floating; and
a gate spaced apart from the body region; and
wherein each memory cell includes three or more data states including: (1) a first data state which corresponds to a first charge in the body region of the transistor of the memory cell, (2) a second data state which corresponds to a second charge in the body region of the transistor of the memory cell, and (3) a third data state which corresponds to a third charge in the body region of the transistor of the memory cell.
2. The integrated circuit device of claim 1 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the amount of charge in the body region of the transistor associated with the given memory cell.
3. The integrated circuit device of claim 1 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell in response to control signals applied to the transistor associated with the given memory cell.
4. The integrated circuit device of claim 1 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the transistor associated with the given memory cell.
5. The integrated circuit device of claim 1 further including means for reading the data state of the memory cells.
6. The integrated circuit device of claim 1 further including:
reading circuitry, coupled to the drain region of the transistor of each memory cell of a first row of dynamic random access memory cells, to determine the data state of each memory cell of a first plurality of dynamic random access memory cells;
control circuitry, coupled to gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, to provide control signals to each memory cell of the first plurality of dynamic random access memory cells; and
wherein, in response to a read control signal applied to the gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, the reading circuitry determines whether the memory cell is in a first data state, a second data state or a third data state based on the charge stored in the body region of the transistor of the memory cell.
7. An integrated circuit device comprising:
a memory array, comprising:
a plurality of memory cells arranged in matrix having a plurality of rows and columns, each memory cell consists essentially of a transistor comprising:
a source region;
a drain region;
a body region disposed between the source region and the drain region, wherein the body region is electrically floating; and
a gate spaced apart from the body region; and
wherein each memory cell includes three or more data states including: (1) a first data state which corresponds to a first charge in the body region of the transistor of the memory cell, (2) a second data state which corresponds to a second charge in the body region of the transistor of the memory cell, and (3) a third data state which corresponds to a third charge in the body region of the transistor of the memory cell.
8. The integrated circuit device of claim 7 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the amount of charge in the body region of the transistor associated with the given memory cell.
9. The integrated circuit device of claim 7 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell in response to control signals applied to the transistor associated with the given memory cell.
10. The integrated circuit device of claim 7 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell.
11. The integrated circuit device of claim 7 further including means for reading the data state of the memory cells.
12. The integrated circuit device of claim 7 further including:
reading circuitry, coupled to the drain region of the transistor of each memory cell of a first row of dynamic random access memory cells, to determine the data state of each memory cell of a first plurality of dynamic random access memory cells;
control circuitry, coupled to gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, to provide control signals to each memory cell of the first plurality of dynamic random access memory cells; and
wherein, in response to a read control signal applied to the gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, the reading circuitry determines whether the memory cell is in a first data state, a second data state or a third data state based on the charge stored in the body region of the transistor of the memory cell.
13. An integrated circuit device comprising
a memory array, disposed in or on a semiconductor region or layer which resides on or above an insulating region or layer of a substrate, the memory array comprising:
a plurality of memory cells disposed in or on the semiconductor region or layer, wherein each memory cell comprises a transistor comprising:
a source region having impurities to provide a first conductivity type;
a drain region having impurities to provide the first conductivity type,
a body region disposed between the source region, the drain region and the insulating region or layer of the substrate, wherein the body region is electrically floating and includes impurities to provide a second conductivity type wherein the second conductivity type is different from the first conductivity type; and
a gate spaced apart from the body region; and
wherein each memory cell includes three or more data states including: (1) a first data state which corresponds to a first charge in the body region of the transistor of the memory cell, (2) a second data state which corresponds to a second charge in the body region of the transistor of the memory cell, and (3) a third data state which corresponds to a third charge in the body region of the transistor of the memory cell wherein at least one of the data states is at least partially provided by removing majority carriers from the body region through the source region of the transistor of the memory cell.
14. The integrated circuit device of claim 13 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the amount of charge in the body region of the transistor associated with the given memory cell.
15. The integrated circuit device of claim 13 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell in response to control signals applied to the transistor associated with the given memory cell.
16. The integrated circuit device of claim 13 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell.
17. The integrated circuit device of claim 13 further including means for reading the data state of the memory cells.
18. The integrated circuit device of claim 13 further including:
reading circuitry, coupled to the drain region of the transistor of each memory cell of a first row of dynamic random access memory cells, to determine the data state of each memory cell of a first plurality of dynamic random access memory cells;
control circuitry, coupled to gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, to provide control signals to each memory cell of the first plurality of dynamic random access memory cells; and
wherein, in response to a read control signal applied to the gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, the reading circuitry determines whether the memory cell is in a first data state, a second data state or a third data state based on the charge stored in the body region of the transistor of the memory cell.
19. An integrated circuit device comprising
memory array, disposed in or on a semiconductor region or layer which resides on or above an insulating region or layer of a substrate, the memory array comprising:
a plurality of memory cells, arranged in a plurality of rows and columns and disposed in or on the semiconductor region or layer, wherein each memory cell consists essentially of a transistor comprising:
a source region having impurities to provide a first conductivity type;
a drain region having impurities to provide the first conductivity type,
a body region disposed between the source region, the drain region and the insulating region or layer of the substrate, wherein the body region is electrically floating and includes impurities to provide a second conductivity type wherein the second conductivity type is different from the first conductivity type; and
a gate spaced apart from the body region; and
wherein each memory cell includes three or more data states including: (1) a first data state which corresponds to a first charge in the body region of the transistor of the memory cell, (2) a second data state which corresponds to a second charge in the body region of the transistor of the memory cell, and (3) a third data state which corresponds to a third charge in the body region of the transistor of the memory cell.
20. The integrated circuit device of claim 19 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the amount of charge in the body region of the transistor of the given memory cell.
21. The integrated circuit device of claim 19 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell in response to control signals applied to the transistor associated with the given memory cell.
22. The integrated circuit device of claim 19 further including read circuitry, coupled to the memory cells, to read the data state of the memory cell, wherein the read circuitry determines the data state of a given memory cell based on the current output by the given memory cell.
23. The integrated circuit device of claim 19 further including means for reading the data state of the memory cells.
24. The integrated circuit device of claim 19 wherein at least one of the data states is substantially provided by removing majority carriers from the body region through the source region of the transistor of the memory cell.
25. The integrated circuit device of claim 19 further including:
reading circuitry, coupled to the drain region of the transistor of each memory cell of a first row of dynamic random access memory cells, to determine the data state of each memory cell of a first plurality of dynamic random access memory cells;
control circuitry, coupled to gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, to provide control signals to each memory cell of the first plurality of dynamic random access memory cells; and
wherein, in response to a read control signal applied to the gate of the transistor of each memory cell of the first plurality of dynamic random access memory cells, the reading circuitry determines whether the memory cell is in a first data state, a second data state or a third data state based on the charge stored in the body region of the transistor of the memory cell.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/904,977 US20080068882A1 (en) | 2001-06-18 | 2007-09-28 | Semiconductor device |
US11/975,862 US7541616B2 (en) | 2001-06-18 | 2007-10-22 | Semiconductor device |
US11/977,705 US7732816B2 (en) | 2001-06-18 | 2007-10-25 | Semiconductor device |
Applications Claiming Priority (10)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP01810587A EP1271547A1 (en) | 2001-06-18 | 2001-06-18 | Semiconductor device and DRAM |
EPEP01810587 | 2001-06-18 | ||
EP02405247A EP1351307A1 (en) | 2002-03-28 | 2002-03-28 | Method of driving a semiconductor device |
EPEP02405247 | 2002-03-28 | ||
EP02405315A EP1355357A1 (en) | 2002-04-18 | 2002-04-18 | Electrical charge carrier semiconductor device |
EPEP02405315 | 2002-04-18 | ||
US10/450,238 US6969662B2 (en) | 2001-06-18 | 2002-06-05 | Semiconductor device |
PCT/EP2002/006495 WO2002103703A2 (en) | 2001-06-18 | 2002-06-05 | Semiconductor device |
US11/201,483 US7280399B2 (en) | 2001-06-18 | 2005-08-11 | Semiconductor device |
US11/904,977 US20080068882A1 (en) | 2001-06-18 | 2007-09-28 | Semiconductor device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/201,483 Division US7280399B2 (en) | 2001-06-18 | 2005-08-11 | Semiconductor device |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/975,862 Division US7541616B2 (en) | 2001-06-18 | 2007-10-22 | Semiconductor device |
US11/977,705 Division US7732816B2 (en) | 2001-06-18 | 2007-10-25 | Semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080068882A1 true US20080068882A1 (en) | 2008-03-20 |
Family
ID=27224405
Family Applications (12)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/450,238 Expired - Lifetime US6969662B2 (en) | 2001-06-18 | 2002-06-05 | Semiconductor device |
US10/694,689 Expired - Lifetime US6937516B2 (en) | 2001-06-18 | 2003-10-28 | Semiconductor device |
US10/724,377 Expired - Lifetime US6925006B2 (en) | 2001-06-18 | 2003-11-28 | Semiconductor device |
US10/724,648 Expired - Lifetime US6930918B2 (en) | 2001-06-18 | 2003-12-01 | Semiconductor device |
US10/727,742 Expired - Lifetime US6873539B1 (en) | 2001-06-18 | 2003-12-04 | Semiconductor device |
US10/741,804 Expired - Lifetime US6934186B2 (en) | 2001-06-18 | 2003-12-19 | Semiconductor device |
US11/132,979 Expired - Lifetime US7239549B2 (en) | 2001-06-18 | 2005-05-19 | Semiconductor device |
US11/201,483 Expired - Lifetime US7280399B2 (en) | 2001-06-18 | 2005-08-11 | Semiconductor device |
US11/904,978 Abandoned US20080165577A1 (en) | 2001-06-18 | 2007-09-28 | Semiconductor device |
US11/904,977 Abandoned US20080068882A1 (en) | 2001-06-18 | 2007-09-28 | Semiconductor device |
US11/975,862 Expired - Lifetime US7541616B2 (en) | 2001-06-18 | 2007-10-22 | Semiconductor device |
US11/977,705 Expired - Lifetime US7732816B2 (en) | 2001-06-18 | 2007-10-25 | Semiconductor device |
Family Applications Before (9)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/450,238 Expired - Lifetime US6969662B2 (en) | 2001-06-18 | 2002-06-05 | Semiconductor device |
US10/694,689 Expired - Lifetime US6937516B2 (en) | 2001-06-18 | 2003-10-28 | Semiconductor device |
US10/724,377 Expired - Lifetime US6925006B2 (en) | 2001-06-18 | 2003-11-28 | Semiconductor device |
US10/724,648 Expired - Lifetime US6930918B2 (en) | 2001-06-18 | 2003-12-01 | Semiconductor device |
US10/727,742 Expired - Lifetime US6873539B1 (en) | 2001-06-18 | 2003-12-04 | Semiconductor device |
US10/741,804 Expired - Lifetime US6934186B2 (en) | 2001-06-18 | 2003-12-19 | Semiconductor device |
US11/132,979 Expired - Lifetime US7239549B2 (en) | 2001-06-18 | 2005-05-19 | Semiconductor device |
US11/201,483 Expired - Lifetime US7280399B2 (en) | 2001-06-18 | 2005-08-11 | Semiconductor device |
US11/904,978 Abandoned US20080165577A1 (en) | 2001-06-18 | 2007-09-28 | Semiconductor device |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/975,862 Expired - Lifetime US7541616B2 (en) | 2001-06-18 | 2007-10-22 | Semiconductor device |
US11/977,705 Expired - Lifetime US7732816B2 (en) | 2001-06-18 | 2007-10-25 | Semiconductor device |
Country Status (6)
Country | Link |
---|---|
US (12) | US6969662B2 (en) |
EP (1) | EP1405314A2 (en) |
JP (1) | JP2004535669A (en) |
AU (1) | AU2002316979A1 (en) |
TW (1) | TWI230392B (en) |
WO (1) | WO2002103703A2 (en) |
Families Citing this family (409)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI230392B (en) * | 2001-06-18 | 2005-04-01 | Innovative Silicon Sa | Semiconductor device |
US6804502B2 (en) | 2001-10-10 | 2004-10-12 | Peregrine Semiconductor Corporation | Switch circuit and method of switching radio frequency signals |
EP1355316B1 (en) * | 2002-04-18 | 2007-02-21 | Innovative Silicon SA | Data storage device and refreshing method for use with such device |
US6888739B2 (en) * | 2002-06-21 | 2005-05-03 | Micron Technology Inc. | Nanocrystal write once read only memory for archival storage |
US7193893B2 (en) * | 2002-06-21 | 2007-03-20 | Micron Technology, Inc. | Write once read only memory employing floating gates |
US6996009B2 (en) * | 2002-06-21 | 2006-02-07 | Micron Technology, Inc. | NOR flash memory cell with high storage density |
US6804136B2 (en) * | 2002-06-21 | 2004-10-12 | Micron Technology, Inc. | Write once read only memory employing charge trapping in insulators |
US7154140B2 (en) * | 2002-06-21 | 2006-12-26 | Micron Technology, Inc. | Write once read only memory with large work function floating gates |
US7221586B2 (en) | 2002-07-08 | 2007-05-22 | Micron Technology, Inc. | Memory utilizing oxide nanolaminates |
US7221017B2 (en) * | 2002-07-08 | 2007-05-22 | Micron Technology, Inc. | Memory utilizing oxide-conductor nanolaminates |
US7847344B2 (en) * | 2002-07-08 | 2010-12-07 | Micron Technology, Inc. | Memory utilizing oxide-nitride nanolaminates |
JP4427259B2 (en) * | 2003-02-28 | 2010-03-03 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US7085153B2 (en) * | 2003-05-13 | 2006-08-01 | Innovative Silicon S.A. | Semiconductor memory cell, array, architecture and device, and method of operating same |
US20040228168A1 (en) * | 2003-05-13 | 2004-11-18 | Richard Ferrant | Semiconductor memory device and method of operating same |
US6912150B2 (en) * | 2003-05-13 | 2005-06-28 | Lionel Portman | Reference current generator, and method of programming, adjusting and/or operating same |
US7335934B2 (en) * | 2003-07-22 | 2008-02-26 | Innovative Silicon S.A. | Integrated circuit device, and method of fabricating same |
US7184298B2 (en) * | 2003-09-24 | 2007-02-27 | Innovative Silicon S.A. | Low power programming technique for a floating body memory transistor, memory cell, and memory array |
JP4443886B2 (en) * | 2003-09-30 | 2010-03-31 | 株式会社東芝 | Semiconductor memory device |
US7072205B2 (en) * | 2003-11-19 | 2006-07-04 | Intel Corporation | Floating-body DRAM with two-phase write |
US7109532B1 (en) * | 2003-12-23 | 2006-09-19 | Lee Zachary K | High Ion/Ioff SOI MOSFET using body voltage control |
JP4028499B2 (en) * | 2004-03-01 | 2007-12-26 | 株式会社東芝 | Semiconductor memory device |
US7525431B2 (en) * | 2004-05-06 | 2009-04-28 | Ut-Battelle Llc | Space charge dosimeters for extremely low power measurements of radiation in shipping containers |
WO2006002347A1 (en) | 2004-06-23 | 2006-01-05 | Peregrine Semiconductor Corporation | Integrated rf front end |
US7547945B2 (en) | 2004-09-01 | 2009-06-16 | Micron Technology, Inc. | Transistor devices, transistor structures and semiconductor constructions |
US7061806B2 (en) * | 2004-09-30 | 2006-06-13 | Intel Corporation | Floating-body memory cell write |
US20060092739A1 (en) * | 2004-10-28 | 2006-05-04 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US7476939B2 (en) * | 2004-11-04 | 2009-01-13 | Innovative Silicon Isi Sa | Memory cell having an electrically floating body transistor and programming technique therefor |
US7391640B2 (en) * | 2004-12-10 | 2008-06-24 | Intel Corporation | 2-transistor floating-body dram |
US20060186456A1 (en) * | 2005-02-18 | 2006-08-24 | Burnett James D | NVM cell on SOI and method of manufacture |
US7352631B2 (en) * | 2005-02-18 | 2008-04-01 | Freescale Semiconductor, Inc. | Methods for programming a floating body nonvolatile memory |
US8049293B2 (en) * | 2005-03-07 | 2011-11-01 | Sony Corporation | Solid-state image pickup device, electronic apparatus using such solid-state image pickup device and method of manufacturing solid-state image pickup device |
US7384849B2 (en) | 2005-03-25 | 2008-06-10 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
US7528447B2 (en) * | 2005-04-06 | 2009-05-05 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor memory and method for controlling a non-volatile semiconductor memory |
FR2885261B1 (en) * | 2005-04-28 | 2007-07-13 | St Microelectronics Sa | INTEGRATED DYNAMIC MEMORY ELEMENT WITH RANDOM ACCESS |
US7230846B2 (en) * | 2005-06-14 | 2007-06-12 | Intel Corporation | Purge-based floating body memory |
JP4504264B2 (en) * | 2005-06-23 | 2010-07-14 | 株式会社東芝 | Semiconductor element evaluation apparatus and semiconductor element evaluation method |
US7238555B2 (en) * | 2005-06-30 | 2007-07-03 | Freescale Semiconductor, Inc. | Single transistor memory cell with reduced programming voltages |
US7517741B2 (en) * | 2005-06-30 | 2009-04-14 | Freescale Semiconductor, Inc. | Single transistor memory cell with reduced recombination rates |
US7282401B2 (en) | 2005-07-08 | 2007-10-16 | Micron Technology, Inc. | Method and apparatus for a self-aligned recessed access device (RAD) transistor gate |
USRE48965E1 (en) * | 2005-07-11 | 2022-03-08 | Psemi Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US9653601B2 (en) | 2005-07-11 | 2017-05-16 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US20080076371A1 (en) * | 2005-07-11 | 2008-03-27 | Alexander Dribinsky | Circuit and method for controlling charge injection in radio frequency switches |
US8742502B2 (en) | 2005-07-11 | 2014-06-03 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFETs using an accumulated charge sink-harmonic wrinkle reduction |
US7890891B2 (en) * | 2005-07-11 | 2011-02-15 | Peregrine Semiconductor Corporation | Method and apparatus improving gate oxide reliability by controlling accumulated charge |
US7910993B2 (en) | 2005-07-11 | 2011-03-22 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink |
US7709313B2 (en) * | 2005-07-19 | 2010-05-04 | International Business Machines Corporation | High performance capacitors in planar back gates CMOS |
US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US7867851B2 (en) | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
US7606066B2 (en) | 2005-09-07 | 2009-10-20 | Innovative Silicon Isi Sa | Memory cell and memory cell array having an electrically floating body transistor, and methods of operating same |
JP4373972B2 (en) * | 2005-11-14 | 2009-11-25 | 東芝メモリシステムズ株式会社 | Semiconductor memory device |
KR100647457B1 (en) * | 2005-12-09 | 2006-11-23 | 한국전자통신연구원 | A semiconductor device and a method for manufacturing the same |
US7206227B1 (en) * | 2006-01-06 | 2007-04-17 | Macronix International Co., Ltd. | Architecture for assisted-charge memory array |
KR100699890B1 (en) | 2006-01-10 | 2007-03-28 | 삼성전자주식회사 | Semiconductor memory device and method of fabricating the same |
US7700441B2 (en) | 2006-02-02 | 2010-04-20 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
US7709402B2 (en) | 2006-02-16 | 2010-05-04 | Micron Technology, Inc. | Conductive layers for hafnium silicon oxynitride films |
US7492632B2 (en) | 2006-04-07 | 2009-02-17 | Innovative Silicon Isi Sa | Memory array having a programmable word length, and method of operating same |
US7933142B2 (en) | 2006-05-02 | 2011-04-26 | Micron Technology, Inc. | Semiconductor memory cell and array using punch-through to program and read same |
US7499352B2 (en) * | 2006-05-19 | 2009-03-03 | Innovative Silicon Isi Sa | Integrated circuit having memory array including row redundancy, and method of programming, controlling and/or operating same |
US8069377B2 (en) | 2006-06-26 | 2011-11-29 | Micron Technology, Inc. | Integrated circuit having memory array including ECC and column redundancy and method of operating the same |
US7542340B2 (en) | 2006-07-11 | 2009-06-02 | Innovative Silicon Isi Sa | Integrated circuit including memory array having a segmented bit line architecture and method of controlling and/or operating same |
US7602001B2 (en) | 2006-07-17 | 2009-10-13 | Micron Technology, Inc. | Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells |
US7668008B2 (en) * | 2006-07-21 | 2010-02-23 | Hynix Semiconductor Inc. | 1-transistor type DRAM cell, a DRAM device and manufacturing method therefore, driving circuit for DRAM, and driving method therefor |
US7772632B2 (en) | 2006-08-21 | 2010-08-10 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
FR2905524B1 (en) * | 2006-09-01 | 2008-12-26 | Commissariat Energie Atomique | PARTIALLY DESERTED MOSFET DEVICE HAVING TWO-PART GRID INSULATOR AND USE AS A MEMORY CELL |
US7589995B2 (en) * | 2006-09-07 | 2009-09-15 | Micron Technology, Inc. | One-transistor memory cell with bias gate |
US7410856B2 (en) | 2006-09-14 | 2008-08-12 | Micron Technology, Inc. | Methods of forming vertical transistors |
US7608898B2 (en) * | 2006-10-31 | 2009-10-27 | Freescale Semiconductor, Inc. | One transistor DRAM cell structure |
US7675771B2 (en) * | 2006-11-24 | 2010-03-09 | Samsung Electronics Co., Ltd. | Capacitor-less DRAM circuit and method of operating the same |
US9391079B2 (en) | 2007-11-29 | 2016-07-12 | Zeno Semiconductor, Inc. | Compact semiconductor memory device having reduced number of contacts, methods of operating and methods of making |
US8194451B2 (en) | 2007-11-29 | 2012-06-05 | Zeno Semiconductor, Inc. | Memory cells, memory cell arrays, methods of using and methods of making |
US9601493B2 (en) | 2006-11-29 | 2017-03-21 | Zeno Semiconductor, Inc | Compact semiconductor memory device having reduced number of contacts, methods of operating and methods of making |
US7760548B2 (en) | 2006-11-29 | 2010-07-20 | Yuniarto Widjaja | Semiconductor memory having both volatile and non-volatile functionality and method of operating |
US8159868B2 (en) | 2008-08-22 | 2012-04-17 | Zeno Semiconductor, Inc. | Semiconductor memory having both volatile and non-volatile functionality including resistance change material and method of operating |
US8077536B2 (en) | 2008-08-05 | 2011-12-13 | Zeno Semiconductor, Inc. | Method of operating semiconductor memory device with floating body transistor using silicon controlled rectifier principle |
US8514622B2 (en) | 2007-11-29 | 2013-08-20 | Zeno Semiconductor, Inc. | Compact semiconductor memory device having reduced number of contacts, methods of operating and methods of making |
US8547756B2 (en) | 2010-10-04 | 2013-10-01 | Zeno Semiconductor, Inc. | Semiconductor memory device having an electrically floating body transistor |
US7724578B2 (en) * | 2006-12-15 | 2010-05-25 | Globalfoundries Inc. | Sensing device for floating body cell memory and method thereof |
KR20080058798A (en) * | 2006-12-22 | 2008-06-26 | 삼성전자주식회사 | Capacitor-less dynamic semiconductor memory device and method of operating the same |
US7619944B2 (en) * | 2007-01-05 | 2009-11-17 | Innovative Silicon Isi Sa | Method and apparatus for variable memory cell refresh |
US20080164149A1 (en) * | 2007-01-05 | 2008-07-10 | Artz Matthew R | Rapid gel electrophoresis system |
US7893475B2 (en) * | 2007-01-24 | 2011-02-22 | Macronix International Co., Ltd. | Dynamic random access memory cell and manufacturing method thereof |
KR101406604B1 (en) | 2007-01-26 | 2014-06-11 | 마이크론 테크놀로지, 인코포레이티드 | Floating-body dram transistor comprising source/drain regions separated from the gated body region |
US8518774B2 (en) | 2007-03-29 | 2013-08-27 | Micron Technology, Inc. | Manufacturing process for zero-capacitor random access memory circuits |
US9230651B2 (en) | 2012-04-08 | 2016-01-05 | Zeno Semiconductor, Inc. | Memory device having electrically floating body transitor |
US8064274B2 (en) | 2007-05-30 | 2011-11-22 | Micron Technology, Inc. | Integrated circuit having voltage generation circuitry for memory cell array, and method of operating and/or controlling same |
US8085594B2 (en) | 2007-06-01 | 2011-12-27 | Micron Technology, Inc. | Reading technique for memory cell with electrically floating body transistor |
EP2015362A1 (en) | 2007-06-04 | 2009-01-14 | STMicroelectronics (Crolles 2) SAS | Semiconductor array and manufacturing method thereof |
US7923373B2 (en) | 2007-06-04 | 2011-04-12 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
KR101324196B1 (en) * | 2007-06-05 | 2013-11-06 | 삼성전자주식회사 | Capacitorless DRAM and method of manufacturing the same |
JP5130571B2 (en) * | 2007-06-19 | 2013-01-30 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
US20090016118A1 (en) * | 2007-07-12 | 2009-01-15 | Silicon Storage Technology, Inc. | Non-volatile dram with floating gate and method of operation |
KR20090011886A (en) * | 2007-07-27 | 2009-02-02 | 삼성전자주식회사 | Capacitorless dram and methods of manufacturing and operating the same |
KR100894683B1 (en) * | 2007-08-28 | 2009-04-24 | 경북대학교 산학협력단 | High performance 1T-DRAM cell device and manufacturing method thereof |
US7787319B2 (en) * | 2007-09-06 | 2010-08-31 | Innovative Silicon Isi Sa | Sense amplifier circuitry for integrated circuit having memory cell array, and method of operating same |
US8194487B2 (en) | 2007-09-17 | 2012-06-05 | Micron Technology, Inc. | Refreshing data of memory cells with electrically floating body transistors |
US20090078999A1 (en) * | 2007-09-20 | 2009-03-26 | Anderson Brent A | Semiconductor device structures with floating body charge storage and methods for forming such semiconductor device structures. |
JP2009087496A (en) * | 2007-10-02 | 2009-04-23 | Toshiba Corp | Semiconductor memory device and driving method thereof |
KR100900136B1 (en) * | 2007-10-17 | 2009-06-01 | 주식회사 하이닉스반도체 | One transistor type dram |
US7847338B2 (en) * | 2007-10-24 | 2010-12-07 | Yuniarto Widjaja | Semiconductor memory having both volatile and non-volatile functionality and method of operating |
US7948008B2 (en) * | 2007-10-26 | 2011-05-24 | Micron Technology, Inc. | Floating body field-effect transistors, and methods of forming floating body field-effect transistors |
KR100945508B1 (en) * | 2007-11-16 | 2010-03-09 | 주식회사 하이닉스반도체 | Zero capacitor RAM and method of manufacturing the same |
KR100930074B1 (en) * | 2007-11-20 | 2009-12-08 | 경북대학교 산학협력단 | Single Transistor Floating Body DRAM Cell Device with Nonvolatile Functions |
US8264875B2 (en) | 2010-10-04 | 2012-09-11 | Zeno Semiconducor, Inc. | Semiconductor memory device having an electrically floating body transistor |
US8174886B2 (en) | 2007-11-29 | 2012-05-08 | Zeno Semiconductor, Inc. | Semiconductor memory having electrically floating body transistor |
US8130547B2 (en) | 2007-11-29 | 2012-03-06 | Zeno Semiconductor, Inc. | Method of maintaining the state of semiconductor memory having electrically floating body transistor |
US8536628B2 (en) | 2007-11-29 | 2013-09-17 | Micron Technology, Inc. | Integrated circuit having memory cell array including barriers, and method of manufacturing same |
US10403361B2 (en) | 2007-11-29 | 2019-09-03 | Zeno Semiconductor, Inc. | Memory cells, memory cell arrays, methods of using and methods of making |
US8130548B2 (en) * | 2007-11-29 | 2012-03-06 | Zeno Semiconductor, Inc. | Semiconductor memory having electrically floating body transistor |
US8349662B2 (en) | 2007-12-11 | 2013-01-08 | Micron Technology, Inc. | Integrated circuit having memory cell array, and method of manufacturing same |
WO2009087125A1 (en) * | 2008-01-04 | 2009-07-16 | Centre National De La Recherche Scientifique | Double-gate floating-body memory device |
JP2009193657A (en) * | 2008-01-16 | 2009-08-27 | Toshiba Memory Systems Co Ltd | Semiconductor memory device and driving method thereof |
US8773933B2 (en) | 2012-03-16 | 2014-07-08 | Micron Technology, Inc. | Techniques for accessing memory cells |
US8014195B2 (en) | 2008-02-06 | 2011-09-06 | Micron Technology, Inc. | Single transistor memory cell |
US8189376B2 (en) | 2008-02-08 | 2012-05-29 | Micron Technology, Inc. | Integrated circuit having memory cells including gate material having high work function, and method of manufacturing same |
JP5417346B2 (en) | 2008-02-28 | 2014-02-12 | ペレグリン セミコンダクター コーポレーション | Method and apparatus for use in digitally tuning a capacitor in an integrated circuit element |
US7957206B2 (en) | 2008-04-04 | 2011-06-07 | Micron Technology, Inc. | Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same |
US8014200B2 (en) | 2008-04-08 | 2011-09-06 | Zeno Semiconductor, Inc. | Semiconductor memory having volatile and multi-bit, non-volatile functionality and methods of operating |
KR20090107254A (en) * | 2008-04-08 | 2009-10-13 | 삼성전자주식회사 | Image sensor using binary photo signal and method of operating the same |
JP6053250B2 (en) * | 2008-06-12 | 2016-12-27 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | Semiconductor device |
USRE47381E1 (en) | 2008-09-03 | 2019-05-07 | Zeno Semiconductor, Inc. | Forming semiconductor cells with regions of varying conductivity |
US7947543B2 (en) | 2008-09-25 | 2011-05-24 | Micron Technology, Inc. | Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation |
US7933140B2 (en) | 2008-10-02 | 2011-04-26 | Micron Technology, Inc. | Techniques for reducing a voltage swing |
US8772890B2 (en) * | 2008-10-07 | 2014-07-08 | Terasense Group, Inc. | Apparatus and method of detecting electromagnetic radiation |
US7924630B2 (en) | 2008-10-15 | 2011-04-12 | Micron Technology, Inc. | Techniques for simultaneously driving a plurality of source lines |
US8223574B2 (en) | 2008-11-05 | 2012-07-17 | Micron Technology, Inc. | Techniques for block refreshing a semiconductor memory device |
KR20100062215A (en) * | 2008-12-01 | 2010-06-10 | 삼성전자주식회사 | Operation method of semiconductor device |
US8213226B2 (en) | 2008-12-05 | 2012-07-03 | Micron Technology, Inc. | Vertical transistor memory cell and array |
JP2010206172A (en) * | 2009-02-06 | 2010-09-16 | Canon Inc | Image sensing device, and camera |
JP2010206173A (en) | 2009-02-06 | 2010-09-16 | Canon Inc | Photoelectric conversion device and camera |
JP2010206174A (en) | 2009-02-06 | 2010-09-16 | Canon Inc | Photoelectric converter, method of manufacturing the same, and camera |
US8319294B2 (en) | 2009-02-18 | 2012-11-27 | Micron Technology, Inc. | Techniques for providing a source line plane |
KR101073643B1 (en) * | 2009-02-19 | 2011-10-14 | 서울대학교산학협력단 | High performance 1T-DRAM cell device and manufacturing method thereof |
US11908899B2 (en) | 2009-02-20 | 2024-02-20 | Zeno Semiconductor, Inc. | MOSFET and memory cell having improved drain current through back bias application |
WO2016176248A1 (en) | 2015-04-29 | 2016-11-03 | Zeno Semiconductor, Inc. | A mosfet and memory cell having improved drain current through back bias application |
US8710566B2 (en) | 2009-03-04 | 2014-04-29 | Micron Technology, Inc. | Techniques for forming a contact to a buried diffusion layer in a semiconductor memory device |
KR20120006516A (en) | 2009-03-31 | 2012-01-18 | 마이크론 테크놀로지, 인크. | Techniques for providing a semiconductor memory device |
US8378715B2 (en) | 2009-04-14 | 2013-02-19 | Monolithic 3D Inc. | Method to construct systems |
US9711407B2 (en) | 2009-04-14 | 2017-07-18 | Monolithic 3D Inc. | Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer |
US8362800B2 (en) | 2010-10-13 | 2013-01-29 | Monolithic 3D Inc. | 3D semiconductor device including field repairable logics |
US8058137B1 (en) | 2009-04-14 | 2011-11-15 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US8427200B2 (en) | 2009-04-14 | 2013-04-23 | Monolithic 3D Inc. | 3D semiconductor device |
US8258810B2 (en) | 2010-09-30 | 2012-09-04 | Monolithic 3D Inc. | 3D semiconductor device |
US8373439B2 (en) | 2009-04-14 | 2013-02-12 | Monolithic 3D Inc. | 3D semiconductor device |
US9577642B2 (en) | 2009-04-14 | 2017-02-21 | Monolithic 3D Inc. | Method to form a 3D semiconductor device |
US9509313B2 (en) | 2009-04-14 | 2016-11-29 | Monolithic 3D Inc. | 3D semiconductor device |
US8754533B2 (en) | 2009-04-14 | 2014-06-17 | Monolithic 3D Inc. | Monolithic three-dimensional semiconductor device and structure |
US7986042B2 (en) | 2009-04-14 | 2011-07-26 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US8395191B2 (en) | 2009-10-12 | 2013-03-12 | Monolithic 3D Inc. | Semiconductor device and structure |
US8669778B1 (en) | 2009-04-14 | 2014-03-11 | Monolithic 3D Inc. | Method for design and manufacturing of a 3D semiconductor device |
US8362482B2 (en) | 2009-04-14 | 2013-01-29 | Monolithic 3D Inc. | Semiconductor device and structure |
US8405420B2 (en) | 2009-04-14 | 2013-03-26 | Monolithic 3D Inc. | System comprising a semiconductor device and structure |
US8384426B2 (en) | 2009-04-14 | 2013-02-26 | Monolithic 3D Inc. | Semiconductor device and structure |
US8139418B2 (en) | 2009-04-27 | 2012-03-20 | Micron Technology, Inc. | Techniques for controlling a direct injection semiconductor memory device |
US8508994B2 (en) | 2009-04-30 | 2013-08-13 | Micron Technology, Inc. | Semiconductor device with floating gate and electrically floating body |
US8498157B2 (en) | 2009-05-22 | 2013-07-30 | Micron Technology, Inc. | Techniques for providing a direct injection semiconductor memory device |
US8537610B2 (en) | 2009-07-10 | 2013-09-17 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
US9076543B2 (en) | 2009-07-27 | 2015-07-07 | Micron Technology, Inc. | Techniques for providing a direct injection semiconductor memory device |
US8232586B2 (en) * | 2009-08-12 | 2012-07-31 | Globalfoundries Inc. | Silicon photon detector |
US8199595B2 (en) | 2009-09-04 | 2012-06-12 | Micron Technology, Inc. | Techniques for sensing a semiconductor memory device |
US8581349B1 (en) | 2011-05-02 | 2013-11-12 | Monolithic 3D Inc. | 3D memory semiconductor device and structure |
US8742476B1 (en) | 2012-11-27 | 2014-06-03 | Monolithic 3D Inc. | Semiconductor device and structure |
US10354995B2 (en) | 2009-10-12 | 2019-07-16 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11374118B2 (en) | 2009-10-12 | 2022-06-28 | Monolithic 3D Inc. | Method to form a 3D integrated circuit |
US10388863B2 (en) | 2009-10-12 | 2019-08-20 | Monolithic 3D Inc. | 3D memory device and structure |
US10157909B2 (en) | 2009-10-12 | 2018-12-18 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10910364B2 (en) | 2009-10-12 | 2021-02-02 | Monolitaic 3D Inc. | 3D semiconductor device |
US10366970B2 (en) | 2009-10-12 | 2019-07-30 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11984445B2 (en) | 2009-10-12 | 2024-05-14 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US8536023B2 (en) | 2010-11-22 | 2013-09-17 | Monolithic 3D Inc. | Method of manufacturing a semiconductor device and structure |
US8148728B2 (en) | 2009-10-12 | 2012-04-03 | Monolithic 3D, Inc. | Method for fabrication of a semiconductor device and structure |
US11018133B2 (en) | 2009-10-12 | 2021-05-25 | Monolithic 3D Inc. | 3D integrated circuit |
US8450804B2 (en) | 2011-03-06 | 2013-05-28 | Monolithic 3D Inc. | Semiconductor device and structure for heat removal |
US10043781B2 (en) | 2009-10-12 | 2018-08-07 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US8476145B2 (en) | 2010-10-13 | 2013-07-02 | Monolithic 3D Inc. | Method of fabricating a semiconductor device and structure |
US12027518B1 (en) | 2009-10-12 | 2024-07-02 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US9099424B1 (en) | 2012-08-10 | 2015-08-04 | Monolithic 3D Inc. | Semiconductor system, device and structure with heat removal |
US8174881B2 (en) | 2009-11-24 | 2012-05-08 | Micron Technology, Inc. | Techniques for reducing disturbance in a semiconductor device |
US8310893B2 (en) | 2009-12-16 | 2012-11-13 | Micron Technology, Inc. | Techniques for reducing impact of array disturbs in a semiconductor memory device |
CN101872737A (en) * | 2010-01-28 | 2010-10-27 | 中国科学院上海微系统与信息技术研究所 | MOS structure for inhibiting SOI floating-body effect and manufacturing method thereof |
US8815660B2 (en) | 2010-02-05 | 2014-08-26 | International Business Machines Corporation | Structure and method for reducing floating body effect of SOI MOSFETs |
IN2012DN06399A (en) | 2010-02-07 | 2015-10-02 | Zeno Semiconductor Inc | |
US8416636B2 (en) | 2010-02-12 | 2013-04-09 | Micron Technology, Inc. | Techniques for controlling a semiconductor memory device |
US8541819B1 (en) | 2010-12-09 | 2013-09-24 | Monolithic 3D Inc. | Semiconductor device and structure |
US8298875B1 (en) | 2011-03-06 | 2012-10-30 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US9099526B2 (en) | 2010-02-16 | 2015-08-04 | Monolithic 3D Inc. | Integrated circuit device and structure |
US8492886B2 (en) | 2010-02-16 | 2013-07-23 | Monolithic 3D Inc | 3D integrated circuit with logic |
US8026521B1 (en) | 2010-10-11 | 2011-09-27 | Monolithic 3D Inc. | Semiconductor device and structure |
US8373230B1 (en) | 2010-10-13 | 2013-02-12 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US8461035B1 (en) | 2010-09-30 | 2013-06-11 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US10461084B2 (en) | 2010-03-02 | 2019-10-29 | Zeno Semiconductor, Inc. | Compact semiconductor memory device having reduced number of contacts, methods of operating and methods of making |
US10340276B2 (en) | 2010-03-02 | 2019-07-02 | Zeno Semiconductor, Inc. | Method of maintaining the state of semiconductor memory having electrically floating body transistor |
US9922981B2 (en) | 2010-03-02 | 2018-03-20 | Zeno Semiconductor, Inc. | Compact semiconductor memory device having reduced number of contacts, methods of operating and methods of making |
US8411513B2 (en) | 2010-03-04 | 2013-04-02 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device having hierarchical bit lines |
US8576631B2 (en) | 2010-03-04 | 2013-11-05 | Micron Technology, Inc. | Techniques for sensing a semiconductor memory device |
US8369177B2 (en) | 2010-03-05 | 2013-02-05 | Micron Technology, Inc. | Techniques for reading from and/or writing to a semiconductor memory device |
KR20130007609A (en) | 2010-03-15 | 2013-01-18 | 마이크론 테크놀로지, 인크. | Techniques for providing a semiconductor memory device |
US8411524B2 (en) | 2010-05-06 | 2013-04-02 | Micron Technology, Inc. | Techniques for refreshing a semiconductor memory device |
US9953925B2 (en) | 2011-06-28 | 2018-04-24 | Monolithic 3D Inc. | Semiconductor system and device |
US9219005B2 (en) | 2011-06-28 | 2015-12-22 | Monolithic 3D Inc. | Semiconductor system and device |
US8642416B2 (en) | 2010-07-30 | 2014-02-04 | Monolithic 3D Inc. | Method of forming three dimensional integrated circuit devices using layer transfer technique |
US10217667B2 (en) | 2011-06-28 | 2019-02-26 | Monolithic 3D Inc. | 3D semiconductor device, fabrication method and system |
US8901613B2 (en) | 2011-03-06 | 2014-12-02 | Monolithic 3D Inc. | Semiconductor device and structure for heat removal |
JP5039193B2 (en) * | 2010-09-22 | 2012-10-03 | 株式会社東芝 | Semiconductor memory device and control method |
US11482440B2 (en) | 2010-12-16 | 2022-10-25 | Monolithic 3D Inc. | 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits |
US8163581B1 (en) | 2010-10-13 | 2012-04-24 | Monolith IC 3D | Semiconductor and optoelectronic devices |
US8273610B2 (en) | 2010-11-18 | 2012-09-25 | Monolithic 3D Inc. | Method of constructing a semiconductor device and structure |
US10497713B2 (en) | 2010-11-18 | 2019-12-03 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11024673B1 (en) | 2010-10-11 | 2021-06-01 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11227897B2 (en) | 2010-10-11 | 2022-01-18 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11469271B2 (en) | 2010-10-11 | 2022-10-11 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11600667B1 (en) | 2010-10-11 | 2023-03-07 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11018191B1 (en) | 2010-10-11 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10896931B1 (en) | 2010-10-11 | 2021-01-19 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US8114757B1 (en) | 2010-10-11 | 2012-02-14 | Monolithic 3D Inc. | Semiconductor device and structure |
US11158674B2 (en) | 2010-10-11 | 2021-10-26 | Monolithic 3D Inc. | Method to produce a 3D semiconductor device and structure |
US10290682B2 (en) | 2010-10-11 | 2019-05-14 | Monolithic 3D Inc. | 3D IC semiconductor device and structure with stacked memory |
US11257867B1 (en) | 2010-10-11 | 2022-02-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with oxide bonds |
US11315980B1 (en) | 2010-10-11 | 2022-04-26 | Monolithic 3D Inc. | 3D semiconductor device and structure with transistors |
US11063071B1 (en) | 2010-10-13 | 2021-07-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US10998374B1 (en) | 2010-10-13 | 2021-05-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11869915B2 (en) | 2010-10-13 | 2024-01-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11133344B2 (en) | 2010-10-13 | 2021-09-28 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11855100B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US10943934B2 (en) | 2010-10-13 | 2021-03-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11043523B1 (en) | 2010-10-13 | 2021-06-22 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US9197804B1 (en) | 2011-10-14 | 2015-11-24 | Monolithic 3D Inc. | Semiconductor and optoelectronic devices |
US10679977B2 (en) | 2010-10-13 | 2020-06-09 | Monolithic 3D Inc. | 3D microdisplay device and structure |
US12094892B2 (en) | 2010-10-13 | 2024-09-17 | Monolithic 3D Inc. | 3D micro display device and structure |
US10833108B2 (en) | 2010-10-13 | 2020-11-10 | Monolithic 3D Inc. | 3D microdisplay device and structure |
US11437368B2 (en) | 2010-10-13 | 2022-09-06 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11984438B2 (en) | 2010-10-13 | 2024-05-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US12080743B2 (en) | 2010-10-13 | 2024-09-03 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US8283215B2 (en) | 2010-10-13 | 2012-10-09 | Monolithic 3D Inc. | Semiconductor and optoelectronic devices |
US11929372B2 (en) | 2010-10-13 | 2024-03-12 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11855114B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11163112B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11605663B2 (en) | 2010-10-13 | 2023-03-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11404466B2 (en) | 2010-10-13 | 2022-08-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11327227B2 (en) | 2010-10-13 | 2022-05-10 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11164898B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11694922B2 (en) | 2010-10-13 | 2023-07-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US8379458B1 (en) | 2010-10-13 | 2013-02-19 | Monolithic 3D Inc. | Semiconductor device and structure |
US10978501B1 (en) | 2010-10-13 | 2021-04-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US8582359B2 (en) | 2010-11-16 | 2013-11-12 | Zeno Semiconductor, Inc. | Dual-port semiconductor memory and first-in first-out (FIFO) memory having electrically floating body transistor |
US11018042B1 (en) | 2010-11-18 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US12100611B2 (en) | 2010-11-18 | 2024-09-24 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11521888B2 (en) | 2010-11-18 | 2022-12-06 | Monolithic 3D Inc. | 3D semiconductor device and structure with high-k metal gate transistors |
US12068187B2 (en) | 2010-11-18 | 2024-08-20 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding and DRAM memory cells |
US11862503B2 (en) | 2010-11-18 | 2024-01-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US12125737B1 (en) | 2010-11-18 | 2024-10-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11784082B2 (en) | 2010-11-18 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11355381B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11004719B1 (en) | 2010-11-18 | 2021-05-11 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11482438B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11164770B1 (en) | 2010-11-18 | 2021-11-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11901210B2 (en) | 2010-11-18 | 2024-02-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11031275B2 (en) | 2010-11-18 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11923230B1 (en) | 2010-11-18 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11508605B2 (en) | 2010-11-18 | 2022-11-22 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11121021B2 (en) | 2010-11-18 | 2021-09-14 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11610802B2 (en) | 2010-11-18 | 2023-03-21 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes |
US12033884B2 (en) | 2010-11-18 | 2024-07-09 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11211279B2 (en) | 2010-11-18 | 2021-12-28 | Monolithic 3D Inc. | Method for processing a 3D integrated circuit and structure |
US11854857B1 (en) | 2010-11-18 | 2023-12-26 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11107721B2 (en) | 2010-11-18 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with NAND logic |
US11443971B2 (en) | 2010-11-18 | 2022-09-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11735462B2 (en) | 2010-11-18 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11482439B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors |
US11355380B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | Methods for producing 3D semiconductor memory device and structure utilizing alignment marks |
US11569117B2 (en) | 2010-11-18 | 2023-01-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11094576B1 (en) | 2010-11-18 | 2021-08-17 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11615977B2 (en) | 2010-11-18 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11495484B2 (en) | 2010-11-18 | 2022-11-08 | Monolithic 3D Inc. | 3D semiconductor devices and structures with at least two single-crystal layers |
US11804396B2 (en) | 2010-11-18 | 2023-10-31 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US8975670B2 (en) | 2011-03-06 | 2015-03-10 | Monolithic 3D Inc. | Semiconductor device and structure for heat removal |
US8957458B2 (en) | 2011-03-24 | 2015-02-17 | Zeno Semiconductor, Inc. | Asymmetric semiconductor memory device having electrically floating body transistor |
US8531878B2 (en) | 2011-05-17 | 2013-09-10 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
US9559216B2 (en) | 2011-06-06 | 2017-01-31 | Micron Technology, Inc. | Semiconductor memory device and method for biasing same |
US10388568B2 (en) | 2011-06-28 | 2019-08-20 | Monolithic 3D Inc. | 3D semiconductor device and system |
US8687399B2 (en) | 2011-10-02 | 2014-04-01 | Monolithic 3D Inc. | Semiconductor device and structure |
US9025358B2 (en) | 2011-10-13 | 2015-05-05 | Zeno Semiconductor Inc | Semiconductor memory having both volatile and non-volatile functionality comprising resistive change material and method of operating |
US9029173B2 (en) | 2011-10-18 | 2015-05-12 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
JP6362542B2 (en) | 2012-02-16 | 2018-07-25 | ジーノ セミコンダクター, インコーポレイテッド | Memory cell comprising first and second transistors and method of operation |
US9000557B2 (en) | 2012-03-17 | 2015-04-07 | Zvi Or-Bach | Semiconductor device and structure |
US10600888B2 (en) | 2012-04-09 | 2020-03-24 | Monolithic 3D Inc. | 3D semiconductor device |
US11881443B2 (en) | 2012-04-09 | 2024-01-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11616004B1 (en) | 2012-04-09 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11088050B2 (en) | 2012-04-09 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers |
US11594473B2 (en) | 2012-04-09 | 2023-02-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11410912B2 (en) | 2012-04-09 | 2022-08-09 | Monolithic 3D Inc. | 3D semiconductor device with vias and isolation layers |
US11735501B1 (en) | 2012-04-09 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11164811B2 (en) | 2012-04-09 | 2021-11-02 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers and oxide-to-oxide bonding |
US8557632B1 (en) | 2012-04-09 | 2013-10-15 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
US11694944B1 (en) | 2012-04-09 | 2023-07-04 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11476181B1 (en) | 2012-04-09 | 2022-10-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
CN102664192B (en) * | 2012-05-08 | 2015-03-11 | 北京大学 | Self-adaptive composite mechanism tunneling field effect transistor (TFET) and preparation method thereof |
US8829967B2 (en) | 2012-06-27 | 2014-09-09 | Triquint Semiconductor, Inc. | Body-contacted partially depleted silicon on insulator transistor |
US8729952B2 (en) | 2012-08-16 | 2014-05-20 | Triquint Semiconductor, Inc. | Switching device with non-negative biasing |
US20140103191A1 (en) * | 2012-10-12 | 2014-04-17 | Samsung Electronics Co., Ltd. | Sensing methods for image sensors |
US8574929B1 (en) | 2012-11-16 | 2013-11-05 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US8686428B1 (en) | 2012-11-16 | 2014-04-01 | Monolithic 3D Inc. | Semiconductor device and structure |
US9590674B2 (en) | 2012-12-14 | 2017-03-07 | Peregrine Semiconductor Corporation | Semiconductor devices with switchable ground-body connection |
US11916045B2 (en) | 2012-12-22 | 2024-02-27 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11784169B2 (en) | 2012-12-22 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11961827B1 (en) | 2012-12-22 | 2024-04-16 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11063024B1 (en) | 2012-12-22 | 2021-07-13 | Monlithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11967583B2 (en) | 2012-12-22 | 2024-04-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US12051674B2 (en) | 2012-12-22 | 2024-07-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11217565B2 (en) | 2012-12-22 | 2022-01-04 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11018116B2 (en) | 2012-12-22 | 2021-05-25 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11309292B2 (en) | 2012-12-22 | 2022-04-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US8674470B1 (en) | 2012-12-22 | 2014-03-18 | Monolithic 3D Inc. | Semiconductor device and structure |
US9871034B1 (en) | 2012-12-29 | 2018-01-16 | Monolithic 3D Inc. | Semiconductor device and structure |
US10600657B2 (en) | 2012-12-29 | 2020-03-24 | Monolithic 3D Inc | 3D semiconductor device and structure |
US11430668B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11177140B2 (en) | 2012-12-29 | 2021-11-16 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10892169B2 (en) | 2012-12-29 | 2021-01-12 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US9385058B1 (en) | 2012-12-29 | 2016-07-05 | Monolithic 3D Inc. | Semiconductor device and structure |
US10651054B2 (en) | 2012-12-29 | 2020-05-12 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11004694B1 (en) | 2012-12-29 | 2021-05-11 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10115663B2 (en) | 2012-12-29 | 2018-10-30 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11430667B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11087995B1 (en) | 2012-12-29 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10903089B1 (en) | 2012-12-29 | 2021-01-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US9208880B2 (en) | 2013-01-14 | 2015-12-08 | Zeno Semiconductor, Inc. | Content addressable memory device having electrically floating body transistor |
US8847672B2 (en) | 2013-01-15 | 2014-09-30 | Triquint Semiconductor, Inc. | Switching device with resistive divider |
US9214932B2 (en) | 2013-02-11 | 2015-12-15 | Triquint Semiconductor, Inc. | Body-biased switching device |
US8923782B1 (en) | 2013-02-20 | 2014-12-30 | Triquint Semiconductor, Inc. | Switching device with diode-biased field-effect transistor (FET) |
US8977217B1 (en) | 2013-02-20 | 2015-03-10 | Triquint Semiconductor, Inc. | Switching device with negative bias circuit |
US9203396B1 (en) | 2013-02-22 | 2015-12-01 | Triquint Semiconductor, Inc. | Radio frequency switch device with source-follower |
US9029922B2 (en) | 2013-03-09 | 2015-05-12 | Zeno Semiconductor, Inc. | Memory device comprising electrically floating body transistor |
US8902663B1 (en) | 2013-03-11 | 2014-12-02 | Monolithic 3D Inc. | Method of maintaining a memory state |
US12094965B2 (en) | 2013-03-11 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US10325651B2 (en) | 2013-03-11 | 2019-06-18 | Monolithic 3D Inc. | 3D semiconductor device with stacked memory |
US11935949B1 (en) | 2013-03-11 | 2024-03-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11869965B2 (en) | 2013-03-11 | 2024-01-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11398569B2 (en) | 2013-03-12 | 2022-07-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10840239B2 (en) | 2014-08-26 | 2020-11-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11088130B2 (en) | 2014-01-28 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11923374B2 (en) | 2013-03-12 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US12100646B2 (en) | 2013-03-12 | 2024-09-24 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US8994404B1 (en) | 2013-03-12 | 2015-03-31 | Monolithic 3D Inc. | Semiconductor device and structure |
US20150236798A1 (en) | 2013-03-14 | 2015-08-20 | Peregrine Semiconductor Corporation | Methods for Increasing RF Throughput Via Usage of Tunable Filters |
US9117749B1 (en) | 2013-03-15 | 2015-08-25 | Monolithic 3D Inc. | Semiconductor device and structure |
US10224279B2 (en) | 2013-03-15 | 2019-03-05 | Monolithic 3D Inc. | Semiconductor device and structure |
US9275723B2 (en) | 2013-04-10 | 2016-03-01 | Zeno Semiconductor, Inc. | Scalable floating body memory cell for memory compilers and method of using floating body memories with memory compilers |
US11720736B2 (en) | 2013-04-15 | 2023-08-08 | Monolithic 3D Inc. | Automation methods for 3D integrated circuits and devices |
US11030371B2 (en) | 2013-04-15 | 2021-06-08 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11270055B1 (en) | 2013-04-15 | 2022-03-08 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11487928B2 (en) | 2013-04-15 | 2022-11-01 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11341309B1 (en) | 2013-04-15 | 2022-05-24 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11574109B1 (en) | 2013-04-15 | 2023-02-07 | Monolithic 3D Inc | Automation methods for 3D integrated circuits and devices |
US9021414B1 (en) | 2013-04-15 | 2015-04-28 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US9368625B2 (en) | 2013-05-01 | 2016-06-14 | Zeno Semiconductor, Inc. | NAND string utilizing floating body memory cell |
US9281022B2 (en) | 2013-07-10 | 2016-03-08 | Zeno Semiconductor, Inc. | Systems and methods for reducing standby power in floating body memory devices |
KR102114343B1 (en) * | 2013-11-06 | 2020-05-22 | 삼성전자주식회사 | Sensing Pixel and Image Sensor including Thereof |
US9406695B2 (en) | 2013-11-20 | 2016-08-02 | Peregrine Semiconductor Corporation | Circuit and method for improving ESD tolerance and switching speed |
US9548119B2 (en) | 2014-01-15 | 2017-01-17 | Zeno Semiconductor, Inc | Memory device comprising an electrically floating body transistor |
US12094829B2 (en) | 2014-01-28 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10297586B2 (en) | 2015-03-09 | 2019-05-21 | Monolithic 3D Inc. | Methods for processing a 3D semiconductor device |
US11031394B1 (en) | 2014-01-28 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11107808B1 (en) | 2014-01-28 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US9379698B2 (en) | 2014-02-04 | 2016-06-28 | Triquint Semiconductor, Inc. | Field effect transistor switching circuit |
US9496053B2 (en) | 2014-08-15 | 2016-11-15 | Zeno Semiconductor, Inc. | Memory device comprising electrically floating body transistor |
US9831857B2 (en) | 2015-03-11 | 2017-11-28 | Peregrine Semiconductor Corporation | Power splitter with programmable output phase shift |
US11056468B1 (en) | 2015-04-19 | 2021-07-06 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11011507B1 (en) | 2015-04-19 | 2021-05-18 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10381328B2 (en) | 2015-04-19 | 2019-08-13 | Monolithic 3D Inc. | Semiconductor device and structure |
US10825779B2 (en) | 2015-04-19 | 2020-11-03 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10553683B2 (en) | 2015-04-29 | 2020-02-04 | Zeno Semiconductor, Inc. | MOSFET and memory cell having improved drain current through back bias application |
WO2017006110A1 (en) * | 2015-07-07 | 2017-01-12 | Bae Systems Plc | Cast explosive composition |
US11956952B2 (en) | 2015-08-23 | 2024-04-09 | Monolithic 3D Inc. | Semiconductor memory device and structure |
CN108401468A (en) | 2015-09-21 | 2018-08-14 | 莫诺利特斯3D有限公司 | 3D semiconductor devices and structure |
US12100658B2 (en) | 2015-09-21 | 2024-09-24 | Monolithic 3D Inc. | Method to produce a 3D multilayer semiconductor device and structure |
US11114427B2 (en) | 2015-11-07 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor processor and memory device and structure |
US11978731B2 (en) | 2015-09-21 | 2024-05-07 | Monolithic 3D Inc. | Method to produce a multi-level semiconductor memory device and structure |
US11937422B2 (en) | 2015-11-07 | 2024-03-19 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US10522225B1 (en) | 2015-10-02 | 2019-12-31 | Monolithic 3D Inc. | Semiconductor device with non-volatile memory |
US10847540B2 (en) | 2015-10-24 | 2020-11-24 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11114464B2 (en) | 2015-10-24 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US12120880B1 (en) | 2015-10-24 | 2024-10-15 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12016181B2 (en) | 2015-10-24 | 2024-06-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12035531B2 (en) | 2015-10-24 | 2024-07-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US11991884B1 (en) | 2015-10-24 | 2024-05-21 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US11296115B1 (en) | 2015-10-24 | 2022-04-05 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10418369B2 (en) | 2015-10-24 | 2019-09-17 | Monolithic 3D Inc. | Multi-level semiconductor memory device and structure |
US9728539B2 (en) * | 2015-12-08 | 2017-08-08 | Korea Advanced Institute Of Science And Technology | Multi bit capacitorless DRAM and manufacturing method thereof |
US9722125B1 (en) | 2016-06-30 | 2017-08-01 | International Business Machines Corporation | Radiation sensor, method of forming the sensor and device including the sensor |
US9948281B2 (en) | 2016-09-02 | 2018-04-17 | Peregrine Semiconductor Corporation | Positive logic digitally tunable capacitor |
US11869591B2 (en) | 2016-10-10 | 2024-01-09 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US11711928B2 (en) | 2016-10-10 | 2023-07-25 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US11930648B1 (en) | 2016-10-10 | 2024-03-12 | Monolithic 3D Inc. | 3D memory devices and structures with metal layers |
US11812620B2 (en) | 2016-10-10 | 2023-11-07 | Monolithic 3D Inc. | 3D DRAM memory devices and structures with control circuits |
US11251149B2 (en) | 2016-10-10 | 2022-02-15 | Monolithic 3D Inc. | 3D memory device and structure |
US11329059B1 (en) | 2016-10-10 | 2022-05-10 | Monolithic 3D Inc. | 3D memory devices and structures with thinned single crystal substrates |
US10079301B2 (en) | 2016-11-01 | 2018-09-18 | Zeno Semiconductor, Inc. | Memory device comprising an electrically floating body transistor and methods of using |
US10770555B2 (en) * | 2017-07-25 | 2020-09-08 | Vanguard International Semiconductor Corporation | Semiconductor device and method for forming the same |
US10505530B2 (en) | 2018-03-28 | 2019-12-10 | Psemi Corporation | Positive logic switch with selectable DC blocking circuit |
US10886911B2 (en) | 2018-03-28 | 2021-01-05 | Psemi Corporation | Stacked FET switch bias ladders |
US10236872B1 (en) | 2018-03-28 | 2019-03-19 | Psemi Corporation | AC coupling modules for bias ladders |
WO2019204525A1 (en) | 2018-04-18 | 2019-10-24 | Zeno Semiconductor, Inc. | A memory device comprising an electrically floating body transistor |
US11600663B2 (en) | 2019-01-11 | 2023-03-07 | Zeno Semiconductor, Inc. | Memory cell and memory array select transistor |
US11158652B1 (en) | 2019-04-08 | 2021-10-26 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11018156B2 (en) | 2019-04-08 | 2021-05-25 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11296106B2 (en) | 2019-04-08 | 2022-04-05 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US10892016B1 (en) | 2019-04-08 | 2021-01-12 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11763864B2 (en) | 2019-04-08 | 2023-09-19 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures with bit-line pillars |
US11476849B2 (en) | 2020-01-06 | 2022-10-18 | Psemi Corporation | High power positive logic switch |
US20240047600A1 (en) * | 2020-12-18 | 2024-02-08 | Korea Advanced Institute Of Science And Technology | Transistor for implementing photo-responsive neuronal device |
Citations (81)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3439214A (en) * | 1968-03-04 | 1969-04-15 | Fairchild Camera Instr Co | Beam-junction scan converter |
US4032947A (en) * | 1971-10-20 | 1977-06-28 | Siemens Aktiengesellschaft | Controllable charge-coupled semiconductor device |
US4250569A (en) * | 1978-11-15 | 1981-02-10 | Fujitsu Limited | Semiconductor memory device |
US4262340A (en) * | 1978-11-14 | 1981-04-14 | Fujitsu Limited | Semiconductor memory device |
US4330089A (en) * | 1979-03-23 | 1982-05-18 | Hans Grohe Gmbh & Co. Kg. | Adjustable massage shower head |
US4371955A (en) * | 1979-02-22 | 1983-02-01 | Fujitsu Limited | Charge-pumping MOS FET memory device |
US4527181A (en) * | 1980-08-28 | 1985-07-02 | Fujitsu Limited | High density semiconductor memory array and method of making same |
US5144390A (en) * | 1988-09-02 | 1992-09-01 | Texas Instruments Incorporated | Silicon-on insulator transistor with internal body node to source node connection |
US5388068A (en) * | 1990-05-02 | 1995-02-07 | Microelectronics & Computer Technology Corp. | Superconductor-semiconductor hybrid memory circuits with superconducting three-terminal switching devices |
US5446299A (en) * | 1994-04-29 | 1995-08-29 | International Business Machines Corporation | Semiconductor random access memory cell on silicon-on-insulator with dual control gates |
US5448513A (en) * | 1993-12-02 | 1995-09-05 | Regents Of The University Of California | Capacitorless DRAM device on silicon-on-insulator substrate |
US5489792A (en) * | 1994-04-07 | 1996-02-06 | Regents Of The University Of California | Silicon-on-insulator transistors having improved current characteristics and reduced electrostatic discharge susceptibility |
US5528062A (en) * | 1992-06-17 | 1996-06-18 | International Business Machines Corporation | High-density DRAM structure on soi |
US5593912A (en) * | 1994-10-06 | 1997-01-14 | International Business Machines Corporation | SOI trench DRAM cell for 256 MB DRAM and beyond |
US5606188A (en) * | 1995-04-26 | 1997-02-25 | International Business Machines Corporation | Fabrication process and structure for a contacted-body silicon-on-insulator dynamic random access memory |
US5627092A (en) * | 1994-09-26 | 1997-05-06 | Siemens Aktiengesellschaft | Deep trench dram process on SOI for low leakage DRAM cell |
US5631186A (en) * | 1992-12-30 | 1997-05-20 | Samsung Electronics Co., Ltd. | Method for making a dynamic random access memory using silicon-on-insulator techniques |
US5740099A (en) * | 1995-02-07 | 1998-04-14 | Nec Corporation | Semiconductor memory device having peripheral circuit and interface circuit fabricated on bulk region out of silicon-on-insulator region for memory cells |
US5747411A (en) * | 1994-08-12 | 1998-05-05 | Basf Aktiengesellschaft | Supported catalysts which are suitable for ammonoxidation |
US5778243A (en) * | 1996-07-03 | 1998-07-07 | International Business Machines Corporation | Multi-threaded cell for a memory |
US5780906A (en) * | 1995-06-21 | 1998-07-14 | Micron Technology, Inc. | Static memory cell and method of manufacturing a static memory cell |
US5784311A (en) * | 1997-06-13 | 1998-07-21 | International Business Machines Corporation | Two-device memory cell on SOI for merged logic and memory applications |
US5877978A (en) * | 1996-03-04 | 1999-03-02 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
US5886376A (en) * | 1996-07-01 | 1999-03-23 | International Business Machines Corporation | EEPROM having coplanar on-insulator FET and control gate |
US5886385A (en) * | 1996-08-22 | 1999-03-23 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US5897351A (en) * | 1997-02-20 | 1999-04-27 | Micron Technology, Inc. | Method for forming merged transistor structure for gain memory cell |
US5930648A (en) * | 1996-12-30 | 1999-07-27 | Hyundai Electronics Industries Co., Ltd. | Semiconductor memory device having different substrate thickness between memory cell area and peripheral area and manufacturing method thereof |
US5929479A (en) * | 1996-10-21 | 1999-07-27 | Nec Corporation | Floating gate type non-volatile semiconductor memory for storing multi-value information |
US5936265A (en) * | 1996-03-25 | 1999-08-10 | Kabushiki Kaisha Toshiba | Semiconductor device including a tunnel effect element |
US5943258A (en) * | 1997-12-24 | 1999-08-24 | Texas Instruments Incorporated | Memory with storage cells having SOI drive and access transistors with tied floating body connections |
US5943581A (en) * | 1997-11-05 | 1999-08-24 | Vanguard International Semiconductor Corporation | Method of fabricating a buried reservoir capacitor structure for high-density dynamic random access memory (DRAM) circuits |
US6018172A (en) * | 1994-09-26 | 2000-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cell transistors formed on SOI substrate and having fixed body regions |
US6097056A (en) * | 1998-04-28 | 2000-08-01 | International Business Machines Corporation | Field effect transistor having a floating gate |
US6096598A (en) * | 1998-10-29 | 2000-08-01 | International Business Machines Corporation | Method for forming pillar memory cells and device formed thereby |
US6111778A (en) * | 1999-05-10 | 2000-08-29 | International Business Machines Corporation | Body contacted dynamic memory |
US6171923B1 (en) * | 1997-11-20 | 2001-01-09 | Vanguard International Semiconductor Corporation | Method for fabricating a DRAM cell structure on an SOI wafer incorporating a two dimensional trench capacitor |
US6177708B1 (en) * | 1998-08-07 | 2001-01-23 | International Business Machines Corporation | SOI FET body contact structure |
US6214694B1 (en) * | 1998-11-17 | 2001-04-10 | International Business Machines Corporation | Process of making densely patterned silicon-on-insulator (SOI) region on a wafer |
US6225158B1 (en) * | 1998-05-28 | 2001-05-01 | International Business Machines Corporation | Trench storage dynamic random access memory cell with vertical transfer device |
US6252281B1 (en) * | 1995-03-27 | 2001-06-26 | Kabushiki Kaisha Toshiba | Semiconductor device having an SOI substrate |
US6350653B1 (en) * | 2000-10-12 | 2002-02-26 | International Business Machines Corporation | Embedded DRAM on silicon-on-insulator substrate |
US20020030214A1 (en) * | 2000-09-11 | 2002-03-14 | Fumio Horiguchi | Semiconductor device and method for manufacturing the same |
US6359802B1 (en) * | 2000-03-28 | 2002-03-19 | Intel Corporation | One-transistor and one-capacitor DRAM cell for logic process technology |
US20020034855A1 (en) * | 2000-09-08 | 2002-03-21 | Fumio Horiguchi | Semiconductor memory device and its manufacturing method |
US20020036322A1 (en) * | 2000-03-17 | 2002-03-28 | Ramachandra Divakauni | SOI stacked dram logic |
US6374445B1 (en) * | 1998-06-27 | 2002-04-23 | Dornier Gmbh | Tension rod for use as a chord for bridges |
US20020051378A1 (en) * | 2000-08-17 | 2002-05-02 | Takashi Ohsawa | Semiconductor memory device and method of manufacturing the same |
US6391658B1 (en) * | 1999-10-26 | 2002-05-21 | International Business Machines Corporation | Formation of arrays of microelectronic elements |
US6403435B1 (en) * | 2000-07-21 | 2002-06-11 | Hyundai Electronics Industries Co., Ltd. | Method for fabricating a semiconductor device having recessed SOI structure |
US20020070411A1 (en) * | 2000-09-08 | 2002-06-13 | Alcatel | Method of processing a high voltage p++/n-well junction and a device manufactured by the method |
US20020072155A1 (en) * | 2000-12-08 | 2002-06-13 | Chih-Cheng Liu | Method of fabricating a DRAM unit |
US20020076880A1 (en) * | 2000-06-12 | 2002-06-20 | Takashi Yamada | Semiconductor device and method of fabricating the same |
US20020086463A1 (en) * | 2000-12-30 | 2002-07-04 | Houston Theodore W. | Means for forming SOI |
US20020089038A1 (en) * | 2000-10-20 | 2002-07-11 | International Business Machines Corporation | Fully-depleted-collector silicon-on-insulator (SOI) bipolar transistor useful alone or in SOI BiCMOS |
US6421269B1 (en) * | 2000-10-17 | 2002-07-16 | Intel Corporation | Low-leakage MOS planar capacitors for use within DRAM storage cells |
US6424011B1 (en) * | 1997-04-14 | 2002-07-23 | International Business Machines Corporation | Mixed memory integration with NVRAM, dram and sram cell structures on same substrate |
US6424016B1 (en) * | 1996-05-24 | 2002-07-23 | Texas Instruments Incorporated | SOI DRAM having P-doped polysilicon gate for a memory pass transistor |
US20020098643A1 (en) * | 1997-02-28 | 2002-07-25 | Kabushiki Kaisha Toshiba | Method of manufacturing SOI element having body contact |
US6429477B1 (en) * | 2000-10-31 | 2002-08-06 | International Business Machines Corporation | Shared body and diffusion contact structure and method for fabricating same |
US20020110018A1 (en) * | 2001-02-15 | 2002-08-15 | Takashi Ohsawa | Semiconductor memory device |
US20020114191A1 (en) * | 2001-02-19 | 2002-08-22 | Yoshihisa Iwata | Semiconductor memory device and method of manufacturing the same |
US6441435B1 (en) * | 2001-01-31 | 2002-08-27 | Advanced Micro Devices, Inc. | SOI device with wrap-around contact to underside of body, and method of making |
US6441436B1 (en) * | 2000-11-29 | 2002-08-27 | United Microelectronics Corp. | SOI device and method of fabrication |
US6440872B1 (en) * | 2000-11-03 | 2002-08-27 | International Business Machines Corporation | Method for hybrid DRAM cell utilizing confined strap isolation |
US20030003608A1 (en) * | 2001-03-21 | 2003-01-02 | Tsunetoshi Arikado | Semiconductor wafer with ID mark, equipment for and method of manufacturing semiconductor device from them |
US20030015757A1 (en) * | 2001-07-19 | 2003-01-23 | Takashi Ohsawa | Semiconductor memory device |
US6518105B1 (en) * | 2001-12-10 | 2003-02-11 | Taiwan Semiconductor Manufacturing Company | High performance PD SOI tunneling-biased MOSFET |
US20030035324A1 (en) * | 2001-08-17 | 2003-02-20 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US6529400B1 (en) * | 2000-12-15 | 2003-03-04 | Lsi Logic Corporation | Source pulsed, dynamic threshold complementary metal oxide semiconductor static RAM cells |
US6531754B1 (en) * | 2001-12-28 | 2003-03-11 | Kabushiki Kaisha Toshiba | Manufacturing method of partial SOI wafer, semiconductor device using the partial SOI wafer and manufacturing method thereof |
US20030057487A1 (en) * | 2001-09-27 | 2003-03-27 | Kabushiki Kaisha Toshiba | Semiconductor chip having multiple functional blocks integrated in a single chip and method for fabricating the same |
US20030057490A1 (en) * | 2001-09-26 | 2003-03-27 | Kabushiki Kaisha Toshiba | Semiconductor device substrate and method of manufacturing semiconductor device substrate |
US6549450B1 (en) * | 2000-11-08 | 2003-04-15 | Ibm Corporation | Method and system for improving the performance on SOI memory arrays in an SRAM architecture system |
US6548848B2 (en) * | 2001-03-15 | 2003-04-15 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US6552398B2 (en) * | 2001-01-16 | 2003-04-22 | Ibm Corporation | T-Ram array having a planar cell structure and method for fabricating the same |
US6556477B2 (en) * | 2001-05-21 | 2003-04-29 | Ibm Corporation | Integrated chip having SRAM, DRAM and flash memory and method for fabricating the same |
US6566177B1 (en) * | 1999-10-25 | 2003-05-20 | International Business Machines Corporation | Silicon-on-insulator vertical array device trench capacitor DRAM |
US20030102497A1 (en) * | 2001-12-04 | 2003-06-05 | International Business Machines Corporation | Multiple-plane finFET CMOS |
US20030123279A1 (en) * | 2002-01-03 | 2003-07-03 | International Business Machines Corporation | Silicon-on-insulator SRAM cells with increased stability and yield |
US20030151112A1 (en) * | 2002-02-13 | 2003-08-14 | Takashi Yamada | Semiconductor device having one of patterned SOI and SON structure |
US6873539B1 (en) * | 2001-06-18 | 2005-03-29 | Pierre Fazan | Semiconductor device |
Family Cites Families (110)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US489792A (en) * | 1893-01-10 | Border for walks | ||
IT979035B (en) | 1972-04-25 | 1974-09-30 | Ibm | INTEGRATED CIRCUIT DEVICE FOR STORING BINARY INFORMATION WITH ELECTRO-LUMINESCENT EMISSION |
FR2197494A5 (en) | 1972-08-25 | 1974-03-22 | Radiotechnique Compelec | |
US3997799A (en) | 1975-09-15 | 1976-12-14 | Baker Roger T | Semiconductor-device for the storage of binary data |
FR2420317A1 (en) * | 1978-03-21 | 1979-10-19 | Ouest Vendee Balais Sa | ROAD BROOM |
EP0014388B1 (en) * | 1979-01-25 | 1983-12-21 | Nec Corporation | Semiconductor memory device |
EP0030856B1 (en) | 1979-12-13 | 1984-03-21 | Fujitsu Limited | Charge-pumping semiconductor memory cell comprising a charge-storage region and memory device using such a cell |
US4298982A (en) | 1980-06-03 | 1981-11-03 | Rca Corporation | Fault-tolerant interface circuit for parallel digital bus |
JPS5982761A (en) | 1982-11-04 | 1984-05-12 | Hitachi Ltd | Semiconductor memory |
JPS6070760A (en) | 1983-09-27 | 1985-04-22 | Fujitsu Ltd | Semiconductor memory device |
JPS6177359A (en) | 1984-09-21 | 1986-04-19 | Fujitsu Ltd | Semiconductor memory device |
JPS61280651A (en) | 1985-05-24 | 1986-12-11 | Fujitsu Ltd | Semiconductor memory unit |
JPH0671067B2 (en) | 1985-11-20 | 1994-09-07 | 株式会社日立製作所 | Semiconductor device |
JPS6319847A (en) | 1986-07-14 | 1988-01-27 | Oki Electric Ind Co Ltd | Semiconductor memory device |
US4816884A (en) | 1987-07-20 | 1989-03-28 | International Business Machines Corporation | High density vertical trench transistor and capacitor memory cell structure and fabrication method therefor |
JP2582794B2 (en) | 1987-08-10 | 1997-02-19 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
EP0333426B1 (en) | 1988-03-15 | 1996-07-10 | Kabushiki Kaisha Toshiba | Dynamic RAM |
US4830089A (en) * | 1988-05-05 | 1989-05-16 | Hazelett Strip-Casting Corporation | Method and apparatus for setting precise nozzle/belt and nozzle/edge dam block gaps |
JPH0666443B2 (en) | 1988-07-07 | 1994-08-24 | 株式会社東芝 | Semiconductor memory cell and semiconductor memory |
US4910709A (en) | 1988-08-10 | 1990-03-20 | International Business Machines Corporation | Complementary metal-oxide-semiconductor transistor and one-capacitor dynamic-random-access memory cell |
US5164805A (en) | 1988-08-22 | 1992-11-17 | Massachusetts Institute Of Technology | Near-intrinsic thin-film SOI FETS |
US5258635A (en) | 1988-09-06 | 1993-11-02 | Kabushiki Kaisha Toshiba | MOS-type semiconductor integrated circuit device |
JPH02168496A (en) | 1988-09-14 | 1990-06-28 | Kawasaki Steel Corp | Semiconductor memory circuit |
NL8802423A (en) | 1988-10-03 | 1990-05-01 | Imec Inter Uni Micro Electr | METHOD FOR OPERATING A MOSS STRUCTURE AND MOSS STRUCTURE SUITABLE FOR IT. |
US4894697A (en) | 1988-10-31 | 1990-01-16 | International Business Machines Corporation | Ultra dense dram cell and its method of fabrication |
JPH03171768A (en) | 1989-11-30 | 1991-07-25 | Toshiba Corp | Semiconductor storage device |
US5366917A (en) | 1990-03-20 | 1994-11-22 | Nec Corporation | Method for fabricating polycrystalline silicon having micro roughness on the surface |
JPH07123145B2 (en) | 1990-06-27 | 1995-12-25 | 株式会社東芝 | Semiconductor integrated circuit |
DE69111929T2 (en) | 1990-07-09 | 1996-03-28 | Sony Corp | Semiconductor device on a dielectric insulated substrate. |
JPH04176163A (en) | 1990-11-08 | 1992-06-23 | Fujitsu Ltd | Semiconductor device and manufacture thereof |
US5297090A (en) * | 1990-12-13 | 1994-03-22 | Sgs-Thomson Microelectronics, Inc. | Semiconductor memory with column decoded bit line equilibrate |
US6002614A (en) * | 1991-02-08 | 1999-12-14 | Btg International Inc. | Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell |
US5331197A (en) | 1991-04-23 | 1994-07-19 | Canon Kabushiki Kaisha | Semiconductor memory device including gate electrode sandwiching a channel region |
US5424567A (en) | 1991-05-15 | 1995-06-13 | North American Philips Corporation | Protected programmable transistor with reduced parasitic capacitances and method of fabrication |
US5355330A (en) | 1991-08-29 | 1994-10-11 | Hitachi, Ltd. | Capacitive memory having a PN junction writing and tunneling through an insulator of a charge holding electrode |
DE69226687T2 (en) | 1991-10-16 | 1999-04-15 | Sony Corp., Tokio/Tokyo | Method for producing an SOI structure with a DRAM |
DE69328743T2 (en) | 1992-03-30 | 2000-09-07 | Mitsubishi Denki K.K., Tokio/Tokyo | Semiconductor device |
JPH0676583A (en) * | 1992-07-06 | 1994-03-18 | Mitsubishi Electric Corp | Storage device with internal address and method for eliminating need for matching word |
EP0599388B1 (en) | 1992-11-20 | 2000-08-02 | Koninklijke Philips Electronics N.V. | Semiconductor device provided with a programmable element |
JPH06216338A (en) | 1992-11-27 | 1994-08-05 | Internatl Business Mach Corp <Ibm> | Semiconductor memory cell and its preparation |
JPH0799251A (en) | 1992-12-10 | 1995-04-11 | Sony Corp | Semiconductor memory cell |
JP3613594B2 (en) | 1993-08-19 | 2005-01-26 | 株式会社ルネサステクノロジ | Semiconductor element and semiconductor memory device using the same |
EP0655788B1 (en) * | 1993-11-29 | 1998-01-21 | STMicroelectronics S.A. | A volatile memory cell |
US5448299A (en) * | 1994-01-05 | 1995-09-05 | Samsung Electronics Co., Ltd. | Apparatus for processing BPSK signals transmitted with NTSC TV on quadrature-phase video carrier |
US5528082A (en) * | 1994-04-28 | 1996-06-18 | Xerox Corporation | Thin-film structure with tapered feature |
JP3273582B2 (en) | 1994-05-13 | 2002-04-08 | キヤノン株式会社 | Storage device |
JPH0832040A (en) | 1994-07-14 | 1996-02-02 | Nec Corp | Semiconductor device |
JPH08130295A (en) * | 1994-09-08 | 1996-05-21 | Mitsubishi Electric Corp | Semiconductor memory and semiconductor device |
FR2726935B1 (en) | 1994-11-10 | 1996-12-13 | Commissariat Energie Atomique | ELECTRICALLY ERASABLE NON-VOLATILE MEMORY DEVICE AND METHOD FOR PRODUCING SUCH A DEVICE |
JP2663887B2 (en) * | 1994-11-29 | 1997-10-15 | 日本電気株式会社 | Nonvolatile semiconductor memory device |
JP3315293B2 (en) | 1995-01-05 | 2002-08-19 | 株式会社東芝 | Semiconductor storage device |
JP3274306B2 (en) | 1995-01-20 | 2002-04-15 | 株式会社東芝 | Semiconductor integrated circuit device |
US6292424B1 (en) | 1995-01-20 | 2001-09-18 | Kabushiki Kaisha Toshiba | DRAM having a power supply voltage lowering circuit |
JP3407232B2 (en) | 1995-02-08 | 2003-05-19 | 富士通株式会社 | Semiconductor memory device and operation method thereof |
JPH08222648A (en) | 1995-02-14 | 1996-08-30 | Canon Inc | Memory |
EP0727820B1 (en) | 1995-02-17 | 2004-03-24 | Hitachi, Ltd. | Semiconductor memory device and method of manufacturing the same |
JP3171768B2 (en) | 1995-04-13 | 2001-06-04 | 株式会社クボタ | Transmission braking system with HST |
US5568356A (en) | 1995-04-18 | 1996-10-22 | Hughes Aircraft Company | Stacked module assembly including electrically interconnected switching module and plural electronic modules |
EP0739097B1 (en) | 1995-04-21 | 2004-04-07 | Nippon Telegraph And Telephone Corporation | MOSFET circuit and CMOS logic circuit using the same |
JP2848272B2 (en) | 1995-05-12 | 1999-01-20 | 日本電気株式会社 | Semiconductor storage device |
DE19519159C2 (en) | 1995-05-24 | 1998-07-09 | Siemens Ag | DRAM cell arrangement and method for its production |
US5585285A (en) | 1995-12-06 | 1996-12-17 | Micron Technology, Inc. | Method of forming dynamic random access memory circuitry using SOI and isolation trenches |
DE19603810C1 (en) | 1996-02-02 | 1997-08-28 | Siemens Ag | Memory cell arrangement and method for its production |
WO1997038444A1 (en) | 1996-04-08 | 1997-10-16 | Hitachi, Ltd. | Semiconductor integrated circuit device |
EP0801427A3 (en) | 1996-04-11 | 1999-05-06 | Matsushita Electric Industrial Co., Ltd. | Field effect transistor, semiconductor storage device, method of manufacturing the same and method of driving semiconductor storage device |
US5811283A (en) | 1996-08-13 | 1998-09-22 | United Microelectronics Corporation | Silicon on insulator (SOI) dram cell structure and process |
US5774411A (en) * | 1996-09-12 | 1998-06-30 | International Business Machines Corporation | Methods to enhance SOI SRAM cell stability |
US5779243A (en) * | 1996-11-21 | 1998-07-14 | Delaware Capital Formation, Inc. | Piston ring set for reciprocating engines |
JP3161354B2 (en) | 1997-02-07 | 2001-04-25 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
EP0860878A2 (en) | 1997-02-20 | 1998-08-26 | Texas Instruments Incorporated | An integrated circuit with programmable elements |
JPH11191596A (en) | 1997-04-02 | 1999-07-13 | Sony Corp | Semiconductor memory cell and its manufacture method |
US6379642B1 (en) * | 1997-04-09 | 2002-04-30 | Memc Electronic Materials, Inc. | Vacancy dominated, defect-free silicon |
US5881010A (en) | 1997-05-15 | 1999-03-09 | Stmicroelectronics, Inc. | Multiple transistor dynamic random access memory array architecture with simultaneous refresh of multiple memory cells during a read operation |
US6008080A (en) * | 1997-11-21 | 1999-12-28 | United Microelectronics Corp. | Method of making a low power SRAM |
DE19752968C1 (en) | 1997-11-28 | 1999-06-24 | Siemens Ag | Memory cell arrangement and method for its production |
DE59814170D1 (en) | 1997-12-17 | 2008-04-03 | Qimonda Ag | Memory cell arrangement and method for its production |
JP3159152B2 (en) * | 1997-12-26 | 2001-04-23 | 日本電気株式会社 | Nonvolatile semiconductor memory device and data erasing method for nonvolatile semiconductor memory device |
US6342731B1 (en) * | 1997-12-31 | 2002-01-29 | Micron Technology, Inc. | Vertically mountable semiconductor device, assembly, and methods |
DE69939767D1 (en) | 1998-06-25 | 2008-12-04 | Koninkl Philips Electronics Nv | Ben medium |
JP2000022160A (en) * | 1998-07-06 | 2000-01-21 | Hitachi Ltd | Semiconductor integrated circuit and fabrication thereof |
JP4030198B2 (en) | 1998-08-11 | 2008-01-09 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor integrated circuit device |
KR100268419B1 (en) | 1998-08-14 | 2000-10-16 | 윤종용 | A high integrated semiconductor memory device and method fabricating the same |
US6423596B1 (en) | 1998-09-29 | 2002-07-23 | Texas Instruments Incorporated | Method for two-sided fabrication of a memory array |
KR100290787B1 (en) | 1998-12-26 | 2001-07-12 | 박종섭 | Manufacturing Method of Semiconductor Memory Device |
JP3384350B2 (en) | 1999-03-01 | 2003-03-10 | 株式会社村田製作所 | Method for producing low-temperature sintered ceramic composition |
US6157216A (en) | 1999-04-22 | 2000-12-05 | International Business Machines Corporation | Circuit driver on SOI for merged logic and memory circuits |
US6333532B1 (en) | 1999-07-16 | 2001-12-25 | International Business Machines Corporation | Patterned SOI regions in semiconductor chips |
JP2001044391A (en) | 1999-07-29 | 2001-02-16 | Fujitsu Ltd | Semiconductor storage device and manufacture thereof |
JP2001180633A (en) | 1999-12-27 | 2001-07-03 | Toshiba Tec Corp | Label printer |
JP2002064150A (en) | 2000-06-05 | 2002-02-28 | Mitsubishi Electric Corp | Semiconductor device |
DE10028424C2 (en) | 2000-06-06 | 2002-09-19 | Infineon Technologies Ag | Manufacturing process for DRAM memory cells |
US6479862B1 (en) | 2000-06-22 | 2002-11-12 | Progressant Technologies, Inc. | Charge trapping device and method for implementing a transistor having a negative differential resistance mode |
JP2002009081A (en) | 2000-06-26 | 2002-01-11 | Toshiba Corp | Semiconductor device and its producing method |
JP4011833B2 (en) | 2000-06-30 | 2007-11-21 | 株式会社東芝 | Semiconductor memory |
JP4226205B2 (en) | 2000-08-11 | 2009-02-18 | 富士雄 舛岡 | Manufacturing method of semiconductor memory device |
US6492211B1 (en) | 2000-09-07 | 2002-12-10 | International Business Machines Corporation | Method for novel SOI DRAM BICMOS NPN |
US6611795B2 (en) * | 2000-12-06 | 2003-08-26 | Motorola, Inc. | Apparatus and method for providing adaptive forward error correction utilizing the error vector magnitude metric |
JP4354663B2 (en) | 2001-03-15 | 2009-10-28 | 株式会社東芝 | Semiconductor memory device |
US6462359B1 (en) | 2001-03-22 | 2002-10-08 | T-Ram, Inc. | Stability in thyristor-based memory device |
JP4053738B2 (en) | 2001-04-26 | 2008-02-27 | 株式会社東芝 | Semiconductor memory device |
EP1253634A3 (en) | 2001-04-26 | 2005-08-31 | Kabushiki Kaisha Toshiba | Semiconductor device |
KR100417855B1 (en) | 2001-04-30 | 2004-02-11 | 주식회사 하이닉스반도체 | capacitor of semiconductor device and method for fabricating the same |
JP2003132682A (en) | 2001-08-17 | 2003-05-09 | Toshiba Corp | Semiconductor memory |
DE10204871A1 (en) * | 2002-02-06 | 2003-08-21 | Infineon Technologies Ag | Capacitorless 1-transistor DRAM cell and manufacturing process |
US6560142B1 (en) * | 2002-03-22 | 2003-05-06 | Yoshiyuki Ando | Capacitorless DRAM gain cell |
US7224024B2 (en) * | 2002-08-29 | 2007-05-29 | Micron Technology, Inc. | Single transistor vertical memory gain cell |
US6888200B2 (en) * | 2002-08-30 | 2005-05-03 | Micron Technology Inc. | One transistor SOI non-volatile random access memory cell |
JP4044401B2 (en) | 2002-09-11 | 2008-02-06 | 株式会社東芝 | Semiconductor memory device |
US6861689B2 (en) * | 2002-11-08 | 2005-03-01 | Freescale Semiconductor, Inc. | One transistor DRAM cell structure and method for forming |
US6714436B1 (en) * | 2003-03-20 | 2004-03-30 | Motorola, Inc. | Write operation for capacitorless RAM |
-
2002
- 2002-05-28 TW TW091111316A patent/TWI230392B/en not_active IP Right Cessation
- 2002-06-05 JP JP2003505932A patent/JP2004535669A/en active Pending
- 2002-06-05 EP EP02745383A patent/EP1405314A2/en not_active Withdrawn
- 2002-06-05 WO PCT/EP2002/006495 patent/WO2002103703A2/en active Application Filing
- 2002-06-05 US US10/450,238 patent/US6969662B2/en not_active Expired - Lifetime
- 2002-06-05 AU AU2002316979A patent/AU2002316979A1/en not_active Abandoned
-
2003
- 2003-10-28 US US10/694,689 patent/US6937516B2/en not_active Expired - Lifetime
- 2003-11-28 US US10/724,377 patent/US6925006B2/en not_active Expired - Lifetime
- 2003-12-01 US US10/724,648 patent/US6930918B2/en not_active Expired - Lifetime
- 2003-12-04 US US10/727,742 patent/US6873539B1/en not_active Expired - Lifetime
- 2003-12-19 US US10/741,804 patent/US6934186B2/en not_active Expired - Lifetime
-
2005
- 2005-05-19 US US11/132,979 patent/US7239549B2/en not_active Expired - Lifetime
- 2005-08-11 US US11/201,483 patent/US7280399B2/en not_active Expired - Lifetime
-
2007
- 2007-09-28 US US11/904,978 patent/US20080165577A1/en not_active Abandoned
- 2007-09-28 US US11/904,977 patent/US20080068882A1/en not_active Abandoned
- 2007-10-22 US US11/975,862 patent/US7541616B2/en not_active Expired - Lifetime
- 2007-10-25 US US11/977,705 patent/US7732816B2/en not_active Expired - Lifetime
Patent Citations (99)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3439214A (en) * | 1968-03-04 | 1969-04-15 | Fairchild Camera Instr Co | Beam-junction scan converter |
US4032947A (en) * | 1971-10-20 | 1977-06-28 | Siemens Aktiengesellschaft | Controllable charge-coupled semiconductor device |
US4262340A (en) * | 1978-11-14 | 1981-04-14 | Fujitsu Limited | Semiconductor memory device |
US4250569A (en) * | 1978-11-15 | 1981-02-10 | Fujitsu Limited | Semiconductor memory device |
US4371955A (en) * | 1979-02-22 | 1983-02-01 | Fujitsu Limited | Charge-pumping MOS FET memory device |
US4330089A (en) * | 1979-03-23 | 1982-05-18 | Hans Grohe Gmbh & Co. Kg. | Adjustable massage shower head |
US4527181A (en) * | 1980-08-28 | 1985-07-02 | Fujitsu Limited | High density semiconductor memory array and method of making same |
US5144390A (en) * | 1988-09-02 | 1992-09-01 | Texas Instruments Incorporated | Silicon-on insulator transistor with internal body node to source node connection |
US5388068A (en) * | 1990-05-02 | 1995-02-07 | Microelectronics & Computer Technology Corp. | Superconductor-semiconductor hybrid memory circuits with superconducting three-terminal switching devices |
US5528062A (en) * | 1992-06-17 | 1996-06-18 | International Business Machines Corporation | High-density DRAM structure on soi |
US5939745A (en) * | 1992-12-30 | 1999-08-17 | Samsung Electronics Co., Ltd. | Dynamic access memory using silicon-on-insulator |
US5631186A (en) * | 1992-12-30 | 1997-05-20 | Samsung Electronics Co., Ltd. | Method for making a dynamic random access memory using silicon-on-insulator techniques |
US5448513A (en) * | 1993-12-02 | 1995-09-05 | Regents Of The University Of California | Capacitorless DRAM device on silicon-on-insulator substrate |
US5489792A (en) * | 1994-04-07 | 1996-02-06 | Regents Of The University Of California | Silicon-on-insulator transistors having improved current characteristics and reduced electrostatic discharge susceptibility |
US5446299A (en) * | 1994-04-29 | 1995-08-29 | International Business Machines Corporation | Semiconductor random access memory cell on silicon-on-insulator with dual control gates |
US5747411A (en) * | 1994-08-12 | 1998-05-05 | Basf Aktiengesellschaft | Supported catalysts which are suitable for ammonoxidation |
US6018172A (en) * | 1994-09-26 | 2000-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cell transistors formed on SOI substrate and having fixed body regions |
US5627092A (en) * | 1994-09-26 | 1997-05-06 | Siemens Aktiengesellschaft | Deep trench dram process on SOI for low leakage DRAM cell |
US6384445B1 (en) * | 1994-09-26 | 2002-05-07 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cell transistors formed on SOI substrate and having fixed body regions |
US5593912A (en) * | 1994-10-06 | 1997-01-14 | International Business Machines Corporation | SOI trench DRAM cell for 256 MB DRAM and beyond |
US5740099A (en) * | 1995-02-07 | 1998-04-14 | Nec Corporation | Semiconductor memory device having peripheral circuit and interface circuit fabricated on bulk region out of silicon-on-insulator region for memory cells |
US6252281B1 (en) * | 1995-03-27 | 2001-06-26 | Kabushiki Kaisha Toshiba | Semiconductor device having an SOI substrate |
US5606188A (en) * | 1995-04-26 | 1997-02-25 | International Business Machines Corporation | Fabrication process and structure for a contacted-body silicon-on-insulator dynamic random access memory |
US5780906A (en) * | 1995-06-21 | 1998-07-14 | Micron Technology, Inc. | Static memory cell and method of manufacturing a static memory cell |
US5877978A (en) * | 1996-03-04 | 1999-03-02 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
US6081443A (en) * | 1996-03-04 | 2000-06-27 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
US5936265A (en) * | 1996-03-25 | 1999-08-10 | Kabushiki Kaisha Toshiba | Semiconductor device including a tunnel effect element |
US6424016B1 (en) * | 1996-05-24 | 2002-07-23 | Texas Instruments Incorporated | SOI DRAM having P-doped polysilicon gate for a memory pass transistor |
US5886376A (en) * | 1996-07-01 | 1999-03-23 | International Business Machines Corporation | EEPROM having coplanar on-insulator FET and control gate |
US5778243A (en) * | 1996-07-03 | 1998-07-07 | International Business Machines Corporation | Multi-threaded cell for a memory |
US5886385A (en) * | 1996-08-22 | 1999-03-23 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US5929479A (en) * | 1996-10-21 | 1999-07-27 | Nec Corporation | Floating gate type non-volatile semiconductor memory for storing multi-value information |
US5930648A (en) * | 1996-12-30 | 1999-07-27 | Hyundai Electronics Industries Co., Ltd. | Semiconductor memory device having different substrate thickness between memory cell area and peripheral area and manufacturing method thereof |
US5897351A (en) * | 1997-02-20 | 1999-04-27 | Micron Technology, Inc. | Method for forming merged transistor structure for gain memory cell |
US20020098643A1 (en) * | 1997-02-28 | 2002-07-25 | Kabushiki Kaisha Toshiba | Method of manufacturing SOI element having body contact |
US6424011B1 (en) * | 1997-04-14 | 2002-07-23 | International Business Machines Corporation | Mixed memory integration with NVRAM, dram and sram cell structures on same substrate |
US5784311A (en) * | 1997-06-13 | 1998-07-21 | International Business Machines Corporation | Two-device memory cell on SOI for merged logic and memory applications |
US5943581A (en) * | 1997-11-05 | 1999-08-24 | Vanguard International Semiconductor Corporation | Method of fabricating a buried reservoir capacitor structure for high-density dynamic random access memory (DRAM) circuits |
US6171923B1 (en) * | 1997-11-20 | 2001-01-09 | Vanguard International Semiconductor Corporation | Method for fabricating a DRAM cell structure on an SOI wafer incorporating a two dimensional trench capacitor |
US5943258A (en) * | 1997-12-24 | 1999-08-24 | Texas Instruments Incorporated | Memory with storage cells having SOI drive and access transistors with tied floating body connections |
US6177300B1 (en) * | 1997-12-24 | 2001-01-23 | Texas Instruments Incorporated | Memory with storage cells having SOI drive and access transistors with tied floating body connections |
US6097056A (en) * | 1998-04-28 | 2000-08-01 | International Business Machines Corporation | Field effect transistor having a floating gate |
US6245613B1 (en) * | 1998-04-28 | 2001-06-12 | International Business Machines Corporation | Field effect transistor having a floating gate |
US6225158B1 (en) * | 1998-05-28 | 2001-05-01 | International Business Machines Corporation | Trench storage dynamic random access memory cell with vertical transfer device |
US6374445B1 (en) * | 1998-06-27 | 2002-04-23 | Dornier Gmbh | Tension rod for use as a chord for bridges |
US6177708B1 (en) * | 1998-08-07 | 2001-01-23 | International Business Machines Corporation | SOI FET body contact structure |
US6096598A (en) * | 1998-10-29 | 2000-08-01 | International Business Machines Corporation | Method for forming pillar memory cells and device formed thereby |
US6214694B1 (en) * | 1998-11-17 | 2001-04-10 | International Business Machines Corporation | Process of making densely patterned silicon-on-insulator (SOI) region on a wafer |
US6111778A (en) * | 1999-05-10 | 2000-08-29 | International Business Machines Corporation | Body contacted dynamic memory |
US6566177B1 (en) * | 1999-10-25 | 2003-05-20 | International Business Machines Corporation | Silicon-on-insulator vertical array device trench capacitor DRAM |
US6391658B1 (en) * | 1999-10-26 | 2002-05-21 | International Business Machines Corporation | Formation of arrays of microelectronic elements |
US20020036322A1 (en) * | 2000-03-17 | 2002-03-28 | Ramachandra Divakauni | SOI stacked dram logic |
US6590258B2 (en) * | 2000-03-17 | 2003-07-08 | International Business Machines Corporation | SIO stacked DRAM logic |
US6544837B1 (en) * | 2000-03-17 | 2003-04-08 | International Business Machines Corporation | SOI stacked DRAM logic |
US6359802B1 (en) * | 2000-03-28 | 2002-03-19 | Intel Corporation | One-transistor and one-capacitor DRAM cell for logic process technology |
US20020076880A1 (en) * | 2000-06-12 | 2002-06-20 | Takashi Yamada | Semiconductor device and method of fabricating the same |
US6403435B1 (en) * | 2000-07-21 | 2002-06-11 | Hyundai Electronics Industries Co., Ltd. | Method for fabricating a semiconductor device having recessed SOI structure |
US20020051378A1 (en) * | 2000-08-17 | 2002-05-02 | Takashi Ohsawa | Semiconductor memory device and method of manufacturing the same |
US20020034855A1 (en) * | 2000-09-08 | 2002-03-21 | Fumio Horiguchi | Semiconductor memory device and its manufacturing method |
US20020070411A1 (en) * | 2000-09-08 | 2002-06-13 | Alcatel | Method of processing a high voltage p++/n-well junction and a device manufactured by the method |
US20020030214A1 (en) * | 2000-09-11 | 2002-03-14 | Fumio Horiguchi | Semiconductor device and method for manufacturing the same |
US6350653B1 (en) * | 2000-10-12 | 2002-02-26 | International Business Machines Corporation | Embedded DRAM on silicon-on-insulator substrate |
US6590259B2 (en) * | 2000-10-12 | 2003-07-08 | International Business Machines Corporation | Semiconductor device of an embedded DRAM on SOI substrate |
US20020064913A1 (en) * | 2000-10-12 | 2002-05-30 | Adkisson James W. | Embedded dram on silicon-on-insulator substrate |
US6421269B1 (en) * | 2000-10-17 | 2002-07-16 | Intel Corporation | Low-leakage MOS planar capacitors for use within DRAM storage cells |
US20020089038A1 (en) * | 2000-10-20 | 2002-07-11 | International Business Machines Corporation | Fully-depleted-collector silicon-on-insulator (SOI) bipolar transistor useful alone or in SOI BiCMOS |
US6429477B1 (en) * | 2000-10-31 | 2002-08-06 | International Business Machines Corporation | Shared body and diffusion contact structure and method for fabricating same |
US6440872B1 (en) * | 2000-11-03 | 2002-08-27 | International Business Machines Corporation | Method for hybrid DRAM cell utilizing confined strap isolation |
US6549450B1 (en) * | 2000-11-08 | 2003-04-15 | Ibm Corporation | Method and system for improving the performance on SOI memory arrays in an SRAM architecture system |
US6441436B1 (en) * | 2000-11-29 | 2002-08-27 | United Microelectronics Corp. | SOI device and method of fabrication |
US20020072155A1 (en) * | 2000-12-08 | 2002-06-13 | Chih-Cheng Liu | Method of fabricating a DRAM unit |
US6529400B1 (en) * | 2000-12-15 | 2003-03-04 | Lsi Logic Corporation | Source pulsed, dynamic threshold complementary metal oxide semiconductor static RAM cells |
US20020086463A1 (en) * | 2000-12-30 | 2002-07-04 | Houston Theodore W. | Means for forming SOI |
US6552398B2 (en) * | 2001-01-16 | 2003-04-22 | Ibm Corporation | T-Ram array having a planar cell structure and method for fabricating the same |
US6441435B1 (en) * | 2001-01-31 | 2002-08-27 | Advanced Micro Devices, Inc. | SOI device with wrap-around contact to underside of body, and method of making |
US20020110018A1 (en) * | 2001-02-15 | 2002-08-15 | Takashi Ohsawa | Semiconductor memory device |
US20030112659A1 (en) * | 2001-02-15 | 2003-06-19 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US6538916B2 (en) * | 2001-02-15 | 2003-03-25 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US20020114191A1 (en) * | 2001-02-19 | 2002-08-22 | Yoshihisa Iwata | Semiconductor memory device and method of manufacturing the same |
US6548848B2 (en) * | 2001-03-15 | 2003-04-15 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US20030003608A1 (en) * | 2001-03-21 | 2003-01-02 | Tsunetoshi Arikado | Semiconductor wafer with ID mark, equipment for and method of manufacturing semiconductor device from them |
US6556477B2 (en) * | 2001-05-21 | 2003-04-29 | Ibm Corporation | Integrated chip having SRAM, DRAM and flash memory and method for fabricating the same |
US7239549B2 (en) * | 2001-06-18 | 2007-07-03 | Innovative Silicon S.A. | Semiconductor device |
US6937516B2 (en) * | 2001-06-18 | 2005-08-30 | Innovative Silicon S.A. | Semiconductor device |
US6934186B2 (en) * | 2001-06-18 | 2005-08-23 | Innovative Silicon S.A. | Semiconductor device |
US6930918B2 (en) * | 2001-06-18 | 2005-08-16 | Innovative Silicon S.A. | Semiconductor device |
US6925006B2 (en) * | 2001-06-18 | 2005-08-02 | Innovative Silicon S.A. | Semiconductor device |
US6873539B1 (en) * | 2001-06-18 | 2005-03-29 | Pierre Fazan | Semiconductor device |
US20030015757A1 (en) * | 2001-07-19 | 2003-01-23 | Takashi Ohsawa | Semiconductor memory device |
US20030035324A1 (en) * | 2001-08-17 | 2003-02-20 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US6567330B2 (en) * | 2001-08-17 | 2003-05-20 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
US20030057490A1 (en) * | 2001-09-26 | 2003-03-27 | Kabushiki Kaisha Toshiba | Semiconductor device substrate and method of manufacturing semiconductor device substrate |
US20030057487A1 (en) * | 2001-09-27 | 2003-03-27 | Kabushiki Kaisha Toshiba | Semiconductor chip having multiple functional blocks integrated in a single chip and method for fabricating the same |
US20030102497A1 (en) * | 2001-12-04 | 2003-06-05 | International Business Machines Corporation | Multiple-plane finFET CMOS |
US6518105B1 (en) * | 2001-12-10 | 2003-02-11 | Taiwan Semiconductor Manufacturing Company | High performance PD SOI tunneling-biased MOSFET |
US20030146488A1 (en) * | 2001-12-28 | 2003-08-07 | Hajime Nagano | Manufacturing method of partial SOI wafer, semiconductor device using the partial SOI wafer and manufacturing method thereof |
US6531754B1 (en) * | 2001-12-28 | 2003-03-11 | Kabushiki Kaisha Toshiba | Manufacturing method of partial SOI wafer, semiconductor device using the partial SOI wafer and manufacturing method thereof |
US20030123279A1 (en) * | 2002-01-03 | 2003-07-03 | International Business Machines Corporation | Silicon-on-insulator SRAM cells with increased stability and yield |
US20030151112A1 (en) * | 2002-02-13 | 2003-08-14 | Takashi Yamada | Semiconductor device having one of patterned SOI and SON structure |
Also Published As
Publication number | Publication date |
---|---|
WO2002103703A3 (en) | 2004-01-29 |
US6930918B2 (en) | 2005-08-16 |
TWI230392B (en) | 2005-04-01 |
US6934186B2 (en) | 2005-08-23 |
US20080055974A1 (en) | 2008-03-06 |
US20080073719A1 (en) | 2008-03-27 |
US20050213379A1 (en) | 2005-09-29 |
US20040135203A1 (en) | 2004-07-15 |
US20040021137A1 (en) | 2004-02-05 |
US20040124488A1 (en) | 2004-07-01 |
US7732816B2 (en) | 2010-06-08 |
US6969662B2 (en) | 2005-11-29 |
US20040159876A1 (en) | 2004-08-19 |
EP1405314A2 (en) | 2004-04-07 |
US7541616B2 (en) | 2009-06-02 |
US7239549B2 (en) | 2007-07-03 |
US20080165577A1 (en) | 2008-07-10 |
JP2004535669A (en) | 2004-11-25 |
US6925006B2 (en) | 2005-08-02 |
US6937516B2 (en) | 2005-08-30 |
US6873539B1 (en) | 2005-03-29 |
WO2002103703A2 (en) | 2002-12-27 |
AU2002316979A1 (en) | 2003-01-02 |
US20040135202A1 (en) | 2004-07-15 |
US20050280028A1 (en) | 2005-12-22 |
US7280399B2 (en) | 2007-10-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7239549B2 (en) | Semiconductor device | |
US11715515B2 (en) | Memory device comprising electrically floating body transistor | |
US6576943B1 (en) | Semiconductor device for reducing leak currents and controlling a threshold voltage and using a thin channel structure | |
US4994999A (en) | High-speed and high-density semiconductor memory | |
US7027326B2 (en) | 3T1D memory cells using gated diodes and methods of use thereof | |
JPH07111295A (en) | Semiconductor element and semiconductor memory device using it | |
JPH0254572A (en) | Semiconductor memory | |
US7141835B2 (en) | Semiconductor memory device having memory cells requiring no refresh operation | |
US7800143B2 (en) | Dynamic random access memory with an amplified capacitor | |
KR950006470B1 (en) | Semiconductor memory device | |
US20060261390A1 (en) | Dynamic random access memory integrated element | |
JPS61120463A (en) | Semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INNOVATIVE SILICON ISI S.A.;REEL/FRAME:025850/0798 Effective date: 20101209 |