US20070238222A1 - Apparatuses and methods to enhance passivation and ILD reliability - Google Patents
Apparatuses and methods to enhance passivation and ILD reliability Download PDFInfo
- Publication number
- US20070238222A1 US20070238222A1 US11/392,270 US39227006A US2007238222A1 US 20070238222 A1 US20070238222 A1 US 20070238222A1 US 39227006 A US39227006 A US 39227006A US 2007238222 A1 US2007238222 A1 US 2007238222A1
- Authority
- US
- United States
- Prior art keywords
- bump
- substrate
- passivation layer
- layer
- bond pad
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05567—Disposition the external layer being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/1012—Auxiliary members for bump connectors, e.g. spacers
- H01L2224/10122—Auxiliary members for bump connectors, e.g. spacers being formed on the semiconductor or solid-state body to be connected
- H01L2224/10125—Reinforcing structures
- H01L2224/10126—Bump collar
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/119—Methods of manufacturing bump connectors involving a specific sequence of method steps
- H01L2224/1191—Forming a passivation layer after forming the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13139—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81193—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/812—Applying energy for connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01014—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
Definitions
- Embodiments of the invention relate to semiconductor processing and packaging technology.
- embodiments of the invention relate to enhancing passivation and interlayer dielectric reliability.
- a microelectronic chip or die is typically packaged before it is sold.
- the package may provide electrical connection to the chip's internal circuitry, protection from the external environment, and heat dissipation.
- a chip may be flip-chip connected to a substrate.
- electrical leads on the die are distributed on its active surface and the active surface is electrically connected to corresponding leads on a substrate.
- FIGS. 1A-1D illustrate a prior art method for producing and packaging a microelectronic chip or die.
- FIG. 1A illustrates a die 100 including a substrate 105 , a device region 110 , an interconnect region 115 , a bond pad 120 , a passivation layer 125 , a barrier metal 130 , and a bump 140 .
- Interconnect region 115 includes a plurality of metal interconnect layers that interconnect the devices of device region 110 and provide electrical routing to external circuitry.
- the metal interconnect layers include metal traces separated and insulated by an interlayer dielectric (ILD) material. Adjacent metal interconnect layers are typically connected by vias which are also separated and insulated by an ILD.
- ILD interlayer dielectric
- FIG. 1A also illustrates an undercut 135 .
- Undercut 135 may result from a barrier metal layer etch in the presence of bump 140 which etches a layer of barrier metal material from passivation layer 125 and leaves barrier metal 130 .
- Undercut 135 provides a location for the formation of undesired cracks in passivation layer 125 and/or interconnect region 115 .
- undercut 135 may cause a first crack in passivation layer 125 which subsequently causes an additional crack or cracks in the ILD of interconnect region 115 .
- the subsequent cracks may be connected to the initial crack or they may be disconnected from, but related to, the initial crack.
- low dielectric constant (low-k) ILD materials are typically susceptible to cracks.
- the cracks in passivation layer 125 and/or interconnect region 115 may cause poor performance or failure of die 100 .
- bump 140 and the corners of bump 140 near passivation layer 125 are typically causes of undesired cracking and stress in passivation layer 125 and the ILD of interconnect region 115 .
- die 100 is flip-chip bonded to a substrate 180 which includes bumps 190 .
- stresses are typically imparted on die 100 due to coefficient of thermal expansion mismatches between die 100 and substrate 180 , and other causes. These stresses may cause additional opportunity for cracking in passivation layer 125 and/or interconnect region 115 . Further, after die attach and during “sit” time prior to further processing, cracks may continue to propagate in passivation layer 125 and/or interconnect region 1 15 .
- an underfill 195 is formed between die 100 and substrate 180 .
- FIGS. 1A-1D are cross-sectional views of a prior art method including flip-chip attaching a die to a substrate.
- FIG. 2A is a cross-sectional view of partially formed wafer or die including a device region, an interconnect region, a bond pad, a barrier metal, a bump, and a passivation layer.
- FIG. 2B is a view similar to FIG. 2A with a layer over the bump and the passivation layer.
- FIG. 2C is a view similar to FIG. 2B with a portion of the layer removed to form a sidewall structure.
- FIG. 2D is a cross sectional view of a substrate including bumps and sidewall structures being flip-chip attached to a substrate including contacts.
- FIG. 2E is a view similar to FIG. 2D with the substrates attached and an underfill between them.
- FIG. 3A is a cross-sectional view of partially formed wafer or die including a device region, an interconnect region, a bond pad, and passivation layer.
- FIG. 3B is a view similar to FIG. 3A with a portion of the passivation layer removed to expose the bond pad.
- FIG. 3C is a view similar to FIG. 3B with a barrier metal formed over the bond pad.
- FIG. 3D is a view similar to FIG. 3C with a layer formed over the barrier metal and the passivation layer.
- FIG. 3E is a view similar to FIG. 3D with a portion of the layer removed to expose the barrier metal.
- FIG. 3F is a view similar to FIG. 3E with a bump formed over the barrier metal.
- FIG. 3G is a cross sectional view of a substrate including bumps and a layer among the bumps being flip-chip attached to a substrate including contacts.
- FIG. 3H is a view similar to FIG. 3G with the substrates attached and an underfill between them.
- FIG. 4A is a cross-sectional view of partially formed wafer or die including a device region, an interconnect region, a bond pad, a barrier metal, a plurality of bumps, and a passivation layer, and a fixture over the bumps.
- FIG. 4B is a view similar to FIG. 4A with a material between the passivation layer and the fixture and around the bumps.
- FIG. 4C is a view similar to FIG. 4B with the fixture removed.
- FIG. 4D is a cross sectional view of a substrate including bumps and a material around the bumps being flip-chip attached to a substrate including contacts.
- FIG. 4E is a view similar to FIG. 4D with the substrates attached and an underfill between them.
- the present invention may provide structures and methods that reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device.
- FIGS. 2A-2E illustrate methods and apparatuses that may reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device.
- FIG. 2A illustrates a portion of a microelectronic device 200 .
- microelectronic device 200 may be a wafer or a die.
- Microelectronic device 200 may include a substrate 205 , a device region 210 , an interconnect region 215 , a bond pad 220 , a passivation layer 225 , a barrier metal 230 , and a bump 240 .
- microelectronic device 200 may also include an undercut 235 .
- microelectronic device 200 may include a plurality of bond pads, barrier metals, and bumps analogous to those shown in FIG. 2A .
- Substrate 205 may include any suitable material or materials such as silicon, germanium, gallium arsenide, indium phosphide, silicon on insulator, or the like.
- Device region 210 may include any suitable devices. In an embodiment, device region 210 may include transistors. In other embodiments, device region 210 may include resistors or conductors.
- Interconnect region 215 may include a stack of metallization layers including metal interconnects separated and insulated by an ILD material or materials. In an embodiment, the ILD may include a low-k ILD, having a dielectric constant, k, of less than about 4. The metallization layers of interconnect region 215 may be electrically interconnected to adjacent metallization layers by vias.
- the vias may be separated and insulated by an ILD material or materials.
- the ILD may include a low-k ILD.
- interconnect region 215 may include about 5 to 9 metallization layers and corresponding via layers, although any number of metallization layers may be used.
- Bond pad 220 may be any suitable material and size. In an embodiment, bond pad 220 may be a portion of a metallization layer of interconnect region 215 . In an embodiment, bond pad 220 may include copper. Passivation layer 225 may include any suitable material. In an embodiment, passivation layer 225 may include a spark passivation material. In another embodiment, passivation layer 225 may include a polyimide material. In an embodiment, passivation layer 225 may surround bond pad 220 and expose bond pad 220 for barrier metal 230 . In another embodiment (not shown), bond pad 220 may be surrounded by an adjacent and substantially coplanar ILD material, and passivation layer 225 may be over the ILD material and expose bond pad 220 for barrier metal 230 .
- Barrier metal 230 may include any conductive material or stack of conductive materials.
- Bump 240 may also include any conductive material or materials.
- bump 240 may include copper.
- Undercut 235 may be of any size or shape, and may be a source for increased stress and undesirable crack formation and propagation in passivation layer 225 and interconnect region 215 . In an embodiment, undercut 235 may not be present.
- a layer 245 may be formed over passivation layer 225 and bump 240 .
- Layer 245 may be any suitable material or materials.
- layer 245 may be a conformal layer.
- layer 245 may include silicon nitride.
- layer 245 may be a conformal layer formed by chemical vapor deposition (CVD).
- CVD chemical vapor deposition
- layer 245 may be a conformal layer having a thickness in the range of about 1 to 15 microns.
- layer 245 may be a conformal layer having a thickness in the range of about 4 to 10 microns.
- layer 245 may be a conformal layer having a thickness in the range of about 5 to 15 microns.
- portions of layer 245 may be removed to form structure 250 .
- Structure 250 may be formed by any suitable technique.
- structure 250 may be formed by an anisotropic etch of layer 245 .
- structure 250 may be formed by an anisotropic ion beam etch of layer 245 .
- layer 245 may be entirely removed from the top surface of bump 240 .
- the portion of layer 245 that does not form structure 250 may be entirely removed.
- a portion or part of layer 245 that does not form structure 250 may remain on passivation layer 225 .
- structure 250 may be around the sides of bump 240 and may therefore be referred to as a sidewall structure. In an embodiment, structure 250 may surround bump 240 . In an embodiment, structure 250 may have about the same height as bump 240 . In other embodiments, structure 250 may have a height that is less than the height of bump 240 . Structure 250 may have any suitable width. In an embodiment, structure 250 may have a width in the range of about 1 to 15 microns. In another embodiment, structure 250 may have a width in the range of about 4 to 10 microns. In an embodiment, structure 250 may have a width in the range of about 5 to 15 microns.
- Structure 250 may limit or eliminate the formation and propagation of cracks in passivation layer 225 or the ILD of interconnect region 215 . Also, structure 250 may lower the stress on passivation layer 225 and the ILD of interconnect region 215 . In an embodiment, structure 250 may limit or eliminate cracks and lower the stresses on passivation layer 225 and the ILD of interconnect region 215 by encapsulating undercut 235 . In another embodiment, structure 250 may limit or eliminate cracks and lower the stresses on passivation layer 225 and the ILD of interconnect region 215 by providing load sharing with bump 240 . In an embodiment, structure 250 may lower the stress on passivation layer 225 and the ILD of interconnect region 215 during subsequent processing, such as die attach.
- device 200 may be attached to a substrate 280 including contacts 290 ; and an underfill 295 may be formed between device 200 and substrate 280 .
- FIGS. 2D and 2E some details of FIG. 2C are not shown for the sake of clarity.
- the formation of structure 250 may be at or near the end of wafer processing and the attachment of device 200 and substrate 280 may be performed after dicing substrate 205 .
- attaching device 200 and substrate. 280 may include a flip-chip attachment.
- attaching device 200 and substrate 280 may include a reflow process.
- underfill 295 may include a capillary underfill. In another embodiment, underfill 295 may include a no-flow underfill.
- Substrate 280 may be any suitable packaging substrate, such as a printed circuit board (PCB), interposer, motherboard, card, or the like.
- contacts 290 may extend away from the surface of substrate 280 and contacts 290 may be considered bumps.
- contacts 290 may be bumps that include a lead-based solder.
- contacts 290 may be bumps that include a lead-free solder.
- the use of the methods and apparatus described may enable the use of lead-free solders, which are typically less malleable than lead-based solders.
- contacts 290 may be bumps that include a lead-free solder comprising tin, silver, or indium.
- FIGS. 3A-3H illustrate methods and apparatuses that may reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device.
- FIG. 3A illustrates a portion of a microelectronic device 300 .
- microelectronic device 300 may be a wafer or a die.
- Microelectronic device 300 may include substrate 205 , device region 210 , interconnect region 215 , bond pad 220 , and passivation layer 305 .
- Passivation layer 305 may include any suitable material.
- passivation layer 305 may include a spark passivation material.
- passivation layer 305 may include a polyimide material.
- passivation layer 305 may surround and cover bond pad 220 .
- bond pad 220 may be surrounded by an adjacent and substantially coplanar ILD material, and passivation layer 305 may be over the ILD material and bond pad 220 .
- an opening 310 may be formed to expose bond pad 220 .
- a portion of bond pad 220 may be exposed.
- the entire top surface of bond pad 220 may be exposed.
- Opening 310 may be formed by any available technique.
- opening 310 may be formed by lithography and etch steps.
- barrier metal 315 may be formed.
- barrier metal 315 may be formed over bond pad 220 and a portion of passivation layer 305 .
- barrier metal 315 may be formed only over bond pad 220 .
- Barrier metal 315 may include any suitable material or stack of materials, and may be formed by any suitable technique.
- barrier metal 315 may be formed by deposition, lithography and etch techniques.
- a layer 320 may be formed over barrier metal 315 and passivation layer 305 .
- Layer 320 may be any suitable material and may be formed by any suitable technique.
- layer 320 may include a passivation material.
- layer 320 may include a spark passivation material.
- layer 320 may include a polyimide material.
- layer 320 may include a photoresist.
- layer 320 may be formed by a spin on technique.
- an opening 325 may be formed to expose barrier metal 315 .
- a portion of barrier metal 315 may be exposed.
- the entire top surface of barrier metal 315 may be exposed.
- Opening 320 may be formed by any available technique.
- opening 320 may be formed by lithography and etch techniques.
- a bump 330 may be formed over barrier metal 315 .
- Bump 330 may include any suitable material and may be formed by any suitable technique.
- bump 330 may include copper.
- bump 330 may be formed by electroplating.
- bump 330 may have a height that extends above the height of layer 320 .
- bump 330 may have a height that is about coplanar with the height of layer 320 .
- Layer 320 may limit or eliminate the formation and propagation of cracks in passivation layer 305 and the ILD of interconnect region 215 . Also, layer 320 may lower the stress on passivation layer 305 and the ILD of interconnect region 215 . In an embodiment, layer 320 may limit or eliminate cracks and lower the stresses on passivation layer 305 and the ILD of interconnect region 215 by providing load sharing with bump 330 . In an embodiment, layer 320 may lower the stress on passivation layer 305 and the ILD of interconnect region 215 during subsequent processing, such as die attach.
- device 300 may be bonded to substrate 280 including contacts 290 ; and underfill 295 may be formed between substrate 205 and substrate 280 .
- FIGS. 3G and 3H some details of FIG. 3F are not shown for the sake of clarity.
- the formation of layer 320 may be at or near the end of wafer processing and attachment of device 300 and substrate 280 may be performed after dicing substrate 205 .
- attaching device 300 and substrate 280 may include a flip-chip attachment.
- attaching device 300 and substrate 280 may include a reflow process.
- underfill 295 may include a capillary underfill. In another embodiment, underfill 295 may include a no-flow underfill.
- contacts 290 may be bumps that include a lead-free solder such as a solder comprising tin, silver, or indium.
- a lead-free solder such as a solder comprising tin, silver, or indium.
- the use of the methods and apparatus described may enable the use of lead-free solders, which are typically less malleable than lead-based solders.
- FIGS. 4A-4E illustrate methods and apparatuses that may reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device.
- FIG. 4A illustrates a portion of a microelectronic device 400 and a fixture 405 .
- microelectronic device 400 may be a wafer or a die.
- Microelectronic device 400 may include substrate 205 , device region 210 , interconnect region 215 , bond pad 220 , and passivation layer 225 .
- microelectronic device 400 may also include an undercut 235 .
- Microelectronic device 400 and fixture 405 may be put together and held together by any suitable technique.
- a material 410 may be formed between fixture 405 and passivation layer 225 , and around bumps 240 .
- Material 410 may be any suitable material and may be formed by any suitable technique.
- material 410 may include an underfill material.
- material 410 may include an epoxy.
- material 410 may be injected from the side of fixture 405 and microelectronic device 400 .
- fixture 405 may prevent material 410 from covering bumps 240 .
- fixture 405 may be removed to leave material 410 over passivation layer 225 and around bumps 240 .
- material 410 may leave a portion of bumps 240 exposed.
- a cure step may be performed to harden material 410 .
- Material 410 may limit or eliminate the formation and propagation of cracks in passivation layer 225 and the ILD of interconnect region 215 . Also, material 410 may lower the stress on passivation layer 225 and the ILD of interconnect region 215 . In an embodiment, material 410 may limit or eliminate cracks and lower the stresses on passivation layer 225 and the ILD of interconnect region 215 by encapsulating undercut 235 . In another embodiment, material 410 may limit or eliminate cracks and lower the stresses on passivation layer 225 and the ILD of interconnect region 215 by providing load sharing with bump 240 . In an embodiment, material 410 may lower the stress on passivation layer 225 and the ILD of interconnect region 215 during subsequent processing, such as die attach.
- device 400 may be bonded to substrate 280 including contacts 290 , and underfill 295 may be formed between device 400 and substrate 280 .
- underfill 295 may be formed between device 400 and substrate 280 .
- FIGS. 4D and 4E some details of FIG. 4C are not shown for the sake of clarity.
- the formation of material 410 may be at or near the end of wafer processing and attachment of device 400 and substrate 280 may be after dicing of substrate 205 .
- attaching device 400 and substrate 280 may include a flip-chip attachment.
- attaching device 400 and substrate 280 may include a reflow process.
- underfill 295 may include a capillary underfill. In another embodiment, underfill 295 may include a no-flow underfill.
- contacts 290 may be bumps that include a lead-free solder such as a solder comprising tin, silver, or indium.
- a lead-free solder such as a solder comprising tin, silver, or indium.
- the use of the methods and apparatus described may enable the use of lead-free solders, which are typically less malleable than lead-based solders.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Some embodiments of the present invention include apparatuses and methods relating to processing and packaging microelectronic devices that reduce stresses on and limit or eliminate crack propagation in the devices.
Description
- Embodiments of the invention relate to semiconductor processing and packaging technology. In particular, embodiments of the invention relate to enhancing passivation and interlayer dielectric reliability.
- In the production of microelectronic products, a microelectronic chip or die is typically packaged before it is sold. The package may provide electrical connection to the chip's internal circuitry, protection from the external environment, and heat dissipation. In one package system, a chip may be flip-chip connected to a substrate. In a flip-chip package, electrical leads on the die are distributed on its active surface and the active surface is electrically connected to corresponding leads on a substrate.
-
FIGS. 1A-1D illustrate a prior art method for producing and packaging a microelectronic chip or die.FIG. 1A illustrates a die 100 including asubstrate 105, adevice region 110, aninterconnect region 115, abond pad 120, apassivation layer 125, abarrier metal 130, and abump 140. Interconnectregion 115 includes a plurality of metal interconnect layers that interconnect the devices ofdevice region 110 and provide electrical routing to external circuitry. The metal interconnect layers include metal traces separated and insulated by an interlayer dielectric (ILD) material. Adjacent metal interconnect layers are typically connected by vias which are also separated and insulated by an ILD. -
FIG. 1A also illustrates an undercut 135. Undercut 135 may result from a barrier metal layer etch in the presence ofbump 140 which etches a layer of barrier metal material frompassivation layer 125 and leavesbarrier metal 130. Undercut 135 provides a location for the formation of undesired cracks inpassivation layer 125 and/orinterconnect region 115. For example, undercut 135 may cause a first crack inpassivation layer 125 which subsequently causes an additional crack or cracks in the ILD ofinterconnect region 115. The subsequent cracks may be connected to the initial crack or they may be disconnected from, but related to, the initial crack. In particular, low dielectric constant (low-k) ILD materials are typically susceptible to cracks. The cracks inpassivation layer 125 and/orinterconnect region 115 may cause poor performance or failure of die 100. - Further, even in the absence of an undercut,
bump 140 and the corners ofbump 140 nearpassivation layer 125 are typically causes of undesired cracking and stress inpassivation layer 125 and the ILD ofinterconnect region 115. - In
FIGS. 1B and 1C , die 100 is flip-chip bonded to asubstrate 180 which includesbumps 190. In bonding die 100 andsubstrate 180, stresses are typically imparted on die 100 due to coefficient of thermal expansion mismatches between die 100 andsubstrate 180, and other causes. These stresses may cause additional opportunity for cracking inpassivation layer 125 and/or interconnectregion 115. Further, after die attach and during “sit” time prior to further processing, cracks may continue to propagate inpassivation layer 125 and/or interconnect region 1 15. InFIG. 1D , anunderfill 195 is formed between die 100 andsubstrate 180. - The invention is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings, in which the like references indicate similar elements and in which:
-
FIGS. 1A-1D are cross-sectional views of a prior art method including flip-chip attaching a die to a substrate. -
FIG. 2A is a cross-sectional view of partially formed wafer or die including a device region, an interconnect region, a bond pad, a barrier metal, a bump, and a passivation layer. -
FIG. 2B is a view similar toFIG. 2A with a layer over the bump and the passivation layer. -
FIG. 2C is a view similar toFIG. 2B with a portion of the layer removed to form a sidewall structure. -
FIG. 2D is a cross sectional view of a substrate including bumps and sidewall structures being flip-chip attached to a substrate including contacts. -
FIG. 2E is a view similar toFIG. 2D with the substrates attached and an underfill between them. -
FIG. 3A is a cross-sectional view of partially formed wafer or die including a device region, an interconnect region, a bond pad, and passivation layer. -
FIG. 3B is a view similar toFIG. 3A with a portion of the passivation layer removed to expose the bond pad. -
FIG. 3C is a view similar toFIG. 3B with a barrier metal formed over the bond pad. -
FIG. 3D is a view similar toFIG. 3C with a layer formed over the barrier metal and the passivation layer. -
FIG. 3E is a view similar toFIG. 3D with a portion of the layer removed to expose the barrier metal. -
FIG. 3F is a view similar toFIG. 3E with a bump formed over the barrier metal. -
FIG. 3G is a cross sectional view of a substrate including bumps and a layer among the bumps being flip-chip attached to a substrate including contacts. -
FIG. 3H is a view similar toFIG. 3G with the substrates attached and an underfill between them. -
FIG. 4A is a cross-sectional view of partially formed wafer or die including a device region, an interconnect region, a bond pad, a barrier metal, a plurality of bumps, and a passivation layer, and a fixture over the bumps. -
FIG. 4B is a view similar toFIG. 4A with a material between the passivation layer and the fixture and around the bumps. -
FIG. 4C is a view similar toFIG. 4B with the fixture removed. -
FIG. 4D is a cross sectional view of a substrate including bumps and a material around the bumps being flip-chip attached to a substrate including contacts. -
FIG. 4E is a view similar toFIG. 4D with the substrates attached and an underfill between them. - In various embodiments, apparatuses and methods relating to microelectronics processing and packaging are described with reference to figures wherein the same reference numbers are used to describe similar elements. However, various embodiments may be practiced without one or more of the specific details, or with other methods, materials, or components. In other instances, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of various embodiments of the invention. Similarly, for purposes of explanation, specific numbers, materials, and configurations are set forth in order to provide a thorough understanding of the invention. Nevertheless, the invention may be practiced without specific details. Furthermore, it is understood that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
- In processing and packaging microelectronic devices, it may be desirable to limit or eliminate cracking in the passivation layer of the device or the interlayer dielectric (ILD) of the interconnect region of the device. Further, it may be desirable to reduce the amount of stress on the passivation layer or the ILD while attaching the device to a substrate. Limiting or eliminating cracking and reducing the stresses on the passivation layer or ILD may reduce the probability of failures in the device, particularly when low-k ILD materials are used. Further, reducing stresses may enable the use of lead-free materials to attach the device to packaging substrates, as is further discussed below. Briefly, the present invention may provide structures and methods that reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device.
-
FIGS. 2A-2E illustrate methods and apparatuses that may reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device. -
FIG. 2A illustrates a portion of amicroelectronic device 200. In various embodiments,microelectronic device 200 may be a wafer or a die.Microelectronic device 200 may include asubstrate 205, adevice region 210, aninterconnect region 215, abond pad 220, apassivation layer 225, abarrier metal 230, and abump 240. In some embodiments,microelectronic device 200 may also include an undercut 235. In an embodiment,microelectronic device 200 may include a plurality of bond pads, barrier metals, and bumps analogous to those shown inFIG. 2A . -
Substrate 205 may include any suitable material or materials such as silicon, germanium, gallium arsenide, indium phosphide, silicon on insulator, or the like.Device region 210 may include any suitable devices. In an embodiment,device region 210 may include transistors. In other embodiments,device region 210 may include resistors or conductors.Interconnect region 215 may include a stack of metallization layers including metal interconnects separated and insulated by an ILD material or materials. In an embodiment, the ILD may include a low-k ILD, having a dielectric constant, k, of less than about 4. The metallization layers ofinterconnect region 215 may be electrically interconnected to adjacent metallization layers by vias. The vias may be separated and insulated by an ILD material or materials. In an embodiment, the ILD may include a low-k ILD. In various embodiments,interconnect region 215 may include about 5 to 9 metallization layers and corresponding via layers, although any number of metallization layers may be used. -
Bond pad 220 may be any suitable material and size. In an embodiment,bond pad 220 may be a portion of a metallization layer ofinterconnect region 215. In an embodiment,bond pad 220 may include copper.Passivation layer 225 may include any suitable material. In an embodiment,passivation layer 225 may include a spark passivation material. In another embodiment,passivation layer 225 may include a polyimide material. In an embodiment,passivation layer 225 may surroundbond pad 220 and exposebond pad 220 forbarrier metal 230. In another embodiment (not shown),bond pad 220 may be surrounded by an adjacent and substantially coplanar ILD material, andpassivation layer 225 may be over the ILD material and exposebond pad 220 forbarrier metal 230. -
Barrier metal 230 may include any conductive material or stack of conductive materials. Bump 240 may also include any conductive material or materials. In an embodiment, bump 240 may include copper. Undercut 235 may be of any size or shape, and may be a source for increased stress and undesirable crack formation and propagation inpassivation layer 225 andinterconnect region 215. In an embodiment, undercut 235 may not be present. - As illustrated in
FIG. 2B , alayer 245 may be formed overpassivation layer 225 andbump 240.Layer 245 may be any suitable material or materials. In an embodiment,layer 245 may be a conformal layer. In an embodiment,layer 245 may include silicon nitride. In an embodiment,layer 245 may be a conformal layer formed by chemical vapor deposition (CVD). In another embodiment,layer 245 may be a conformal layer having a thickness in the range of about 1 to 15 microns. In an embodiment,layer 245 may be a conformal layer having a thickness in the range of about 4 to 10 microns. In another embodiment,layer 245 may be a conformal layer having a thickness in the range of about 5 to 15 microns. - As illustrated in
FIG. 2C , portions oflayer 245 may be removed to formstructure 250.Structure 250 may be formed by any suitable technique. In an embodiment,structure 250 may be formed by an anisotropic etch oflayer 245. In another embodiment,structure 250 may be formed by an anisotropic ion beam etch oflayer 245. In an embodiment,layer 245 may be entirely removed from the top surface ofbump 240. In an embodiment, the portion oflayer 245 that does not formstructure 250 may be entirely removed. However, in some embodiments, a portion or part oflayer 245 that does not formstructure 250, such as a thin remnant oflayer 245 or residuals oflayer 245, may remain onpassivation layer 225. Further, in some embodiments, there may be a plurality of bumps and sidewall structures analogous to those shown inFIG. 2C . Between adjacent sidewall structures, there may be a gap that exposes the portion ofpassivation layer 225 between the adjacent sidewall structures. - In an embodiment,
structure 250 may be around the sides ofbump 240 and may therefore be referred to as a sidewall structure. In an embodiment,structure 250 may surroundbump 240. In an embodiment,structure 250 may have about the same height asbump 240. In other embodiments,structure 250 may have a height that is less than the height ofbump 240.Structure 250 may have any suitable width. In an embodiment,structure 250 may have a width in the range of about 1 to 15 microns. In another embodiment,structure 250 may have a width in the range of about 4 to 10 microns. In an embodiment,structure 250 may have a width in the range of about 5 to 15 microns. -
Structure 250 may limit or eliminate the formation and propagation of cracks inpassivation layer 225 or the ILD ofinterconnect region 215. Also,structure 250 may lower the stress onpassivation layer 225 and the ILD ofinterconnect region 215. In an embodiment,structure 250 may limit or eliminate cracks and lower the stresses onpassivation layer 225 and the ILD ofinterconnect region 215 by encapsulating undercut 235. In another embodiment,structure 250 may limit or eliminate cracks and lower the stresses onpassivation layer 225 and the ILD ofinterconnect region 215 by providing load sharing withbump 240. In an embodiment,structure 250 may lower the stress onpassivation layer 225 and the ILD ofinterconnect region 215 during subsequent processing, such as die attach. - As illustrated in
FIGS. 2D and 2E ,device 200 may be attached to asubstrate 280 includingcontacts 290; and anunderfill 295 may be formed betweendevice 200 andsubstrate 280. InFIGS. 2D and 2E , some details ofFIG. 2C are not shown for the sake of clarity. - In an embodiment, the formation of
structure 250 may be at or near the end of wafer processing and the attachment ofdevice 200 andsubstrate 280 may be performed after dicingsubstrate 205. In an embodiment, attachingdevice 200 and substrate. 280 may include a flip-chip attachment. In an embodiment, attachingdevice 200 andsubstrate 280 may include a reflow process. In an embodiment, underfill 295 may include a capillary underfill. In another embodiment, underfill 295 may include a no-flow underfill. -
Substrate 280 may be any suitable packaging substrate, such as a printed circuit board (PCB), interposer, motherboard, card, or the like. In some embodiments,contacts 290 may extend away from the surface ofsubstrate 280 andcontacts 290 may be considered bumps. In an embodiment,contacts 290 may be bumps that include a lead-based solder. In other embodiments,contacts 290 may be bumps that include a lead-free solder. In particular, the use of the methods and apparatus described may enable the use of lead-free solders, which are typically less malleable than lead-based solders. In an embodiment,contacts 290 may be bumps that include a lead-free solder comprising tin, silver, or indium. -
FIGS. 3A-3H illustrate methods and apparatuses that may reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device. -
FIG. 3A illustrates a portion of amicroelectronic device 300. In various embodiments,microelectronic device 300 may be a wafer or a die.Microelectronic device 300 may includesubstrate 205,device region 210,interconnect region 215,bond pad 220, andpassivation layer 305. -
Passivation layer 305 may include any suitable material. In an embodiment,passivation layer 305 may include a spark passivation material. In another embodiment,passivation layer 305 may include a polyimide material. In an embodiment,passivation layer 305 may surround and coverbond pad 220. In another embodiment (not shown),bond pad 220 may be surrounded by an adjacent and substantially coplanar ILD material, andpassivation layer 305 may be over the ILD material andbond pad 220. - As illustrated in
FIG. 3B , anopening 310 may be formed to exposebond pad 220. In an embodiment, a portion ofbond pad 220 may be exposed. In an embodiment, the entire top surface ofbond pad 220 may be exposed. Opening 310 may be formed by any available technique. In an embodiment, opening 310 may be formed by lithography and etch steps. - As illustrated in
FIG. 3C , abarrier metal 315 may be formed. In an embodiment,barrier metal 315 may be formed overbond pad 220 and a portion ofpassivation layer 305. In another embodiment,barrier metal 315 may be formed only overbond pad 220.Barrier metal 315 may include any suitable material or stack of materials, and may be formed by any suitable technique. In an embodiment,barrier metal 315 may be formed by deposition, lithography and etch techniques. - As illustrated in
FIG. 3D , alayer 320 may be formed overbarrier metal 315 andpassivation layer 305.Layer 320 may be any suitable material and may be formed by any suitable technique. In an embodiment,layer 320 may include a passivation material. In an embodiment,layer 320 may include a spark passivation material. In another embodiment,layer 320 may include a polyimide material. In an embodiment,layer 320 may include a photoresist. In an embodiment,layer 320 may be formed by a spin on technique. - As illustrated in
FIG. 3E , anopening 325 may be formed to exposebarrier metal 315. In an embodiment, a portion ofbarrier metal 315 may be exposed. In another embodiment, the entire top surface ofbarrier metal 315 may be exposed. Opening 320 may be formed by any available technique. In an embodiment, opening 320 may be formed by lithography and etch techniques. - As illustrated in
FIG. 3F , abump 330 may be formed overbarrier metal 315. Bump 330 may include any suitable material and may be formed by any suitable technique. In an embodiment, bump 330 may include copper. In an embodiment, bump 330 may be formed by electroplating. In an embodiment, bump 330 may have a height that extends above the height oflayer 320. In another embodiment, bump 330 may have a height that is about coplanar with the height oflayer 320. -
Layer 320 may limit or eliminate the formation and propagation of cracks inpassivation layer 305 and the ILD ofinterconnect region 215. Also,layer 320 may lower the stress onpassivation layer 305 and the ILD ofinterconnect region 215. In an embodiment,layer 320 may limit or eliminate cracks and lower the stresses onpassivation layer 305 and the ILD ofinterconnect region 215 by providing load sharing withbump 330. In an embodiment,layer 320 may lower the stress onpassivation layer 305 and the ILD ofinterconnect region 215 during subsequent processing, such as die attach. - As illustrated in
FIGS. 3G and 3H ,device 300 may be bonded tosubstrate 280 includingcontacts 290; and underfill 295 may be formed betweensubstrate 205 andsubstrate 280. InFIGS. 3G and 3H , some details ofFIG. 3F are not shown for the sake of clarity. - In an embodiment, the formation of
layer 320 may be at or near the end of wafer processing and attachment ofdevice 300 andsubstrate 280 may be performed after dicingsubstrate 205. In an embodiment, attachingdevice 300 andsubstrate 280 may include a flip-chip attachment. In an embodiment, attachingdevice 300 andsubstrate 280 may include a reflow process. In an embodiment, underfill 295 may include a capillary underfill. In another embodiment, underfill 295 may include a no-flow underfill. - As discussed with reference to
FIGS. 2D and 2E ,contacts 290 may be bumps that include a lead-free solder such as a solder comprising tin, silver, or indium. In particular, the use of the methods and apparatus described may enable the use of lead-free solders, which are typically less malleable than lead-based solders. -
FIGS. 4A-4E illustrate methods and apparatuses that may reduce stresses on and limit or eliminate cracking in the passivation layer or the ILD of a microelectronic device. -
FIG. 4A illustrates a portion of amicroelectronic device 400 and afixture 405. In various embodiments,microelectronic device 400 may be a wafer or a die.Microelectronic device 400 may includesubstrate 205,device region 210,interconnect region 215,bond pad 220, andpassivation layer 225. In some embodiments,microelectronic device 400 may also include an undercut 235.Microelectronic device 400 andfixture 405 may be put together and held together by any suitable technique. - As illustrated in
FIG. 4B , amaterial 410 may be formed betweenfixture 405 andpassivation layer 225, and around bumps 240.Material 410 may be any suitable material and may be formed by any suitable technique. In an embodiment,material 410 may include an underfill material. In another embodiment,material 410 may include an epoxy. In an embodiment,material 410 may be injected from the side offixture 405 andmicroelectronic device 400. In an embodiment,fixture 405 may prevent material 410 from coveringbumps 240. - As illustrated in
FIG. 4C ,fixture 405 may be removed to leavematerial 410 overpassivation layer 225 and around bumps 240. In an embodiment,material 410 may leave a portion ofbumps 240 exposed. In an embodiment, a cure step may be performed to hardenmaterial 410. -
Material 410 may limit or eliminate the formation and propagation of cracks inpassivation layer 225 and the ILD ofinterconnect region 215. Also,material 410 may lower the stress onpassivation layer 225 and the ILD ofinterconnect region 215. In an embodiment,material 410 may limit or eliminate cracks and lower the stresses onpassivation layer 225 and the ILD ofinterconnect region 215 by encapsulating undercut 235. In another embodiment,material 410 may limit or eliminate cracks and lower the stresses onpassivation layer 225 and the ILD ofinterconnect region 215 by providing load sharing withbump 240. In an embodiment,material 410 may lower the stress onpassivation layer 225 and the ILD ofinterconnect region 215 during subsequent processing, such as die attach. - As illustrated in
FIGS. 4D and 4E ,device 400 may be bonded tosubstrate 280 includingcontacts 290, and underfill 295 may be formed betweendevice 400 andsubstrate 280. InFIGS. 4D and 4E , some details ofFIG. 4C are not shown for the sake of clarity. - In an embodiment, the formation of
material 410 may be at or near the end of wafer processing and attachment ofdevice 400 andsubstrate 280 may be after dicing ofsubstrate 205. In an embodiment, attachingdevice 400 andsubstrate 280 may include a flip-chip attachment. In an embodiment, attachingdevice 400 andsubstrate 280 may include a reflow process. In an embodiment, underfill 295 may include a capillary underfill. In another embodiment, underfill 295 may include a no-flow underfill. - As discussed with reference to
FIGS. 2D and 2E ,contacts 290 may be bumps that include a lead-free solder such as a solder comprising tin, silver, or indium. In particular, the use of the methods and apparatus described may enable the use of lead-free solders, which are typically less malleable than lead-based solders. - Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, material, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily referring to the same embodiment of the invention. Furthermore, the particular features, structures, materials, or characteristics may be combined in any suitable manner in one or more embodiments.
- It is to be understood that the above description is intended to be illustrative, and not restrictive. Many other embodiments will be apparent to those of ordinary skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Claims (25)
1. An apparatus comprising:
a first bump and a second bump on a surface of a substrate;
a first sidewall structure adjacent to the first bump and on the surface;
a second sidewall structure adjacent to the second bump and on the surface; and
a gap between the first sidewall structure and the second sidewall structure that exposes at least a portion of the substrate surface.
2. The apparatus of claim 1 , wherein the substrate comprises a device region and an interconnect region, the interconnect region including a low-k interlayer dielectric material.
3. The apparatus of claim 1 , further comprising:
an undercut between the first bump and the surface, wherein the undercut is encapsulated by the first sidewall structure.
4. The apparatus of claim 1 , wherein the first sidewall structure has a width in the range of about 1 to 15 microns.
5. The apparatus of claim 1 , wherein the first sidewall structure comprises silicon nitride.
6. The apparatus of claim 1 , wherein the first bump comprises copper.
7. The apparatus of claim 1 , further comprising:
a contact on a second substrate, wherein the first bump and the contact are electrically connected.
8. The apparatus of claim 7 , wherein the contact comprises a third bump including tin and silver.
9. An apparatus comprising:
a substrate including a bond pad;
a passivation layer on the substrate, wherein the passivation layer exposes at least a portion of the bond pad;
a barrier metal on the bond pad;
a bump on the barrier metal; and
a second passivation layer on the passivation layer and adjacent to the bump, wherein the second passivation layer exposes a portion of the bump.
10. The apparatus of claim 9 , wherein the substrate includes a device region and a metallization region, the metallization region including a low-k interlayer dielectric material.
11. The apparatus of claim 9 , wherein the second passivation layer comprises a spark passivation layer.
12. The apparatus of claim 9 , wherein the height of the bump extends beyond the height of the second passivation layer.
13. A method comprising:
forming a bump on a surface of a substrate;
forming a conformal coating over the bump and the surface; and
removing a portion of the conformal coating to expose a portion of the bump and to form a sidewall structure adjacent to the bump and on the surface.
14. The method of claim 13 , wherein removing the portion of the conformal coating comprises an anisotropic etch.
15. The method of claim 13 , further comprising:
flip-chip mounting the substrate to a second substrate having a second bump.
16. The method of claim 13 , wherein the sidewall structure has a width in the range of about 1 to 15 microns.
17. The method of claim 13 , wherein removing the portion of the conformal coating exposes a portion of the surface.
18. A method comprising:
forming a passivation layer over a substrate including a bond pad;
removing a portion of the passivation layer to expose at least a portion of the bond pad;
forming a barrier metal over the bond pad;
forming a layer over the passivation layer and the barrier metal;
removing a portion of the layer to expose at least a portion of the barrier metal; and
forming a bump over the barrier metal.
19. The method of claim 18 , wherein forming the bump comprises electroplating.
20. The method of claim 18 , wherein removing the portion of the passivation layer comprises a lithography step and an etch step.
21. The method of claim 18 , further comprising:
attaching the substrate to a second substrate including a contact, wherein the bump and the contact are electrically connected.
22. A method for reducing crack propagation from barrier metallization layer undercut in a bumped substrate comprising:
securing a fixture to a plurality of bumps on a surface of the bumped substrate;
forming a material between the surface and the fixture;
removing the fixture;
attaching the substrate to a second substrate having a plurality of contacts, wherein at least one bump and at least one contact are electrically connected.
23. The method of claim 22 , wherein the material comprises an epoxy.
24. The method of claim 22 , wherein the material comprises an underfill material.
25. The method of claim 24 , further comprising:
curing the underfill material.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/392,270 US20070238222A1 (en) | 2006-03-28 | 2006-03-28 | Apparatuses and methods to enhance passivation and ILD reliability |
US12/554,523 US8198185B2 (en) | 2006-03-28 | 2009-09-04 | Apparatuses and methods to enhance passivation and ILD reliability |
US13/493,693 US8664771B2 (en) | 2006-03-28 | 2012-06-11 | Apparatuses and methods to enhance passivation and ILD reliability |
US14/195,422 US10002814B2 (en) | 2006-03-28 | 2014-03-03 | Apparatuses and methods to enhance passivation and ILD reliability |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/392,270 US20070238222A1 (en) | 2006-03-28 | 2006-03-28 | Apparatuses and methods to enhance passivation and ILD reliability |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/554,523 Division US8198185B2 (en) | 2006-03-28 | 2009-09-04 | Apparatuses and methods to enhance passivation and ILD reliability |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070238222A1 true US20070238222A1 (en) | 2007-10-11 |
Family
ID=38575824
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/392,270 Abandoned US20070238222A1 (en) | 2006-03-28 | 2006-03-28 | Apparatuses and methods to enhance passivation and ILD reliability |
US12/554,523 Expired - Fee Related US8198185B2 (en) | 2006-03-28 | 2009-09-04 | Apparatuses and methods to enhance passivation and ILD reliability |
US13/493,693 Expired - Fee Related US8664771B2 (en) | 2006-03-28 | 2012-06-11 | Apparatuses and methods to enhance passivation and ILD reliability |
US14/195,422 Active US10002814B2 (en) | 2006-03-28 | 2014-03-03 | Apparatuses and methods to enhance passivation and ILD reliability |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/554,523 Expired - Fee Related US8198185B2 (en) | 2006-03-28 | 2009-09-04 | Apparatuses and methods to enhance passivation and ILD reliability |
US13/493,693 Expired - Fee Related US8664771B2 (en) | 2006-03-28 | 2012-06-11 | Apparatuses and methods to enhance passivation and ILD reliability |
US14/195,422 Active US10002814B2 (en) | 2006-03-28 | 2014-03-03 | Apparatuses and methods to enhance passivation and ILD reliability |
Country Status (1)
Country | Link |
---|---|
US (4) | US20070238222A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2014070926A1 (en) * | 2012-11-02 | 2014-05-08 | Qualcomm Incorporated | A conductive interconnect including an inorganic collar |
US20160336277A1 (en) * | 2015-05-13 | 2016-11-17 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
CN113161323A (en) * | 2021-04-23 | 2021-07-23 | 长鑫存储技术有限公司 | Semiconductor structure and manufacturing method thereof |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070238222A1 (en) | 2006-03-28 | 2007-10-11 | Harries Richard J | Apparatuses and methods to enhance passivation and ILD reliability |
KR101631406B1 (en) | 2015-02-09 | 2016-06-17 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package and manufacturing method thereof |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6060373A (en) * | 1998-07-10 | 2000-05-09 | Citizen Watch Co., Ltd. | Method for manufacturing a flip chip semiconductor device |
US6342434B1 (en) * | 1995-12-04 | 2002-01-29 | Hitachi, Ltd. | Methods of processing semiconductor wafer, and producing IC card, and carrier |
US20020068453A1 (en) * | 2000-12-06 | 2002-06-06 | Grigg Ford B. | Thin flip - chip method |
US6794751B2 (en) * | 2001-06-29 | 2004-09-21 | Intel Corporation | Multi-purpose planarizing/back-grind/pre-underfill arrangements for bumped wafers and dies |
US20050104225A1 (en) * | 2003-11-19 | 2005-05-19 | Yuan-Chang Huang | Conductive bumps with insulating sidewalls and method for fabricating |
US7041589B2 (en) * | 2000-08-29 | 2006-05-09 | Au Optronics Corp. | Metal bump with an insulating sidewall and method of fabricating thereof |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
MY115336A (en) * | 1994-02-18 | 2003-05-31 | Ericsson Telefon Ab L M | Electromigration resistant metallization structures and process for microcircuit interconnections with rf-reactively sputtered titanium tungsten and gold |
KR100455387B1 (en) * | 2002-05-17 | 2004-11-06 | 삼성전자주식회사 | Method for forming a bump on semiconductor chip and COG package including the bump |
US6780673B2 (en) * | 2002-06-12 | 2004-08-24 | Texas Instruments Incorporated | Method of forming a semiconductor device package using a plate layer surrounding contact pads |
JP3971995B2 (en) * | 2002-12-25 | 2007-09-05 | 日本電気株式会社 | Electronic component equipment |
US6774497B1 (en) * | 2003-03-28 | 2004-08-10 | Freescale Semiconductor, Inc. | Flip-chip assembly with thin underfill and thick solder mask |
US7154176B2 (en) * | 2003-11-14 | 2006-12-26 | Industrial Technology Research Institute | Conductive bumps with non-conductive juxtaposed sidewalls |
US7005321B2 (en) * | 2004-03-31 | 2006-02-28 | Intel Corporation | Stress-compensation layers in contact arrays, and processes of making same |
JP3955302B2 (en) * | 2004-09-15 | 2007-08-08 | 松下電器産業株式会社 | Method of manufacturing flip chip mounting body |
US7067350B1 (en) * | 2005-01-31 | 2006-06-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a semiconductor device using electrical contacts formed in an isolation layer |
TWI258176B (en) * | 2005-05-12 | 2006-07-11 | Siliconware Precision Industries Co Ltd | Semiconductor device and fabrication method thereof |
US20070238222A1 (en) * | 2006-03-28 | 2007-10-11 | Harries Richard J | Apparatuses and methods to enhance passivation and ILD reliability |
-
2006
- 2006-03-28 US US11/392,270 patent/US20070238222A1/en not_active Abandoned
-
2009
- 2009-09-04 US US12/554,523 patent/US8198185B2/en not_active Expired - Fee Related
-
2012
- 2012-06-11 US US13/493,693 patent/US8664771B2/en not_active Expired - Fee Related
-
2014
- 2014-03-03 US US14/195,422 patent/US10002814B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6342434B1 (en) * | 1995-12-04 | 2002-01-29 | Hitachi, Ltd. | Methods of processing semiconductor wafer, and producing IC card, and carrier |
US6060373A (en) * | 1998-07-10 | 2000-05-09 | Citizen Watch Co., Ltd. | Method for manufacturing a flip chip semiconductor device |
US7041589B2 (en) * | 2000-08-29 | 2006-05-09 | Au Optronics Corp. | Metal bump with an insulating sidewall and method of fabricating thereof |
US20020068453A1 (en) * | 2000-12-06 | 2002-06-06 | Grigg Ford B. | Thin flip - chip method |
US6794751B2 (en) * | 2001-06-29 | 2004-09-21 | Intel Corporation | Multi-purpose planarizing/back-grind/pre-underfill arrangements for bumped wafers and dies |
US20050104225A1 (en) * | 2003-11-19 | 2005-05-19 | Yuan-Chang Huang | Conductive bumps with insulating sidewalls and method for fabricating |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2014070926A1 (en) * | 2012-11-02 | 2014-05-08 | Qualcomm Incorporated | A conductive interconnect including an inorganic collar |
CN104769711A (en) * | 2012-11-02 | 2015-07-08 | 高通股份有限公司 | A conductive interconnect including an inorganic collar |
US20160336277A1 (en) * | 2015-05-13 | 2016-11-17 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
US10026695B2 (en) * | 2015-05-13 | 2018-07-17 | Rohm Co., Ltd. | Semiconductor device and method for manufacturing the same |
CN113161323A (en) * | 2021-04-23 | 2021-07-23 | 长鑫存储技术有限公司 | Semiconductor structure and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US8664771B2 (en) | 2014-03-04 |
US20090325347A1 (en) | 2009-12-31 |
US10002814B2 (en) | 2018-06-19 |
US20140175643A1 (en) | 2014-06-26 |
US8198185B2 (en) | 2012-06-12 |
US20120241952A1 (en) | 2012-09-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11031370B2 (en) | Semiconductor device and manufacturing method thereof | |
CN107808870B (en) | Redistribution layer in semiconductor packages and methods of forming the same | |
CN108010854B (en) | Package and method of forming the same | |
CN111613612B (en) | Semiconductor package including embedded surface mount device and method of forming the same | |
TWI763255B (en) | Semiconductor structure and package and manufacutring method thereof | |
US7919859B2 (en) | Copper die bumps with electromigration cap and plated solder | |
CN113113381B (en) | Package structure and method for forming the same | |
US10002814B2 (en) | Apparatuses and methods to enhance passivation and ILD reliability | |
US20120168961A1 (en) | Semiconductor device | |
JP2012507163A (en) | Semiconductor device including reduced stress structure for metal pillars | |
KR20210028092A (en) | Package structure and method of fabricating the same | |
US20080003715A1 (en) | Tapered die-side bumps | |
US6881654B2 (en) | Solder bump structure and laser repair process for memory device | |
TW202407936A (en) | Electronic package and manufacturing method thereof, and electronic structure and manufacturing method thereof | |
US8603911B2 (en) | Semiconductor device and fabrication method thereof | |
CN114171467A (en) | Semiconductor packaging structure | |
KR102253552B1 (en) | Anchored interconnect | |
KR20110076605A (en) | Semiconductor package and method for manufacturing thereof | |
US11127705B2 (en) | Semiconductor structure and manufacturing method thereof | |
TW202347678A (en) | Integrated circuit device | |
CN117174648A (en) | Semiconductor device and method of forming the same | |
CN116387165A (en) | Die package and method of forming the same | |
CN111261531A (en) | Semiconductor device and method of forming integrated circuit package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HARRIES, RICHARD J.;RANGARAJ, SUDARASHAN V.;SANKMAN, BOB;SIGNING DATES FROM 20060316 TO 20060320;REEL/FRAME:027520/0859 |