US20070072408A1 - Fabrication Method of Semiconductor Integrated Circuit Device - Google Patents
Fabrication Method of Semiconductor Integrated Circuit Device Download PDFInfo
- Publication number
- US20070072408A1 US20070072408A1 US11/531,611 US53161106A US2007072408A1 US 20070072408 A1 US20070072408 A1 US 20070072408A1 US 53161106 A US53161106 A US 53161106A US 2007072408 A1 US2007072408 A1 US 2007072408A1
- Authority
- US
- United States
- Prior art keywords
- film
- gas
- etching
- mixed gas
- interconnections
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims description 92
- 238000000034 method Methods 0.000 title claims description 73
- 238000004519 manufacturing process Methods 0.000 title description 3
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims abstract description 69
- 229910010271 silicon carbide Inorganic materials 0.000 claims abstract description 68
- 239000007789 gas Substances 0.000 claims description 251
- 239000010949 copper Substances 0.000 claims description 122
- 239000000758 substrate Substances 0.000 claims description 71
- 230000008569 process Effects 0.000 claims description 52
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 48
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 48
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 44
- 229910052710 silicon Inorganic materials 0.000 claims description 44
- 239000010703 silicon Substances 0.000 claims description 44
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 33
- 239000001301 oxygen Substances 0.000 claims description 33
- 229910052760 oxygen Inorganic materials 0.000 claims description 33
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 claims description 29
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 9
- 229910052802 copper Inorganic materials 0.000 claims description 9
- 238000005530 etching Methods 0.000 abstract description 124
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 abstract description 77
- 229910052814 silicon oxide Inorganic materials 0.000 abstract description 67
- 239000000376 reactant Substances 0.000 abstract description 17
- 238000003475 lamination Methods 0.000 abstract description 15
- 239000011229 interlayer Substances 0.000 abstract description 12
- 230000007547 defect Effects 0.000 abstract description 11
- 239000010408 film Substances 0.000 description 354
- 239000010410 layer Substances 0.000 description 63
- 238000001312 dry etching Methods 0.000 description 26
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 25
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 25
- 230000004888 barrier function Effects 0.000 description 23
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 23
- 229910020177 SiOF Inorganic materials 0.000 description 21
- 238000009792 diffusion process Methods 0.000 description 18
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 17
- 229920002120 photoresistant polymer Polymers 0.000 description 15
- 239000000463 material Substances 0.000 description 13
- 229910052757 nitrogen Inorganic materials 0.000 description 13
- 229910052739 hydrogen Inorganic materials 0.000 description 12
- 239000001257 hydrogen Substances 0.000 description 11
- 229910052751 metal Inorganic materials 0.000 description 11
- 239000002184 metal Substances 0.000 description 11
- 241000894007 species Species 0.000 description 11
- 229910052731 fluorine Inorganic materials 0.000 description 10
- 239000000126 substance Substances 0.000 description 10
- 239000011737 fluorine Substances 0.000 description 9
- 238000004544 sputter deposition Methods 0.000 description 9
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 8
- 239000000470 constituent Substances 0.000 description 8
- 238000000151 deposition Methods 0.000 description 8
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 7
- 229910052799 carbon Inorganic materials 0.000 description 7
- 150000002500 ions Chemical class 0.000 description 7
- 238000000354 decomposition reaction Methods 0.000 description 6
- 150000002431 hydrogen Chemical class 0.000 description 6
- 238000005498 polishing Methods 0.000 description 6
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 6
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 5
- KPUWHANPEXNPJT-UHFFFAOYSA-N disiloxane Chemical class [SiH3]O[SiH3] KPUWHANPEXNPJT-UHFFFAOYSA-N 0.000 description 5
- 229910052736 halogen Inorganic materials 0.000 description 5
- 239000011261 inert gas Substances 0.000 description 5
- 238000007254 oxidation reaction Methods 0.000 description 5
- 238000001020 plasma etching Methods 0.000 description 5
- -1 tungsten nitride Chemical class 0.000 description 5
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 4
- 229910020323 ClF3 Inorganic materials 0.000 description 4
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 4
- 229910052796 boron Inorganic materials 0.000 description 4
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 4
- 239000012535 impurity Substances 0.000 description 4
- 239000011810 insulating material Substances 0.000 description 4
- 238000004528 spin coating Methods 0.000 description 4
- 230000001988 toxicity Effects 0.000 description 4
- 231100000419 toxicity Toxicity 0.000 description 4
- JOHWNGGYGAVMGU-UHFFFAOYSA-N trifluorochlorine Chemical compound FCl(F)F JOHWNGGYGAVMGU-UHFFFAOYSA-N 0.000 description 4
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 4
- BSYNRYMUTXBXSQ-UHFFFAOYSA-N Aspirin Chemical compound CC(=O)OC1=CC=CC=C1C(O)=O BSYNRYMUTXBXSQ-UHFFFAOYSA-N 0.000 description 3
- CURLTUGMZLYLDI-UHFFFAOYSA-N Carbon dioxide Chemical compound O=C=O CURLTUGMZLYLDI-UHFFFAOYSA-N 0.000 description 3
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 239000000460 chlorine Substances 0.000 description 3
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 description 3
- 238000002474 experimental method Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- UGFAIRIUMAVXCW-UHFFFAOYSA-N Carbon monoxide Chemical compound [O+]#[C-] UGFAIRIUMAVXCW-UHFFFAOYSA-N 0.000 description 2
- 238000003775 Density Functional Theory Methods 0.000 description 2
- RTZKZFJDLAIYFH-UHFFFAOYSA-N Diethyl ether Chemical compound CCOCC RTZKZFJDLAIYFH-UHFFFAOYSA-N 0.000 description 2
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 2
- 125000002015 acyclic group Chemical group 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000004364 calculation method Methods 0.000 description 2
- 125000004432 carbon atom Chemical group C* 0.000 description 2
- 229910002092 carbon dioxide Inorganic materials 0.000 description 2
- 239000001569 carbon dioxide Substances 0.000 description 2
- 229910002091 carbon monoxide Inorganic materials 0.000 description 2
- 229910052801 chlorine Inorganic materials 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 125000004122 cyclic group Chemical group 0.000 description 2
- 229910001873 dinitrogen Inorganic materials 0.000 description 2
- 229920002313 fluoropolymer Polymers 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- VCJMYUPGQJHHFU-UHFFFAOYSA-N iron(3+);trinitrate Chemical compound [Fe+3].[O-][N+]([O-])=O.[O-][N+]([O-])=O.[O-][N+]([O-])=O VCJMYUPGQJHHFU-UHFFFAOYSA-N 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000004776 molecular orbital Methods 0.000 description 2
- 231100000956 nontoxicity Toxicity 0.000 description 2
- 229920000620 organic polymer Polymers 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 238000009832 plasma treatment Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 238000001179 sorption measurement Methods 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- 241000293849 Cordylanthus Species 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- MYMOFIZGZYHOMD-UHFFFAOYSA-N Dioxygen Chemical compound O=O MYMOFIZGZYHOMD-UHFFFAOYSA-N 0.000 description 1
- CPELXLSAUQHCOX-UHFFFAOYSA-N Hydrogen bromide Chemical compound Br CPELXLSAUQHCOX-UHFFFAOYSA-N 0.000 description 1
- 239000004965 Silica aerogel Substances 0.000 description 1
- 239000006061 abrasive grain Substances 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000003064 anti-oxidating effect Effects 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 125000003118 aryl group Chemical group 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 229910052794 bromium Inorganic materials 0.000 description 1
- 239000007795 chemical reaction product Substances 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000007865 diluting Methods 0.000 description 1
- 229910001882 dioxygen Inorganic materials 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- RSIHJDGMBDPTIM-UHFFFAOYSA-N ethoxy(trimethyl)silane Chemical compound CCO[Si](C)(C)C RSIHJDGMBDPTIM-UHFFFAOYSA-N 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 125000005843 halogen group Chemical group 0.000 description 1
- 150000002367 halogens Chemical class 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- 229910052734 helium Inorganic materials 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- QOSATHPSBFQAML-UHFFFAOYSA-N hydrogen peroxide;hydrate Chemical compound O.OO QOSATHPSBFQAML-UHFFFAOYSA-N 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000006698 induction Effects 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 125000002496 methyl group Chemical group [H]C([H])([H])* 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 1
- 150000002894 organic compounds Chemical class 0.000 description 1
- 239000007800 oxidant agent Substances 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 239000005360 phosphosilicate glass Substances 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 239000000047 product Substances 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- PQDJYEQOELDLCP-UHFFFAOYSA-N trimethylsilane Chemical compound C[SiH](C)C PQDJYEQOELDLCP-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76811—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving multiple stacked pre-patterned masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31127—Etching organic layers
- H01L21/31133—Etching organic layers by chemical means
- H01L21/31138—Etching organic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76813—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving a partial via etch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76832—Multiple layers
Definitions
- the present invention relates to a technique on fabrication of a semiconductor integrated circuit device, particularly a technique effective for the formation of a copper interconnection, using Damascene process.
- element-isolating trenches are made in a silicon substrate or contact holes are made in self-alignment to gate elements of metal insulator semiconductor field effect transistors (MISFETs), for example, by using a difference in etching speed between different kinds of insulating films, such as a silicon oxide film and a silicon nitride film.
- MISFETs metal insulator semiconductor field effect transistors
- Japanese Patent Unexamined Publication No. Hei 10(1998)-321838 discloses a technique of depositing a silicon oxide film across a silicon carbide (SiC) film over a gate electrode to which a side wall spacer made of a silicon oxide film or a silicon nitride film is fitted, thereby making contact holes in self-alignment to the gate electrode.
- a hydrofluorocarbon gas or a fluorocarbon gas such as CF 4 , CHF 3 or C 4 F 8 , is used.
- the silicon carbide film which is not easily etched, functions as an etching stopper for preventing the material of the gate electrode or the side wall spacer from being etched.
- plasma treatment using a mixed gas of CF 4 and oxygen (O 2 ) is utilized.
- the silicon carbide film is converted to a silicon oxide film by the action of oxygen in the mixed gas and the film is removed by fluorine radicals and ions generated from CF 4 in the mixed gas.
- Japanese Patent Unexamined Publication No. Hei 7(1995)-161690 discloses a technique in which at the time of supplying a mixed gas of a fluorine-based gas (for example, SF 6 , CF 4 or NF 3 ) and oxygen into a vacuum chamber wherein a silicon carbide substrate is arranged over an electrode and plasma is generated between the electrode and a counter electrode to etch the silicon carbide substrate with reactive ions, the substrate is arranged over the electrode in the state that the substrate is put on a plate which has a size approximated to the area of the electrode and is made of quartz glass or silicon.
- a fluorine-based gas for example, SF 6 , CF 4 or NF 3
- the electrode which has a larger area than the substrate, is covered with the plate; therefore, the material of the electrode (for example, aluminum) is prevented from being sputtered.
- the material of the electrode for example, aluminum
- Japanese Patent Unexamined Publication No. 2000-355779 relates to an anticorrosion member of an etching machine, and discloses a technique in which the surface of a member exposed to an etching gas having an intense corrosiveness, such as chlorine-based or fluorine-based plasma gas, is covered with a silicon carbide film whose (1 1 1) plane is oriented in parallel to the member surface, the film being made of polycrystal of a 3C crystal system, in order to make anticorrosion of the member high.
- an etching gas having an intense corrosiveness such as chlorine-based or fluorine-based plasma gas
- Japanese Patent Unexamined Publication No. Hei 6(1994)-208977 discloses a technique in which a mixed gas of CF 4 and oxygen is used to dry-etch the multilayered film and subsequently SE gas or a mixed gas of SF 6 and oxygen is used to dry-etch the multilayered film further in order to correct the defects of the etched shape.
- Japanese Patent Unexamined Publication No. Hei 7(1995)-235525 discloses a technique of introducing a fluorine-containing gas excited in a different space into a container of a dry etching machine containing a substrate to be treated from a first gas introducing port, and introducing a gas which contains a halogen element other than fluorine into the container from a second gas introducing port to perform etching, thereby etching a silicon nitride film over the substrate to be treated at a higher selective ratio (i.e., selectivity) than the selective ratio at which a silicon oxide film is etched.
- a higher selective ratio i.e., selectivity
- Japanese Patent Unexamined Publication No. Hei 5(1993)-326499 discloses a technique in which at the time of patterning a silicon nitride film used as an anti-oxidizing mask in LOCOS oxidization, an etching gas in which a gas for heightening an etching selective ratio of silicon nitride to resists and silicon oxide (for example, HBr or oxygen gas) is added to NF 3 as a main etchant and is used to prevent side faces of the silicon nitride film from being forward-tapered, thereby suppressing bird's beak at end portions of field insulating films, which becomes a problem in LOCOS oxidization.
- an etching gas in which a gas for heightening an etching selective ratio of silicon nitride to resists and silicon oxide (for example, HBr or oxygen gas) is added to NF 3 as a main etchant and is used to prevent side faces of the silicon nitride film from being forward-tapered,
- Japanese Patent Unexamined Publication No. Hei 5(1993)-267246 discloses a technique in which at the time of patterning a silicon nitride film by reactive ion etching using a resist pattern as a mask, the following gas is used as an atmosphere gas for the etching to increase the etching selective ratio of the silicon nitride film to the resist: a first etching gas wherein SF 6 , HBr, He and oxygen are mixed, or a second etching gas wherein any one selected from nitrogen, flon gas, NF 3 and inert gas is mixed with the first etching gas.
- Japanese Patent Unexamined Publication No. 2001-210627 discloses a technique of using an etching gas containing fluorine, carbon and nitrogen in order to plasma-etch satisfactorily an organic/inorganic hybrid film represented by SiCxHyOz and formed across an etching stopper film made of silicon carbide over interconnections made of aluminum or copper.
- a diffusion barrier layer is first deposited on the underlying Cu interconnections, and subsequently an interlayer insulating film is deposited on the diffusion barrier layer.
- the diffusion barrier layer is formed in order to prevent Cu in the underlying Cu interconnections from diffusing into the organic insulating film.
- interconnection grooves wherein the underlying Cu interconnections are exposed to its bottom are formed.
- a Cu film is deposited on the organic insulating film including the inside space of the interconnection grooves.
- the Cu film unnecessary on the organic insulating film is removed by chemical mechanical polishing, whereby Cu interconnections are formed inside the interconnection grooves.
- the inventors dry-etched the silicon carbide film constituting the diffusion barrier layer
- the inventors used a mixed gas of Ar, oxygen and a hydrofluorocarbon gas (or a fluorocarbon gas) such as CF 4 , CHF 3 or C 4 F 8 .
- a mixed gas of Ar, oxygen and a hydrofluorocarbon gas such as CF 4 , CHF 3 or C 4 F 8 .
- An object of the present invention is to provide a technique making it possible to suppress the following defects: when an interlayer insulating film including a silicon carbide film and an organic insulating film is dry-etched to form interconnection grooves over underlying Cu interconnections, an insulating reactant adheres to the surface of the underlying Cu interconnections exposed to the bottom of the interconnection grooves and further the silicon carbide film or the organic insulating film exposed to side walls of the interconnection grooves is side-etched.
- the process of fabricating a semiconductor integrated circuit device of the present invention comprises the steps of:
- FIG. 1 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is an embodiment of the present invention.
- FIG. 2 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 3 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 4 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 5 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 6 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 7 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 8 is a schematic view of a dry etching machine used in the embodiment of the present invention.
- FIG. 9 is a sectional view of a principal portion a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is an embodiment of the present invention.
- FIG. 10 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 11 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 12 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 13 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 14 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 15 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention.
- FIG. 16 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 17 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 18 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 19 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 20 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 21 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 22 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention.
- FIG. 23 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 24 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 25 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 26 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 27 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 28 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 29 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 30 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 31 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is further another embodiment present invention.
- FIG. 32 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- FIG. 33 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention.
- a constituent for example, an element, or a step
- a constituent is not essential except the case in which the matter that the constituent is essential is stated or the case in which the constituent is clearly essential from the viewpoint of an applied principle.
- a constituent for example, a gas, an element, a molecule, and a material
- a constituent does not exclude other constituents except the case in which the matter that other constituents cannot be used is stated or the case in which it is clear that other constituents cannot be used from the viewpoint of an applied principle. Therefore, for example, in the case in which a specified combination of gases is referred to as an etchant or an etching gas for treating a wafer but other gases are not referred to, the use of other etching gases, rare gases such as argon and helium, or other adding or adjusting gases is not excluded.
- a semiconductor integrated circuit device referred to in the present application may be a semiconductor integrated circuit device fabricated on a monocrystal silicon substrate, or a semiconductor integrated circuit device fabricated on some other substrate, such as an SOI (silicon on insulator) substrate or a TFT (thin film transistor) liquid crystal producing substrate, except the case in which the matter that the device is limited to a specified kind is stated.
- a wafer means a monocrystal silicon substrate, which is generally in a disc form, used in the fabrication of a semiconductor integrated circuit device, an SOS substrate, a glass substrate, some other insulating, semi-insulating or semiconductor substrate, or a composite substrate thereof.
- a process of fabricating a CMOS-LSI, which is an embodiment of the present invention, will be described in order of steps thereof, referring to FIGS. 1 to 15 .
- element-isolating grooves 2 are made in a semiconductor substrate (hereinafter referred to as a substrate or a wafer) made of p-type monocrystal silicon having a resistivity of, for example, about 1 to 10 ⁇ cm.
- the element-isolating grooves 2 are made by etching element-isolating regions in the substrate 1 to make grooves, depositing a silicon oxide film 3 on the substrate 1 including the inside space of the grooves by CVD and subsequently polishing the silicon oxide film 3 outside of the grooves chemically and mechanically.
- boron is ion-implanted into some parts of the substrate 1
- phosphorous is ion-implanted into some other parts thereof to form p-type wells 4 and n-type wells 5 .
- the substrate 1 is subjected to steam-oxidization to form a gate oxidized film 6 on each of surfaces of the p-type wells 4 and the n-type wells 5 .
- gate electrodes 7 are formed over the p-type wells 4 and the n-type wells 5 .
- the gate electrodes 7 are formed, for example, by depositing a polycrystal silicon film on the gate oxidized film 6 by CVD, ion-implanting phosphorous into the polycrystal silicon film on the p-type wells 4 , ion-implanting boron into the polycrystal silicon film on the n-type wells 5 , and patterning the polycrystal silicon film by dry-etching using a photoresist film as a mask.
- phosphorous or arsenic is ion-implanted into the p-type wells 4 , to form n ⁇ -type semiconductor regions 8 having a low impurity concentration.
- Boron is ion-implanted into the n-type wells 5 to form p ⁇ -type semiconductor regions 9 having a low impurity concentration.
- a silicon nitride film is deposited on the substrate 1 by CVD and subsequently this silicon nitride film is anisotropically etched to form side wall spacers 10 on side walls of the gate electrodes 7 .
- phosphorous or arsenic is ion-implanted into the p-type wells 4 to form n + -type semiconductor regions 11 (sources and drains) having a high impurity concentration.
- Boron is ion-implanted into the n-type wells 5 to form p + -type semiconductor regions 12 (sources and drains) having a high impurity concentration.
- a silicide layer 13 is formed on each surface of the gate electrodes 7 , the n + -type semiconductor regions 11 (sources and drains), and the p + -type semiconductor regions 12 (sources and drains).
- the silicide layer 13 is formed by depositing a Co (cobalt) film on the substrate 1 by sputtering, performing heat treatment in the atmosphere of nitrogen gas to react the substrate 1 and the gate electrodes 7 with the Co film, and removing the Co film which has been unreacted by wet etching.
- a silicon nitride film 15 and a silicon oxide film 16 are deposited on the substrate 1 by CVD. Subsequently, the silicon oxide 16 and the silicon nitride film 15 on the n + -type semiconductor regions 11 (sources and drains) and those on the p + -type semiconductor regions 12 (sources and drains) are dry-etched to make contact holes 17 . Thereafter, metal plugs 18 are formed inside the contact holes 17 .
- a hydrofluorocarbon gas or a fluorocarbon gas such as CF 4 , CHF 3 (an acyclic fluorocarbon having 2 or less carbon atoms, or a fluorine-based etchant), or C 4 F 8 (a cyclic fluorocarbon having 3 or more carbon atoms, a cyclic fluorine-based etchant, an acyclic fluorocarbon, a chain-form fluorocarbon fluorine-based etchant, or the like may be used).
- a hydrofluorocarbon gas or a fluorocarbon gas such as CF 4 , CHF 3 (an acyclic fluorocarbon having 2 or less carbon atoms, or a fluorine-based etchant), or C 4 F 8 (a cyclic fluorocarbon having 3 or more carbon atoms, a cyclic fluorine-based etchant, an acyclic fluorocarbon, a chain-form fluorocarbon fluorine-based
- a mixed gas wherein oxygen and Ar (diluting gas) are added to a hydrofluorocarbon gas (such as CHF 3 or CH 2 F 2 ) is used.
- the metal plugs 18 are formed by depositing a TiN (titanium nitride) film and a W (tungsten) film on the silicon oxide film 16 including the inside space of by CVD and then removing the TiN film and the W film unnecessary on the silicon oxide film 16 by chemical mechanical polishing (CMP) or etch back process.
- CMP chemical mechanical polishing
- the silicon oxide film 16 may be made of a silicon oxide film formed by ordinary CVD using monosilane (SiH 4 ) as a source gas, a BPSG (boron-doped phospho silicate glass) film, an SOG (spin on glass) film formed by spin coating process, or the like film.
- monosilane SiH 4
- BPSG boron-doped phospho silicate glass
- SOG spin on glass
- an organic insulating film 19 and a silicon oxide film 14 are deposited on the silicon oxide film 16 , and then the silicon oxide film 14 and the organic insulating film 19 are dry-etched using a photoresist as a mask to form interconnection grooves 20 over the contact holes 17 .
- the silicon oxide film 14 functions as an etching stopper layer.
- a Cu interconnection 21 as a first layer is formed inside each of the interconnection grooves 20 .
- the Cu interconnection 21 is made of a lamination film of a barrier metal layer and a Cu film, and is formed by a method as described in the following.
- the barrier metal film and the Cu film are deposited on the silicon oxide film 14 including the inside space of the interconnection groove 20 .
- heat treatment is conducted in a non-oxidizing atmosphere (for example, a hydrogen atmosphere) to embed the Cu film compactly in the interconnection groove 20 .
- a non-oxidizing atmosphere for example, a hydrogen atmosphere
- a polishing slurry wherein abrasive grains (made of alumina or the like) and an oxidizer (such as hydrogen peroxide water or aqueous iron (III) nitrate solution) as main components are dispersed or dissolved into water.
- an oxidizer such as hydrogen peroxide water or aqueous iron (III) nitrate solution
- the barrier metal film has a function of preventing Cu in the Cu interconnection 21 from diffusing into the organic insulating film 19 , a function of improving adhesiveness between the Cu interconnection 21 and the organic insulating film 19 and a function of improving wettability of the Cu film when the Cu film is subjected to reflow.
- the barrier metal film having such functions include a high melting point metal nitride film, such as a TiN film, a WN (tungsten nitride) film or a TaN (tantalum nitride) film deposited by sputtering, and a lamination film thereof.
- the Cu film is formed by any one of sputtering, CVD and plating (electroplating or electroless plating).
- a seed layer made of a thin Cu film is beforehand formed on the surface of the barrier metal film by sputtering or the like and then the Cu film is grown on the surface of this seed layer.
- the Cu film may be made of a simple substance of Cu, or a Cu alloy made mainly of Cu.
- a silicon carbide film 22 an organic insulating film 23 , a silicon oxide film 24 , an organic insulating film 25 , a silicon oxide film 26 and a silicon carbide film 27 .
- the silicon oxide films 24 and 26 are deposited by CVD.
- an insulating material having a smaller dielectric constant than silicon oxide for example, the above-mentioned “SiLK” or “FLARE” is deposited by spin coating.
- the “BLOk” is deposited by plasma CVD using a mixed gas of trimethylethoxysilane and nitrogen as a source gas.
- the silicon carbide film 22 lying between the Cu interconnections 21 and the organic insulating film 23 functions as a diffusion barrier layer for preventing Cu in the Cu interconnections 21 from diffusing into the organic insulating film 23 .
- a silicon nitride film may be used as the barrier layer for preventing the diffusion of Cu.
- the silicon oxide films 24 and 26 function as etching stoppers when the interconnection grooves are made in the organic insulating films 23 and 25 .
- the silicon carbide film 27 as the topmost layer functions as a hard mask for preventing, when the silicon oxide film 24 is etched, the overlying silicon oxide film 26 from being etched.
- a siloxane (SiO)-based insulating film which will be described later, or a silicon carbide film may be used instead of the silicon oxide films 24 and 26 .
- the lamination film composed of the silicon carbide film 27 , the silicon oxide film 26 , the organic insulating film 25 , the silicon oxide film 24 , the organic insulating film 23 and the silicon carbide film 22 is dry-etched to form interconnection grooves.
- Cu interconnections as a second layer which are electrically connected to the Cu interconnections 21 as the first layer, are made inside the interconnection grooves.
- the inventors made the following experiment when the lamination film was dry-etched.
- a mixed gas of C 4 F 8 , Ar and oxygen was used as an etching gas for the silicon oxide film, and a mixed gas containing nitrogen and hydrogen was used as an etching gas for the organic insulating film.
- a mixed gas of Ar, oxygen and a hydrofluorocarbon gas (or fluorocarbon gas) such as CF 4 , CHF 3 or C 4 F 8 was used as an etching gas for the silicon carbide film. In this way, the inventors tried to dry-etch the lamination film to form interconnection grooves over the Cu interconnections 21 .
- the reactant adhering to the surface of the Cu interconnections 21 was made mainly of Cu oxide. It was therefore presumed that the generation of the reactant resulted mainly from the oxidization of the surface of the Cu interconnections 21 by oxygen contained in the etching gas. Next, therefore, a gas wherein oxygen was removed from the above-mentioned mixed-gas, that is, a mixed gas of Ar and a hydrofluorocarbon (fluorocarbon gas) was used to dry-etch the silicon carbide film 22 . As a result, the Cu interconnections 21 could be prevented from being oxidized. However, a large amount of a deposit made mainly of a fluorocarbon organic substance adhered to the surface of the Cu interconnections 21 and the side walls of the interconnection grooves exposed to the bottom of the interconnection grooves.
- the inventors examined a gas species optimal for etching the silicon carbide film on the basis of the above-mentioned experimental results.
- the side walls of the interconnection grooves can be anisotropically etched, that is, the side walls of the interconnection grooves are perpendicularly etched, and
- an etching gas satisfying the conditions (a) and (b) is a mixed gas of a first etching gas comprising at least one selected from SF 6 , HCl, HBr, Cl 2 , ClF 3 , and CF 4 , and a second etching gas comprising at least one selected from NH 3 , N 2 H 4 , and a mixed gas of N 2 and H 2 .
- any one of the gas species that can be used as the first etching gas is a gas containing, in the molecule thereof, a halogen atom (F, Cl or Br). It can be presumed from this fact that a halogen ion or a halogen radical generated by decomposition of theses gases is bonded to silicon in a silicon carbide molecule to generate a compound having a low vapor pressure, or that the deposit adhering to the side walls of the interconnection grooves is etched. Any one of the gas species that can be used as the second etching gas has a characteristic that nitrogen and hydrogen are contained in the molecule thereof.
- the mixed gas does not contain any hydrofluorocarbon gas or fluorocarbon gas which can generate a fluorocarbon polymer, such as CF 4 , CHF 3 , or C 4 F 8 ; therefore, it is not feared that a deposit is excessively formed on the side walls of the interconnection grooves and the surface of the Cu interconnections.
- SF 6 and CF 4 among the first etching gas species have the smallest toxicity, they are easily handled. However, CF 4 causes a deposit to be easily generated since CF 4 contains carbon. Accordingly, SF 6 among the first etching gas species can be most easily handled.
- the toxicity of HCL, HBr, Cl 2 and ClF 3 becomes weaker in this order.
- NH 3 has a weaker toxicity than N 2 H 4 , and can be more easily handled.
- the mixed gas of N 2 and H 2 has no toxicity, but H 2 has explosivility. Therefore, among the second gas species, NH 3 can be most easily handled. It can be said from the above-mentioned facts that as a gas used when the silicon carbide film covering the surface of the Cu interconnections is dry-etched, a mixed gas of SF 6 and NH 3 is easy to handle.
- the gas used when the silicon carbide film is dry-etched may be a gas wherein a third gas is added to the mixed gas of the first gas and the second gas within the scope that the conditions (a) and (b) are satisfied. It is allowable to add an inert gas such as Ar to the mixed gas of the first etching gas and the second etching gas in order to adjust the concentration or the flow rate of the mixed gas. In this case, however, as the addition amount of the inert gas is larger, the etching speed is lower. When water is added to the mixed gas of the first etching gas and the second etching gas, the etching selective ratio of the silicon carbide film to the silicon oxide film is improved.
- an inert gas such as Ar
- the additional amount of water is such an amount that does not substantially oxidize the surface of the Cu interconnections.
- the ratio between the flows of N and H can finely be adjusted by adding hydrogen and nitrogen thereto.
- FIG. 8 is a schematic view illustrating a dry etching machine 100 used in the formation of the interconnection grooves.
- High frequency waves having frequencies of 300 to 900 MHz, generated from a high frequency power source 101 are introduced through an antenna (counter electrode) 102 into a treating chamber 104 .
- the high frequencies resonate between the antenna 102 and an antenna earth 103 near the antenna to be effectively conducted into the treating chamber 104 .
- the high frequencies interact with ECR (electron cyclotron resonance) generated in a solenoid coil 105 arranged around the treating chamber 104 or n axial direction magnetic field above it to generate plasma having a high density (1 ⁇ 10 17 /m 3 or more) at a low pressure of about 0.3 Pa.
- ECR electron cyclotron resonance
- a wafer (substrate) 1 is adsorbed or fixed onto the upper face of a stage 106 set up at the center of the treating chamber 104 by means of a non-illustrated chuck mechanism.
- the interval between the wafer 1 fixed onto the stage 106 and the antenna 102 is set to any value within the range of 20 to 150 mm.
- High frequency waves having frequencies of 400 kHz to 13.56 MHz, generated from a second high frequency power source 107 are applied to the stage 106 to control the energy of ion injection into the wafer 1 independently of the generation of the plasma.
- the gas flow rate of the etching gas is made optimal with a gas flow controller 108 , and subsequently introduced through a gas introducing inlet 109 into the treating chamber 104 so as to be decomposed by the plasma.
- Exhaust gas is discharged outside the treating chamber 104 with an exhaust pump 110 .
- the pressure inside the treating chamber 104 is adjusted by opening and shutting of a regulating valve set up in the exhaust system.
- the temperatures of respective sections contacting the plasma, such as inner walls of the treating chamber 104 , the stage 106 and the gas introducing inlet 109 are controlled by a non-illustrated temperature-adjusting device.
- the silicon carbide film 27 in interconnection-forming areas is first removed by dry etching using the photoresist film 28 as a mask, as illustrated in FIG. 9 .
- the mixed gas of SF 6 and NH 3 as an etching gas, the silicon carbide film 27 is anisotropically etched and further the etching is stopped by the underlying silicon oxide film 26 .
- the photoresist 28 is removed. Subsequently, as illustrated in FIG. 10 , the silicon oxide film 26 in some parts of the interconnection-forming areas is removed by dry etching using the photoresist 29 as a mask. At this time, by using the mixed gas of C 4 F 8 , Ar and oxygen as an etching gas, the silicon oxide film 26 is anisotropically etched and further the etching is stopped by the underlying organic insulating film 25 .
- the organic insulating film 25 exposed by the above-mentioned etching and the photoresist film 29 are simultaneously dry-etched.
- a gas containing nitrogen and hydrogen such as NH 3 , N 2 H 4 , or a mixed gas of N 2 and H 2 , is used as an etching gas to etch the organic insulating film 25 anisotropically and further stop the etching by the silicon oxide film 24 underlying the organic insulating film 25 , and the silicon carbide film 27 and the silicon oxide film 26 underlying the photoresist film 29 .
- the silicon oxide films 24 and 26 exposed by the above-mentioned etching are dry-etched.
- a mixed gas of C 4 F 8 , Ar and oxygen is used as an etching gas to etch the silicon oxide films 24 and 26 anisotropically and further stop the etching by the organic insulating film 23 and the silicon carbide film 27 .
- the organic insulating films 25 and 23 exposed by the above-mentioned etching are dry-etched.
- a gas containing nitrogen and hydrogen such as NH 3 , N 2 H 4 , or a mixed gas of N 2 and H 2 , is used as an etching gas to etch the organic insulating films 25 and 23 anisotropically and further stop the etching by the silicon oxide film 24 underlying the organic insulating film 25 , and the silicon carbide film 22 underlying the organic insulating film 23 .
- the silicon carbide film 22 exposed by the above-mentioned etching is dry-etched to expose some parts of the Cu interconnections 21 .
- the interconnection grooves 30 are made over the Cu interconnections 21 .
- the silicon carbide film 27 as the topmost layer is simultaneously dry-etched to expose the underlying silicon oxide film 26 .
- the etching gas used in the dry etching of the silicon carbide films 22 and 27 is the above-mentioned mixed gas of SF 6 and NH 3 .
- the mixed gas is used to dry-etch the silicon carbide films 22 and 27 , whereby the side walls of the interconnection grooves 30 are perpendicularly worked and further the etching is stopped by the copper interconnection 21 and the silicon oxide film 26 . Additionally, it is possible to suppress defects that a deposit or a reactant adheres to the surface of the Cu interconnections 21 exposed to the bottom of the interconnection grooves 30 .
- the lamination film composed of the silicon carbide film 27 , the silicon oxide film 26 , the organic insulating film 25 , the silicon oxide film 24 , the organic insulating film 23 and the silicon carbide film 22 is dry-etched to form the interconnection grooves 30 over the Cu interconnections 21 .
- the mixed gas of the first etching gas and the second etching gas is used to etch the silicon carbide films 22 and 27 .
- etching machine used in the formation of the interconnection grooves 30 may be used.
- examples thereof include various dry etching machines making it possible to decompose the mixed gas of the first etching gas and the second etching gas into plasma, such as a microwave plasma etching machine using a microwave having a frequency of 2.45 GHz oscillated from a magnetron, a TCP (transfer coupled plasma) dry etching machine using high frequency induction, and a helicon wave plasma etching machine using a helicon wave.
- the pressure of the mixed gas, the flow ratio between the component gases thereof, the etching temperature and so on are not limited to those described as the above-mentioned conditions, and may be appropriately changed dependently on the used machine.
- the Cu interconnections 31 as the second layer are formed inside the interconnection grooves 30 .
- the Cu interconnections 31 as the second layer may be formed according to the method of forming the Cu interconnections 21 as the first layer.
- a siloxane (SiO)-based, low dielectric constant (Low-k) insulating film is used as an interlayer insulating film material and silicon nitride films are used as a diffusion barrier layer and an etching stopper layer.
- a SiOF film having a dielectric constant of 3.5 is used as the interlayer insulating film material.
- HSQ hydrogen silsesquioxane
- MSQ methyl silsesquioxane
- porous HSQ porous HSQ
- MSQ porous MSQ
- Cu interconnections 21 as a first layer are first formed over n-channel type MISFETs Qn and p-channel type MISFETs Qp.
- a process up to this step is the same as illustrated in FIGS. 1 to 6 about Embodiment 1.
- a silicon nitride film 32 , a SiOF film 33 , a silicon nitride film 34 , a SiOF film 35 , and a silicon nitride film 36 are successively deposited on the Cu interconnections 21 by CVD.
- the silicon nitride film 36 , the SiOF film 35 , the silicon nitride film 34 , the SiOF film 33 and the silicon nitride film 32 are successively dry-etched to make interconnection grooves.
- conditions required when the silicon nitride film 32 covering the Cu interconnections 21 is dry-etched are as follows:
- the side walls of the interconnection grooves can be anisotropically etched, that is, the side walls of the interconnection grooves are perpendicularly etched, and
- an etching gas satisfying the conditions (a) and (b) is a mixed gas of SF 6 , HBr and N 2 (or NH 3 instead of N 2 ).
- one part of halogen ions or halogen radicals generated by decomposition thereof is bonded to silicon in the silicon nitride molecules to generate a deposit on the side walls of the interconnection grooves, and further this deposit is etched by the other part so that ions or radicals generated by decomposition of N 2 (or NH 3 ) are bonded to nitrogen in the silicon nitride molecules to generate nitrogen gas.
- This mixed gas does not contain any oxygen; therefore, it is not feared that an oxide is formed on the surface of the Cu interconnections.
- the mixed gas does not contain any hydrofluorocarbon gas or fluorocarbon gas which can generate a fluorocarbon polymer, such as CF 4 , CHF 3 , or C 4 F 8 ; therefore, it is not feared that a deposit is excessively formed on the side walls of the interconnection grooves and the surface of the Cu interconnections.
- Any one of N 2 and NH 3 may be used.
- N 2 has an advantage that it does not have any toxicity at all; therefore, the mixed gas of SF 6 , HBr and N 2 is easier to handle than the mixed gas of SF 6 , HBr and NH 3 .
- a machine for the dry etching which can be used may be any one of various dry etching machines making it possible to decompose the above-mentioned mixed gas into plasma, such as a machine as illustrated in FIG. 8 , a microwave plasma etching machine, a TCP dry etching machine, and a helicon wave plasma etching machine.
- the silicon nitride film 36 in the interconnection groove forming areas is first removed by dry etching using a photoresist 37 as a mask.
- the mixed gas of SF 6 , HBr and N 2 is used as an etching gas to etch the silicon nitride film 36 anisotropically and further stop the etching by the underlying SiOF film 35 .
- the photoresist film 37 is removed. Thereafter, as illustrated in FIG. 19 , the SiOF film 35 , the silicon nitride film 34 , and the SiOF film 33 in some portions of the interconnection groove forming areas are successively removed by dry etching using a photoresist film 38 . At this time, the mixed gas of C 4 F 8 , Ar and oxygen is used as an etching gas for the SiOF films 35 and 33 to etch the SiOF films 35 and 33 anisotropically and further stop the etching by the underlying silicon nitride films 34 and 32 .
- the mixed gas of SF 6 , HBr and N 2 is used as an etching gas for the silicon nitride film 34 to etch the silicon nitride film 34 anisotropically and further stop the etching by the underlying SiOF film 33 .
- the photoresist film 38 is removed. Thereafter, as illustrated in FIG. 20 , the SiOF film 35 is removed by dry etching using the silicon nitride films 36 and 34 as masks.
- the etching gas for the SiOF film 35 is the mixed gas of C 4 F 8 , Ar and oxygen.
- the silicon nitride film 36 covering the SiOF film 35 , the silicon nitride film 34 covering the SiOF film 33 , and the silicon nitride film 32 covering the Cu interconnections 21 are dry-etched to form interconnection grooves 40 over the Cu interconnections 21 .
- the etching gas used in the dry etching of the silicon nitride films 36 , 34 and 32 is the above-mentioned mixed gas of SF 6 , HBr and N 2 .
- the above-mentioned mixed gas is used to dry-etch the silicon nitride films 36 , 34 and 32 , thereby working the side walls of the interconnection grooves 40 perpendicularly and further suppressing defects that a deposit and a reactant adhere to the surface of the Cu interconnections 21 exposed to the bottom of the interconnection grooves 40 .
- the pressure of the mixed gas, the flow ratio between the component gases thereof, the etching temperature and so on are not limited to those described as the above-mentioned conditions, and may be appropriately changed dependently on the used machine.
- Cu interconnections 41 as a second layer are formed inside the interconnection grooves 40 .
- the Cu interconnections 41 as the second layer may be formed according to the method of forming the Cu interconnections 21 as the first layer. Thereafter, the above-mentioned steps are repeated, a situation of which is not illustrated, so as to form Cu interconnections, which are composed of plural layers, over the Cu interconnections 41 as the second layer.
- a process of fabricating a CMOS-LSI according to the present embodiment will be described in order of the steps thereof, referring to FIGS. 23 to 33 .
- n-channel type MISFETs Qn and p-channel type MISFETs Qp are formed over a substrate 1 . Thereafter, Cu interconnections 21 as a first layer are formed thereon. A process up to this step is the same as illustrated in FIGS. 1 to 6 about Embodiment 1.
- a silicon carbonitride (SiCN) film 42 , an organic insulating film 23 , a silicon oxide film 24 , an organic insulating film 25 , a silicon oxide film 26 and a silicon carbonitride film 43 are successively deposited over the Cu interconnections 21 .
- the silicon oxide films 24 and 26 are deposited by CVD.
- the organic insulating films 23 and 25 are formed by depositing an insulating material having a smaller dielectric constant than silicon oxide, for example, the above-mentioned “SiLK” or “FLARE”, by spin coating.
- the silicon carbonitride films 22 and 27 are formed by depositing, for example, “BLOk” (made by Applied Materials in USA, dielectric constant: 4.3) by plasma CVD using a mixed gas of trimethylsilane and ammonia as a source gas.
- BLOk made by Applied Materials in USA, dielectric constant: 4.3
- the silicon carbonitride film 42 lying between the Cu interconnections 21 and the organic insulating film 23 functions as a diffusion barrier layer for preventing Cu in the Cu interconnections 21 from diffusing into the organic insulating film 23 in the same way as the above-mentioned silicon carbide film 22 .
- the silicon carbonitride film 43 as the topmost layer functions as a hard mask for preventing, when the silicon oxide film 24 is etched, the overlying silicon oxide film 26 in same way as the above-mentioned silicon carbide film 27 .
- the lamination film made of the silicon carbonitride film 43 , the silicon oxide film 26 , the organic insulating film 25 , the silicon oxide film 24 , the organic insulating film 23 and the silicon carbonitride film 42 is dry-etched to form interconnection grooves.
- the manner of dry-etching this lamination film may be the same as illustrated in FIGS. 9 to 14 about Embodiment 1 except that the gas used when the silicon carbonitride film 42 as the lowermost layer is etched is changed.
- the substrate 1 on which the lamination film is deposited is carried into the treating chamber 104 of the etching machine 200 illustrated in FIG. 8 , and the silicon carbonitride film 43 in interconnection groove forming areas is first removed by dry etching using the photoresist film 28 as a mask, as illustrated in FIG. 25 .
- the etching gas used at this time is the above-mentioned mixed gas of a first etching gas comprising at least one selected from SF 6 , HCl, HBr, Cl 21 ClF 3 , and CF 4 , and a second etching gas comprising at least one selected from NH 3 , N 2 H 4 , and a mixed gas of N 2 and H 2 , particularly the mixed gas of SF 6 and NH 3 .
- Conditions for etching the silicon carbonitride film 43 using this mixed gas are the same as for etching the silicon carbide film.
- the photoresist film 28 is removed, and subsequently the silicon oxide film 26 in some parts of the interconnection groove forming areas is removed by dry etching using the photoresist film 29 as a mask, as illustrated in FIG. 26 .
- the etching gas used at this time is a mixed gas of C 4 F 8 , Ar and oxygen.
- the organic insulating film 25 exposed by the above-mentioned etching and the photoresist film 29 are simultaneously dry-etched.
- the etching gas used at this time is a gas containing nitrogen and hydrogen, for example, NH 3 , N 2 H 4 or a mixed gas of N 2 and H 2 .
- the silicon oxide films 24 and 26 exposed by the above-mentioned etching are dry-etched.
- the etching gas used at this time is a mixed gas of C 4 F 8 , Ar and oxygen.
- the organic insulating films 25 and 23 exposed by the above-mentioned etching are dry-etched.
- a gas containing nitrogen and hydrogen for example, NH 3 , N 2 H 4 or a mixed gas of N 2 and H 2 is used as an etching gas to etch the organic insulating films 25 and 23 anisotropically and further stop the etching by the surface of the silicon oxide film 24 underlying the organic insulating film 25 and the surface of the silicon carbonitride film 42 underlying the organic insulating film 23 .
- the silicon carbonitride film 42 exposed by the above-mentioned etching is dry-etched to make some parts of the Cu interconnections 21 exposed. In this way, interconnection grooves 30 are formed over the Cu interconnections 21 .
- the silicon carbonitride film 43 as the topmost layer is dry-etched to make the underlying silicon oxide film 26 exposed.
- the gas used for etching the silicon carbonitride films 42 and 43 at this time may be the above-mentioned mixed gas of SF 6 and NH 3 used for etching the silicon carbide film in Embodiment 1, but is a mixed gas of CHF 3 and N 2 in the present embodiment.
- the mixed gas of CHF 3 and N 2 a mixed gas wherein Ar was further added to the mixed gas of CHF 3 and N 2 were used, respectively, to dry-etch the silicon carbonitride films 42 and 43 so that the following facts were found out: the side walls of the interconnection grooves can be anisotropically etched, that is, the side walls of the interconnection grooves can be perpendicularly etched; and a deposit or a reactant is hardly generated on the surface of the interconnections 21 exposed to the bottom of the interconnection grooves.
- a mixed gas of CH 2 F 2 and N 2 , and a mixed gas of CH 4 and N 2 were used, respectively, instead of the mixed gas of CHF 3 and N 2 to dry-etch the silicon carbonitride film and the silicon carbide film.
- etching was stopped on the way. This can be considered to be based on the following reason: when a hydrofluorocarbon gas having a high composition ratio of hydrogen (H) is used, a large amount of a deposit is generated on the surface of the Cu interconnections 21 .
- the etching gas containing a hydrofluorocarbon gas (or a fluorocarbon gas), among etching gases which can be used when the silicon carbide film or silicon carbonitride film covering the Cu interconnections 21 is dry-etched to make the surface of the Cu interconnections 21 exposed may be the mixed gas of CHF 3 and N 2 , or the mixed gas of CF 4 and N 2 .
- the mixed gas of CHF 3 and N 2 is particularly good from the viewpoint of easiness in use. By adding an appropriate amount of CF 4 to the mixed gas of CHF 3 and N 2 , the etching characters can finely be adjusted.
- a hydrofluorocarbon gas (or a fluorocarbon gas) such as CHF 3 or CF 4 is an etching gas which has widely been used hitherto. Therefore, in the case in which the mixed gas of CHF 3 and N 2 or the mixed gas of CF 4 and N 2 is used, an advantage that introduction of new facilities is unnecessary is produced. Moreover, the mixed gas is easy to handle since the mixed gas has no toxicity.
- the flow ratio of the CHF 3 to N 2 is from 1/0.1 to 200, preferably from 1/0.2 to 20, and more preferably from 1/0.5 to 10.
- an inert gas such as Ar may be added to the mixed gas.
- an inert gas such as Ar
- a deposit does not adhere easily to the surface of the substrate 1 by supplying a large amount of the mixed gas diluted with an inert gas such as Ar to the treating chamber and discharging a reaction product generated by etching speedily.
- the mixed gas supplied to the treating chamber may contain oxygen generated from a member made of quartz glass or the like member at a very small level, that is, at a ratio of about 1 to 2%.
- the oxygen content in the mixed gas is controlled to at most 3%, preferably 1.5% or less.
- the diffusion barrier layer for preventing the diffusion of Cu, and the etching stopper layer may be the silicon nitride film used in Embodiment 2, as well as the silicon carbonitride film or silicon carbide film. It is also being investigated to introduce a silicon carboxide (SiOC) film, which has a smaller dielectric constant than the silicon nitride film.
- the etching gas (the mixed gas of CHF 3 and N 2 , and the mixed gas of CF 4 and N 2 ) in the present embodiment can be applied to the case in which silicon nitride films or silicon carboxide films are used as a diffusion barrier layer for preventing the diffusion of Cu and an etching stopper layer.
- FIG. 31 illustrates a state that Cu interconnections 31 as a second layer are formed inside the interconnection grooves 30 formed by the above-mentioned method.
- the Cu interconnections 31 can be formed by the same method as in Embodiment 1.
- FIG. 32 illustrates a state that a lamination layer made of plural insulating films is formed over the Cu interconnections 31 as the second layer in order to form Cu interconnections as a third layer, and subsequently this lamination film is dry-etched to form interconnection grooves 49 .
- the lowermost layer of the lamination film is a silicon carbonitride film 44 functioning as a diffusion barrier layer for the Cu interconnections 31 .
- the diffusion barrier layer for the Cu interconnections 31 may be made of a silicon carbide film.
- Two SiOF films 45 and 47 which are interlayer insulating films, and two silicon nitride films 46 and 48 , which are etching stopper layers, are formed over the silicon carbonitride film 44 .
- the interlayer insulating films there may be used a silicon oxide-based insulating film such as HSQ or MSQ, examples of which are given in Embodiment 2, as well as the SiOF film.
- the method of forming the interconnections grooves 49 is the same method of forming the underlying interconnection grooves 30 except that the kinds of the gas for dry-etching the lamination film are different.
- the mixed gas of C 4 F 8 , Ar and oxygen used in Embodiment 2 is used, and for etching the silicon nitride films 46 and 48 , the mixed gas of SF 6 , HBr and N 2 used in Embodiment 2 is used.
- the mixed gas of CHF 3 and N 2 or the mixed gas of CF 4 and N 2 used when the underlying silicon carbonitride film 42 is etched may also be used. Since the mixed gas contains carbon (C), it is difficult to ensure the selective ratio to the silicon oxide-based, SiOF films 45 and 47 .
- the interlayer insulating films are made of a silicon oxide-based insulating film, it is advisable to use the mixed gas of SF 6 and NH 3 used in Embodiment 1 in order to etch the silicon carbonitride film 44 , which is a diffusion barrier layer for the Cu interconnections 31 .
- FIG. 33 illustrates a state that Cu interconnections 50 as a third layer are formed inside the interconnection grooves 49 formed by the above-mentioned steps.
- the Cu interconnections 50 can be formed by the same method as in Embodiment 1.
- the first insulating film When a first insulating film which comprises, as a main component, silicon carbide and underlies a conductive layer comprising, as a main component, copper is dry-etched, the first insulating film can be anisotropically etched by using a mixed gas of a first etching gas comprising at least one selected from the group consisting of SF 6 , HCl, HBr, Cl 2 , ClF 3 , and CF 4 , and a second etching gas comprising at least one selected from the group consisting of NH 3 , N 2 H 4 , and a mixed gas of N 2 and H 2 . Moreover, it is possible to suppress defects that a deposit or a reactant is generated on the surface of the conductive layer.
Landscapes
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Inorganic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
Abstract
The following defects are suppressed: when an interlayer insulating film including a silicon carbide film and an organic insulating film is dry-etched to form interconnection grooves over underlying Cu interconnections, an insulating reactant adheres to the surface of the underlying Cu interconnections exposed to the bottom of the interconnection grooves, or the silicon carbide film or the organic insulating film exposed to the side walls of the interconnection grooves are side-etched. When a lamination film made of a silicon oxide film, an organic insulating film, a silicon oxide film, an organic insulating film and a silicon carbide film is dry-etched to form interconnection grooves over Cu interconnections, a mixed gas of SF6 and NH3 is used as an etching gas for the silicon carbide film to work side walls of the interconnection grooves perpendicularly and further suppress defects that a deposit or a reactant adheres to the surface of the Cu interconnections exposed to the bottom of the interconnection grooves.
Description
- The present invention relates to a technique on fabrication of a semiconductor integrated circuit device, particularly a technique effective for the formation of a copper interconnection, using Damascene process.
- In recent processes of fabricating a semiconductor integrated circuit device wherein circuits are made highly fine and integrated to a very high degree, element-isolating trenches are made in a silicon substrate or contact holes are made in self-alignment to gate elements of metal insulator semiconductor field effect transistors (MISFETs), for example, by using a difference in etching speed between different kinds of insulating films, such as a silicon oxide film and a silicon nitride film.
- Japanese Patent Unexamined Publication No. Hei 10(1998)-321838 discloses a technique of depositing a silicon oxide film across a silicon carbide (SiC) film over a gate electrode to which a side wall spacer made of a silicon oxide film or a silicon nitride film is fitted, thereby making contact holes in self-alignment to the gate electrode. For dry etching of the silicon oxide film, a hydrofluorocarbon gas or a fluorocarbon gas, such as CF4, CHF3 or C4F8, is used. When such a gas is used, the silicon carbide film, which is not easily etched, functions as an etching stopper for preventing the material of the gate electrode or the side wall spacer from being etched. In order to remove the silicon carbide film exposed to the bottom of the contact hole, plasma treatment using a mixed gas of CF4 and oxygen (O2) is utilized. When this plasma treatment is conducted, the silicon carbide film is converted to a silicon oxide film by the action of oxygen in the mixed gas and the film is removed by fluorine radicals and ions generated from CF4 in the mixed gas.
- Japanese Patent Unexamined Publication No. Hei 7(1995)-161690 discloses a technique in which at the time of supplying a mixed gas of a fluorine-based gas (for example, SF6, CF4 or NF3) and oxygen into a vacuum chamber wherein a silicon carbide substrate is arranged over an electrode and plasma is generated between the electrode and a counter electrode to etch the silicon carbide substrate with reactive ions, the substrate is arranged over the electrode in the state that the substrate is put on a plate which has a size approximated to the area of the electrode and is made of quartz glass or silicon. According to this method, the electrode, which has a larger area than the substrate, is covered with the plate; therefore, the material of the electrode (for example, aluminum) is prevented from being sputtered. Thus, it is possible to avoid a micromask phenomenon (a phenomenon that the electrode material is sputtered to adhere onto the surface of the substrate, thereby disturbing the advance of etching), which follows the sputtering.
- Japanese Patent Unexamined Publication No. 2000-355779 relates to an anticorrosion member of an etching machine, and discloses a technique in which the surface of a member exposed to an etching gas having an intense corrosiveness, such as chlorine-based or fluorine-based plasma gas, is covered with a silicon carbide film whose (1 1 1) plane is oriented in parallel to the member surface, the film being made of polycrystal of a 3C crystal system, in order to make anticorrosion of the member high.
- As a means for preventing etched-shape defects (such as a reversely-tapered shape and undercut) at the time of dry-etching a multilayered film wherein different kinds of films, such as a silicon oxide film, a silicon nitride film and an amorphous silicon film, are stacked, Japanese Patent Unexamined Publication No. Hei 6(1994)-208977 discloses a technique in which a mixed gas of CF4 and oxygen is used to dry-etch the multilayered film and subsequently SE gas or a mixed gas of SF6 and oxygen is used to dry-etch the multilayered film further in order to correct the defects of the etched shape.
- Japanese Patent Unexamined Publication No. Hei 7(1995)-235525 discloses a technique of introducing a fluorine-containing gas excited in a different space into a container of a dry etching machine containing a substrate to be treated from a first gas introducing port, and introducing a gas which contains a halogen element other than fluorine into the container from a second gas introducing port to perform etching, thereby etching a silicon nitride film over the substrate to be treated at a higher selective ratio (i.e., selectivity) than the selective ratio at which a silicon oxide film is etched.
- Japanese Patent Unexamined Publication No. Hei 5(1993)-326499 discloses a technique in which at the time of patterning a silicon nitride film used as an anti-oxidizing mask in LOCOS oxidization, an etching gas in which a gas for heightening an etching selective ratio of silicon nitride to resists and silicon oxide (for example, HBr or oxygen gas) is added to NF3 as a main etchant and is used to prevent side faces of the silicon nitride film from being forward-tapered, thereby suppressing bird's beak at end portions of field insulating films, which becomes a problem in LOCOS oxidization.
- Japanese Patent Unexamined Publication No. Hei 5(1993)-267246 discloses a technique in which at the time of patterning a silicon nitride film by reactive ion etching using a resist pattern as a mask, the following gas is used as an atmosphere gas for the etching to increase the etching selective ratio of the silicon nitride film to the resist: a first etching gas wherein SF6, HBr, He and oxygen are mixed, or a second etching gas wherein any one selected from nitrogen, flon gas, NF3 and inert gas is mixed with the first etching gas.
- Japanese Patent Unexamined Publication No. 2001-210627 discloses a technique of using an etching gas containing fluorine, carbon and nitrogen in order to plasma-etch satisfactorily an organic/inorganic hybrid film represented by SiCxHyOz and formed across an etching stopper film made of silicon carbide over interconnections made of aluminum or copper.
- In recent years, interconnections have become very fine by a great rise in the integration degree of LSIs. Following this, an increase in interconnection resistance has become remarkable. Particularly in high-performance logic LSIs, the increase in interconnection resistance is a great factor of blocking a further improvement in the performance thereof. In order to solve this problem, the introduction of embedded Cu interconnections using the so-called Damascene process has been proposed, that is, a process of making interconnection grooves in an interlayer insulating film over a silicon substrate, depositing a Cu film on the interlayer insulating film including the inside space of the interconnection grooves, and removing the Cu film unnecessary outside the interconnection grooves by chemical mechanical polishing (CMP). Moreover, in order to promote a rise in the performance of logic LSIs by lowering the interconnection capacity thereof, the introduction of an interlayer insulating film made of an organic polymer-based insulating film material having a lower dielectric constant than a silicon oxide film has been advanced in parallel to the introduction of the above-mentioned Cu interconnections.
- In an ordinary process in which interconnection grooves are made in an interlayer insulating film made of the above-mentioned organic polymer-based insulating film material and then Cu interconnections are formed inside the grooves, a diffusion barrier layer is first deposited on the underlying Cu interconnections, and subsequently an interlayer insulating film is deposited on the diffusion barrier layer. The diffusion barrier layer is formed in order to prevent Cu in the underlying Cu interconnections from diffusing into the organic insulating film. The diffusion barrier layer is made of, for example, a silicon nitride film. In order to reduce interconnection capacity, it is desired to use silicon carbide having a smaller dielectric constant (=4.3 to 4.5) than a silicon nitride film (dielectric constant=7).
- Next, by dry-etching the organic insulating film and the diffusion barrier layer underlying it, interconnection grooves wherein the underlying Cu interconnections are exposed to its bottom are formed. Subsequently, a Cu film is deposited on the organic insulating film including the inside space of the interconnection grooves. Thereafter, the Cu film unnecessary on the organic insulating film is removed by chemical mechanical polishing, whereby Cu interconnections are formed inside the interconnection grooves.
- When the inventors dry-etched the silicon carbide film constituting the diffusion barrier layer, the inventors used a mixed gas of Ar, oxygen and a hydrofluorocarbon gas (or a fluorocarbon gas) such as CF4, CHF3 or C4F8. However, the following defects were generated: an insulating reactant adhered to the surface of the underlying Cu interconnections exposed to the bottom of the interconnection grooves and further the silicon carbide film or the organic insulating film exposed to side walls of the interconnection grooves was side-etched.
- An object of the present invention is to provide a technique making it possible to suppress the following defects: when an interlayer insulating film including a silicon carbide film and an organic insulating film is dry-etched to form interconnection grooves over underlying Cu interconnections, an insulating reactant adheres to the surface of the underlying Cu interconnections exposed to the bottom of the interconnection grooves and further the silicon carbide film or the organic insulating film exposed to side walls of the interconnection grooves is side-etched.
- The above-mentioned object of the present invention and other objects thereof, and new features thereof will be apparent from the description of the present specification and attached drawings.
- The summary of a typical aspect of the present invention will be briefly described as follows.
- (1) The process of fabricating a semiconductor integrated circuit device of the present invention comprises the steps of:
- (a) forming a conductive layer containing copper as a main component over a main face of a semiconductor substrate,
- (b) forming a first insulating film containing silicon carbide as a main component over the conductive layer, and
- (c) using a mixed gas of SF6 and NH3 to dry-etch a portion of the first insulating film, thereby making an opening wherein the surface of the conductive layer is exposed to its bottom.
- (2) The process of fabricating a semiconductor integrated circuit device of the present invention comprises the steps of:
- (a) forming a conductive layer containing copper as a main component over a main face of a semiconductor substrate,
- (b) forming a first insulating film containing silicon nitride as a main component over the conductive layer, and
- (c) using a mixed gas of SF6, HBr and N2 or a mixed gas of SF6, HBr and NH3 to dry-etch a portion of the first insulating film, thereby making an opening wherein the surface of the conductive layer is exposed to its bottom.
-
FIG. 1 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is an embodiment of the present invention. -
FIG. 2 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 3 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 4 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 5 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 6 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 7 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 8 is a schematic view of a dry etching machine used in the embodiment of the present invention. -
FIG. 9 is a sectional view of a principal portion a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is an embodiment of the present invention. -
FIG. 10 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 11 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 12 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 13 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 14 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 15 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is the embodiment of the present invention. -
FIG. 16 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 17 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 18 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 19 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 20 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 21 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 22 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is another embodiment of the present invention. -
FIG. 23 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 24 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 25 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 26 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 27 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 28 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 29 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 30 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 31 is a sectional view of a principal portion of a semiconductor substrate illustrating a process of fabricating a semiconductor integrated circuit device which is further another embodiment present invention. -
FIG. 32 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. -
FIG. 33 is a sectional view of a principal portion of the semiconductor substrate illustrating the process of fabricating the semiconductor integrated circuit device which is further another embodiment of the present invention. - Referring to the drawings, embodiments of the present invention will be described in detail hereinafter. In all the drawings, the same reference numbers are attached to the same members therein and repeated description thereof is omitted.
- If necessary for convenience, each of the following embodiments will be divided to plural sections or forms and will be described. These are related to each other and one thereof is a modified example, a detailed description, a supplementary description or the like of the other or others unless otherwise described.
- When a number about elements (for example, the number of the elements, numerical values, quantity, and upper and lower limits of a range) is specifically described in the following embodiments, the specific number is not restrictive and a number over or below the specific number may be applied except the case in which the matter that the specific number is restrictive is stated or the case in which the specific number is clearly restrictive from the viewpoint of an applied principle. In the following embodiments, a constituent (for example, an element, or a step) thereof is not essential except the case in which the matter that the constituent is essential is stated or the case in which the constituent is clearly essential from the viewpoint of an applied principle.
- Description on a constituent (for example, a gas, an element, a molecule, and a material) does not exclude other constituents except the case in which the matter that other constituents cannot be used is stated or the case in which it is clear that other constituents cannot be used from the viewpoint of an applied principle. Therefore, for example, in the case in which a specified combination of gases is referred to as an etchant or an etching gas for treating a wafer but other gases are not referred to, the use of other etching gases, rare gases such as argon and helium, or other adding or adjusting gases is not excluded.
- When the shape, the positional relationship, or the like of a constituent or the like is referred to in the following embodiments, analogs of the shape or the like may be used except the case in which the matter that other shapes or the like cannot be used is stated or the case in which it is clear that other shapes or the like cannot be used from the viewpoint of an applied principle. This matter is also true about the above-mentioned number about elements.
- A semiconductor integrated circuit device referred to in the present application may be a semiconductor integrated circuit device fabricated on a monocrystal silicon substrate, or a semiconductor integrated circuit device fabricated on some other substrate, such as an SOI (silicon on insulator) substrate or a TFT (thin film transistor) liquid crystal producing substrate, except the case in which the matter that the device is limited to a specified kind is stated. A wafer means a monocrystal silicon substrate, which is generally in a disc form, used in the fabrication of a semiconductor integrated circuit device, an SOS substrate, a glass substrate, some other insulating, semi-insulating or semiconductor substrate, or a composite substrate thereof.
- A process of fabricating a CMOS-LSI, which is an embodiment of the present invention, will be described in order of steps thereof, referring to FIGS. 1 to 15.
- As illustrated in
FIG. 1 , first, element-isolatinggrooves 2 are made in a semiconductor substrate (hereinafter referred to as a substrate or a wafer) made of p-type monocrystal silicon having a resistivity of, for example, about 1 to 10 Ωcm. The element-isolatinggrooves 2 are made by etching element-isolating regions in thesubstrate 1 to make grooves, depositing asilicon oxide film 3 on thesubstrate 1 including the inside space of the grooves by CVD and subsequently polishing thesilicon oxide film 3 outside of the grooves chemically and mechanically. - Next, boron is ion-implanted into some parts of the
substrate 1, and phosphorous is ion-implanted into some other parts thereof to form p-type wells 4 and n-type wells 5. Thereafter, thesubstrate 1 is subjected to steam-oxidization to form a gate oxidizedfilm 6 on each of surfaces of the p-type wells 4 and the n-type wells 5. - Next, as illustrated in
FIG. 2 ,gate electrodes 7 are formed over the p-type wells 4 and the n-type wells 5. Thegate electrodes 7 are formed, for example, by depositing a polycrystal silicon film on the gate oxidizedfilm 6 by CVD, ion-implanting phosphorous into the polycrystal silicon film on the p-type wells 4, ion-implanting boron into the polycrystal silicon film on the n-type wells 5, and patterning the polycrystal silicon film by dry-etching using a photoresist film as a mask. - Next, phosphorous or arsenic is ion-implanted into the p-
type wells 4, to form n−-type semiconductor regions 8 having a low impurity concentration. Boron is ion-implanted into the n-type wells 5 to form p−-type semiconductor regions 9 having a low impurity concentration. - Next, as illustrated in
FIG. 3 , a silicon nitride film is deposited on thesubstrate 1 by CVD and subsequently this silicon nitride film is anisotropically etched to formside wall spacers 10 on side walls of thegate electrodes 7. Thereafter, phosphorous or arsenic is ion-implanted into the p-type wells 4 to form n+-type semiconductor regions 11 (sources and drains) having a high impurity concentration. Boron is ion-implanted into the n-type wells 5 to form p+-type semiconductor regions 12 (sources and drains) having a high impurity concentration. - Next, the surface of the
substrate 1 is washed and then asilicide layer 13 is formed on each surface of thegate electrodes 7, the n+-type semiconductor regions 11 (sources and drains), and the p+-type semiconductor regions 12 (sources and drains). Thesilicide layer 13 is formed by depositing a Co (cobalt) film on thesubstrate 1 by sputtering, performing heat treatment in the atmosphere of nitrogen gas to react thesubstrate 1 and thegate electrodes 7 with the Co film, and removing the Co film which has been unreacted by wet etching. By the above-mentioned steps, n-channel type MISFETs Qn and p-channel type MISFEs Qp are completed. - Next, as illustrated in
FIG. 4 , asilicon nitride film 15 and asilicon oxide film 16 are deposited on thesubstrate 1 by CVD. Subsequently, thesilicon oxide 16 and thesilicon nitride film 15 on the n+-type semiconductor regions 11 (sources and drains) and those on the p+-type semiconductor regions 12 (sources and drains) are dry-etched to make contact holes 17. Thereafter, metal plugs 18 are formed inside the contact holes 17. When thesilicon oxide film 16 is etched, the following is used in order to make the etching rate of the underlyingsilicon nitride film 15 small: a hydrofluorocarbon gas or a fluorocarbon gas, such as CF4, CHF3 (an acyclic fluorocarbon having 2 or less carbon atoms, or a fluorine-based etchant), or C4F8 (a cyclic fluorocarbon having 3 or more carbon atoms, a cyclic fluorine-based etchant, an acyclic fluorocarbon, a chain-form fluorocarbon fluorine-based etchant, or the like may be used). When thesilicon nitride film 15 is etched, a mixed gas wherein oxygen and Ar (diluting gas) are added to a hydrofluorocarbon gas (such as CHF3 or CH2F2) is used. The metal plugs 18 are formed by depositing a TiN (titanium nitride) film and a W (tungsten) film on thesilicon oxide film 16 including the inside space of by CVD and then removing the TiN film and the W film unnecessary on thesilicon oxide film 16 by chemical mechanical polishing (CMP) or etch back process. Thesilicon oxide film 16 may be made of a silicon oxide film formed by ordinary CVD using monosilane (SiH4) as a source gas, a BPSG (boron-doped phospho silicate glass) film, an SOG (spin on glass) film formed by spin coating process, or the like film. - Next, as illustrated in
FIG. 5 , an organic insulatingfilm 19 and asilicon oxide film 14 are deposited on thesilicon oxide film 16, and then thesilicon oxide film 14 and the organic insulatingfilm 19 are dry-etched using a photoresist as a mask to forminterconnection grooves 20 over the contact holes 17. - The organic insulating
film 19 is made of an insulating material having a small dielectric constant than silicon oxide (dielectric constant=4.7) in order to reduce interconnection capacity. Examples of such a low dielectric constant (Low-k) insulating material include organic coating films (completely organic type insulating films) formed by spin coating, such as “SiLK” (an aromatic polymer made by The Dow Chemical Co. in USA, dielectric constant=2.7), and “FLARE” (polyallyl ether (PAE) made by Honeywell Electronic Materials Co. in USA, dielectric constant=2.8). Thesilicon oxide film 14 functions as an etching stopper layer. - Next, as illustrated in
FIG. 6 , aCu interconnection 21 as a first layer is formed inside each of theinterconnection grooves 20. TheCu interconnection 21 is made of a lamination film of a barrier metal layer and a Cu film, and is formed by a method as described in the following. First, the barrier metal film and the Cu film are deposited on thesilicon oxide film 14 including the inside space of theinterconnection groove 20. Subsequently, heat treatment (reflow) is conducted in a non-oxidizing atmosphere (for example, a hydrogen atmosphere) to embed the Cu film compactly in theinterconnection groove 20. Thereafter, the Cu film and the barrier metal film unnecessary outside theinterconnection groove 20 are removed by chemical mechanical polishing. In order to polish the Cu film and the barrier metal film, there is used, for example, a polishing slurry wherein abrasive grains (made of alumina or the like) and an oxidizer (such as hydrogen peroxide water or aqueous iron (III) nitrate solution) as main components are dispersed or dissolved into water. - The barrier metal film has a function of preventing Cu in the
Cu interconnection 21 from diffusing into the organic insulatingfilm 19, a function of improving adhesiveness between theCu interconnection 21 and the organic insulatingfilm 19 and a function of improving wettability of the Cu film when the Cu film is subjected to reflow. Examples of the barrier metal film having such functions include a high melting point metal nitride film, such as a TiN film, a WN (tungsten nitride) film or a TaN (tantalum nitride) film deposited by sputtering, and a lamination film thereof. - The Cu film is formed by any one of sputtering, CVD and plating (electroplating or electroless plating). In the case of forming the Cu film by plating, a seed layer made of a thin Cu film is beforehand formed on the surface of the barrier metal film by sputtering or the like and then the Cu film is grown on the surface of this seed layer. In the case of forming the Cu layer by sputtering, it is preferred to use sputtering which gives a high directivity, such long throw sputtering or collimate sputtering. The Cu film may be made of a simple substance of Cu, or a Cu alloy made mainly of Cu.
- Next, as illustrated in
FIG. 7 , the following are successively on the Cu interconnections 21: asilicon carbide film 22, an organic insulatingfilm 23, asilicon oxide film 24, an organic insulatingfilm 25, asilicon oxide film 26 and asilicon carbide film 27. Thesilicon oxide films films silicon carbide films - The
silicon carbide film 22 lying between the Cu interconnections 21 and the organic insulatingfilm 23 functions as a diffusion barrier layer for preventing Cu in the Cu interconnections 21 from diffusing into the organic insulatingfilm 23. As the barrier layer for preventing the diffusion of Cu, a silicon nitride film may be used. However, by using silicon carbide having a small dielectric constant than silicon nitride (dielectric constant=7), interconnection capacity can be reduced. Thesilicon oxide films films silicon carbide film 27 as the topmost layer functions as a hard mask for preventing, when thesilicon oxide film 24 is etched, the overlyingsilicon oxide film 26 from being etched. As the etching stopper layer, a siloxane (SiO)-based insulating film, which will be described later, or a silicon carbide film may be used instead of thesilicon oxide films - Next, the lamination film composed of the
silicon carbide film 27, thesilicon oxide film 26, the organic insulatingfilm 25, thesilicon oxide film 24, the organic insulatingfilm 23 and thesilicon carbide film 22 is dry-etched to form interconnection grooves. Subsequently, Cu interconnections as a second layer, which are electrically connected to the Cu interconnections 21 as the first layer, are made inside the interconnection grooves. - The inventors made the following experiment when the lamination film was dry-etched.
- First, a mixed gas of C4F8, Ar and oxygen was used as an etching gas for the silicon oxide film, and a mixed gas containing nitrogen and hydrogen was used as an etching gas for the organic insulating film. A mixed gas of Ar, oxygen and a hydrofluorocarbon gas (or fluorocarbon gas) such as CF4, CHF3 or C4F8 was used as an etching gas for the silicon carbide film. In this way, the inventors tried to dry-etch the lamination film to form interconnection grooves over the Cu interconnections 21.
- However, when the mixed gas of the mixed gas of Ar, oxygen and the hydrofluorocarbon gas (or fluorocarbon gas) was used to dry-etch the
silicon carbide film 22 as the lowermost layer, the following defects were generated: an insulating reactant adhered to the surface of the Cu interconnections 21 exposed to the bottom of the interconnection grooves and further thesilicon carbide film 22 and the organic insulatingfilms - The reactant adhering to the surface of the Cu interconnections 21 was made mainly of Cu oxide. It was therefore presumed that the generation of the reactant resulted mainly from the oxidization of the surface of the Cu interconnections 21 by oxygen contained in the etching gas. Next, therefore, a gas wherein oxygen was removed from the above-mentioned mixed-gas, that is, a mixed gas of Ar and a hydrofluorocarbon (fluorocarbon gas) was used to dry-etch the
silicon carbide film 22. As a result, the Cu interconnections 21 could be prevented from being oxidized. However, a large amount of a deposit made mainly of a fluorocarbon organic substance adhered to the surface of the Cu interconnections 21 and the side walls of the interconnection grooves exposed to the bottom of the interconnection grooves. - Next, the inventors examined a gas species optimal for etching the silicon carbide film on the basis of the above-mentioned experimental results.
- Conditions required when the silicon carbide film covering the surface of the Cu interconnections is dry-etched are as follows:
- (a) the side walls of the interconnection grooves can be anisotropically etched, that is, the side walls of the interconnection grooves are perpendicularly etched, and
- (b) a deposit or a reactant is not easily generated on the surface of the Cu interconnections exposed to the bottom of the interconnection grooves.
- From the above-mentioned experiment, in order to prevent the reactant from being generated on the surface of the Cu interconnections, it is required to select an etching gas which does not substantially contain oxygen. Any etching gas containing oxygen oxidizes the surface of the Cu interconnections to generate an insulating reactant. As a result, poor connection is caused between the Cu interconnections made inside the interconnection grooves and the underlying Cu interconnections.
- In order to etch the side walls of the interconnection grooves anisotropically or not to adhere any deposit on the surface of the Cu interconnections, it is required to select an etching gas containing both of a gas species for generating a deposit on the side walls of the interconnection grooves and a gas species for etching this side wall deposit. That is, in the case in which no deposit is generated on the side walls of the interconnection grooves in the step of etching, the form of the worked side walls does not become perpendicular since the organic insulating film and the silicon carbide film exposed to the side walls are exposed to gas and side-etched. On the other hand, in the case in which no gas for etching this deposit is present even if a deposit is generated on the side walls, the form of the worked side walls becomes tapered or the deposit is excessively generated on the surface of the Cu interconnections since the film thickness of the deposit becomes larger as the etching advances.
- About a large number of gas species, the inventors calculated adsorption characters of ions or radicals generated by decomposition thereof by molecular orbital calculation based on a density functional theory. As a result, it was concluded that optimal for an etching gas satisfying the conditions (a) and (b) is a mixed gas of a first etching gas comprising at least one selected from SF6, HCl, HBr, Cl2, ClF3, and CF4, and a second etching gas comprising at least one selected from NH3, N2H4, and a mixed gas of N2 and H2.
- Any one of the gas species that can be used as the first etching gas is a gas containing, in the molecule thereof, a halogen atom (F, Cl or Br). It can be presumed from this fact that a halogen ion or a halogen radical generated by decomposition of theses gases is bonded to silicon in a silicon carbide molecule to generate a compound having a low vapor pressure, or that the deposit adhering to the side walls of the interconnection grooves is etched. Any one of the gas species that can be used as the second etching gas has a characteristic that nitrogen and hydrogen are contained in the molecule thereof. It can be presumed from this fact that an ion or a radical generated by decomposition of theses gases is bonded to carbon in a silicon carbide molecule to generate an organic compound containing carbon, nitrogen and hydrogen, and this compound adheres, as a deposit, to the side walls of the interconnection grooves. The mixed gas of the first etching gas and the second etching gas does not contain any oxygen; therefore, it is not feared that an oxide is formed on the surface of the Cu interconnections. Furthermore, the mixed gas does not contain any hydrofluorocarbon gas or fluorocarbon gas which can generate a fluorocarbon polymer, such as CF4, CHF3, or C4F8; therefore, it is not feared that a deposit is excessively formed on the side walls of the interconnection grooves and the surface of the Cu interconnections.
- Since SF6 and CF4 among the first etching gas species have the smallest toxicity, they are easily handled. However, CF4 causes a deposit to be easily generated since CF4 contains carbon. Accordingly, SF6 among the first etching gas species can be most easily handled. The toxicity of HCL, HBr, Cl2 and ClF3 becomes weaker in this order. About the second etching gas species, NH3 has a weaker toxicity than N2H4, and can be more easily handled. The mixed gas of N2 and H2 has no toxicity, but H2 has explosivility. Therefore, among the second gas species, NH3 can be most easily handled. It can be said from the above-mentioned facts that as a gas used when the silicon carbide film covering the surface of the Cu interconnections is dry-etched, a mixed gas of SF6 and NH3 is easy to handle.
- The gas used when the silicon carbide film is dry-etched may be a gas wherein a third gas is added to the mixed gas of the first gas and the second gas within the scope that the conditions (a) and (b) are satisfied. It is allowable to add an inert gas such as Ar to the mixed gas of the first etching gas and the second etching gas in order to adjust the concentration or the flow rate of the mixed gas. In this case, however, as the addition amount of the inert gas is larger, the etching speed is lower. When water is added to the mixed gas of the first etching gas and the second etching gas, the etching selective ratio of the silicon carbide film to the silicon oxide film is improved. In this case, however, it is feared that oxygen contained in the water molecules oxidizes the surface of the Cu interconnections. It is therefore preferred that the additional amount of water is such an amount that does not substantially oxidize the surface of the Cu interconnections. In the case in which NH3 or N2H4 is used as the second etching gas, the ratio between the flows of N and H can finely be adjusted by adding hydrogen and nitrogen thereto.
- The following will describe a specific example of the process of dry-etching the lamination film composed of the
silicon carbide film 27, thesilicon oxide film 26, the organic insulatingfilm 25, thesilicon oxide film 24, the organic insulatingfilm 23 and thesilicon carbide film 22 to form the interconnection grooves. -
FIG. 8 is a schematic view illustrating adry etching machine 100 used in the formation of the interconnection grooves. - High frequency waves having frequencies of 300 to 900 MHz, generated from a high
frequency power source 101, are introduced through an antenna (counter electrode) 102 into a treatingchamber 104. The high frequencies resonate between theantenna 102 and anantenna earth 103 near the antenna to be effectively conducted into the treatingchamber 104. The high frequencies interact with ECR (electron cyclotron resonance) generated in asolenoid coil 105 arranged around the treatingchamber 104 or n axial direction magnetic field above it to generate plasma having a high density (1×1017/m3 or more) at a low pressure of about 0.3 Pa. - A wafer (substrate) 1 is adsorbed or fixed onto the upper face of a
stage 106 set up at the center of the treatingchamber 104 by means of a non-illustrated chuck mechanism. The interval between thewafer 1 fixed onto thestage 106 and theantenna 102 is set to any value within the range of 20 to 150 mm. High frequency waves having frequencies of 400 kHz to 13.56 MHz, generated from a second highfrequency power source 107, are applied to thestage 106 to control the energy of ion injection into thewafer 1 independently of the generation of the plasma. The gas flow rate of the etching gas is made optimal with agas flow controller 108, and subsequently introduced through agas introducing inlet 109 into the treatingchamber 104 so as to be decomposed by the plasma. Exhaust gas is discharged outside the treatingchamber 104 with anexhaust pump 110. The pressure inside the treatingchamber 104 is adjusted by opening and shutting of a regulating valve set up in the exhaust system. The temperatures of respective sections contacting the plasma, such as inner walls of the treatingchamber 104, thestage 106 and thegas introducing inlet 109, are controlled by a non-illustrated temperature-adjusting device. - In order to use the etching machine to form the interconnection grooves, the
silicon carbide film 27 in interconnection-forming areas is first removed by dry etching using thephotoresist film 28 as a mask, as illustrated inFIG. 9 . At this time, by using the mixed gas of SF6 and NH3 as an etching gas, thesilicon carbide film 27 is anisotropically etched and further the etching is stopped by the underlyingsilicon oxide film 26. - Next, the
photoresist 28 is removed. Subsequently, as illustrated inFIG. 10 , thesilicon oxide film 26 in some parts of the interconnection-forming areas is removed by dry etching using thephotoresist 29 as a mask. At this time, by using the mixed gas of C4F8, Ar and oxygen as an etching gas, thesilicon oxide film 26 is anisotropically etched and further the etching is stopped by the underlying organic insulatingfilm 25. - Next, as illustrated in
FIG. 11 , the organic insulatingfilm 25 exposed by the above-mentioned etching and thephotoresist film 29 are simultaneously dry-etched. At this time, a gas containing nitrogen and hydrogen, such as NH3, N2H4, or a mixed gas of N2 and H2, is used as an etching gas to etch the organic insulatingfilm 25 anisotropically and further stop the etching by thesilicon oxide film 24 underlying the organic insulatingfilm 25, and thesilicon carbide film 27 and thesilicon oxide film 26 underlying thephotoresist film 29. - Next, as illustrated in
FIG. 12 , thesilicon oxide films silicon oxide films film 23 and thesilicon carbide film 27. - Next, as illustrated in
FIG. 13 , the organic insulatingfilms films silicon oxide film 24 underlying the organic insulatingfilm 25, and thesilicon carbide film 22 underlying the organic insulatingfilm 23. - Next, as illustrated in
FIG. 14 , thesilicon carbide film 22 exposed by the above-mentioned etching is dry-etched to expose some parts of the Cu interconnections 21. In this way, theinterconnection grooves 30 are made over the Cu interconnections 21. Thesilicon carbide film 27 as the topmost layer is simultaneously dry-etched to expose the underlyingsilicon oxide film 26. - At this time, the etching gas used in the dry etching of the
silicon carbide films counter electrode 102=600 W, high frequency power applied to thestage 106=200 W, and stage temperature=30° C. - The mixed gas is used to dry-etch the
silicon carbide films interconnection grooves 30 are perpendicularly worked and further the etching is stopped by thecopper interconnection 21 and thesilicon oxide film 26. Additionally, it is possible to suppress defects that a deposit or a reactant adheres to the surface of the Cu interconnections 21 exposed to the bottom of theinterconnection grooves 30. - As described above, when the lamination film composed of the
silicon carbide film 27, thesilicon oxide film 26, the organic insulatingfilm 25, thesilicon oxide film 24, the organic insulatingfilm 23 and thesilicon carbide film 22 is dry-etched to form theinterconnection grooves 30 over the Cu interconnections 21, the mixed gas of the first etching gas and the second etching gas is used to etch thesilicon carbide films interconnection grooves 30 anisotropically and further suppress defects that a deposit or a reactant is generated on the surface of the Cu interconnections 21 exposed to the bottom of theinterconnection grooves 30. - As the etching machine used in the formation of the
interconnection grooves 30, others than thedry etching machine 100 illustrated inFIG. 8 may be used. Examples thereof include various dry etching machines making it possible to decompose the mixed gas of the first etching gas and the second etching gas into plasma, such as a microwave plasma etching machine using a microwave having a frequency of 2.45 GHz oscillated from a magnetron, a TCP (transfer coupled plasma) dry etching machine using high frequency induction, and a helicon wave plasma etching machine using a helicon wave. The pressure of the mixed gas, the flow ratio between the component gases thereof, the etching temperature and so on are not limited to those described as the above-mentioned conditions, and may be appropriately changed dependently on the used machine. - Next, as illustrated in
FIG. 15 , the Cu interconnections 31 as the second layer are formed inside theinterconnection grooves 30. The Cu interconnections 31 as the second layer may be formed according to the method of forming the Cu interconnections 21 as the first layer. - Thereafter, the above-mentioned steps are repeated, the situation of which is not illustrated, so that the Cu interconnections made of plural layers are formed over the Cu interconnections 31 as the second layer, thereby finishing a CMOS-LSI of the present embodiment.
- The following will describe, as the present embodiment, a case in which a siloxane (SiO)-based, low dielectric constant (Low-k) insulating film is used as an interlayer insulating film material and silicon nitride films are used as a diffusion barrier layer and an etching stopper layer. In the present embodiment, a SiOF film having a dielectric constant of 3.5 is used as the interlayer insulating film material. However, it is allowable to use some other inorganic or organic siloxane-based material (organic glass type insulating film), for example, HSQ (hydrogen silsesquioxane), MSQ (methyl silsesquioxane), porous HSQ, or porous MSQ.
- Examples of the HSQ-based material include “OCD T-12” (made by Tokyo Ohka Kogyo Co., Ltd., dielectric constant=3.4-2.9), “FOx” (made by Dow Corning Co. in USA, dielectric constant=2.9), and “OCL T-32” (made by Tokyo Ohka Kogyo Co., Ltd., dielectric constant=2.5). Examples of the MSQ-based material include “OCD T-9” (made by Tokyo Ohka Kogyo Co., Ltd., dielectric constant=2.7), “LDK-T200” (made by JSR Co., dielectric constant=2.7-2.5), “HOSP” (made by Honeywell Electronic Materials Co., dielectric constant=2.5), “HSG-RZ25” (made by Hitachi Chemical Co., Ltd., dielectric constant=2.5), “OCL T-31” (made by Tokyo Ohka Kogyo Co., Ltd., dielectric constant=2.3), and “LKD-T400” (made by JSR Co., dielectric constant=2.2-2 and heat resistant temperature=450° C.).
- Examples of the porous HSQ-based material include “XLK” (made by Dow Corning Co., dielectric constant=2.5-2), “OCL T-72” (made by Tokyo Ohka Kogyo Co., Ltd., dielectric constant=2.2-1.9), “Nanoglass” (made by Honeywell Electronic Materials Co., dielectric constant=2.2-1.8), and “MesoELK” (made by Air Products and Chemicals Co., dielectric constant=2 or less). Examples of the porous MSQ-based material include “HSG-6211X” (made by Hitachi Chemical Co., Ltd., dielectric constant=2.4), “ALCAP-S” (made by Asahi Chemical Industry Co., Ltd., dielectric constant=2.3-1.8), “OCLT-77” (made by Tokyo Ohka Kogyo Co., Ltd., dielectric constant=2.2-1.9), “HSG-6210X” (made by Hitachi Chemical Co., Ltd., dielectric constant=2.1), and “silica aerogel” (made by Kobe Steel, Ltd, dielectric constant=1.4-1.1).
- As illustrated in
FIG. 16 , Cu interconnections 21 as a first layer are first formed over n-channel type MISFETs Qn and p-channel type MISFETs Qp. A process up to this step is the same as illustrated in FIGS. 1 to 6 aboutEmbodiment 1. - Next, as illustrated in
FIG. 17 , asilicon nitride film 32, aSiOF film 33, asilicon nitride film 34, aSiOF film 35, and asilicon nitride film 36 are successively deposited on the Cu interconnections 21 by CVD. - Next, the
silicon nitride film 36, theSiOF film 35, thesilicon nitride film 34, theSiOF film 33 and thesilicon nitride film 32 are successively dry-etched to make interconnection grooves. In the same way as inEmbodiment 1, conditions required when thesilicon nitride film 32 covering the Cu interconnections 21 is dry-etched are as follows: - (a) the side walls of the interconnection grooves can be anisotropically etched, that is, the side walls of the interconnection grooves are perpendicularly etched, and
- (b) a deposit or a reactant is not easily generated on the surface of the Cu interconnections exposed to the bottom of the interconnection grooves.
- About a large number of gas species, the inventors calculated adsorption characters of ions or radicals generated by decomposition thereof by molecular orbital calculation based on a density functional theory. As a result, it was concluded that optimal for an etching gas satisfying the conditions (a) and (b) is a mixed gas of SF6, HBr and N2 (or NH3 instead of N2).
- It can be presumed that according to the mixed gas, one part of halogen ions or halogen radicals generated by decomposition thereof is bonded to silicon in the silicon nitride molecules to generate a deposit on the side walls of the interconnection grooves, and further this deposit is etched by the other part so that ions or radicals generated by decomposition of N2 (or NH3) are bonded to nitrogen in the silicon nitride molecules to generate nitrogen gas. This mixed gas does not contain any oxygen; therefore, it is not feared that an oxide is formed on the surface of the Cu interconnections. Furthermore, the mixed gas does not contain any hydrofluorocarbon gas or fluorocarbon gas which can generate a fluorocarbon polymer, such as CF4, CHF3, or C4F8; therefore, it is not feared that a deposit is excessively formed on the side walls of the interconnection grooves and the surface of the Cu interconnections. Any one of N2 and NH3 may be used. However, N2 has an advantage that it does not have any toxicity at all; therefore, the mixed gas of SF6, HBr and N2 is easier to handle than the mixed gas of SF6, HBr and NH3.
- A machine for the dry etching which can be used may be any one of various dry etching machines making it possible to decompose the above-mentioned mixed gas into plasma, such as a machine as illustrated in
FIG. 8 , a microwave plasma etching machine, a TCP dry etching machine, and a helicon wave plasma etching machine. - In order to use, for example, the dry etching machine illustrated in
FIG. 8 to make the interconnection grooves, as illustrated inFIG. 18 , thesilicon nitride film 36 in the interconnection groove forming areas is first removed by dry etching using aphotoresist 37 as a mask. At this time, the mixed gas of SF6, HBr and N2 is used as an etching gas to etch thesilicon nitride film 36 anisotropically and further stop the etching by theunderlying SiOF film 35. - Next, the
photoresist film 37 is removed. Thereafter, as illustrated inFIG. 19 , theSiOF film 35, thesilicon nitride film 34, and theSiOF film 33 in some portions of the interconnection groove forming areas are successively removed by dry etching using aphotoresist film 38. At this time, the mixed gas of C4F8, Ar and oxygen is used as an etching gas for theSiOF films SiOF films silicon nitride films silicon nitride film 34 to etch thesilicon nitride film 34 anisotropically and further stop the etching by theunderlying SiOF film 33. - Next, the
photoresist film 38 is removed. Thereafter, as illustrated inFIG. 20 , theSiOF film 35 is removed by dry etching using thesilicon nitride films SiOF film 35 is the mixed gas of C4F8, Ar and oxygen. - Next, as illustrated in
FIG. 21 , thesilicon nitride film 36 covering theSiOF film 35, thesilicon nitride film 34 covering theSiOF film 33, and thesilicon nitride film 32 covering the Cu interconnections 21 are dry-etched to forminterconnection grooves 40 over the Cu interconnections 21. - At this time, the etching gas used in the dry etching of the
silicon nitride films counter electrode 102=600 W, high frequency power applied to thestage 106=200 W, and stage temperature=30° C. - The above-mentioned mixed gas is used to dry-etch the
silicon nitride films interconnection grooves 40 perpendicularly and further suppressing defects that a deposit and a reactant adhere to the surface of the Cu interconnections 21 exposed to the bottom of theinterconnection grooves 40. The pressure of the mixed gas, the flow ratio between the component gases thereof, the etching temperature and so on are not limited to those described as the above-mentioned conditions, and may be appropriately changed dependently on the used machine. - Next, as illustrated in
FIG. 22 , Cu interconnections 41 as a second layer are formed inside theinterconnection grooves 40. The Cu interconnections 41 as the second layer may be formed according to the method of forming the Cu interconnections 21 as the first layer. Thereafter, the above-mentioned steps are repeated, a situation of which is not illustrated, so as to form Cu interconnections, which are composed of plural layers, over the Cu interconnections 41 as the second layer. - A process of fabricating a CMOS-LSI according to the present embodiment will be described in order of the steps thereof, referring to FIGS. 23 to 33.
- As illustrated in
FIG. 23 , n-channel type MISFETs Qn and p-channel type MISFETs Qp are formed over asubstrate 1. Thereafter, Cu interconnections 21 as a first layer are formed thereon. A process up to this step is the same as illustrated in FIGS. 1 to 6 aboutEmbodiment 1. - Next, as illustrated in
FIG. 24 , a silicon carbonitride (SiCN)film 42, an organic insulatingfilm 23, asilicon oxide film 24, an organic insulatingfilm 25, asilicon oxide film 26 and asilicon carbonitride film 43 are successively deposited over the Cu interconnections 21. Thesilicon oxide films films films - The
silicon carbonitride film 42 lying between the Cu interconnections 21 and the organic insulatingfilm 23 functions as a diffusion barrier layer for preventing Cu in the Cu interconnections 21 from diffusing into the organic insulatingfilm 23 in the same way as the above-mentionedsilicon carbide film 22. Thesilicon carbonitride film 43 as the topmost layer functions as a hard mask for preventing, when thesilicon oxide film 24 is etched, the overlyingsilicon oxide film 26 in same way as the above-mentionedsilicon carbide film 27. - Next, the lamination film made of the
silicon carbonitride film 43, thesilicon oxide film 26, the organic insulatingfilm 25, thesilicon oxide film 24, the organic insulatingfilm 23 and thesilicon carbonitride film 42 is dry-etched to form interconnection grooves. The manner of dry-etching this lamination film may be the same as illustrated in FIGS. 9 to 14 aboutEmbodiment 1 except that the gas used when thesilicon carbonitride film 42 as the lowermost layer is etched is changed. - That is, the
substrate 1 on which the lamination film is deposited is carried into the treatingchamber 104 of the etching machine 200 illustrated inFIG. 8 , and thesilicon carbonitride film 43 in interconnection groove forming areas is first removed by dry etching using thephotoresist film 28 as a mask, as illustrated inFIG. 25 . The etching gas used at this time is the above-mentioned mixed gas of a first etching gas comprising at least one selected from SF6, HCl, HBr, Cl21 ClF3, and CF4, and a second etching gas comprising at least one selected from NH3, N2H4, and a mixed gas of N2 and H2, particularly the mixed gas of SF6 and NH3. Conditions for etching thesilicon carbonitride film 43 using this mixed gas are the same as for etching the silicon carbide film. - Next, the
photoresist film 28 is removed, and subsequently thesilicon oxide film 26 in some parts of the interconnection groove forming areas is removed by dry etching using thephotoresist film 29 as a mask, as illustrated inFIG. 26 . The etching gas used at this time is a mixed gas of C4F8, Ar and oxygen. - Next, as illustrated in
FIG. 27 , the organic insulatingfilm 25 exposed by the above-mentioned etching and thephotoresist film 29 are simultaneously dry-etched. The etching gas used at this time is a gas containing nitrogen and hydrogen, for example, NH3, N2H4 or a mixed gas of N2 and H2. - Next, as illustrated in
FIG. 28 , thesilicon oxide films - Next, as illustrated in
FIG. 29 , the organic insulatingfilms films silicon oxide film 24 underlying the organic insulatingfilm 25 and the surface of thesilicon carbonitride film 42 underlying the organic insulatingfilm 23. - Next, as illustrated in
FIG. 30 , thesilicon carbonitride film 42 exposed by the above-mentioned etching is dry-etched to make some parts of the Cu interconnections 21 exposed. In this way,interconnection grooves 30 are formed over the Cu interconnections 21. At the same time, thesilicon carbonitride film 43 as the topmost layer is dry-etched to make the underlyingsilicon oxide film 26 exposed. - The gas used for etching the
silicon carbonitride films Embodiment 1, but is a mixed gas of CHF3 and N2 in the present embodiment. - As described in
Embodiment 1, in the case in which a mixed gas of Ar and a hydrofluorocarbon gas such as CHF3 is used to dry-etch the silicon carbide film, a large amount of a deposit made mainly of a fluorocarbon organic substance adheres to the surface of the Cu interconnections 21 and the side walls of the interconnection grooves. Accordingly, it is presumed that in the case in which a mixed gas of CHF3 and Ar is used for etching thesilicon carbonitride films - However, according to experiments made by the inventors, the mixed gas of CHF3 and N2, a mixed gas wherein Ar was further added to the mixed gas of CHF3 and N2 were used, respectively, to dry-etch the
silicon carbonitride films interconnections 21 exposed to the bottom of the interconnection grooves. In the case in which these mixed gases were used to dry-etch the silicon carbide film, it was also found out that a deposit or a reactant was hardly generated on the surface of theinterconnections 21. Since these mixed gases do not contain oxygen, it did not happen that the surface of the Cu interconnections 21 was oxidized. - A mixed gas of CH2F2 and N2, and a mixed gas of CH4 and N2 were used, respectively, instead of the mixed gas of CHF3 and N2 to dry-etch the silicon carbonitride film and the silicon carbide film. As a result, in the case in which the mixed gas of CH2F2 and N2 was used, etching was stopped on the way. This can be considered to be based on the following reason: when a hydrofluorocarbon gas having a high composition ratio of hydrogen (H) is used, a large amount of a deposit is generated on the surface of the Cu interconnections 21. On the other hand, in the case in which the mixed gas of CF4 and N2, which does not contain any hydrogen in the molecule thereof, was used, etching advanced speedily so that the amount of a deposit on the surface of the Cu interconnections 21 was smaller than that in the case in which the mixed gas of CHF3 and N2 was used. However, in the case in which this mixed gas was used, the side walls of the interconnection grooves were somewhat side-etched since the deposit adhering to the side walls was reduced.
- Therefore, the etching gas containing a hydrofluorocarbon gas (or a fluorocarbon gas), among etching gases which can be used when the silicon carbide film or silicon carbonitride film covering the Cu interconnections 21 is dry-etched to make the surface of the Cu interconnections 21 exposed, may be the mixed gas of CHF3 and N2, or the mixed gas of CF4 and N2. The mixed gas of CHF3 and N2 is particularly good from the viewpoint of easiness in use. By adding an appropriate amount of CF4 to the mixed gas of CHF3 and N2, the etching characters can finely be adjusted.
- A hydrofluorocarbon gas (or a fluorocarbon gas) such as CHF3 or CF4 is an etching gas which has widely been used hitherto. Therefore, in the case in which the mixed gas of CHF3 and N2 or the mixed gas of CF4 and N2 is used, an advantage that introduction of new facilities is unnecessary is produced. Moreover, the mixed gas is easy to handle since the mixed gas has no toxicity.
- In the case in which the mixed gas of CHF3 and N2 is used to dry-etch the silicon carbonitride film or the silicon carbide film, the flow ratio of the CHF3 to N2 is from 1/0.1 to 200, preferably from 1/0.2 to 20, and more preferably from 1/0.5 to 10.
- In order to adjust the concentration or the flow rate of this mixed gas, an inert gas such as Ar may be added to the mixed gas. For example, in the case in which an etching machine having a high exhaust capability is used, a deposit does not adhere easily to the surface of the
substrate 1 by supplying a large amount of the mixed gas diluted with an inert gas such as Ar to the treating chamber and discharging a reaction product generated by etching speedily. - In order to prevent the oxidization of the surface of the Cu interconnections 21, a gas which does not substantially contain any oxygen should be supplied as the above-mentioned mixed gas to the treating chamber. However, the mixed gas supplied to the treating chamber may contain oxygen generated from a member made of quartz glass or the like member at a very small level, that is, at a ratio of about 1 to 2%. However, even in such a case, it is necessary that the oxygen content in the mixed gas is controlled to at most 3%, preferably 1.5% or less.
- The diffusion barrier layer for preventing the diffusion of Cu, and the etching stopper layer may be the silicon nitride film used in
Embodiment 2, as well as the silicon carbonitride film or silicon carbide film. It is also being investigated to introduce a silicon carboxide (SiOC) film, which has a smaller dielectric constant than the silicon nitride film. The etching gas (the mixed gas of CHF3 and N2, and the mixed gas of CF4 and N2) in the present embodiment can be applied to the case in which silicon nitride films or silicon carboxide films are used as a diffusion barrier layer for preventing the diffusion of Cu and an etching stopper layer. -
FIG. 31 illustrates a state that Cu interconnections 31 as a second layer are formed inside theinterconnection grooves 30 formed by the above-mentioned method. The Cu interconnections 31 can be formed by the same method as inEmbodiment 1. -
FIG. 32 illustrates a state that a lamination layer made of plural insulating films is formed over the Cu interconnections 31 as the second layer in order to form Cu interconnections as a third layer, and subsequently this lamination film is dry-etched to forminterconnection grooves 49. - The lowermost layer of the lamination film is a
silicon carbonitride film 44 functioning as a diffusion barrier layer for the Cu interconnections 31. The diffusion barrier layer for the Cu interconnections 31 may be made of a silicon carbide film. - Two
SiOF films silicon nitride films silicon carbonitride film 44. As the interlayer insulating films, there may be used a silicon oxide-based insulating film such as HSQ or MSQ, examples of which are given inEmbodiment 2, as well as the SiOF film. - The method of forming the
interconnections grooves 49 is the same method of forming theunderlying interconnection grooves 30 except that the kinds of the gas for dry-etching the lamination film are different. For etching theSiOF films Embodiment 2 is used, and for etching thesilicon nitride films Embodiment 2 is used. - In order to etch the
silicon carbonitride film 44, which is a diffusion barrier layer for the Cu interconnections 31, the mixed gas of CHF3 and N2, or the mixed gas of CF4 and N2 used when the underlyingsilicon carbonitride film 42 is etched may also be used. Since the mixed gas contains carbon (C), it is difficult to ensure the selective ratio to the silicon oxide-based,SiOF films SiOF films interconnection grooves 49 so as to etch thesilicon carbonitride film 42, carbon (C) contained in the mixed gas reacts with oxygen (O) contained in theSiOF films interconnection grooves 49 are side-etched. - Consequently, in the case in which the interlayer insulating films are made of a silicon oxide-based insulating film, it is advisable to use the mixed gas of SF6 and NH3 used in
Embodiment 1 in order to etch thesilicon carbonitride film 44, which is a diffusion barrier layer for the Cu interconnections 31. -
FIG. 33 illustrates a state that Cu interconnections 50 as a third layer are formed inside theinterconnection grooves 49 formed by the above-mentioned steps. The Cu interconnections 50 can be formed by the same method as inEmbodiment 1. - The present invention made by the inventors has been specifically described by way of the preferred embodiments of the present invention. However, the present invention is not limited to the above-mentioned embodiments and can be varied within the scope that does not depart from the subject matter of the present invention.
- The advantageous effect gained by typical embodiments of the invention disclosed in the present application will be briefly described as follows.
- When a first insulating film which comprises, as a main component, silicon carbide and underlies a conductive layer comprising, as a main component, copper is dry-etched, the first insulating film can be anisotropically etched by using a mixed gas of a first etching gas comprising at least one selected from the group consisting of SF6, HCl, HBr, Cl2, ClF3, and CF4, and a second etching gas comprising at least one selected from the group consisting of NH3, N2H4, and a mixed gas of N2 and H2. Moreover, it is possible to suppress defects that a deposit or a reactant is generated on the surface of the conductive layer.
Claims (8)
1-17. (canceled)
18. A process of fabricating a semiconductor integrated circuit device comprising the steps of:
(a) forming a conductive layer containing copper as a main component over a main face of a semiconductor substrate;
(b) forming a first insulating film containing silicon carbide or silicon carbonitride as a main component over the conductive layer; and
(c) using a mixed gas of CHF3 and N2 to dry-etch a portion of the first insulating film, thereby making an opening wherein the surface of the conductive layer is exposed to its bottom.
19. The process according to claim 18 , wherein in the mixed gas, the flow ratio of CHF3 to N2 ranges from 1/0.1 to 1/200.
20. The process according to claim 18 , wherein in the mixed gas, the flow ratio of CHF3 to N2 ranges from 1/0.2 to 1/20.
21. The process according to claim 18 , wherein in the mixed gas, the flow ratio of CHF3 to N2 ranges from 1/0.5 to 1/10.
22. A process of fabricating a semiconductor integrated circuit device comprising the steps of:
(a) forming a conductive layer containing copper as a main component over a main face of a semiconductor substrate;
(b) forming a first insulating film containing silicon carbide, silicon carbonitride or silicon carboxide as a main component over the conductive layer; and
(c) using a mixed gas including at least one of CHF3 and CF4, and N2, which does not contain oxygen, to dry-etch a portion of the first insulating film, thereby making an opening wherein the surface of the conductive layer is exposed to its bottom.
23-29. (canceled)
30. A process of fabricating a semiconductor integrated circuit device comprising the steps of:
(a) forming a conductive layer containing copper as a main component over a main face of a semiconductor substrate;
(b) forming a first insulating film containing silicon nitride as a main component over the conductive layer; and
(c) using a mixed gas including at least one of CHF3 and CF4, and N2, which does not contain oxygen, to dry-etch a portion of the first insulating film, thereby making an opening wherein the surface of the conductive layer is exposed to its bottom.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/531,611 US20070072408A1 (en) | 2001-08-07 | 2006-09-13 | Fabrication Method of Semiconductor Integrated Circuit Device |
Applications Claiming Priority (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001-239712 | 2001-08-07 | ||
JP2001239712 | 2001-08-07 | ||
JP2002100235A JP3914452B2 (en) | 2001-08-07 | 2002-04-02 | Manufacturing method of semiconductor integrated circuit device |
JP2002-100235 | 2002-04-02 | ||
US10/188,001 US6787446B2 (en) | 2001-08-07 | 2002-07-03 | Fabrication method of semiconductor integrated circuit device |
US10/923,877 US20050026424A1 (en) | 2001-08-07 | 2004-08-24 | Fabrication method of semiconductor integrated circuit device |
US11/531,611 US20070072408A1 (en) | 2001-08-07 | 2006-09-13 | Fabrication Method of Semiconductor Integrated Circuit Device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/923,877 Continuation US20050026424A1 (en) | 2001-08-07 | 2004-08-24 | Fabrication method of semiconductor integrated circuit device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070072408A1 true US20070072408A1 (en) | 2007-03-29 |
Family
ID=26620133
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/188,001 Expired - Lifetime US6787446B2 (en) | 2001-08-07 | 2002-07-03 | Fabrication method of semiconductor integrated circuit device |
US10/923,877 Abandoned US20050026424A1 (en) | 2001-08-07 | 2004-08-24 | Fabrication method of semiconductor integrated circuit device |
US11/531,611 Abandoned US20070072408A1 (en) | 2001-08-07 | 2006-09-13 | Fabrication Method of Semiconductor Integrated Circuit Device |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/188,001 Expired - Lifetime US6787446B2 (en) | 2001-08-07 | 2002-07-03 | Fabrication method of semiconductor integrated circuit device |
US10/923,877 Abandoned US20050026424A1 (en) | 2001-08-07 | 2004-08-24 | Fabrication method of semiconductor integrated circuit device |
Country Status (2)
Country | Link |
---|---|
US (3) | US6787446B2 (en) |
JP (1) | JP3914452B2 (en) |
Cited By (154)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060125102A1 (en) * | 2004-12-15 | 2006-06-15 | Zhen-Cheng Wu | Back end of line integration scheme |
US20080216957A1 (en) * | 2007-03-08 | 2008-09-11 | Tokyo Electron Limited | Plasma processing apparatus, cleaning method thereof, control program and computer storage medium |
US20080251924A1 (en) * | 2003-10-15 | 2008-10-16 | Megica Corporation | Post Passivation Interconnection Schemes On Top Of The IC Chips |
US20130034968A1 (en) * | 2011-08-01 | 2013-02-07 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US8679982B2 (en) | 2011-08-26 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and oxygen |
US8679983B2 (en) | 2011-09-01 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and nitrogen |
US8741778B2 (en) | 2010-12-14 | 2014-06-03 | Applied Materials, Inc. | Uniform dry etch in two stages |
US8765574B2 (en) | 2012-11-09 | 2014-07-01 | Applied Materials, Inc. | Dry etch process |
US8771539B2 (en) | 2011-02-22 | 2014-07-08 | Applied Materials, Inc. | Remotely-excited fluorine and water vapor etch |
US8801952B1 (en) | 2013-03-07 | 2014-08-12 | Applied Materials, Inc. | Conformal oxide dry etch |
US8808563B2 (en) | 2011-10-07 | 2014-08-19 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
US8895449B1 (en) | 2013-05-16 | 2014-11-25 | Applied Materials, Inc. | Delicate dry clean |
US8921234B2 (en) | 2012-12-21 | 2014-12-30 | Applied Materials, Inc. | Selective titanium nitride etching |
US8927390B2 (en) | 2011-09-26 | 2015-01-06 | Applied Materials, Inc. | Intrench profile |
US8951429B1 (en) | 2013-10-29 | 2015-02-10 | Applied Materials, Inc. | Tungsten oxide processing |
US8956980B1 (en) | 2013-09-16 | 2015-02-17 | Applied Materials, Inc. | Selective etch of silicon nitride |
US8969212B2 (en) | 2012-11-20 | 2015-03-03 | Applied Materials, Inc. | Dry-etch selectivity |
US8975152B2 (en) | 2011-11-08 | 2015-03-10 | Applied Materials, Inc. | Methods of reducing substrate dislocation during gapfill processing |
US8980763B2 (en) | 2012-11-30 | 2015-03-17 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US8999856B2 (en) | 2011-03-14 | 2015-04-07 | Applied Materials, Inc. | Methods for etch of sin films |
US9023734B2 (en) | 2012-09-18 | 2015-05-05 | Applied Materials, Inc. | Radical-component oxide etch |
US9023732B2 (en) | 2013-03-15 | 2015-05-05 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9034770B2 (en) | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
US9040422B2 (en) | 2013-03-05 | 2015-05-26 | Applied Materials, Inc. | Selective titanium nitride removal |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US9064816B2 (en) | 2012-11-30 | 2015-06-23 | Applied Materials, Inc. | Dry-etch for selective oxidation removal |
US9111877B2 (en) | 2012-12-18 | 2015-08-18 | Applied Materials, Inc. | Non-local plasma oxide etch |
US9117855B2 (en) | 2013-12-04 | 2015-08-25 | Applied Materials, Inc. | Polarity control for remote plasma |
US9114438B2 (en) | 2013-05-21 | 2015-08-25 | Applied Materials, Inc. | Copper residue chamber clean |
US9136273B1 (en) | 2014-03-21 | 2015-09-15 | Applied Materials, Inc. | Flash gate air gap |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US9159606B1 (en) | 2014-07-31 | 2015-10-13 | Applied Materials, Inc. | Metal air gap |
US9165786B1 (en) | 2014-08-05 | 2015-10-20 | Applied Materials, Inc. | Integrated oxide and nitride recess for better channel contact in 3D architectures |
US9190293B2 (en) | 2013-12-18 | 2015-11-17 | Applied Materials, Inc. | Even tungsten etch for high aspect ratio trenches |
US9236265B2 (en) | 2013-11-04 | 2016-01-12 | Applied Materials, Inc. | Silicon germanium processing |
US9245762B2 (en) | 2013-12-02 | 2016-01-26 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9263278B2 (en) | 2013-12-17 | 2016-02-16 | Applied Materials, Inc. | Dopant etch selectivity control |
US9269590B2 (en) | 2014-04-07 | 2016-02-23 | Applied Materials, Inc. | Spacer formation |
US9287134B2 (en) | 2014-01-17 | 2016-03-15 | Applied Materials, Inc. | Titanium oxide etch |
US9287095B2 (en) | 2013-12-17 | 2016-03-15 | Applied Materials, Inc. | Semiconductor system assemblies and methods of operation |
US9293568B2 (en) | 2014-01-27 | 2016-03-22 | Applied Materials, Inc. | Method of fin patterning |
US9299583B1 (en) | 2014-12-05 | 2016-03-29 | Applied Materials, Inc. | Aluminum oxide selective etch |
US9299537B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299538B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299575B2 (en) | 2014-03-17 | 2016-03-29 | Applied Materials, Inc. | Gas-phase tungsten etch |
US9309598B2 (en) | 2014-05-28 | 2016-04-12 | Applied Materials, Inc. | Oxide and metal removal |
US9324576B2 (en) | 2010-05-27 | 2016-04-26 | Applied Materials, Inc. | Selective etch for silicon films |
US9343272B1 (en) | 2015-01-08 | 2016-05-17 | Applied Materials, Inc. | Self-aligned process |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US9355856B2 (en) | 2014-09-12 | 2016-05-31 | Applied Materials, Inc. | V trench dry etch |
US9355862B2 (en) | 2014-09-24 | 2016-05-31 | Applied Materials, Inc. | Fluorine-based hardmask removal |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9368364B2 (en) | 2014-09-24 | 2016-06-14 | Applied Materials, Inc. | Silicon etch process with tunable selectivity to SiO2 and other materials |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9373522B1 (en) | 2015-01-22 | 2016-06-21 | Applied Mateials, Inc. | Titanium nitride removal |
US9378978B2 (en) | 2014-07-31 | 2016-06-28 | Applied Materials, Inc. | Integrated oxide recess and floating gate fin trimming |
US9378969B2 (en) | 2014-06-19 | 2016-06-28 | Applied Materials, Inc. | Low temperature gas-phase carbon removal |
US9385028B2 (en) | 2014-02-03 | 2016-07-05 | Applied Materials, Inc. | Air gap process |
US9390937B2 (en) | 2012-09-20 | 2016-07-12 | Applied Materials, Inc. | Silicon-carbon-nitride selective etch |
US9396989B2 (en) | 2014-01-27 | 2016-07-19 | Applied Materials, Inc. | Air gaps between copper lines |
US9406523B2 (en) | 2014-06-19 | 2016-08-02 | Applied Materials, Inc. | Highly selective doped oxide removal method |
US9425058B2 (en) | 2014-07-24 | 2016-08-23 | Applied Materials, Inc. | Simplified litho-etch-litho-etch process |
US9449846B2 (en) | 2015-01-28 | 2016-09-20 | Applied Materials, Inc. | Vertical gate separation |
US9472417B2 (en) | 2013-11-12 | 2016-10-18 | Applied Materials, Inc. | Plasma-free metal etch |
US9478432B2 (en) | 2014-09-25 | 2016-10-25 | Applied Materials, Inc. | Silicon oxide selective removal |
US9496167B2 (en) | 2014-07-31 | 2016-11-15 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9493879B2 (en) | 2013-07-12 | 2016-11-15 | Applied Materials, Inc. | Selective sputtering for pattern transfer |
US9502258B2 (en) | 2014-12-23 | 2016-11-22 | Applied Materials, Inc. | Anisotropic gap etch |
US9499898B2 (en) | 2014-03-03 | 2016-11-22 | Applied Materials, Inc. | Layered thin film heater and method of fabrication |
US9553102B2 (en) | 2014-08-19 | 2017-01-24 | Applied Materials, Inc. | Tungsten separation |
US9576809B2 (en) | 2013-11-04 | 2017-02-21 | Applied Materials, Inc. | Etch suppression with germanium |
US9659753B2 (en) | 2014-08-07 | 2017-05-23 | Applied Materials, Inc. | Grooved insulator to reduce leakage current |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9721789B1 (en) | 2016-10-04 | 2017-08-01 | Applied Materials, Inc. | Saving ion-damaged spacers |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US9773648B2 (en) | 2013-08-30 | 2017-09-26 | Applied Materials, Inc. | Dual discharge modes operation for remote plasma |
US9847289B2 (en) | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US9885117B2 (en) | 2014-03-31 | 2018-02-06 | Applied Materials, Inc. | Conditioned semiconductor system parts |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US10062587B2 (en) | 2012-07-18 | 2018-08-28 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10170282B2 (en) | 2013-03-08 | 2019-01-01 | Applied Materials, Inc. | Insulated semiconductor faceplate designs |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10468267B2 (en) | 2017-05-31 | 2019-11-05 | Applied Materials, Inc. | Water-free etching methods |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10490418B2 (en) | 2014-10-14 | 2019-11-26 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US10593523B2 (en) | 2014-10-14 | 2020-03-17 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US10615047B2 (en) | 2018-02-28 | 2020-04-07 | Applied Materials, Inc. | Systems and methods to form airgaps |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US10910232B2 (en) | 2017-09-29 | 2021-02-02 | Samsung Display Co., Ltd. | Copper plasma etching method and manufacturing method of display panel |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11239061B2 (en) | 2014-11-26 | 2022-02-01 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
US11594428B2 (en) | 2015-02-03 | 2023-02-28 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
Families Citing this family (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4340040B2 (en) * | 2002-03-28 | 2009-10-07 | 富士通マイクロエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
JP2004095611A (en) * | 2002-08-29 | 2004-03-25 | Fujitsu Ltd | Semiconductor device and its manufacturing method |
JP2004134687A (en) * | 2002-10-15 | 2004-04-30 | Toshiba Corp | Semiconductor device and method for manufacturing the same |
JP2004172259A (en) * | 2002-11-19 | 2004-06-17 | Oki Electric Ind Co Ltd | Method for manufacturing semiconductor element |
JP4050631B2 (en) * | 2003-02-21 | 2008-02-20 | 株式会社ルネサステクノロジ | Manufacturing method of electronic device |
JP2004296835A (en) * | 2003-03-27 | 2004-10-21 | Applied Materials Inc | Method for constructing damascene structure |
US7342315B2 (en) * | 2003-12-18 | 2008-03-11 | Texas Instruments Incorporated | Method to increase mechanical fracture robustness of porous low k dielectric materials |
JP2005217371A (en) * | 2004-02-02 | 2005-08-11 | Matsushita Electric Ind Co Ltd | Semiconductor device and method of manufacturing the same |
TW200605220A (en) * | 2004-06-21 | 2006-02-01 | Hitachi Chemical Co Ltd | Organic siloxane film, semiconductor device using same, flat panel display and raw material liquid |
JP4492947B2 (en) * | 2004-07-23 | 2010-06-30 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
KR100679341B1 (en) * | 2004-09-15 | 2007-02-07 | 한국에너지기술연구원 | Preparation Method of Palladium Alloy Composite Membrane for Hydrogen Separation |
US7465670B2 (en) * | 2005-03-28 | 2008-12-16 | Tokyo Electron Limited | Plasma etching method, plasma etching apparatus, control program and computer storage medium with enhanced selectivity |
JP4499623B2 (en) * | 2005-06-28 | 2010-07-07 | Okiセミコンダクタ株式会社 | Manufacturing method of semiconductor device |
KR100679822B1 (en) * | 2005-12-14 | 2007-02-06 | 동부일렉트로닉스 주식회사 | Semiconductor device and manufacturing method thereof |
US7977245B2 (en) * | 2006-03-22 | 2011-07-12 | Applied Materials, Inc. | Methods for etching a dielectric barrier layer with high selectivity |
JP5168142B2 (en) | 2006-05-17 | 2013-03-21 | 日本電気株式会社 | Semiconductor device |
JP4925314B2 (en) * | 2007-05-30 | 2012-04-25 | カシオ計算機株式会社 | Silicon nitride film dry etching method and thin film transistor manufacturing method |
JP5554951B2 (en) * | 2008-09-11 | 2014-07-23 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US8525339B2 (en) | 2011-07-27 | 2013-09-03 | International Business Machines Corporation | Hybrid copper interconnect structure and method of fabricating same |
EP3084823A4 (en) | 2013-12-17 | 2017-08-02 | Texas Instruments Incorporated | Elongated contacts using litho-freeze-litho-etch process |
CN105720004B (en) * | 2014-12-04 | 2018-12-21 | 中芯国际集成电路制造(上海)有限公司 | The forming method of semiconductor structure |
US9735051B2 (en) | 2015-12-14 | 2017-08-15 | International Business Machines Corporation | Semiconductor device interconnect structures formed by metal reflow process |
US10115670B2 (en) | 2016-08-17 | 2018-10-30 | International Business Machines Corporation | Formation of advanced interconnects including set of metal conductor structures in patterned dielectric layer |
US9716063B1 (en) | 2016-08-17 | 2017-07-25 | International Business Machines Corporation | Cobalt top layer advanced metallization for interconnects |
US9852990B1 (en) | 2016-08-17 | 2017-12-26 | International Business Machines Corporation | Cobalt first layer advanced metallization for interconnects |
US9859215B1 (en) | 2016-08-17 | 2018-01-02 | International Business Machines Corporation | Formation of advanced interconnects |
US9941212B2 (en) | 2016-08-17 | 2018-04-10 | International Business Machines Corporation | Nitridized ruthenium layer for formation of cobalt interconnects |
CN107731929B (en) * | 2017-09-28 | 2019-12-13 | 信利(惠州)智能显示有限公司 | Method for manufacturing thin film transistor |
JP6867283B2 (en) * | 2017-12-28 | 2021-04-28 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor devices |
FR3076658B1 (en) * | 2018-01-05 | 2020-09-11 | St Microelectronics Crolles 2 Sas | PROCESS FOR ENGRAVING A CAVITY IN A STACK OF LAYERS |
US10971398B2 (en) | 2018-10-26 | 2021-04-06 | International Business Machines Corporation | Cobalt interconnect structure including noble metal layer |
KR102314450B1 (en) * | 2018-10-26 | 2021-10-19 | 주식회사 히타치하이테크 | Plasma treatment apparatus and plasma treatment method |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5728619A (en) * | 1996-03-20 | 1998-03-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective reactive Ion etch (RIE) method for forming a narrow line-width high aspect ratio via through an integrated circuit layer |
US5897377A (en) * | 1996-09-24 | 1999-04-27 | Kawasaki Steel Corporation | Semiconductor device manufacturing method with use of gas including acyl-group-containing compound |
US5972235A (en) * | 1997-02-28 | 1999-10-26 | Candescent Technologies Corporation | Plasma etching using polycarbonate mask and low pressure-high density plasma |
US6063712A (en) * | 1997-11-25 | 2000-05-16 | Micron Technology, Inc. | Oxide etch and method of etching |
US6071815A (en) * | 1997-05-29 | 2000-06-06 | International Business Machines Corporation | Method of patterning sidewalls of a trench in integrated circuit manufacturing |
US20010001729A1 (en) * | 1997-12-30 | 2001-05-24 | Francols Leverd | Method of plasma etching doped polysilicon layers with uniform etch rates |
US6284657B1 (en) * | 2000-02-25 | 2001-09-04 | Chartered Semiconductor Manufacturing Ltd. | Non-metallic barrier formation for copper damascene type interconnects |
US6331481B1 (en) * | 1999-01-04 | 2001-12-18 | International Business Machines Corporation | Damascene etchback for low ε dielectric |
US6372636B1 (en) * | 2000-06-05 | 2002-04-16 | Chartered Semiconductor Manufacturing Ltd. | Composite silicon-metal nitride barrier to prevent formation of metal fluorides in copper damascene |
US20030211750A1 (en) * | 2002-05-10 | 2003-11-13 | Yunsang Kim | Method of etching a trench in a silicon-containing dielectric material |
US6743732B1 (en) * | 2001-01-26 | 2004-06-01 | Taiwan Semiconductor Manufacturing Company | Organic low K dielectric etch with NH3 chemistry |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05267246A (en) | 1992-03-24 | 1993-10-15 | Fujitsu Ltd | Manufacture of semiconductor device |
JPH05326499A (en) | 1992-05-19 | 1993-12-10 | Fujitsu Ltd | Manufacture of semiconductor device |
JPH06208977A (en) | 1993-01-12 | 1994-07-26 | Matsushita Electric Ind Co Ltd | Dry etching method |
JPH07161690A (en) | 1993-12-09 | 1995-06-23 | Toshiba Corp | Etching method of silicon carbide body |
JP2501300B2 (en) | 1994-03-15 | 1996-05-29 | 株式会社東芝 | Silicon nitride film dry etching method and dry etching apparatus |
JP3383807B2 (en) | 1997-05-16 | 2003-03-10 | 松下電器産業株式会社 | Method for manufacturing semiconductor device |
JP2000355779A (en) | 1999-04-07 | 2000-12-26 | Ngk Insulators Ltd | Corrosion resistant parts of etching device |
JP3400770B2 (en) | 1999-11-16 | 2003-04-28 | 松下電器産業株式会社 | Etching method, semiconductor device and manufacturing method thereof |
-
2002
- 2002-04-02 JP JP2002100235A patent/JP3914452B2/en not_active Expired - Fee Related
- 2002-07-03 US US10/188,001 patent/US6787446B2/en not_active Expired - Lifetime
-
2004
- 2004-08-24 US US10/923,877 patent/US20050026424A1/en not_active Abandoned
-
2006
- 2006-09-13 US US11/531,611 patent/US20070072408A1/en not_active Abandoned
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5728619A (en) * | 1996-03-20 | 1998-03-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective reactive Ion etch (RIE) method for forming a narrow line-width high aspect ratio via through an integrated circuit layer |
US5897377A (en) * | 1996-09-24 | 1999-04-27 | Kawasaki Steel Corporation | Semiconductor device manufacturing method with use of gas including acyl-group-containing compound |
US5972235A (en) * | 1997-02-28 | 1999-10-26 | Candescent Technologies Corporation | Plasma etching using polycarbonate mask and low pressure-high density plasma |
US6071815A (en) * | 1997-05-29 | 2000-06-06 | International Business Machines Corporation | Method of patterning sidewalls of a trench in integrated circuit manufacturing |
US6063712A (en) * | 1997-11-25 | 2000-05-16 | Micron Technology, Inc. | Oxide etch and method of etching |
US20010001729A1 (en) * | 1997-12-30 | 2001-05-24 | Francols Leverd | Method of plasma etching doped polysilicon layers with uniform etch rates |
US6331481B1 (en) * | 1999-01-04 | 2001-12-18 | International Business Machines Corporation | Damascene etchback for low ε dielectric |
US6284657B1 (en) * | 2000-02-25 | 2001-09-04 | Chartered Semiconductor Manufacturing Ltd. | Non-metallic barrier formation for copper damascene type interconnects |
US6429122B2 (en) * | 2000-02-25 | 2002-08-06 | Chartered Semiconductor Manufacturing, Ltd | Non metallic barrier formations for copper damascene type interconnects |
US6372636B1 (en) * | 2000-06-05 | 2002-04-16 | Chartered Semiconductor Manufacturing Ltd. | Composite silicon-metal nitride barrier to prevent formation of metal fluorides in copper damascene |
US6743732B1 (en) * | 2001-01-26 | 2004-06-01 | Taiwan Semiconductor Manufacturing Company | Organic low K dielectric etch with NH3 chemistry |
US20030211750A1 (en) * | 2002-05-10 | 2003-11-13 | Yunsang Kim | Method of etching a trench in a silicon-containing dielectric material |
Cited By (227)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080251924A1 (en) * | 2003-10-15 | 2008-10-16 | Megica Corporation | Post Passivation Interconnection Schemes On Top Of The IC Chips |
US8013449B2 (en) | 2003-10-15 | 2011-09-06 | Megica Corporation | Post passivation interconnection schemes on top of the IC chips |
US20060125102A1 (en) * | 2004-12-15 | 2006-06-15 | Zhen-Cheng Wu | Back end of line integration scheme |
US20080216957A1 (en) * | 2007-03-08 | 2008-09-11 | Tokyo Electron Limited | Plasma processing apparatus, cleaning method thereof, control program and computer storage medium |
US9324576B2 (en) | 2010-05-27 | 2016-04-26 | Applied Materials, Inc. | Selective etch for silicon films |
US9754800B2 (en) | 2010-05-27 | 2017-09-05 | Applied Materials, Inc. | Selective etch for silicon films |
US8741778B2 (en) | 2010-12-14 | 2014-06-03 | Applied Materials, Inc. | Uniform dry etch in two stages |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US8771539B2 (en) | 2011-02-22 | 2014-07-08 | Applied Materials, Inc. | Remotely-excited fluorine and water vapor etch |
US8999856B2 (en) | 2011-03-14 | 2015-04-07 | Applied Materials, Inc. | Methods for etch of sin films |
US10062578B2 (en) | 2011-03-14 | 2018-08-28 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US9842744B2 (en) | 2011-03-14 | 2017-12-12 | Applied Materials, Inc. | Methods for etch of SiN films |
US9236266B2 (en) | 2011-08-01 | 2016-01-12 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US20130034968A1 (en) * | 2011-08-01 | 2013-02-07 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US8771536B2 (en) * | 2011-08-01 | 2014-07-08 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US8679982B2 (en) | 2011-08-26 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and oxygen |
US8679983B2 (en) | 2011-09-01 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and nitrogen |
US9012302B2 (en) | 2011-09-26 | 2015-04-21 | Applied Materials, Inc. | Intrench profile |
US8927390B2 (en) | 2011-09-26 | 2015-01-06 | Applied Materials, Inc. | Intrench profile |
US9418858B2 (en) | 2011-10-07 | 2016-08-16 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
US8808563B2 (en) | 2011-10-07 | 2014-08-19 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
US8975152B2 (en) | 2011-11-08 | 2015-03-10 | Applied Materials, Inc. | Methods of reducing substrate dislocation during gapfill processing |
US10062587B2 (en) | 2012-07-18 | 2018-08-28 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US10032606B2 (en) | 2012-08-02 | 2018-07-24 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9034770B2 (en) | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
US9887096B2 (en) | 2012-09-17 | 2018-02-06 | Applied Materials, Inc. | Differential silicon oxide etch |
US9023734B2 (en) | 2012-09-18 | 2015-05-05 | Applied Materials, Inc. | Radical-component oxide etch |
US9437451B2 (en) | 2012-09-18 | 2016-09-06 | Applied Materials, Inc. | Radical-component oxide etch |
US9390937B2 (en) | 2012-09-20 | 2016-07-12 | Applied Materials, Inc. | Silicon-carbon-nitride selective etch |
US9978564B2 (en) | 2012-09-21 | 2018-05-22 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US10354843B2 (en) | 2012-09-21 | 2019-07-16 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US11264213B2 (en) | 2012-09-21 | 2022-03-01 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US8765574B2 (en) | 2012-11-09 | 2014-07-01 | Applied Materials, Inc. | Dry etch process |
US8969212B2 (en) | 2012-11-20 | 2015-03-03 | Applied Materials, Inc. | Dry-etch selectivity |
US9384997B2 (en) | 2012-11-20 | 2016-07-05 | Applied Materials, Inc. | Dry-etch selectivity |
US9064816B2 (en) | 2012-11-30 | 2015-06-23 | Applied Materials, Inc. | Dry-etch for selective oxidation removal |
US9412608B2 (en) | 2012-11-30 | 2016-08-09 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US8980763B2 (en) | 2012-11-30 | 2015-03-17 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US9111877B2 (en) | 2012-12-18 | 2015-08-18 | Applied Materials, Inc. | Non-local plasma oxide etch |
US9355863B2 (en) | 2012-12-18 | 2016-05-31 | Applied Materials, Inc. | Non-local plasma oxide etch |
US9449845B2 (en) | 2012-12-21 | 2016-09-20 | Applied Materials, Inc. | Selective titanium nitride etching |
US8921234B2 (en) | 2012-12-21 | 2014-12-30 | Applied Materials, Inc. | Selective titanium nitride etching |
US11024486B2 (en) | 2013-02-08 | 2021-06-01 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US10424485B2 (en) | 2013-03-01 | 2019-09-24 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9607856B2 (en) | 2013-03-05 | 2017-03-28 | Applied Materials, Inc. | Selective titanium nitride removal |
US9040422B2 (en) | 2013-03-05 | 2015-05-26 | Applied Materials, Inc. | Selective titanium nitride removal |
US9093390B2 (en) | 2013-03-07 | 2015-07-28 | Applied Materials, Inc. | Conformal oxide dry etch |
US8801952B1 (en) | 2013-03-07 | 2014-08-12 | Applied Materials, Inc. | Conformal oxide dry etch |
US10170282B2 (en) | 2013-03-08 | 2019-01-01 | Applied Materials, Inc. | Insulated semiconductor faceplate designs |
US9184055B2 (en) | 2013-03-15 | 2015-11-10 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9093371B2 (en) | 2013-03-15 | 2015-07-28 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9153442B2 (en) | 2013-03-15 | 2015-10-06 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9991134B2 (en) | 2013-03-15 | 2018-06-05 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9449850B2 (en) | 2013-03-15 | 2016-09-20 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9023732B2 (en) | 2013-03-15 | 2015-05-05 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9659792B2 (en) | 2013-03-15 | 2017-05-23 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9704723B2 (en) | 2013-03-15 | 2017-07-11 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US8895449B1 (en) | 2013-05-16 | 2014-11-25 | Applied Materials, Inc. | Delicate dry clean |
US9114438B2 (en) | 2013-05-21 | 2015-08-25 | Applied Materials, Inc. | Copper residue chamber clean |
US9493879B2 (en) | 2013-07-12 | 2016-11-15 | Applied Materials, Inc. | Selective sputtering for pattern transfer |
US9773648B2 (en) | 2013-08-30 | 2017-09-26 | Applied Materials, Inc. | Dual discharge modes operation for remote plasma |
US8956980B1 (en) | 2013-09-16 | 2015-02-17 | Applied Materials, Inc. | Selective etch of silicon nitride |
US9209012B2 (en) | 2013-09-16 | 2015-12-08 | Applied Materials, Inc. | Selective etch of silicon nitride |
US8951429B1 (en) | 2013-10-29 | 2015-02-10 | Applied Materials, Inc. | Tungsten oxide processing |
US9576809B2 (en) | 2013-11-04 | 2017-02-21 | Applied Materials, Inc. | Etch suppression with germanium |
US9236265B2 (en) | 2013-11-04 | 2016-01-12 | Applied Materials, Inc. | Silicon germanium processing |
US9711366B2 (en) | 2013-11-12 | 2017-07-18 | Applied Materials, Inc. | Selective etch for metal-containing materials |
US9520303B2 (en) | 2013-11-12 | 2016-12-13 | Applied Materials, Inc. | Aluminum selective etch |
US9472417B2 (en) | 2013-11-12 | 2016-10-18 | Applied Materials, Inc. | Plasma-free metal etch |
US9245762B2 (en) | 2013-12-02 | 2016-01-26 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9472412B2 (en) | 2013-12-02 | 2016-10-18 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9117855B2 (en) | 2013-12-04 | 2015-08-25 | Applied Materials, Inc. | Polarity control for remote plasma |
US9287095B2 (en) | 2013-12-17 | 2016-03-15 | Applied Materials, Inc. | Semiconductor system assemblies and methods of operation |
US9263278B2 (en) | 2013-12-17 | 2016-02-16 | Applied Materials, Inc. | Dopant etch selectivity control |
US9190293B2 (en) | 2013-12-18 | 2015-11-17 | Applied Materials, Inc. | Even tungsten etch for high aspect ratio trenches |
US9287134B2 (en) | 2014-01-17 | 2016-03-15 | Applied Materials, Inc. | Titanium oxide etch |
US9396989B2 (en) | 2014-01-27 | 2016-07-19 | Applied Materials, Inc. | Air gaps between copper lines |
US9293568B2 (en) | 2014-01-27 | 2016-03-22 | Applied Materials, Inc. | Method of fin patterning |
US9385028B2 (en) | 2014-02-03 | 2016-07-05 | Applied Materials, Inc. | Air gap process |
US9499898B2 (en) | 2014-03-03 | 2016-11-22 | Applied Materials, Inc. | Layered thin film heater and method of fabrication |
US9299575B2 (en) | 2014-03-17 | 2016-03-29 | Applied Materials, Inc. | Gas-phase tungsten etch |
US9564296B2 (en) | 2014-03-20 | 2017-02-07 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299538B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299537B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9837249B2 (en) | 2014-03-20 | 2017-12-05 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9136273B1 (en) | 2014-03-21 | 2015-09-15 | Applied Materials, Inc. | Flash gate air gap |
US9903020B2 (en) | 2014-03-31 | 2018-02-27 | Applied Materials, Inc. | Generation of compact alumina passivation layers on aluminum plasma equipment components |
US9885117B2 (en) | 2014-03-31 | 2018-02-06 | Applied Materials, Inc. | Conditioned semiconductor system parts |
US9269590B2 (en) | 2014-04-07 | 2016-02-23 | Applied Materials, Inc. | Spacer formation |
US9309598B2 (en) | 2014-05-28 | 2016-04-12 | Applied Materials, Inc. | Oxide and metal removal |
US10465294B2 (en) | 2014-05-28 | 2019-11-05 | Applied Materials, Inc. | Oxide and metal removal |
US9847289B2 (en) | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US9378969B2 (en) | 2014-06-19 | 2016-06-28 | Applied Materials, Inc. | Low temperature gas-phase carbon removal |
US9406523B2 (en) | 2014-06-19 | 2016-08-02 | Applied Materials, Inc. | Highly selective doped oxide removal method |
US9425058B2 (en) | 2014-07-24 | 2016-08-23 | Applied Materials, Inc. | Simplified litho-etch-litho-etch process |
US9378978B2 (en) | 2014-07-31 | 2016-06-28 | Applied Materials, Inc. | Integrated oxide recess and floating gate fin trimming |
US9159606B1 (en) | 2014-07-31 | 2015-10-13 | Applied Materials, Inc. | Metal air gap |
US9496167B2 (en) | 2014-07-31 | 2016-11-15 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9773695B2 (en) | 2014-07-31 | 2017-09-26 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9165786B1 (en) | 2014-08-05 | 2015-10-20 | Applied Materials, Inc. | Integrated oxide and nitride recess for better channel contact in 3D architectures |
US9659753B2 (en) | 2014-08-07 | 2017-05-23 | Applied Materials, Inc. | Grooved insulator to reduce leakage current |
US9553102B2 (en) | 2014-08-19 | 2017-01-24 | Applied Materials, Inc. | Tungsten separation |
US9355856B2 (en) | 2014-09-12 | 2016-05-31 | Applied Materials, Inc. | V trench dry etch |
US9368364B2 (en) | 2014-09-24 | 2016-06-14 | Applied Materials, Inc. | Silicon etch process with tunable selectivity to SiO2 and other materials |
US9478434B2 (en) | 2014-09-24 | 2016-10-25 | Applied Materials, Inc. | Chlorine-based hardmask removal |
US9355862B2 (en) | 2014-09-24 | 2016-05-31 | Applied Materials, Inc. | Fluorine-based hardmask removal |
US9837284B2 (en) | 2014-09-25 | 2017-12-05 | Applied Materials, Inc. | Oxide etch selectivity enhancement |
US9613822B2 (en) | 2014-09-25 | 2017-04-04 | Applied Materials, Inc. | Oxide etch selectivity enhancement |
US9478432B2 (en) | 2014-09-25 | 2016-10-25 | Applied Materials, Inc. | Silicon oxide selective removal |
US10490418B2 (en) | 2014-10-14 | 2019-11-26 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US10593523B2 (en) | 2014-10-14 | 2020-03-17 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US10796922B2 (en) | 2014-10-14 | 2020-10-06 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US10707061B2 (en) | 2014-10-14 | 2020-07-07 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US11239061B2 (en) | 2014-11-26 | 2022-02-01 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US11637002B2 (en) | 2014-11-26 | 2023-04-25 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US9299583B1 (en) | 2014-12-05 | 2016-03-29 | Applied Materials, Inc. | Aluminum oxide selective etch |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US9502258B2 (en) | 2014-12-23 | 2016-11-22 | Applied Materials, Inc. | Anisotropic gap etch |
US9343272B1 (en) | 2015-01-08 | 2016-05-17 | Applied Materials, Inc. | Self-aligned process |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US9373522B1 (en) | 2015-01-22 | 2016-06-21 | Applied Mateials, Inc. | Titanium nitride removal |
US9449846B2 (en) | 2015-01-28 | 2016-09-20 | Applied Materials, Inc. | Vertical gate separation |
US11594428B2 (en) | 2015-02-03 | 2023-02-28 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US10468285B2 (en) | 2015-02-03 | 2019-11-05 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US12009228B2 (en) | 2015-02-03 | 2024-06-11 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US10468276B2 (en) | 2015-08-06 | 2019-11-05 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US10607867B2 (en) | 2015-08-06 | 2020-03-31 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US10147620B2 (en) | 2015-08-06 | 2018-12-04 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US11158527B2 (en) | 2015-08-06 | 2021-10-26 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US10424463B2 (en) | 2015-08-07 | 2019-09-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US10424464B2 (en) | 2015-08-07 | 2019-09-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US11476093B2 (en) | 2015-08-27 | 2022-10-18 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US11735441B2 (en) | 2016-05-19 | 2023-08-22 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US12057329B2 (en) | 2016-06-29 | 2024-08-06 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US10224180B2 (en) | 2016-10-04 | 2019-03-05 | Applied Materials, Inc. | Chamber with flow-through source |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US10541113B2 (en) | 2016-10-04 | 2020-01-21 | Applied Materials, Inc. | Chamber with flow-through source |
US11049698B2 (en) | 2016-10-04 | 2021-06-29 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US9721789B1 (en) | 2016-10-04 | 2017-08-01 | Applied Materials, Inc. | Saving ion-damaged spacers |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US10319603B2 (en) | 2016-10-07 | 2019-06-11 | Applied Materials, Inc. | Selective SiN lateral recess |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10770346B2 (en) | 2016-11-11 | 2020-09-08 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10186428B2 (en) | 2016-11-11 | 2019-01-22 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US10600639B2 (en) | 2016-11-14 | 2020-03-24 | Applied Materials, Inc. | SiN spacer profile patterning |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10903052B2 (en) | 2017-02-03 | 2021-01-26 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10325923B2 (en) | 2017-02-08 | 2019-06-18 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10529737B2 (en) | 2017-02-08 | 2020-01-07 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11915950B2 (en) | 2017-05-17 | 2024-02-27 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US11361939B2 (en) | 2017-05-17 | 2022-06-14 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10497579B2 (en) | 2017-05-31 | 2019-12-03 | Applied Materials, Inc. | Water-free etching methods |
US10468267B2 (en) | 2017-05-31 | 2019-11-05 | Applied Materials, Inc. | Water-free etching methods |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US10593553B2 (en) | 2017-08-04 | 2020-03-17 | Applied Materials, Inc. | Germanium etching systems and methods |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US11101136B2 (en) | 2017-08-07 | 2021-08-24 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10910232B2 (en) | 2017-09-29 | 2021-02-02 | Samsung Display Co., Ltd. | Copper plasma etching method and manufacturing method of display panel |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10861676B2 (en) | 2018-01-08 | 2020-12-08 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10699921B2 (en) | 2018-02-15 | 2020-06-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10615047B2 (en) | 2018-02-28 | 2020-04-07 | Applied Materials, Inc. | Systems and methods to form airgaps |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US11004689B2 (en) | 2018-03-12 | 2021-05-11 | Applied Materials, Inc. | Thermal silicon etch |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
Also Published As
Publication number | Publication date |
---|---|
US6787446B2 (en) | 2004-09-07 |
US20030032284A1 (en) | 2003-02-13 |
JP3914452B2 (en) | 2007-05-16 |
US20050026424A1 (en) | 2005-02-03 |
JP2003124200A (en) | 2003-04-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6787446B2 (en) | Fabrication method of semiconductor integrated circuit device | |
JP4881895B2 (en) | Manufacturing method of semiconductor integrated circuit device | |
US7132369B2 (en) | Method of forming a low-K dual damascene interconnect structure | |
US5904566A (en) | Reactive ion etch method for forming vias through nitrogenated silicon oxide layers | |
TWI495010B (en) | Sidewall and chamfer protection during hard mask removal for interconnect patterning | |
US6797633B2 (en) | In-situ plasma ash/treatment after via etch of low-k films for poison-free dual damascene trench patterning | |
US20060286794A1 (en) | Stacked structure for forming damascene structure, method of fabricating the stacked structure, and damascene process | |
US6930056B1 (en) | Plasma treatment of low dielectric constant dielectric material to form structures useful in formation of metal interconnects and/or filled vias for integrated circuit structure | |
EP1233449A2 (en) | A method of fabricating a semiconductor device | |
JP2005268312A (en) | Resist removing method and semiconductor device manufactured using same | |
US6355572B1 (en) | Method of dry etching organic SOG film | |
US7129171B2 (en) | Selective oxygen-free etching process for barrier materials | |
JP2003124189A (en) | Method of manufacturing semiconductor device | |
US10002790B2 (en) | Mechanisms for forming semiconductor device structure with feature opening | |
JP2002009058A (en) | Etching method | |
US6451673B1 (en) | Carrier gas modification for preservation of mask layer during plasma etching | |
JP4173454B2 (en) | Manufacturing method of semiconductor integrated circuit device | |
JP4891018B2 (en) | Manufacturing method of semiconductor integrated circuit device | |
US6489238B1 (en) | Method to reduce photoresist contamination from silicon carbide films | |
US7476626B2 (en) | Etch stop layer for a metallization layer with enhanced etch selectivity and hermeticity | |
US7041592B2 (en) | Method for forming a metal interconnection layer of a semiconductor device using a modified dual damascene process | |
JP2003332340A (en) | Manufacturing method of semiconductor device | |
JP2005303191A (en) | Method for manufacturing semiconductor device | |
JP2008085297A (en) | Method of manufacturing semiconductor device | |
WO2004053978A1 (en) | Method for cleaning a metal surface by a dry-etching step |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |