Nothing Special   »   [go: up one dir, main page]

US20060063497A1 - Feedback compensation detector for a direct conversion transmitter - Google Patents

Feedback compensation detector for a direct conversion transmitter Download PDF

Info

Publication number
US20060063497A1
US20060063497A1 US11/274,581 US27458105A US2006063497A1 US 20060063497 A1 US20060063497 A1 US 20060063497A1 US 27458105 A US27458105 A US 27458105A US 2006063497 A1 US2006063497 A1 US 2006063497A1
Authority
US
United States
Prior art keywords
signal
impairment
coupled
direct
baseband
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/274,581
Inventor
Jorgen Nielsen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Malikie Innovations Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/274,581 priority Critical patent/US20060063497A1/en
Publication of US20060063497A1 publication Critical patent/US20060063497A1/en
Priority to US12/494,835 priority patent/US7725087B2/en
Priority to US12/785,607 priority patent/US8219044B2/en
Priority to US13/491,945 priority patent/US8526896B2/en
Assigned to BLACKBERRY LIMITED reassignment BLACKBERRY LIMITED CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: RESEARCH IN MOTION LIMITED
Assigned to MALIKIE INNOVATIONS LIMITED reassignment MALIKIE INNOVATIONS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BLACKBERRY LIMITED
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03CMODULATION
    • H03C3/00Angle modulation
    • H03C3/38Angle modulation by converting amplitude modulation to angle modulation
    • H03C3/40Angle modulation by converting amplitude modulation to angle modulation using two signal paths the outputs of which have a predetermined phase difference and at least one output being amplitude-modulated
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B1/0475Circuits with means for limiting noise, interference or distortion
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/30Circuits for homodyne or synchrodyne receivers

Definitions

  • a feedback compensation detector for a direct conversion transmitter is provided that is particularly well-suited for use in a Quadrature Amplitude Modulated (QAM) transmitter, but may also provide utility in any transmitter that uses sufficiently independent modulation on the two quadrature axes (I and Q), such as a Code Division Multiple Access (CDMA) transmitter, a Wideband Direct Sequence CDMA (WCDMA) transmitter, or a Global System for Mobile Communications (GSM) transmitter.
  • CDMA Code Division Multiple Access
  • WCDMA Wideband Direct Sequence CDMA
  • GSM Global System for Mobile Communications
  • Direct conversion transmitters are known.
  • baseband in-phase (I) and quadrature-phase (Q) digital signals are converted to analog signals, filtered, amplified and modulated to form an analog baseband signal.
  • the analog baseband signal is then converted to a radio frequency (RF) signal at a carrier frequency, amplified, filtered, and transmitted via an antenna.
  • RF radio frequency
  • a feedback compensation detector for a direct conversion transmitter includes a baseband processor, a direct up-converter, an antenna, and an impairment detection and compensation feedback circuit.
  • the baseband processor generates an in-phase (I) baseband signal and a quadrature-phase (Q) baseband signal.
  • the direct up-converter is coupled to the baseband processor, and combines the I and Q baseband signals with an RF carrier signal to generate an RF output signal.
  • the antenna is coupled to the direct up-converter, and transmits the RF output signal.
  • the impairment detection and compensation feedback circuit is coupled to the RF output signal and the I and Q baseband signals.
  • the impairment detection and compensation feedback circuit down-converts the RF output signal to generate an intermediate frequency (IF) signal, measures as least one signal impairment in the IF signal, and pre-distorts the I and Q baseband signals to compensate for the measured signal impairment.
  • IF intermediate frequency
  • FIG. 1 is a block diagram of a direct up-conversion transmitter chain with an impairment compensation feedback path
  • FIG. 2 is a more detailed block diagram of the direct up-converter shown in FIG. 1 ;
  • FIG. 3 is a block diagram of the direct up-conversion transmitter chain shown in FIG. 1 with a more detailed illustration of the impairment detector;
  • FIG. 4 is a more detailed block diagram of the impairment compensator shown in FIG. 1 ;
  • FIG. 5 is a block diagram of a timing estimator circuit for estimating the in-phase (I) component delay, T ie , shown in FIG. 4 ;
  • FIG. 6 is a block diagram of a direct up-conversion transmitter chain having an automatic gain control (AGC) correction loop in the impairment compensation feedback path;
  • AGC automatic gain control
  • FIG. 7 is a block diagram of a direct up-conversion transmitter chain having a local oscillator (LO) leakage nulling loop in the impairment compensation feedback path;
  • LO local oscillator
  • FIG. 8 is a block diagram of a direct up-conversion transmitter chain having a quadrature imbalance compensation loop in the impairment compensation feedback path;
  • FIG. 9 is a block diagram of a direct up-conversion transmitter chain having a differential timing error compensation loop in the impairment compensation feedback path;
  • FIG. 10 is a block diagram of an exemplary temperature and supply voltage compensation circuit for the impairment detector shown in FIGS. 1, 3 , and 6 - 9 ;
  • FIG. 11 is a flow diagram of a method for iteratively estimating the values of the ambient temperature T and battery supply voltage V d shown in FIG. 10 ;
  • FIG. 12 is a flow diagram illustrating an exemplary method for operating the feedback compensation detector described above with reference to FIGS. 1-9 .
  • FIG. 1 is a block diagram of a direct up-conversion transmitter chain 100 with an impairment compensation feedback path.
  • the transmitter chain 100 includes a baseband processor 110 , an impairment compensator 112 , a direct up-converter 114 , and an impairment detector 116 .
  • the baseband processor 110 may, for example, be a digital signal processor (DSP), a central processing unit (CPU), or some other type of processing device or logic circuitry.
  • the transmitter chain also includes a pair of digital-to-analog converters DACs 118 , a frequency synthesizer 120 , a band pass filter 122 , and an antenna 124 .
  • the impairment detector 116 measures signal impairments in the direct up-converter output 121 , and generates a feedback signal 126 that is coupled to the impairment compensator 112 .
  • Exemplary signal impairments which may be detected by the impairment detector 116 are described below with reference to FIG. 3 .
  • the baseband processor 110 generates in-phase (I) and quadrature-phase (Q) digital baseband signals for RF transmission.
  • the I and Q baseband signals are modified prior to analog conversion by the impairment compensator 112 , as described below.
  • the modified baseband signals are then converted into the analog domain by the DACs 118 and are coupled to the direct up-converter 114 which combines the analog baseband signals with an RF carrier signal 119 from the frequency synthesizer 120 .
  • An exemplary direct up-converter 114 is described below with reference to FIG. 2 .
  • the RF output signal 121 from the direct up-converter 114 is filtered by the band pass filter 122 , and is transmitted by the antenna 124 .
  • the RF output signal 121 is coupled to the impairment detector 116 which measures signal impairments, as described below, and generates the feedback signal 126 that is coupled to the impairment compensator 112 .
  • the feedback signal 126 is used by the impairment compensator 112 to pre-distort the I and Q baseband signals such that the pre-distortion cancels any actual distortion caused by impairments in the direct up-converter 114 .
  • FIG. 2 is a more detailed block diagram 200 of the direct up-converter 114 shown in FIG. 1 .
  • the direct up-converter 114 includes a pair of low pass filters 202 , a pair of amplifiers 204 , a quadrature up-converter 206 , an automatic gain control (AGC) amplifier 208 , a band pass filter 210 , and a power amplifier (PA) 212 .
  • AGC automatic gain control
  • PA power amplifier
  • the analog I and Q baseband signals from the DACs 118 are received as inputs to the direct up-converter 114 .
  • the I and Q inputs are then filtered by the pair of low pass filters 202 , amplified by the pair of amplifiers 204 , and coupled as inputs to the quadrature up-converter 206 .
  • the quadrature up-converter 206 also receives a carrier signal (F 1 ) from the frequency synthesizer 120 , and combines the analog baseband signals with the carrier signal (F 1 ) to generate a radio frequency (RF) signal having a carrier frequency of F 1 .
  • the RF signal is amplified by the AGC amplifier 208 in order to provide the necessary gain to drive the power amplifier (PA) 212 .
  • the PA 212 further amplifies the RF signal to generate the RF output signal 121 .
  • FIG. 3 is a block diagram 300 of the direct up-conversion transmitter chain 100 shown in FIG. 1 with a more detailed illustration of the impairment detector 116 .
  • the impairment detector 116 includes a variable attenuator 302 , a down-conversion mixer 304 , a band pass filter 306 , an analog-to-digital (A/D) converter 308 , and a impairment detector processor 310 .
  • the impairment detector processor 310 may, for example, be a digital signal processor (DSP), a central processing unit (CPU), or some other type of processing device or logic circuitry. In one embodiment, the processing functions of the impairment detector processor 310 and the baseband processor 110 described above may be performed by the same processing device.
  • DSP digital signal processor
  • CPU central processing unit
  • the RF output signal 121 from the direct up-converter 114 is sampled by the variable attenuator 302 which reduces the gain of the signal 121 to an appropriate power range for the down-conversion mixer 304 .
  • the output from the variable attenuator 302 is coupled to the down-conversion mixer 304 along with a local oscillator (LO) signal 303 generated by the frequency synthesizer 120 , which has a different frequency (F 2 ) than the frequency (F 1 ) of the RF carrier signal 119 .
  • the intermediate frequency (IF) output of the down-conversion mixer 304 thus has a center frequency that is substantially equal to the difference between the frequencies of the LO signal 303 and the RF carrier signal 119 (F 1 -F 2 ).
  • the band pass filter 306 is centered at the intermediate frequency (F 1 -F 2 ), and filters the IF output to a pre-determined passband to generate an analog impairment signal z(t), where z is a time domain function and t is time.
  • the analog impairment signal z(t) is sampled by the A/D converter 308 , and the resulting digital signal is coupled to the impairment detector processor 310 and may also be stored in a memory device, such as a buffer memory, via the processor 310 .
  • the impairment detector processor 310 is configured to estimate one or more impairments present in the RF signal 121 .
  • the impairment detector processor 310 may be configured to estimate the overall gain of the up-converter chain 100 , a leakage component from the LO signal 303 , a phase or amplitude imbalance in the quadrature up-converter 206 , a differential delay between the I and Q baseband channels, or some other signal impairment.
  • the feedback signal 126 from the impairment detector 116 is generated by the impairment detector processor 310 based on the impairments detected in the RF signal 121 and is applied to the I and Q baseband signals in the impairment compensator 112 .
  • the impairment detector processor 310 generates an attenuation control signal 312 that is fed back to control the negative gain applied by the variable attenuator 302 .
  • FIG. 4 is a more detailed block diagram 400 of the impairment compensator 112 shown in FIG. 1 .
  • the impairment compensator 112 includes in-phase and quadrature-phase delay compensation blocks 402 , 404 , in-phase and quadrature-phase bias compensation adders 406 , 408 , a linear compensation block 410 , and in-phase and quadrature-phase gain multipliers 412 , 414 . Also illustrated are the in-phase (I) and quadrature-phase (Q) digital baseband signals from the baseband processor 110 , denoted in the time domain as g i (t) and g q (t) respectively.
  • the in-phase and quadrature-phase baseband signals g i (t) and g q (t) are advanced by estimated I and Q component delay values, T ie and T qe , in the delay compensation blocks 402 , 404 .
  • the estimated I and Q component delay values T ie and T qe compensate for I and Q component delays from the transmitter chain 100 , and are received as inputs from the impairment detector 116 .
  • An exemplary method for estimating the I and Q component delay values, T ie and T qe is described below with reference to FIG. 5 .
  • the in-phase and quadrature-phase outputs from the delay compensation blocks 402 , 404 are coupled as positive inputs to the in-phase and quadrature-phase bias compensation adders 406 , 408 .
  • estimated in-phase and quadrature-phase bias offset values, b ie and b qe derived by the impairment detector 116 , are coupled as negative inputs to the in-phase and quadrature-phase bias compensation adders 406 , 408 .
  • the bais offset values, b ie and b qe compensate for direct-current (DC) bias caused, for example, by leakage of the LO signal 303 in the RF output signal 121 (see FIG. 3 ).
  • An exemplary method for estimating the bias offset values, b ie and b qe is described below.
  • the in-phase and quadrature-phase outputs from the bias compensation adders 406 , 408 are coupled as inputs to the linear compensation block 410 along with estimated phase and amplitude imbalance parameters, e e and f e , calculated by the impairment detector 116 .
  • the linear compensation block 410 uses the estimated phase and amplitude imbalance parameters, e e and f e , the linear compensation block 410 applies an inverse model of the phase and amplitude imbalance in the quadrature up-converter 206 , and outputs balanced in-phase and quadrature-phase signal components.
  • An exemplary method for estimating the phase and amplitude imbalance parameters, e e and f e is described below.
  • the balanced outputs from the linear compensation block 410 are coupled as inputs to the in-phase and quadrature-phase gain multipliers 412 , 414 .
  • a scaling factor, G des /G oe which adjusts the in-phase and quadrature-phase signals to compensate for gain imbalances.
  • the numerator of the scaling factor, G des represents the desired gain for the transmitter chain 100
  • the denominator, G oe is the estimated actual gain.
  • the desired gain G des is pre-selected according to the desired characteristics of the transmitter chain 100 .
  • the estimated actual gain G oe may be calculated by the impairment detector 116 , as described below.
  • the in-phase and quadrature-phase outputs from the gain multipliers 412 , 414 are coupled to the DACs 118 , as described above with reference to FIG. 1 .
  • the impairment detector 112 may be implemented as a software application executing on the baseband processor 110 or on some other processing device.
  • FIG. 5 is a block diagram 500 of a timing estimator circuit for estimating the I component delay, T ie , shown in FIG. 4 .
  • the timing estimator circuit 500 may, for example, be implemented by the impairment detector processor 310 , and includes a first mixer 502 , a second mixer 504 , and an integrator 506 .
  • the analog impairment signal z(t), described above with reference to FIG. 3 is coupled as an input to the first mixer 502 along with a delayed in-phase baseband signal g i (t-T ie ) 508 .
  • the delayed in-phase baseband signal g i (t-T ie ) 508 is delayed by an estimated value for the I component delay T ie .
  • the output from the first mixer 504 is then coupled as an input to the second mixer 504 along with a sampling phase adjustment parameter 510 .
  • the sampling phase adjustment parameter 510 may be calculated as: cos(2 ⁇ (F 1 -F 2 )t+p); where (F 1 -F 2 ) is the frequency of the IF output from the down-conversion mixer 304 shown in FIG.
  • the output from the second mixer 504 is fed into the integrator 506 , which integrates the signal over a sampling epoch (M/(F 1 -F 2 )) to produce an output signal (Y) 512 , where M is an integer parameter corresponding to the number of integration cycles.
  • the estimated I component delay, T ie is calculated by varying the values of T ie and p until a maximum value is obtained for the timing estimator output (Y) 512 .
  • the maximum value for Y may be approximated, for example, by calculating Y 512 over a pre-determined range of the variables T ie and p.
  • the value of T ie that results in the maximum timing estimator output (Y) 512 is an estimate of the total in-phase component delay.
  • the estimated Q component delay, T iq may be calculated using a timing estimator circuit similar to the circuit 500 shown in FIG. 5 in which the delayed in-phase baseband signal (g i (t-T ie )) is replaced with a delayed quadrature-phase baseband signal (g q (t-T iq )).
  • the linear compensation block 410 uses the phase and amplitude parameters e e and f e to compensate for phase and amplitude imbalance in the quadrature up-converter 206 , and the in-phase and quadrature-phase gain multipliers 412 , 414 use the scaling factor G des /G oe to balance the gain.
  • the phase and amplitude parameters e e and f e and the overall gain G oe may be estimated from the analog impairment signal z(t) described above with reference to FIG. 3 .
  • the subscript “e” or “est” as used within this application denotes that the value for the given parameter is an estimated value.
  • ⁇ g ieq ⁇ ( t ) g i ⁇ ( t - T i ) + b i ;
  • g qeq ⁇ ( t ) g q ⁇ ( t - T q ) + b q ;
  • C ⁇ ( t ) cos ⁇ ( 2 ⁇ ⁇ ⁇ ( F 1 - F 2 ) ⁇ t ) ;
  • S ⁇ ( t ) sin ⁇
  • the matrix coefficients ⁇ a, b, c, d ⁇ represent the model of the impaired quadrature up-converter with a random start phase ⁇ o , and may be estimated by sampling z(t).
  • T i and T q since the I and Q time delays, T i and T q , are independent of other impairments, they may be assumed to be equal to zero (0) for the purposes of estimating the phase, amplitude, and gain imbalance parameters, e e , f e , and G oe .
  • g i (t) and g q (t) are independent random processes with zero mean.
  • the in-phase and quadrature-phase delay compensation blocks 402 , 404 offset the I and Q baseband signals by in-phase and quadrature-phase bias parameters b ie and b qe .
  • the bias parameters, b ie and b qe may be estimated from the analog impairment signal z(t) independently of the other impairment parameters e e , f e , and G oe .
  • FIG. 6 is a block diagram of a direct up-conversion transmitter chain 600 having an automatic gain control (AGC) correction loop in the impairment compensation feedback path.
  • This transmitter chain 600 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5 , except the feedback path includes a comparator 602 , a mixer 604 , and a gain correction loop 606 .
  • the AGC loop compensates for errors in the AGC amplifier 208 described above with reference to FIG. 2 .
  • the comparator 602 has a positive input coupled to the estimated gain G oe from the impairment detector 116 and a negative input coupled to the pre-selected desired gain G des .
  • the comparator 602 subtracts the desired gain G des from the estimated gain G oe to generate a comparator output that is coupled as an input to the mixer 604 .
  • the mixer 604 applies a pre-selected gain coefficient K G to the comparator output, and generates a mixer output that is coupled as an input to the gain correction loop 606 .
  • the gain-compensated output, G comp , from the AGC correction loop 606 is coupled as the inputs to the gain multipliers 412 , 414 in the impairment compensator 112 , as described above with reference to FIG. 4 .
  • G comp The gain-compensated output, from the AGC correction loop 606 is coupled as the inputs to the gain multipliers 412 , 414 in the impairment compensator 112 , as described above with reference to FIG. 4 .
  • the impairment compensator 112 illustrated in FIG. 6 has been simplified to show only the gain multipliers 412 , 414 , the impairment compensator 112 may include the additional elements described above with reference to FIG. 4 .
  • FIG. 7 is a block diagram of a direct up-conversion transmitter chain 700 having a local oscillator (LO) leakage nulling loop 702 in the impairment compensation feedback path.
  • This transmitter chain 700 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5 , except for the inclusion of the LO leakage nulling loop 702 in the feedback path.
  • the LO leakage nulling loop 702 corrects for corruption of the RF signal 121 caused by the LO signal 303 .
  • the LO signal 303 may be suppressed in the RF signal 121 by nulling the DC bias parameters b ie and b qe .
  • the compensated in-phase and quadrature-phase bias offset parameters, b icomp and b qcomp are coupled as inputs to the in-phase and quadrature-phase bias compensation adders 406 , 408 , as described above with reference to FIG. 4 .
  • the impairment compensator 112 illustrated in FIG. 7 has been simplified to show only the bias compensation adders 406 , 408 , the impairment compensator 112 may include the additional elements described above with reference to FIG. 4 .
  • FIG. 8 is a block diagram of a direct up-conversion transmitter chain 800 having a quadrature imbalance compensation loop 802 in the impairment compensation feedback path.
  • This transmitter chain 800 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5 , except for the inclusion of the quadrature imbalance compensation loop 802 in the feedback path.
  • the quadrature imbalance compensation loop 802 further compensates for phase and amplitude imbalance in the quadrature up-converter 206 .
  • phase and gain imbalance of the quadrature up-converter 206 is represented by the phase and amplitude parameters “e” and “f” as described above.
  • the quadrature imbalance compensation loop 802 applies a pre-selected quadrature balancing coefficient K Q to calculate the desired compensation variables, e comp and f comp .
  • the desired compensation variables, e comp and f comp are coupled as inputs to the linear compensation block 410 of the impairment compensator 112 , as described above with reference to FIG. 4 . It should be understood, that although the impairment compensator 112 illustrated in FIG. 8 has been simplified to show only the linear compensation block 410 , the impairment compensator 112 may include the additional elements described above with reference to FIG. 4 .
  • FIG. 9 is a block diagram of a direct up-conversion transmitter chain 900 having a differential timing error compensation loop 902 in the impairment compensation feedback path.
  • This transmitter chain 900 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5 , except for the inclusion of the differential timing error compensation loop 902 in the feedback path.
  • the differential timing error compensation loop 902 adjusts the I and Q component delays, T ie and T qe , to compensate for dynamic changes in the up-converter channel delays.
  • the differential timing error compensation loop 902 receives the in-phase and quadrature-phase component delays, T ie and T qe , estimated by the impairment detector 116 as described above, and applies a pre-selected timing adjustment coefficient K T to generate compensated in-phase and quadrature-phase component delays, T qc and T ic .
  • the compensated component delays, T qc and T ic are coupled as inputs to the in-phase and quadrature-phase delay compensation blocks 402 , 404 in the impairment compensator 112 , as described above with reference to FIG. 4 .
  • the impairment compensator 112 illustrated in FIG. 9 has been simplified to show only the delay compensation blocks 402 , 404 , the impairment compensator 112 may include the additional elements described above with reference to FIG. 4 .
  • FIG. 10 is a block diagram of an exemplary temperature and supply voltage compensation circuit 1000 for the impairment detector 116 shown in FIGS. 1, 3 , and 6 - 9 .
  • Portions of the impairment detector 116 described above may be sensitive to fluctuations in temperature and supply voltage.
  • These temperature and supply voltage sensitive components may, for example, include the variable attenuator 302 , the down-conversion mixer 304 and the A/D converter 308 described above with reference to FIG. 3 .
  • These and any other temperature and/or voltage sensitive components are represented in FIG. 10 by the RF and IF component block 1010 .
  • the temperature and supply voltage compensation circuit 1000 also includes a band gap voltage reference 1020 , a temperature sensor 1030 , a multiplexer 1040 , a first analog-to-digital (A/D) converter 1050 , a processor 310 , and a second analog-to-digital (A/D) converter 1070 .
  • the temperature sensor 1030 may, for example, be a device that is sensitive to temperature and has a repeatable response and negligible hysteresis, such as a diode detector.
  • the processor 310 may, for example, be the impairment detector processor 310 described above with reference to FIG. 3 .
  • the band gap voltage reference 1020 generates a reference voltage V ref . Since the band gap voltage reference 1020 is not ideal, however, the reference voltage is a function of the ambient temperature T and the battery supply voltage V d .
  • the temperature sensor 1030 generates a temperature sensor voltage, V temp , which is proportional to the ambient temperature T. Since the temperature sensor 1030 is not ideal, however, its output, V temp , is also a function of the battery supply voltage V d .
  • the multiplexer 1040 is coupled to the reference voltage V ref , the temperature sensor voltage V temp , and the battery supply voltage V d .
  • the multiplexer 1040 also receives a control input 1045 from the processor 310 which selects either V temp or V d as a selected input to the multiplexer 1040 .
  • the selected analog ratio output, R temp or R vd is sampled by the first A/D converter 1050 and coupled as an input to the processor 310 .
  • the processor 310 may, for example, alternate between selecting V temp and V d as the selected input to the multiplexer 1040 in order to generate alternating sampled R temp and R vd inputs to the processor 310 .
  • the analog intermediate frequency (IF) signal generated by the temperature and supply voltage sensitive components 1010 in the impairment detector is sampled by the second A/D converter 1070 and coupled as an additional input to the processor 310 .
  • the processor 310 uses the sampled ratios, R temp and R vd , to estimate the actual ambient temperature T and supply voltage V d (the estimated values of T and V d are designated herein as T est and V dest respectively).
  • T est and V dest the estimated values of T and V d are designated herein as T est and V dest respectively.
  • a method for estimating the values of T and V d is described below with reference to FIG. 11 .
  • the estimated temperature and supply voltage values, T est and V dest are used to estimate the overall gain G(T est , V dest ) of the analog portion of the impairment detector 116 , which is a function of both the ambient temperature T and the supply voltage V d .
  • the processor 310 compensates for temperature- and supply voltage-related impairments in the analog IF signal by correcting one or more of the parameters in the feedback signal 126 described above. For instance, temperature- and supply voltage-related corrections in the analog IF signal may be implemented by adjusting the estimated gain G oe , described above with reference to FIGS. 4 and 6 , by a factor of G(T est , V dest ).
  • FIG. 11 is a flow diagram that illustrates a method 1100 for iteratively estimating the values of the ambient temperature T and battery supply voltage V d shown in FIG. 10 .
  • the method 1100 may, for example, be performed by the processor 310 described above with reference to FIG. 10 .
  • the method 1100 begins in step 1110 .
  • step 1120 the voltage value of the reference voltage output V ref from the band gap voltage reference 1020 is estimated.
  • the initial values of T est and V dest may be pre-selected or otherwise initialized, and therefore should be in error. In successive iterations of the method 1100 , however, the values of T est and V dest should converge on their respective actual values, and thus the estimated value of V ref should also converge on its actual value.
  • step 1130 the estimated value of the battery supply voltage, V dest , is calculated.
  • step 1160 the estimated values, V dest and T est , for the ambient temperature T and supply voltage V d are examined to determine if the values have sufficiently converged with their respective actual values.
  • This step 1160 may be performed, for example, by saving the values of V dest and T est to a memory device at each iteration of the method 1100 , and comparing the current values with stored values.
  • the estimated values, V dest and T est may be deemed to have sufficiently converged when the difference between values calculated at successive iterations reaches a pre-selected value. If it is determined in step 1160 that either of the estimated values, V dest or T est , has not sufficiently converged with its actual value, then the method repeats at step 1120 . Otherwise, the method 1100 ends at step 1170 .
  • FIG. 12 is a flow diagram illustrating an exemplary method 1200 for operating the feedback compensation detector described above with reference to FIGS. 1-9 .
  • the method begins in step 1210 .
  • step 1220 the in-phase and quadrature-phase component delays T i and T q are estimated, as described above with reference to FIG. 5 .
  • steps 1230 - 1250 the matrix coefficients ⁇ a, b, c, d ⁇ , the phase, amplitude and gain imbalances (e e , f e , and G oe ), and the bias offset values (b ie and b qe ) are estimated, as described above with reference to FIG. 4 .
  • step 1260 the I and Q baseband signals are compensated using one or more of the estimated impairment parameters, as described above with reference to FIGS. 4-9 . If control loops, such as those described above with reference to FIGS. 6-9 , are utilized in the I and Q baseband signal compensation step 1260 , then the method 1280 may repeat at step 1270 . Otherwise, the method 1200 ends at step 1280 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Transmitters (AREA)
  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
  • Amplifiers (AREA)

Abstract

A feedback compensation detector for a direct conversion transmitter includes a baseband processor, a direct up-converter, an antenna, and an impairment detection and compensation feedback circuit. The baseband processor generates an in-phase (I) baseband signal and a quadrature-phase (Q) baseband signal. The direct up-converter is coupled to the baseband processor, and combines the I and Q baseband signals with an RF carrier signal to generate an RF output signal. The antenna is coupled to the direct up-converter, and transmits the RF output signal. The impairment detection and compensation feedback circuit is coupled to the RF output signal and the I and Q baseband signals. The impairment detection and compensation feedback circuit down-converts the RF output signal to generate an intermediate frequency (IF) signal, measures as least one signal impairment in the IF signal, and pre-distorts the I and Q baseband signals to compensate for the measured signal impairment.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a continuation of U.S. application Ser. No. 10/145,930, filed on May 15, 2002, which claims priority from and is related to the following prior application: Feedback Compensation Detector For A Direct Conversion Transmitter And Method Of Operating Same, U.S. Provisional Application No. 60/291,239, filed May 15, 2001. These prior applications, including the entirety of the written descriptions and drawing figures, are hereby incorporated into the present application by reference.
  • FIELD OF THE INVENTION
  • This application relates generally to the field of radio frequency (RF) signal transmission. More specifically, a feedback compensation detector for a direct conversion transmitter is provided that is particularly well-suited for use in a Quadrature Amplitude Modulated (QAM) transmitter, but may also provide utility in any transmitter that uses sufficiently independent modulation on the two quadrature axes (I and Q), such as a Code Division Multiple Access (CDMA) transmitter, a Wideband Direct Sequence CDMA (WCDMA) transmitter, or a Global System for Mobile Communications (GSM) transmitter.
  • BACKGROUND OF THE INVENTION
  • Direct conversion transmitters are known. In a typical direct conversion transmitter chain, baseband in-phase (I) and quadrature-phase (Q) digital signals are converted to analog signals, filtered, amplified and modulated to form an analog baseband signal. The analog baseband signal is then converted to a radio frequency (RF) signal at a carrier frequency, amplified, filtered, and transmitted via an antenna. Such transmitter chains, however, typically propagate signal impairments which are often resultant from channel delays, imbalances, and other signal distortions occurring within the transmitter chain.
  • SUMMARY
  • A feedback compensation detector for a direct conversion transmitter includes a baseband processor, a direct up-converter, an antenna, and an impairment detection and compensation feedback circuit. The baseband processor generates an in-phase (I) baseband signal and a quadrature-phase (Q) baseband signal. The direct up-converter is coupled to the baseband processor, and combines the I and Q baseband signals with an RF carrier signal to generate an RF output signal. The antenna is coupled to the direct up-converter, and transmits the RF output signal. The impairment detection and compensation feedback circuit is coupled to the RF output signal and the I and Q baseband signals. The impairment detection and compensation feedback circuit down-converts the RF output signal to generate an intermediate frequency (IF) signal, measures as least one signal impairment in the IF signal, and pre-distorts the I and Q baseband signals to compensate for the measured signal impairment.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram of a direct up-conversion transmitter chain with an impairment compensation feedback path;
  • FIG. 2 is a more detailed block diagram of the direct up-converter shown in FIG. 1;
  • FIG. 3 is a block diagram of the direct up-conversion transmitter chain shown in FIG. 1 with a more detailed illustration of the impairment detector;
  • FIG. 4 is a more detailed block diagram of the impairment compensator shown in FIG. 1;
  • FIG. 5 is a block diagram of a timing estimator circuit for estimating the in-phase (I) component delay, Tie, shown in FIG. 4;
  • FIG. 6 is a block diagram of a direct up-conversion transmitter chain having an automatic gain control (AGC) correction loop in the impairment compensation feedback path;
  • FIG. 7 is a block diagram of a direct up-conversion transmitter chain having a local oscillator (LO) leakage nulling loop in the impairment compensation feedback path;
  • FIG. 8 is a block diagram of a direct up-conversion transmitter chain having a quadrature imbalance compensation loop in the impairment compensation feedback path;
  • FIG. 9 is a block diagram of a direct up-conversion transmitter chain having a differential timing error compensation loop in the impairment compensation feedback path;
  • FIG. 10 is a block diagram of an exemplary temperature and supply voltage compensation circuit for the impairment detector shown in FIGS. 1, 3, and 6-9;
  • FIG. 11 is a flow diagram of a method for iteratively estimating the values of the ambient temperature T and battery supply voltage Vd shown in FIG. 10; and
  • FIG. 12 is a flow diagram illustrating an exemplary method for operating the feedback compensation detector described above with reference to FIGS. 1-9.
  • DETAILED DESCRIPTION
  • Impairment Compensation Feedback Path
  • Referring now to the drawing figures, FIG. 1 is a block diagram of a direct up-conversion transmitter chain 100 with an impairment compensation feedback path. The transmitter chain 100 includes a baseband processor 110, an impairment compensator 112, a direct up-converter 114, and an impairment detector 116. The baseband processor 110 may, for example, be a digital signal processor (DSP), a central processing unit (CPU), or some other type of processing device or logic circuitry. The transmitter chain also includes a pair of digital-to-analog converters DACs 118, a frequency synthesizer 120, a band pass filter 122, and an antenna 124. Operationally, the impairment detector 116 measures signal impairments in the direct up-converter output 121, and generates a feedback signal 126 that is coupled to the impairment compensator 112. Exemplary signal impairments which may be detected by the impairment detector 116 are described below with reference to FIG. 3.
  • The baseband processor 110 generates in-phase (I) and quadrature-phase (Q) digital baseband signals for RF transmission. The I and Q baseband signals are modified prior to analog conversion by the impairment compensator 112, as described below. The modified baseband signals are then converted into the analog domain by the DACs 118 and are coupled to the direct up-converter 114 which combines the analog baseband signals with an RF carrier signal 119 from the frequency synthesizer 120. An exemplary direct up-converter 114 is described below with reference to FIG. 2. The RF output signal 121 from the direct up-converter 114 is filtered by the band pass filter 122, and is transmitted by the antenna 124. In addition, the RF output signal 121 is coupled to the impairment detector 116 which measures signal impairments, as described below, and generates the feedback signal 126 that is coupled to the impairment compensator 112. The feedback signal 126 is used by the impairment compensator 112 to pre-distort the I and Q baseband signals such that the pre-distortion cancels any actual distortion caused by impairments in the direct up-converter 114.
  • FIG. 2 is a more detailed block diagram 200 of the direct up-converter 114 shown in FIG. 1. The direct up-converter 114 includes a pair of low pass filters 202, a pair of amplifiers 204, a quadrature up-converter 206, an automatic gain control (AGC) amplifier 208, a band pass filter 210, and a power amplifier (PA) 212.
  • The analog I and Q baseband signals from the DACs 118 are received as inputs to the direct up-converter 114. The I and Q inputs are then filtered by the pair of low pass filters 202, amplified by the pair of amplifiers 204, and coupled as inputs to the quadrature up-converter 206. The quadrature up-converter 206 also receives a carrier signal (F1) from the frequency synthesizer 120, and combines the analog baseband signals with the carrier signal (F1) to generate a radio frequency (RF) signal having a carrier frequency of F1. The RF signal is amplified by the AGC amplifier 208 in order to provide the necessary gain to drive the power amplifier (PA) 212. The PA 212 further amplifies the RF signal to generate the RF output signal 121.
  • FIG. 3 is a block diagram 300 of the direct up-conversion transmitter chain 100 shown in FIG. 1 with a more detailed illustration of the impairment detector 116. The impairment detector 116 includes a variable attenuator 302, a down-conversion mixer 304, a band pass filter 306, an analog-to-digital (A/D) converter 308, and a impairment detector processor 310. The impairment detector processor 310 may, for example, be a digital signal processor (DSP), a central processing unit (CPU), or some other type of processing device or logic circuitry. In one embodiment, the processing functions of the impairment detector processor 310 and the baseband processor 110 described above may be performed by the same processing device.
  • The RF output signal 121 from the direct up-converter 114 is sampled by the variable attenuator 302 which reduces the gain of the signal 121 to an appropriate power range for the down-conversion mixer 304. The output from the variable attenuator 302 is coupled to the down-conversion mixer 304 along with a local oscillator (LO) signal 303 generated by the frequency synthesizer 120, which has a different frequency (F2) than the frequency (F1) of the RF carrier signal 119. The intermediate frequency (IF) output of the down-conversion mixer 304 thus has a center frequency that is substantially equal to the difference between the frequencies of the LO signal 303 and the RF carrier signal 119 (F1-F2).
  • The band pass filter 306 is centered at the intermediate frequency (F1-F2), and filters the IF output to a pre-determined passband to generate an analog impairment signal z(t), where z is a time domain function and t is time. The analog impairment signal z(t) is sampled by the A/D converter 308, and the resulting digital signal is coupled to the impairment detector processor 310 and may also be stored in a memory device, such as a buffer memory, via the processor 310.
  • The impairment detector processor 310 is configured to estimate one or more impairments present in the RF signal 121. For instance, the impairment detector processor 310 may be configured to estimate the overall gain of the up-converter chain 100, a leakage component from the LO signal 303, a phase or amplitude imbalance in the quadrature up-converter 206, a differential delay between the I and Q baseband channels, or some other signal impairment. The feedback signal 126 from the impairment detector 116 is generated by the impairment detector processor 310 based on the impairments detected in the RF signal 121 and is applied to the I and Q baseband signals in the impairment compensator 112. In addition, the impairment detector processor 310 generates an attenuation control signal 312 that is fed back to control the negative gain applied by the variable attenuator 302. The relationship between the operations of the impairment detector 116 and the impairment compensator 112, including the estimation of signal impairments by the impairment detector processor 310, is described below with reference to FIGS. 5-9.
  • FIG. 4 is a more detailed block diagram 400 of the impairment compensator 112 shown in FIG. 1. The impairment compensator 112 includes in-phase and quadrature-phase delay compensation blocks 402, 404, in-phase and quadrature-phase bias compensation adders 406, 408, a linear compensation block 410, and in-phase and quadrature- phase gain multipliers 412, 414. Also illustrated are the in-phase (I) and quadrature-phase (Q) digital baseband signals from the baseband processor 110, denoted in the time domain as gi(t) and gq(t) respectively.
  • The in-phase and quadrature-phase baseband signals gi(t) and gq(t) are advanced by estimated I and Q component delay values, Tie and Tqe, in the delay compensation blocks 402, 404. The estimated I and Q component delay values Tie and Tqe compensate for I and Q component delays from the transmitter chain 100, and are received as inputs from the impairment detector 116. An exemplary method for estimating the I and Q component delay values, Tie and Tqe, is described below with reference to FIG. 5.
  • The in-phase and quadrature-phase outputs from the delay compensation blocks 402, 404 are coupled as positive inputs to the in-phase and quadrature-phase bias compensation adders 406, 408. In addition, estimated in-phase and quadrature-phase bias offset values, bie and bqe, derived by the impairment detector 116, are coupled as negative inputs to the in-phase and quadrature-phase bias compensation adders 406, 408. The bais offset values, bie and bqe, compensate for direct-current (DC) bias caused, for example, by leakage of the LO signal 303 in the RF output signal 121 (see FIG. 3). An exemplary method for estimating the bias offset values, bie and bqe, is described below.
  • The in-phase and quadrature-phase outputs from the bias compensation adders 406, 408 are coupled as inputs to the linear compensation block 410 along with estimated phase and amplitude imbalance parameters, ee and fe, calculated by the impairment detector 116. Using the estimated phase and amplitude imbalance parameters, ee and fe, the linear compensation block 410 applies an inverse model of the phase and amplitude imbalance in the quadrature up-converter 206, and outputs balanced in-phase and quadrature-phase signal components. An exemplary method for estimating the phase and amplitude imbalance parameters, ee and fe, is described below.
  • The balanced outputs from the linear compensation block 410 are coupled as inputs to the in-phase and quadrature- phase gain multipliers 412, 414. Also coupled as inputs to the gain multipliers 412, 414 is a scaling factor, Gdes/Goe, which adjusts the in-phase and quadrature-phase signals to compensate for gain imbalances. The numerator of the scaling factor, Gdes, represents the desired gain for the transmitter chain 100, and the denominator, Goe, is the estimated actual gain. The desired gain Gdes is pre-selected according to the desired characteristics of the transmitter chain 100. The estimated actual gain Goe may be calculated by the impairment detector 116, as described below. The in-phase and quadrature-phase outputs from the gain multipliers 412, 414 are coupled to the DACs 118, as described above with reference to FIG. 1.
  • In one alternative embodiment, the impairment detector 112 may be implemented as a software application executing on the baseband processor 110 or on some other processing device.
  • Estimating I and Q Component Delays (Tie and Tge)
  • FIG. 5 is a block diagram 500 of a timing estimator circuit for estimating the I component delay, Tie, shown in FIG. 4. The timing estimator circuit 500 may, for example, be implemented by the impairment detector processor 310, and includes a first mixer 502, a second mixer 504, and an integrator 506.
  • The analog impairment signal z(t), described above with reference to FIG. 3, is coupled as an input to the first mixer 502 along with a delayed in-phase baseband signal gi(t-Tie) 508. The delayed in-phase baseband signal gi(t-Tie) 508 is delayed by an estimated value for the I component delay Tie. The output from the first mixer 504 is then coupled as an input to the second mixer 504 along with a sampling phase adjustment parameter 510. The sampling phase adjustment parameter 510 may be calculated as: cos(2π(F1-F2)t+p); where (F1-F2) is the frequency of the IF output from the down-conversion mixer 304 shown in FIG. 3, and p is a phase parameter. The output from the second mixer 504 is fed into the integrator 506, which integrates the signal over a sampling epoch (M/(F1-F2)) to produce an output signal (Y) 512, where M is an integer parameter corresponding to the number of integration cycles.
  • Operationally, the estimated I component delay, Tie, is calculated by varying the values of Tie and p until a maximum value is obtained for the timing estimator output (Y) 512. The maximum value for Y may be approximated, for example, by calculating Y 512 over a pre-determined range of the variables Tie and p. The value of Tie that results in the maximum timing estimator output (Y) 512 is an estimate of the total in-phase component delay.
  • The estimated Q component delay, Tiq, may be calculated using a timing estimator circuit similar to the circuit 500 shown in FIG. 5 in which the delayed in-phase baseband signal (gi(t-Tie)) is replaced with a delayed quadrature-phase baseband signal (gq(t-Tiq)).
  • Estimating Phase, Amplitude, and Gain Imbalance (ee, and Goe)
  • Referring again to FIG. 4, the linear compensation block 410 uses the phase and amplitude parameters ee and fe to compensate for phase and amplitude imbalance in the quadrature up-converter 206, and the in-phase and quadrature- phase gain multipliers 412, 414 use the scaling factor Gdes/Goe to balance the gain. The phase and amplitude parameters ee and fe and the overall gain Goe may be estimated from the analog impairment signal z(t) described above with reference to FIG. 3. The subscript “e” or “est” as used within this application denotes that the value for the given parameter is an estimated value.
  • The analog impairment signal z(t) may be expressed by the following equation: z ( t ) = ( C ( t ) a + S ( t ) c ) * g ieq ( t - T i ) + ( C ( t ) b + S ( t ) d ) * g qeq ( t - T q ) ; where : g ieq ( t ) = g i ( t - T i ) + b i ; g qeq ( t ) = g q ( t - T q ) + b q ; C ( t ) = cos ( 2 π ( F 1 - F 2 ) t ) ; S ( t ) = sin ( 2 π ( F1 - F2 ) t ) ; and [ a b c d ] = G o [ cos ( ϕ o ) sin ( ϕ o ) - sin ( ϕ o ) cos ( ϕ o ) ] [ 1 0 e f ] .
  • The matrix coefficients {a, b, c, d} represent the model of the impaired quadrature up-converter with a random start phase φo, and may be estimated by sampling z(t). In addition, since the I and Q time delays, Ti and Tq, are independent of other impairments, they may be assumed to be equal to zero (0) for the purposes of estimating the phase, amplitude, and gain imbalance parameters, ee, fe, and Goe.
  • Assume that z(t) is sampled such that z(n) is the sample of z(t) at t=nTs, where the value of n ranges from 0 to (N-1) and N=M(Ts(F1-F2))−1, and where M is an integer parameter corresponding to the number of integration cycles. Also assume that gi(t) and gq(t) are independent random processes with zero mean. Then, the matrix coefficients {a, b, c, d} may be estimated as follows: a e = n = 0 N - 1 z ( n ) C ( n ) g i ( n ) n = 0 N - 1 ( C ( n ) ) 2 ( g i ( n ) ) 2 ; b e = n = 0 N - 1 z ( n ) C ( n ) g q ( n ) n = 0 N - 1 ( C ( n ) ) 2 ( g q ( n ) ) 2 ; c e = n = 0 N - 1 z ( n ) S ( n ) g i ( n ) n = 0 N - 1 ( S ( n ) ) 2 ( g i ( n ) ) 2 ; and d e = n = 0 N - 1 z ( n ) S ( n ) g q ( n ) n = 0 N - 1 ( S ( n ) ) 2 ( g q ( n ) ) 2 .
  • The estimated matrix coefficients {ae, be, ce, de} may then be used to estimate the phase, amplitude, and gain imbalance parameters, ee, fe, and Goe, as follows: e e = d e c e + b e a e a e d e - c e b e ; f e = d e 2 + b e 2 a e d e - c e b e ; and G oe = a e d e - c e b e b e 2 + d e 2 .
    Estimating Bias Offset (bie and bqe)
  • With reference to FIG. 4, the in-phase and quadrature-phase delay compensation blocks 402, 404 offset the I and Q baseband signals by in-phase and quadrature-phase bias parameters bie and bqe. The bias parameters, bie and bqe, may be estimated from the analog impairment signal z(t) independently of the other impairment parameters ee, fe, and Goe. The analog impairment signal z(t) 126 may thus be expressed as: z ( t ) = [ cos ( ϕ ( t ) sin ( ϕ ( t ) ) ] G 0 [ 1 0 e f ] [ b i b q ] = [ C S ] [ a b c d ] [ b i b q ] ;
    such that:
    z(t)=(Ca+Sc)b i+(Cb+Sd)b q.
  • The term (Ca+Sc) may be regarded as a vector in the two-dimensional Hilbert space of C(t) and S(t), and an orthogonal vector to (Ca+Sc) is (Cc-Sa). Consequently<(Ca+Sc)(Cc-Sa)>=0, which allows the parameters bi and bq to be extracted from the equation. Thus estimates of bi and bq, denoted as bie and bqe, may be derived as: b ie = n = 0 N - 1 z ( n ) ( C ( n ) c e - S ( n ) a e ) n = 0 N - 1 ( C ( n ) c e - S ( n ) a e ) ( C ( n ) b e + S ( n ) d e ) = 2 n = 0 N - 1 z ( n ) ( C ( n ) c e - S ( n ) a e ) a e d e - b e c e ; and b qe = n = 0 N - 1 z ( n ) ( C ( n ) d e - S ( n ) b e ) a e d e - b e c e .
    Automatic Gain Control Correction Loop
  • FIG. 6 is a block diagram of a direct up-conversion transmitter chain 600 having an automatic gain control (AGC) correction loop in the impairment compensation feedback path. This transmitter chain 600 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5, except the feedback path includes a comparator 602, a mixer 604, and a gain correction loop 606. In operation, the AGC loop compensates for errors in the AGC amplifier 208 described above with reference to FIG. 2.
  • The comparator 602 has a positive input coupled to the estimated gain Goe from the impairment detector 116 and a negative input coupled to the pre-selected desired gain Gdes. The comparator 602 subtracts the desired gain Gdes from the estimated gain Goe to generate a comparator output that is coupled as an input to the mixer 604. The mixer 604 applies a pre-selected gain coefficient KG to the comparator output, and generates a mixer output that is coupled as an input to the gain correction loop 606. The gain correction loop 606 may, for example, be a first order correction loop that generates a gain-compensated output Gcomp that may be expressed by the equation: Gcomp=Gcomp−KG(Goe−Gdes). Accordingly, the speed at which the AGC correction loop 606 will track AGC errors may be increased by increasing the value of the gain coefficient KG.
  • The gain-compensated output, Gcomp, from the AGC correction loop 606 is coupled as the inputs to the gain multipliers 412, 414 in the impairment compensator 112, as described above with reference to FIG. 4. It should be understood, that although the impairment compensator 112 illustrated in FIG. 6 has been simplified to show only the gain multipliers 412, 414, the impairment compensator 112 may include the additional elements described above with reference to FIG. 4.
  • Local Oscillator Leakage Nulling Loop
  • FIG. 7 is a block diagram of a direct up-conversion transmitter chain 700 having a local oscillator (LO) leakage nulling loop 702 in the impairment compensation feedback path. This transmitter chain 700 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5, except for the inclusion of the LO leakage nulling loop 702 in the feedback path. In operation, the LO leakage nulling loop 702 corrects for corruption of the RF signal 121 caused by the LO signal 303.
  • The LO signal 303 may be suppressed in the RF signal 121 by nulling the DC bias parameters bie and bqe. The LO leakage nulling loop 702 accomplishes this by implementing a first order correction loop that applies a pre-selected bias coefficient Kb, and generates compensated in-phase and quadrature-phase bias offset parameters, bicomp and bqcomp, according to the equations:
    b icomp =b icomp −K b b ie; and
    b qcomp =b qcomp −K b b qe.
  • The compensated in-phase and quadrature-phase bias offset parameters, bicomp and bqcomp, are coupled as inputs to the in-phase and quadrature-phase bias compensation adders 406, 408, as described above with reference to FIG. 4. It should be understood, that although the impairment compensator 112 illustrated in FIG. 7 has been simplified to show only the bias compensation adders 406, 408, the impairment compensator 112 may include the additional elements described above with reference to FIG. 4.
  • Quadrature Imbalance Compensation Tracking Loop
  • FIG. 8 is a block diagram of a direct up-conversion transmitter chain 800 having a quadrature imbalance compensation loop 802 in the impairment compensation feedback path. This transmitter chain 800 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5, except for the inclusion of the quadrature imbalance compensation loop 802 in the feedback path. In operation, the quadrature imbalance compensation loop 802 further compensates for phase and amplitude imbalance in the quadrature up-converter 206.
  • The phase and gain imbalance of the quadrature up-converter 206 is represented by the phase and amplitude parameters “e” and “f” as described above. In order to compensate for phase and amplitude imbalance, the I and Q components of the baseband signal are multiplied by: [ 1 0 e f ] - 1 = [ 1 0 - e f 1 f ] = [ 1 0 e comp f comp ] ,
    where ecomp and fcomp are the desired compensation variables tracked by the quadrature imbalance compensation loop 802. If values of the phase and amplitude parameters, e and f, where known, then the desired compensation variables could be calculated according to the equations: e comp = - e f ; and f comp = 1 f .
  • Since the impairment detector 116 only calculates estimated phase and amplitude parameters, ee and fe, however, the quadrature imbalance compensation loop 802 applies a pre-selected quadrature balancing coefficient KQ to calculate the desired compensation variables, ecomp and fcomp. The quadrature imbalance compensation loop 802 may, for example, be a first order loop correction loop that generates the desired compensation variables, ecomp and fcomp, according to the following equations: e comp = e comp - K Q e e f e ; and f comp = f comp + K Q ( 1 f e - 1 ) .
  • The desired compensation variables, ecomp and fcomp, are coupled as inputs to the linear compensation block 410 of the impairment compensator 112, as described above with reference to FIG. 4. It should be understood, that although the impairment compensator 112 illustrated in FIG. 8 has been simplified to show only the linear compensation block 410, the impairment compensator 112 may include the additional elements described above with reference to FIG. 4.
  • Differential Timing Error Compensation Loop
  • FIG. 9 is a block diagram of a direct up-conversion transmitter chain 900 having a differential timing error compensation loop 902 in the impairment compensation feedback path. This transmitter chain 900 is similar to the transmitter chain 100 described above with reference to FIGS. 1-5, except for the inclusion of the differential timing error compensation loop 902 in the feedback path. In operation, the differential timing error compensation loop 902 adjusts the I and Q component delays, Tie and Tqe, to compensate for dynamic changes in the up-converter channel delays.
  • The differential timing error compensation loop 902 receives the in-phase and quadrature-phase component delays, Tie and Tqe, estimated by the impairment detector 116 as described above, and applies a pre-selected timing adjustment coefficient KT to generate compensated in-phase and quadrature-phase component delays, Tqc and Tic. The differential timing error compensation loop 902 may, for example, be implemented as a first order correction loop that generates the compensated component delays, Tqc and Tic, according to the following equations:
    Tic−Tic+KT(Tie−To); and
    Tqc=Tqc+KT(Tie−To),
    where To is a target common delay of the in-phase and quadrature-phase channels that is pre-selected such that the delay implemented by the impairment compensator 112 is always positive.
  • The compensated component delays, Tqc and Tic, are coupled as inputs to the in-phase and quadrature-phase delay compensation blocks 402, 404 in the impairment compensator 112, as described above with reference to FIG. 4. It should be understood, that although the impairment compensator 112 illustrated in FIG. 9 has been simplified to show only the delay compensation blocks 402, 404, the impairment compensator 112 may include the additional elements described above with reference to FIG. 4.
  • Detector Temperature and Supply Voltage Compensation
  • FIG. 10 is a block diagram of an exemplary temperature and supply voltage compensation circuit 1000 for the impairment detector 116 shown in FIGS. 1, 3, and 6-9. Portions of the impairment detector 116 described above may be sensitive to fluctuations in temperature and supply voltage. These temperature and supply voltage sensitive components may, for example, include the variable attenuator 302, the down-conversion mixer 304 and the A/D converter 308 described above with reference to FIG. 3. These and any other temperature and/or voltage sensitive components are represented in FIG. 10 by the RF and IF component block 1010. In addition, the temperature and supply voltage compensation circuit 1000 also includes a band gap voltage reference 1020, a temperature sensor 1030, a multiplexer 1040, a first analog-to-digital (A/D) converter 1050, a processor 310, and a second analog-to-digital (A/D) converter 1070. The temperature sensor 1030 may, for example, be a device that is sensitive to temperature and has a repeatable response and negligible hysteresis, such as a diode detector. The processor 310 may, for example, be the impairment detector processor 310 described above with reference to FIG. 3.
  • The band gap voltage reference 1020 generates a reference voltage Vref. Since the band gap voltage reference 1020 is not ideal, however, the reference voltage is a function of the ambient temperature T and the battery supply voltage Vd.
  • The temperature sensor 1030 generates a temperature sensor voltage, Vtemp, which is proportional to the ambient temperature T. Since the temperature sensor 1030 is not ideal, however, its output, Vtemp, is also a function of the battery supply voltage Vd.
  • The multiplexer 1040 is coupled to the reference voltage Vref, the temperature sensor voltage Vtemp, and the battery supply voltage Vd. In addition, the multiplexer 1040 also receives a control input 1045 from the processor 310 which selects either Vtemp or Vd as a selected input to the multiplexer 1040. The multiplexer 1040 then divides the selected input, Vtemp or Vd, by the reference voltage Vref to generate an analog ratio output Rtemp or Rvd, as follows:
    R temp =V temp /V ref; and
    R vd =V d /V ref.
  • The selected analog ratio output, Rtemp or Rvd, is sampled by the first A/D converter 1050 and coupled as an input to the processor 310. The processor 310 may, for example, alternate between selecting Vtemp and Vd as the selected input to the multiplexer 1040 in order to generate alternating sampled Rtemp and Rvd inputs to the processor 310. In addition, the analog intermediate frequency (IF) signal generated by the temperature and supply voltage sensitive components 1010 in the impairment detector is sampled by the second A/D converter 1070 and coupled as an additional input to the processor 310. In operation, the processor 310 uses the sampled ratios, Rtemp and Rvd, to estimate the actual ambient temperature T and supply voltage Vd (the estimated values of T and Vd are designated herein as Test and Vdest respectively). A method for estimating the values of T and Vd is described below with reference to FIG. 11.
  • The estimated temperature and supply voltage values, Test and Vdest, are used to estimate the overall gain G(Test, Vdest) of the analog portion of the impairment detector 116, which is a function of both the ambient temperature T and the supply voltage Vd. By comparing the estimated overall gain G(Test, Vdest) to the pre-selected desired gain of the impairment detector 116, the processor 310 compensates for temperature- and supply voltage-related impairments in the analog IF signal by correcting one or more of the parameters in the feedback signal 126 described above. For instance, temperature- and supply voltage-related corrections in the analog IF signal may be implemented by adjusting the estimated gain Goe, described above with reference to FIGS. 4 and 6, by a factor of G(Test, Vdest).
  • FIG. 11 is a flow diagram that illustrates a method 1100 for iteratively estimating the values of the ambient temperature T and battery supply voltage Vd shown in FIG. 10. The method 1100 may, for example, be performed by the processor 310 described above with reference to FIG. 10.
  • The method 1100 begins in step 1110. In step 1120, the voltage value of the reference voltage output Vref from the band gap voltage reference 1020 is estimated. The reference voltage Vref may be calculated, for example, using the estimated values for the ambient temperature Test and the supply voltage Vdest, according to the following equation:
    V ref =C 1 +C 2 T est +C 3 V dest;
    where C1, C2 and C3 are constants that may be derived as part of a calibration process. The initial values of Test and Vdest may be pre-selected or otherwise initialized, and therefore should be in error. In successive iterations of the method 1100, however, the values of Test and Vdest should converge on their respective actual values, and thus the estimated value of Vref should also converge on its actual value.
  • In step 1130, the estimated value of the battery supply voltage, Vdest, is calculated. The value of Vdest may, for example, be calculated according to the equation:
    Vdest=RvdVref;
    where Rvd is a sampled ratio output from the first multiplexer 1040 described above, and Vref is the voltage reference output from the band gap voltage reference 1020. Similarly, in step 1140, the value of the temperature sensor voltage, Vtemp, as described above, is estimated according to the equation:
    Vtest=RtempVref;
    where Rtemp is a sampled ratio output from the first multiplexer 1040. Then, in step 1150, the ambient temperature T is estimated according to the equation:
    T est=(V test −C 4 −C 6 V dest)/C 5;
    where C4, C5 and C6 are constants that may be derived as part of a calibration process.
  • In step 1160, the estimated values, Vdest and Test, for the ambient temperature T and supply voltage Vd are examined to determine if the values have sufficiently converged with their respective actual values. This step 1160 may be performed, for example, by saving the values of Vdest and Test to a memory device at each iteration of the method 1100, and comparing the current values with stored values. The estimated values, Vdest and Test, may be deemed to have sufficiently converged when the difference between values calculated at successive iterations reaches a pre-selected value. If it is determined in step 1160 that either of the estimated values, Vdest or Test, has not sufficiently converged with its actual value, then the method repeats at step 1120. Otherwise, the method 1100 ends at step 1170.
  • Method of Operating a Feedback Compensation Detector
  • FIG. 12 is a flow diagram illustrating an exemplary method 1200 for operating the feedback compensation detector described above with reference to FIGS. 1-9. The method begins in step 1210. In step 1220, the in-phase and quadrature-phase component delays Ti and Tq are estimated, as described above with reference to FIG. 5. In steps 1230-1250, the matrix coefficients {a, b, c, d}, the phase, amplitude and gain imbalances (ee, fe, and Goe), and the bias offset values (bie and bqe) are estimated, as described above with reference to FIG. 4. Then, in step 1260, the I and Q baseband signals are compensated using one or more of the estimated impairment parameters, as described above with reference to FIGS. 4-9. If control loops, such as those described above with reference to FIGS. 6-9, are utilized in the I and Q baseband signal compensation step 1260, then the method 1280 may repeat at step 1270. Otherwise, the method 1200 ends at step 1280.
  • This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to make and use the invention. The patentable scope of the invention is defined by the claims, and may include other examples that occur to those skilled in the art.

Claims (23)

1. A direct up conversion transmitter chain, comprising:
a baseband processor that generates an in-phase (I) baseband signal and a quadrature-phase (Q) baseband signal;
a direct up-converter coupled to the baseband processor that combines the I and Q baseband signals with a radio frequency (RF) carrier signal to generate an RF output signal;
an antenna coupled to the direct up-converter that transmits the RF output signal; and
an impairment detection and compensation feedback circuit coupled to the RF output signal and the I and Q baseband signals that down-converts the RF output signal to generate an intermediate frequency (IF) signal, measures at least one signal impairment in the IF signal, and pre-distorts the I and Q baseband signals to compensate for the measured signal impairment.
2. The direct up conversion transmitter chain of claim 1, wherein the I and Q baseband signals generated by the baseband processor are digital signals, and further comprising:
a first digital-to-analog converter (DAC) coupled to the digital I baseband signal that converts the digital I baseband signal into an analog I baseband signal; and
a second DAC coupled to the digital Q baseband signal that converts the digital Q baseband signal into an analog baseband signal;
wherein the analog I and Q baseband signals are coupled to the direct up-converter and combines with the RF carrier signal to generate the RF output signal.
3. The direct up conversion transmitter chain of claim 1, further comprising:
a frequency synthesizer having a first frequency output coupled to the direct up-converter and a second frequency output coupled to the impairment detection and compensation feedback circuit, wherein the frequency synthesizer generates the RF carrier signal at the first frequency output and generates a local oscillator (LO) signal at the second frequency output, wherein the impairment detection and compensation feedback circuit uses the LO signal to convert the RF output signal to the IF signal.
4. The direct up conversion transmitter chain of claim 1, further comprising:
a band pass filter coupled between the direct up-converter and the antenna that filters the RF output signal to a passband frequency range before transmission by the antenna.
5. The direct up conversion transmitter chain of claim 1, wherein the impairment detection and compensation feedback circuit includes an impairment detector coupled to the RF output signal that down-converts the RF output signal to generate the IF signal, estimates the signal impairment in the IF signal, and generates a feedback signal that is used by the impairment detection and compensation feedback circuit to pre-distort the I and Q baseband signals.
6. The direct up conversion transmitter chain of claim 5, wherein the impairment detector comprises:
a down-conversion mixer coupled to the RF output signal and a local oscillator (LO) signal that combines the RF output signal with a local oscillator (LO) signal to generate the IF signal, wherein the frequency of the LO signal is different from the frequency of the RF carrier signal; and
an impairment detector processor coupled to the IF signal that estimates the signal impairment in the RF output signal using the IF signal and generates the feedback signal.
7. The direct up-conversion transmitter chain of claim 6, wherein the impairment detector further comprises:
a variable attenuator coupled between the RF output signal and the down-conversion mixer that reduces the gain of the RF output signal.
8. The direct up-conversion transmitter chain of claim 6, wherein the impairment detector further comprises:
a band pass filter coupled to the down-conversion mixer that filters the IF signal to a passband frequency range to generate an analog impairment signal; and
an analog-to-digital converter coupled to the band pass filter that samples the analog impairment signal to generate a digital impairment signal that is coupled to the impairment detector processor.
9. The direct up conversion transmitter chain of claim 1, wherein the impairment detection and compensation feedback circuit includes an impairment compensator coupled between the baseband processor and the direct up-converter that receives a feedback signal generated by the impairment detection and compensation feedback circuit and uses at least one signal impairment parameter in the feedback signal to pre-distort the I and Q baseband signals.
10. The direct up conversion transmitter chain of claim 9, wherein the impairment detection and compensation feedback circuit estimates I and Q component delays in the RF output signal and generates I and Q delay compensation values in the feedback signal that are proportional to the estimated I and Q component delays, and wherein the impairment compensator comprises:
an in-phase delay compensation block that advances the I baseband signal by the I delay compensation value; and
a quadrature-phase delay compensation block that advances the Q baseband signal by the Q delay compensation value.
11. The direct up conversion transmitter chain of claim 9, wherein the impairment detection and compensation feedback circuit estimates direct-current (DC) bias in the RF output signal and generates I an Q bias offset values in the feedback signal that are proportional to the estimated DC bias, and wherein the impairment compensator comprises:
an in-phase bias compensation adder having a positive input coupled to the I baseband signal and a negative input coupled to the I bias offset value that subtracts the bias offset value from the I baseband signal; and
a quadrature-phase compensation adder having a positive input coupled to the Q baseband signal and a negative input coupled to the Q bias offset value that subtracts the bias offset value from the Q baseband signal.
12. The direct up conversion transmitter chain of claim 9, wherein the impairment detection and compensation feedback circuit estimates phase and amplitude imbalance in the transmitter chain and generates a phase imbalance parameter and an amplitude imbalance parameter in the feedback signal, and wherein the impairment compensator comprises:
a linear compensation block coupled to the I and Q baseband signals and the phase and amplitude imbalance parameters, wherein the linear compensation block uses the phase and amplitude imbalance parameters to apply an inverse model of the estimated phase and amplitude imbalance to the I and Q baseband signals.
13. The direct up conversion transmitter chain of claim 9, wherein the impairment detection and compensation feedback circuit estimates the overall gain of the transmitter chain and generates a scaling factor in the feedback signal that is a function of the estimated gain and a pre-selected desired gain of the transmitter chain, and wherein the impairment compensator comprises:
an in-phase gain multiplier coupled to the I baseband signal and the scaling factor that multiplies the I baseband signal by the scaling factor; and
a quadrature-phase gain multiplier coupled to the Q baseband signal and the scaling factor that multiplies the Q baseband signal by the scaling factor.
14. The direct up conversion transmitter chain of claim 1, wherein the impairment detection and compensation feedback circuit estimates the overall gain of the transmitter chain and generates a gain estimate, and wherein the impairment detection and compensation feedback circuit includes:
an automatic gain control (AGC) correction loop that compares the gain estimate with a pre-selected desired gain of the transmitter chain and generates a gain-compensated loop output that is a function of the difference between the gain estimate and the pre-selected desired gain;
wherein the impairment detection and compensation feedback circuit pre-distorts the I and Q baseband signals by multiplying the I and Q baseband signal with the gain-compensated loop output.
15. The direct up conversion transmitter chain of claim 1, wherein the impairment detection and compensation feedback circuit estimates direct-current (DC) bias in the RF output signal and generates I and Q bias offset values that are proportional to the estimated DC bias, and wherein the impairment detection and compensation feedback circuit includes:
a local oscillator (LO) leakage nulling loop that generates a compensated I bias parameter as a function of the I bias offset value and a compensated Q bias parameter as a function of the Q bias offset value;
wherein the impairment detection and compensation feedback circuit pre-distorts the I and Q baseband signals by subtracting the compensated I bias parameter from the I baseband signal and subtracting the Q bias parameter from the Q baseband signal.
16. The direct up conversion transmitter chain of claim 1, wherein the impairment detection and compensation feedback circuit estimates phase and amplitude imbalance in the transmitter chain and generates a phase imbalance parameter and an amplitude imbalance parameter, and wherein the impairment detection and compensation feedback circuit includes:
a quadrature imbalance compensation loop that generates a desired phase compensation variable as a function of the phase and amplitude imbalance parameters and a desired amplitude compensation variable as a function of the amplitude imbalance parameter;
wherein the impairment detection and compensation feedback circuit pre-distorts the I and Q baseband signals by using the desired phase and amplitude compensation parameters to apply an inverse model of the estimated phase and amplitude imbalance to the I and Q baseband signals.
17. The direct up conversion transmitter chain of claim 1, wherein the impairment detection and compensation feedback circuit estimates I and Q component delays in the RF output signal and generates I and Q delay compensation values that are proportional to the estimated I and Q component delays, and wherein the impairment detection and compensation feedback circuit includes:
a differential timing error compensation loop that generates a compensated I component delay as a function of the I delay compensation value and a compensated Q component delay as a function of the Q delay compensation value;
wherein the impairment detection and compensation feedback circuit pre-distorts the I and Q baseband signal by advancing the I baseband signal by the compensated I component delay and advancing the Q baseband signal by the compensated Q component delay.
18. The direct up conversion transmitter chain of claim 1, wherein the direct up-converter comprises:
a quadrature up-converter having a first input coupled to the I baseband signal, a second input coupled to the Q baseband signal, and a third input coupled to the RF carrier signal, wherein the quadrature up-converter combines the I and Q baseband signals with the RF carrier signal to generate an RF quadrature up-converter output; and
a power amplifier coupled to the quadrature up-converter that increases the gain of the RF quadrature up-converter output to generate the RF output signal.
19. The direct up conversion transmitter chain of claim 18, wherein the direct up-converter further comprises:
an automatic gain control (AGC) amplifier coupled between the quadrature up-converter that increases the gain of the RF quadrature up-converter output and generates an AGC output signal that is coupled to the power amplifier.
20. The direct up conversion transmitter chain of claim 19, wherein the direct up-converter chain further comprises:
a band pass filter coupled between the AGC amplifier and the power amplifier that filters the AGC output signal prior to amplification by the power amplifier.
21. The direct up conversion transmitter chain of claim 18, wherein the direct up-converter further comprises:
a first band pass filter coupled to the I baseband signal that filters the I baseband signal and generates a first band pass filter output signal;
a second band pass filter coupled to the Q baseband signal that filters the Q baseband signal and generates a second band pass filter output signal;
a first amplifier coupled to the first band pass filter that increases the gain of the first band pass filter output and generates a first amplifier output signal; and
a second amplifier coupled to the second band pass filter that increases the gain of the second band pass filter output and generates a second amplifier output signal;
wherein the first amplifier output signal is coupled to the first input of the quadrature up-converter and the second amplifier output is coupled to the second input of the quadrature up-converter.
22. A direct up conversion transmitter chain, comprising:
a baseband processor that generates an in-phase (I) baseband signal and a quadrature-phase (Q) baseband signal;
an impairment compensator coupled to the I and Q baseband signals and a feedback signal that pre-distorts the I and Q baseband signals as a function of at least one signal impairment parameter in the feedback signal and generates modified I and Q baseband signals;
a direct up-converter coupled to the impairment compensator that combines the modified I and Q baseband signals with a radio frequency (RF) carrier signal to generate an RF output signal;
an antenna coupled to the direct up-converter that transmits the RF output signal; and
an impairment detector coupled to the RF output signal that down-converts the RF output signal to generate an intermediate frequency (IF) signal, estimates the signal impairment parameter from the IF signal, and generates the feedback signal.
23. The direct up conversion transmitter chain of claim 22, wherein the impairment detector includes temperature and voltage sensitive components, and further comprising:
a temperature sensor that generates a temperature sensor voltage as a function of both an ambient temperature in the vicinity of the impairment detector and a battery supply voltage; and
a processor coupled to the IF signal and the temperature sensor voltage that estimates the signal impairment parameter from the IF signal and adjusts the signal impairment parameter by a function of the temperature sensor voltage.
US11/274,581 2001-05-15 2005-11-15 Feedback compensation detector for a direct conversion transmitter Abandoned US20060063497A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US11/274,581 US20060063497A1 (en) 2001-05-15 2005-11-15 Feedback compensation detector for a direct conversion transmitter
US12/494,835 US7725087B2 (en) 2001-05-15 2009-06-30 Feedback compensation detector for a direct conversion transmitter
US12/785,607 US8219044B2 (en) 2001-05-15 2010-05-24 Feedback compensation detector for a direct conversion transmitter
US13/491,945 US8526896B2 (en) 2001-05-15 2012-06-08 Feedback compensation detector for a direct conversion transmitter

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US29123901P 2001-05-15 2001-05-15
US10/145,930 US6987954B2 (en) 2001-05-15 2002-05-15 Feedback compensation detector for a direct conversion transmitter
US11/274,581 US20060063497A1 (en) 2001-05-15 2005-11-15 Feedback compensation detector for a direct conversion transmitter

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/145,930 Continuation US6987954B2 (en) 2001-05-15 2002-05-15 Feedback compensation detector for a direct conversion transmitter

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/494,835 Continuation US7725087B2 (en) 2001-05-15 2009-06-30 Feedback compensation detector for a direct conversion transmitter

Publications (1)

Publication Number Publication Date
US20060063497A1 true US20060063497A1 (en) 2006-03-23

Family

ID=23119490

Family Applications (5)

Application Number Title Priority Date Filing Date
US10/145,930 Expired - Lifetime US6987954B2 (en) 2001-05-15 2002-05-15 Feedback compensation detector for a direct conversion transmitter
US11/274,581 Abandoned US20060063497A1 (en) 2001-05-15 2005-11-15 Feedback compensation detector for a direct conversion transmitter
US12/494,835 Expired - Lifetime US7725087B2 (en) 2001-05-15 2009-06-30 Feedback compensation detector for a direct conversion transmitter
US12/785,607 Expired - Fee Related US8219044B2 (en) 2001-05-15 2010-05-24 Feedback compensation detector for a direct conversion transmitter
US13/491,945 Expired - Lifetime US8526896B2 (en) 2001-05-15 2012-06-08 Feedback compensation detector for a direct conversion transmitter

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/145,930 Expired - Lifetime US6987954B2 (en) 2001-05-15 2002-05-15 Feedback compensation detector for a direct conversion transmitter

Family Applications After (3)

Application Number Title Priority Date Filing Date
US12/494,835 Expired - Lifetime US7725087B2 (en) 2001-05-15 2009-06-30 Feedback compensation detector for a direct conversion transmitter
US12/785,607 Expired - Fee Related US8219044B2 (en) 2001-05-15 2010-05-24 Feedback compensation detector for a direct conversion transmitter
US13/491,945 Expired - Lifetime US8526896B2 (en) 2001-05-15 2012-06-08 Feedback compensation detector for a direct conversion transmitter

Country Status (2)

Country Link
US (5) US6987954B2 (en)
CA (1) CA2386477C (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050032487A1 (en) * 2003-08-04 2005-02-10 Montalvo Antonio J. Radio transmitter with accurate power control
US20060067424A1 (en) * 2004-09-27 2006-03-30 Guy Wolf Device, system and method of I/Q mismatch correction
US20060116082A1 (en) * 2004-11-30 2006-06-01 Michael Pan Method and system for transmitter output power compensation
US20070042728A1 (en) * 2005-08-16 2007-02-22 Broadcom Corporation Transmitter having DC offset cancellation
US20070049220A1 (en) * 2005-08-26 2007-03-01 Broadcom Corporation Apparatus and method of local oscillator leakage cancellation
US20070149152A1 (en) * 2005-12-28 2007-06-28 Bao-Shan Hsiao Wireless Transmitters with Temperature Gain Compensation
US20080014873A1 (en) * 2006-07-12 2008-01-17 Krayer Yvonne L Methods and apparatus for adaptive local oscillator nulling
US20080026708A1 (en) * 2006-07-25 2008-01-31 Stefano Marsili Mixer circuit and method for reducing an up-conversion mixer leakage
US20110075715A1 (en) * 2009-09-25 2011-03-31 Lior Kravitz Calibration of quadrature imbalance via loopback phase shifts
US20120033758A1 (en) * 2007-05-10 2012-02-09 Skyworks Solutions, Inc. Systems and methods for controlling local oscillator feed-through
US20120263215A1 (en) * 2011-04-14 2012-10-18 Mediatek Inc. Transceiver capable of iq mismatch compensation on the fly and method thereof
US8711905B2 (en) 2010-05-27 2014-04-29 Intel Corporation Calibration of quadrature imbalances using wideband signals
US20140301501A1 (en) * 2012-04-27 2014-10-09 Mediatek Inc. Method for compensating the frequency dependent phase imbalance
US9564979B2 (en) 2015-07-01 2017-02-07 Mstar Semiconductor, Inc. Mismatch compensating device and method, and mismatch detecting device

Families Citing this family (67)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE60027314T2 (en) * 1999-12-23 2006-12-28 Koninklijke Philips Electronics N.V. DEVICE FOR SUPPRESSING THE MIRROR FREQUENCY
US7120401B2 (en) * 2001-10-12 2006-10-10 Kyocera Wireless Corp. System and method for controlling transmitter output levels in a wireless communications device
US7058369B1 (en) * 2001-11-21 2006-06-06 Pmc-Sierra Inc. Constant gain digital predistortion controller for linearization of non-linear amplifiers
US7248625B2 (en) * 2002-09-05 2007-07-24 Silicon Storage Technology, Inc. Compensation of I-Q imbalance in digital transceivers
US6999744B2 (en) * 2002-09-26 2006-02-14 Broadcom Corp Measurement of local oscillation leakage in a radio frequency integrated circuit
US7751496B2 (en) * 2003-06-25 2010-07-06 Pine Valley Investments, Inc. Electromagnetic wave transmitter, receiver and transceiver systems, methods and articles of manufacture
US7027793B2 (en) 2002-11-15 2006-04-11 Qualcomm Incorporated Direct conversion with variable amplitude LO signals
JP2006509438A (en) * 2002-12-09 2006-03-16 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Phase / gain imbalance estimation or compensation
US7412006B2 (en) * 2003-07-24 2008-08-12 Freescale Semiconductor, Inc. Method and apparatus for RF carrier feedthrough suppression
DE102004007239B4 (en) * 2004-02-13 2005-12-29 Infineon Technologies Ag Interface device and method for data recovery and synchronization
US7120402B2 (en) * 2004-03-01 2006-10-10 Motorola, Inc. Method and apparatus for a high performance and high dynamic range baseband power control system
US7177662B2 (en) * 2004-04-02 2007-02-13 Broadcom Corporation Multimode wireless communication device
US7463864B2 (en) * 2004-04-09 2008-12-09 Broadcom Corporation Modified dual band direct conversion architecture that allows extensive digital calibration
US7355470B2 (en) 2006-04-24 2008-04-08 Parkervision, Inc. Systems and methods of RF power transmission, modulation, and amplification, including embodiments for amplifier class transitioning
US7327803B2 (en) * 2004-10-22 2008-02-05 Parkervision, Inc. Systems and methods for vector power amplification
TWI323590B (en) * 2005-04-14 2010-04-11 Realtek Semiconductor Corp Method and circuit for equalizing and compensating iq imbalance simultaneously
US7911272B2 (en) * 2007-06-19 2011-03-22 Parkervision, Inc. Systems and methods of RF power transmission, modulation, and amplification, including blended control embodiments
US9106316B2 (en) * 2005-10-24 2015-08-11 Parkervision, Inc. Systems and methods of RF power transmission, modulation, and amplification
US8195103B2 (en) * 2006-02-15 2012-06-05 Texas Instruments Incorporated Linearization of a transmit amplifier
NL1031482C2 (en) * 2006-03-31 2007-10-05 Stn B V Cable television system with extensive quadrature amplitude modulation signal exchange, transmitting means and a management center therefor.
US8031804B2 (en) 2006-04-24 2011-10-04 Parkervision, Inc. Systems and methods of RF tower transmission, modulation, and amplification, including embodiments for compensating for waveform distortion
US7937106B2 (en) * 2006-04-24 2011-05-03 ParkerVision, Inc, Systems and methods of RF power transmission, modulation, and amplification, including architectural embodiments of same
US7369434B2 (en) * 2006-08-14 2008-05-06 Micron Technology, Inc. Flash memory with multi-bit read
US8315336B2 (en) 2007-05-18 2012-11-20 Parkervision, Inc. Systems and methods of RF power transmission, modulation, and amplification, including a switching stage embodiment
US7881681B2 (en) 2006-08-28 2011-02-01 Mediatek Inc. Self-calibrating direct conversion transmitter with converting/steering device
US20080059339A1 (en) * 2006-08-31 2008-03-06 Gualandri J Joseph Systems and methods for identifying attachments
JP2010504678A (en) 2006-09-20 2010-02-12 エヌエックスピー ビー ヴィ Method and system for calibrating a transmitter analog I / Q modulator
US7894780B2 (en) * 2006-12-06 2011-02-22 Broadcom Corporation Method and system for a linearized transmitter including a power amplifier
US7603096B2 (en) * 2007-02-16 2009-10-13 Mediatek Inc. Mixer with self-calibrating carrier leakage mechanism
WO2008156800A1 (en) 2007-06-19 2008-12-24 Parkervision, Inc. Combiner-less multiple input single output (miso) amplification with blended control
WO2009005768A1 (en) 2007-06-28 2009-01-08 Parkervision, Inc. Systems and methods of rf power transmission, modulation, and amplification
FI20075686A0 (en) * 2007-09-28 2007-09-28 Nokia Corp Configuration method and device
FI20075763A0 (en) * 2007-10-30 2007-10-30 Nokia Corp Transmitter and transmission method
KR101401723B1 (en) * 2008-01-11 2014-05-30 삼성전자주식회사 Apparatus and method for amplifying signal power in a communication system
US8266415B2 (en) 2008-02-26 2012-09-11 Broadcom Corporation Electronic device board level security
US8010064B2 (en) * 2008-03-13 2011-08-30 Samsung Electro—Mechanics Company, Ltd. Systems and methods for transmitter calibration
TWI364919B (en) * 2008-05-16 2012-05-21 Hon Hai Prec Ind Co Ltd Radio signal transceiver and communication system employing the same
CN101588187B (en) * 2008-05-23 2013-01-09 鸿富锦精密工业(深圳)有限公司 Radio-frequency signal transceiver and communication system using same
US8233866B2 (en) * 2009-04-28 2012-07-31 Broadcom Corporation Gain index based radio calibration
US8238846B2 (en) * 2009-12-18 2012-08-07 Motorola Solutions, Inc. Multi carrier leakage tuning by error power detection
US8354875B2 (en) * 2010-03-25 2013-01-15 Qualcomm Incorporated Low voltage temperature sensor and use thereof for autonomous multiprobe measurement device
US8204456B2 (en) * 2010-09-15 2012-06-19 Fujitsu Semiconductor Limited Systems and methods for spurious emission cancellation
DE102010064396A1 (en) * 2010-12-30 2012-07-05 Intel Mobile Communications GmbH High frequency-regenerative receiver assembly for detecting transmission signal characteristic of transmission signal of radio frequency transmission arrangement, obtains calibration signal in calibration phase based on signal combination
US9059721B2 (en) 2011-01-12 2015-06-16 Blackberry Limited Electronic device including voltage controlled oscillator pulling compensation circuit and related methods
EP2695294A1 (en) 2011-04-08 2014-02-12 Parkervision, Inc. Systems and methods of rf power transmission, modulation, and amplification
US20120294343A1 (en) * 2011-05-16 2012-11-22 Phase Matrix, Inc. RF I/Q Modulator with Sampling Calibration System
EP2715867A4 (en) 2011-06-02 2014-12-17 Parkervision Inc Antenna control
US8463206B2 (en) * 2011-08-11 2013-06-11 Fujitsu Semiconductor Limited System and method for preserving input impedance of a current-mode circuit
US8964892B2 (en) 2011-08-23 2015-02-24 Motorola Solutions, Inc. Apparatus and method for operating a transmitter
US8792831B2 (en) 2011-09-06 2014-07-29 Blackberry Limited Wireless communications device with performance monitoring and associated methods
EP2568616B1 (en) * 2011-09-06 2018-02-07 BlackBerry Limited Wireless communications device with impairment compensation and associated methods
EP2568617B1 (en) * 2011-09-06 2015-05-06 BlackBerry Limited Wireless communications device with performance monitoring and associated methods
US8594579B2 (en) 2011-09-06 2013-11-26 Blackberry Limited Wireless communications device with impairment compensation and associated methods
KR20130083104A (en) * 2012-01-12 2013-07-22 삼성전자주식회사 Method and apparatus for compensating beal in wireless communication system
EP2621096B1 (en) * 2012-01-27 2015-04-29 BlackBerry Limited Mobile wireless communications device having auxiliary receiver to determine transmit impairment and generate transmit impairment compensation signal, and associated methods
US8792582B2 (en) 2012-01-27 2014-07-29 Blackberry Limited Mobile wireless communications device having auxiliary receiver to determine transmit impairment and generate transmit impairment compensation signal, and associated methods
US9112748B2 (en) * 2012-02-13 2015-08-18 Qualcomm Incorporated Reduction of small spurs in transmitters
US8737929B2 (en) * 2012-06-27 2014-05-27 Intel Corporation Device, system and method of estimating a phase between radio-frequency chains
CN103457616B (en) * 2013-09-03 2015-05-27 广州润芯信息技术有限公司 Orthogonal mismatch calibration method and device of direct frequency conversion transmitter
US20150080063A1 (en) 2013-09-17 2015-03-19 Parkervision, Inc. Method, apparatus and system for rendering an information bearing function of time
DE102014119071A1 (en) * 2014-12-18 2016-06-23 Intel IP Corporation An apparatus and method for generating a transmission signal
US20170237454A1 (en) * 2016-02-12 2017-08-17 Qualcomm Incorporated Non-linear product detection and cancellation in a wireless device
US10541651B2 (en) * 2017-07-11 2020-01-21 Analog Devices, Inc. Mixers with improved linearity
US10666303B1 (en) * 2018-04-13 2020-05-26 Nxp Usa, Inc. Spurious signal cancellation in radio frequency transmitters
TWI783459B (en) * 2021-04-23 2022-11-11 瑞昱半導體股份有限公司 Transmitter circuit, compensation value calibration device and method for calibrating iq imbalance compensation values
CN115276676B (en) * 2021-04-30 2024-06-04 瑞昱半导体股份有限公司 Transmitter circuit, compensation value correction device and in-phase and quadrature imbalance compensation value correction method
US12028021B2 (en) * 2021-06-22 2024-07-02 International Business Machines Corporation Current mode signal path of an integrated radio frequency pulse generator

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5507017A (en) * 1993-09-29 1996-04-09 Linear Modulation Technology Limited Control of attenuation and amplification in foward and feedback paths for power control for cartesian amplifiers
US5867065A (en) * 1997-05-07 1999-02-02 Glenayre Electronics, Inc. Frequency selective predistortion in a linear transmitter
US5937335A (en) * 1995-04-13 1999-08-10 Samsung Electronics Co., Ltd. Transmission and reception apparatus having a single phase-locked loop and method thereof
US5959499A (en) * 1997-09-30 1999-09-28 Motorola, Inc. Predistortion system and method using analog feedback loop for look-up table training
US5978662A (en) * 1996-06-28 1999-11-02 U.S. Philips Corporation Circuit arrangement comprising a Cartesian amplifier
US6275685B1 (en) * 1998-12-10 2001-08-14 Nortel Networks Limited Linear amplifier arrangement
US6591090B1 (en) * 1998-05-27 2003-07-08 Nokia Mobile Phones Limited Predistortion control for power reduction
US6697436B1 (en) * 1999-07-13 2004-02-24 Pmc-Sierra, Inc. Transmission antenna array system with predistortion
US6766150B1 (en) * 2000-05-24 2004-07-20 Samsung Electronics Co., Ltd. System and method for tuning a narrowband cavity filter used in a CDMA transmitter

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3050365B2 (en) * 1995-03-03 2000-06-12 日本電気株式会社 Temperature control method for communication equipment
US6008698A (en) * 1998-05-18 1999-12-28 Omnipoint Corporation Amplifier with dynamically adaptable supply current
US20020065062A1 (en) * 1998-09-25 2002-05-30 Christian Levesque Automatic gsm mobile power

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5507017A (en) * 1993-09-29 1996-04-09 Linear Modulation Technology Limited Control of attenuation and amplification in foward and feedback paths for power control for cartesian amplifiers
US5937335A (en) * 1995-04-13 1999-08-10 Samsung Electronics Co., Ltd. Transmission and reception apparatus having a single phase-locked loop and method thereof
US5978662A (en) * 1996-06-28 1999-11-02 U.S. Philips Corporation Circuit arrangement comprising a Cartesian amplifier
US5867065A (en) * 1997-05-07 1999-02-02 Glenayre Electronics, Inc. Frequency selective predistortion in a linear transmitter
US5959499A (en) * 1997-09-30 1999-09-28 Motorola, Inc. Predistortion system and method using analog feedback loop for look-up table training
US6591090B1 (en) * 1998-05-27 2003-07-08 Nokia Mobile Phones Limited Predistortion control for power reduction
US6275685B1 (en) * 1998-12-10 2001-08-14 Nortel Networks Limited Linear amplifier arrangement
US6697436B1 (en) * 1999-07-13 2004-02-24 Pmc-Sierra, Inc. Transmission antenna array system with predistortion
US6766150B1 (en) * 2000-05-24 2004-07-20 Samsung Electronics Co., Ltd. System and method for tuning a narrowband cavity filter used in a CDMA transmitter

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7418244B2 (en) * 2003-08-04 2008-08-26 Analog Devices, Inc. Radio transmitter with accurate power control
US20050032487A1 (en) * 2003-08-04 2005-02-10 Montalvo Antonio J. Radio transmitter with accurate power control
US8144806B2 (en) * 2004-09-27 2012-03-27 Marvell International Ltd. Device, system and method of I/Q mismatch correction
US20060067424A1 (en) * 2004-09-27 2006-03-30 Guy Wolf Device, system and method of I/Q mismatch correction
US8731106B1 (en) 2004-09-27 2014-05-20 Marvell International Ltd. Method and apparatus for correcting I/Q mismatch in a wireless communication signal
US9148317B1 (en) 2004-09-27 2015-09-29 Marvell International Ltd. Method and apparatus for correcting a mismatch between an in-phase component and a quadrature component of a signal
US8428180B1 (en) 2004-09-27 2013-04-23 Marvell International Ltd. Method and apparatus for correcting I/Q mismatch in a wireless communication signal
US20100189042A1 (en) * 2004-11-30 2010-07-29 Broadcom Corporation Method and system for transmitter output power compensation
US8548390B2 (en) 2004-11-30 2013-10-01 Broadcom Corporation Method and system for transmitter output power compensation
US20060116082A1 (en) * 2004-11-30 2006-06-01 Michael Pan Method and system for transmitter output power compensation
US7693491B2 (en) * 2004-11-30 2010-04-06 Broadcom Corporation Method and system for transmitter output power compensation
US20070042728A1 (en) * 2005-08-16 2007-02-22 Broadcom Corporation Transmitter having DC offset cancellation
US7657236B2 (en) 2005-08-16 2010-02-02 Broadcom Corporation Transmitter having reduced local oscillator (LO) leakage by determining direct LO coupling and baseband DC offset
US7440732B2 (en) * 2005-08-26 2008-10-21 Broadcom Corporation Apparatus and method of local oscillator leakage cancellation
US20070049220A1 (en) * 2005-08-26 2007-03-01 Broadcom Corporation Apparatus and method of local oscillator leakage cancellation
US20070149152A1 (en) * 2005-12-28 2007-06-28 Bao-Shan Hsiao Wireless Transmitters with Temperature Gain Compensation
US20080014873A1 (en) * 2006-07-12 2008-01-17 Krayer Yvonne L Methods and apparatus for adaptive local oscillator nulling
US7643802B2 (en) * 2006-07-25 2010-01-05 Infineon Technologies Ag Mixer circuit and method for reducing an up-conversion mixer leakage
US20080026708A1 (en) * 2006-07-25 2008-01-31 Stefano Marsili Mixer circuit and method for reducing an up-conversion mixer leakage
DE102007033257B4 (en) * 2006-07-25 2017-02-16 Infineon Technologies Ag Mixer circuit, radio transceiver and method of reducing leakage of an upconverting mixer
US20120033758A1 (en) * 2007-05-10 2012-02-09 Skyworks Solutions, Inc. Systems and methods for controlling local oscillator feed-through
US9450629B2 (en) * 2007-05-10 2016-09-20 Skyworks Solutions, Inc. Systems and methods for controlling local oscillator feed-through
US20110075715A1 (en) * 2009-09-25 2011-03-31 Lior Kravitz Calibration of quadrature imbalance via loopback phase shifts
US8953663B2 (en) 2009-09-25 2015-02-10 Intel Corporation Calibration of quadrature imbalance via loopback phase shifts
US9509355B2 (en) 2009-09-25 2016-11-29 Intel Corporation Calibration of quadrature imbalance via loopback phase shifts
US8711905B2 (en) 2010-05-27 2014-04-29 Intel Corporation Calibration of quadrature imbalances using wideband signals
US9479203B2 (en) * 2011-04-14 2016-10-25 Mediatek Inc. Transceiver capable of IQ mismatch compensation on the fly and method thereof
US20120263215A1 (en) * 2011-04-14 2012-10-18 Mediatek Inc. Transceiver capable of iq mismatch compensation on the fly and method thereof
US20140301501A1 (en) * 2012-04-27 2014-10-09 Mediatek Inc. Method for compensating the frequency dependent phase imbalance
US9184945B2 (en) * 2012-04-27 2015-11-10 Mediatek Inc. Method for compensating the frequency dependent phase imbalance
US9686103B2 (en) 2012-04-27 2017-06-20 Mediatek Inc. Method for compensating the frequency dependent phase imbalance
US9564979B2 (en) 2015-07-01 2017-02-07 Mstar Semiconductor, Inc. Mismatch compensating device and method, and mismatch detecting device
TWI575912B (en) * 2015-07-01 2017-03-21 晨星半導體股份有限公司 Mismatch compensating device and method, and mismatch detecting device

Also Published As

Publication number Publication date
CA2386477C (en) 2004-11-23
US20100233974A1 (en) 2010-09-16
US8526896B2 (en) 2013-09-03
CA2386477A1 (en) 2002-11-15
US20030045249A1 (en) 2003-03-06
US8219044B2 (en) 2012-07-10
US20090262861A1 (en) 2009-10-22
US6987954B2 (en) 2006-01-17
US20120253736A1 (en) 2012-10-04
US7725087B2 (en) 2010-05-25

Similar Documents

Publication Publication Date Title
US6987954B2 (en) Feedback compensation detector for a direct conversion transmitter
US7415250B2 (en) Distortion compensating amplifier
US20020181611A1 (en) Analog quadrature modulator (AQM) error compensating apparatus and method
US6700453B2 (en) Amplitude imbalance compensation of quadrature modulator
RU2336628C2 (en) Device and method of amplifier pre-distortion and autocalibration
US7248112B2 (en) Hybrid distortion compensation method and hybrid distortion compensation device
US7529313B2 (en) Distortion compensation quadrature modulator and radio transmitter
US7613251B2 (en) Distortion compensating apparatus and method
KR100740177B1 (en) Method and apparatus for compensating mismatch of transmitter using non-linear envelope detector
US7639755B2 (en) Distortion compensating apparatus
EP1085668B1 (en) A method and apparatus for reducing adjacent channel power in wireless communication systems
US7496333B2 (en) Transmission circuit and communication apparatus employing the same
US7693497B2 (en) Spurious energy correlation for control of linear power amplifiers
US20090258640A1 (en) Device power detector
US6566948B1 (en) Method and system for reducing non-linearities
US20050238114A1 (en) Quadrature modulation system
US8391814B2 (en) Power control loop, transmitter with the power control loop and method for controlling output power of a transmitter device
US7813424B2 (en) Method and apparatus for compensating for mismatch occurring in radio frequency quadrature transceiver using direct-conversion scheme
KR20050034472A (en) Apparatus and method for agc and i/q imbalance compensation in a quadrature demodulating receiver
JPH05503408A (en) Apparatus and method for varying signals within a transceiver transmitter
US20020071476A1 (en) Gain and phase distortion compensating method and transmitting apparatus therefor
US6809588B2 (en) Distortion compensation circuit
US8488718B2 (en) Correction of distortions in an emission chain
JP4050054B2 (en) Amplifier stabilization
JP2002344249A (en) Distortion compensating apparatus

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: BLACKBERRY LIMITED, ONTARIO

Free format text: CHANGE OF NAME;ASSIGNOR:RESEARCH IN MOTION LIMITED;REEL/FRAME:034045/0741

Effective date: 20130709

AS Assignment

Owner name: MALIKIE INNOVATIONS LIMITED, IRELAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BLACKBERRY LIMITED;REEL/FRAME:064104/0103

Effective date: 20230511