US20050248005A1 - Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents - Google Patents
Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents Download PDFInfo
- Publication number
- US20050248005A1 US20050248005A1 US11/154,189 US15418905A US2005248005A1 US 20050248005 A1 US20050248005 A1 US 20050248005A1 US 15418905 A US15418905 A US 15418905A US 2005248005 A1 US2005248005 A1 US 2005248005A1
- Authority
- US
- United States
- Prior art keywords
- magnetic field
- chip
- changing
- pad
- leadframe
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R15/00—Details of measuring arrangements of the types provided for in groups G01R17/00 - G01R29/00, G01R33/00 - G01R33/26 or G01R35/00
- G01R15/14—Adaptations providing voltage or current isolation, e.g. for high-voltage or high-current networks
- G01R15/20—Adaptations providing voltage or current isolation, e.g. for high-voltage or high-current networks using galvano-magnetic devices, e.g. Hall-effect devices, i.e. measuring a magnetic field via the interaction between a current and a magnetic field, e.g. magneto resistive or Hall effect devices
- G01R15/202—Adaptations providing voltage or current isolation, e.g. for high-voltage or high-current networks using galvano-magnetic devices, e.g. Hall-effect devices, i.e. measuring a magnetic field via the interaction between a current and a magnetic field, e.g. magneto resistive or Hall effect devices using Hall-effect devices
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/04—Housings; Supporting members; Arrangements of terminals
- G01R1/0408—Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
- G01R1/0433—Sockets for IC's or transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention is related in general to the field of semiconductor devices and methods and more specifically to structure and fabrication of leadframes for integrated circuits and their application for accurate current measurements.
- FIG. 1 The principle of the Hall effect is shown in FIG. 1 .
- a current I of electrons (having elementary charge e and density n) flows in longitudinal y-direction through a strip-like electrical conductor 101 of thickness d, which is thin compared to width 102 .
- Perpendicular to the plane of the conductor is a magnetic field of strength H (z-direction). This field diverts the moving electrons due to their high mobility in the x-direction (Hall effect), creating an electric field balancing the magnetic force.
- two terminals 103 and 104 serve as current input and output, and two terminals 105 and 106 as voltage read-points.
- r is a factor depending on the mobility of the electrons.
- the Hall effect can be used to measure the magnetic field H. This has been accomplished especially when the conductor 101 is manufactured in combination with integrated circuits in semiconductor materials such as silicon, silicon germanium, or gallium arsenide using modern wafer fabrication technology. Examples of a variety of integrated arrangements can be found, for instance, in U.S. Pat. No. 3,852,802, issued on Dec. 3, 1974 (Wolf et al., “Integrated Circuit Hall Effect Device and Method”); U.S. Pat. No. 5,572,058, issued on Nov. 5, 1996 (Biard, “Hall Effect Device formed in an Epitaxial Layer of Silicon for Sensing Magnetic Fields Parallel to the Epitaxial Layer”).
- the measurement of the magnetic field H can be used to determine the strength of the original current.
- An example is described in U.S. Pat. No. 5,017,804, issued on May 21, 1991 (Harnden et al., “Hall Sensing of Bond Wire Current”).
- the wire or conductor for the electrical current can be integrated into a semiconductor integrated circuit, which also includes an integrated Hall structure.
- An example of such integrated current conductor together with an integrated Hall structure has been published by R. Steiner et al.: “Fully Packaged CMOS Current Monitor Using Lead-on-Chip Technology”, Proc. Eleventh Ann. Internat. Workshop on MEMS (Micro-Electro-Mechanical Systems), 1998, pp. 603-608.
- Unfortunately, such integrated circuit systems fail to measure correct current values whenever the current i changes rapidly with time t.
- the rapidly changing magnetic fields dH/dt associated with high di/dt values induce strong eddy currents in any metal used to give mechanical and electrical support in the assembly of the semiconductor chip. These eddy currents, in turn, generate magnetic flux opposed to the original changing magnetic flux, diminishing the measured H values and thus the calculated i values.
- this method should be based on fundamental design concepts flexible enough to be applied for different semiconductor product families and a wide spectrum of process and assembly variations. No extra process steps should be required.
- the method should not only meet high electrical and information performance requirements, but should also achieve improvements towards the goals of enhanced process yields and device reliability.
- these innovations should be accomplished using the installed equipment base so that no investment in new manufacturing machines is needed.
- a metallic leadframe for use with a semiconductor chip intended for operation in a changing magnetic field comprises a chip mount pad having at least one slit penetrating the whole thickness of the pad and substantially traversing the area of the pad from one edge to the opposite edge.
- This slit is wide enough to interrupt electron flow in the pad plane, but not wide enough to significantly reduce thermal conduction in a direction normal to the pad plane, whereby the slit is operable to disrupt eddy currents induced in the pad by the changing magnetic field.
- the chip mount pad of the invention has a plurality of slits in a configuration operable to suppress eddy currents induced in the pad by a changing magnetic field.
- the present invention is related to integrated circuits (ICs) of any kind, especially those used in conjunction with open and closed loop current transducers and current/power measurement applications based on the use of Hall structures for magnetic field measurements. Due to the trend in semiconductor technology to integrate more and more functions on one chip, these ICs can be found in many semiconductor device families such as processors, digital, analog and logic devices, and high frequency and high power devices.
- ICs integrated circuits
- a semiconductor device intended for operation in a changing magnetic field comprises a leadframe featuring a chip mount pad with at least one slit in a configuration operable to suppress eddy currents induced in the pad by the changing magnetic field.
- the device has an integrated circuit chip with an integrated Hall structure, the chip being attached to the mount pad.
- the device further has an integrated current conductor in the proximity of the Hall structure, designed so that it can conduct a changing electric current, which in turn creates the changing magnetic field normal to the plane of the Hall structure.
- the package type of the IC can be a plastic dual in-line package (PDIP), small outline IC (SOIC), quad flat pack (QFP), thin QFP (TQFP), SSOP, TSSOP, TVSOP, or any other leadframe-based package.
- PDIP plastic dual in-line package
- SOIC small outline IC
- QFP quad flat pack
- TQFP thin QFP
- SSOP small outline IC
- TSSOP TSSOP
- TVSOP TVSOP
- the leadframe material can be copper, copper alloy, brass, aluminum, iron-nickel alloy, invar or any other material customarily used in semiconductor device production.
- Another aspect of the invention is to reach the embodiments without the cost of equipment changes and new capital investment, by using the installed fabrication equipment.
- Another aspect of the present invention is to provide the concepts of eddy current suppression and heat dissipation with enough flexibility so that a single leadframe design can be found applicable for a whole family of IC chips of various chip areas.
- FIG. 1 depicts a simplified Hall structure and the measurement of the Hall voltage as performed in the technology of the prior art.
- FIG. 2 is a simplified top view of an individual IC leadframe illustrating an example of the slits in the chip mount pad.
- FIG. 3 is a schematic top view of a leadframe chip mount pad illustrating an example of the first embodiment of the invention.
- FIG. 4 is a schematic top view of a leadframe chip mount pad illustrating an example of the second embodiment of the invention.
- FIG. 5 is a schematic top view of a leadframe chip mount pad illustrating another example of the second embodiment of the invention.
- FIG. 6 is a schematic and enlarged top view of an integrated Hall structure.
- FIG. 7 is a simplified top view of an individual IC leadframe having a partially assembled chip with an integrated Hall structure.
- FIG. 8 is a schematic cross section through the leadframe and the partially assembled chip shown in FIG. 7 according to the third embodiment of the invention.
- FIG. 2 depicts a single, rectangular-shaped leadframe unit, generally designated 200 , for a typical semiconductor Quad Flat Pak (QFP) device. Specifically, the leadframe for a 144-lead plastic thin QFP is shown; dimensions of the finished device after molding are 20 ⁇ 20 ⁇ 1.4 mm. In many applications of the Hall structure and magnetic field measurements, the integrated circuit (IC) chip and thus the requirement for leadframe and package will be much smaller, however FIG. 2 has been selected for clarity and illustration purposes.
- QFP Quad Flat Pak
- the chip mount pad 201 In the center of the leadframe is the chip mount pad 201 . As shown in FIG. 2 , the area of mount pad 201 is slightly larger than the area of the IC chip to be mounted (see also FIG. 8 ). In other modifications of the invention, the pad area may be smaller than the chip area as long as the requirements for thermal heat dissipation can be fulfilled. In the device assembly process, the mount pad receives the chip attach polymer, thus enabling the chip mount process (discussed in FIG. 8 ).
- the leadframe unit 200 includes a plurality of support members 202 , which extend from the leadframe rails 203 to the chip mount pad 201 .
- the QFP device requires 4 support members connecting the mount pad 201 to the four corners of the rectangular leadframe.
- the QFP design further includes a plurality of leadframe segments 204 having their first end 204 a near mount pad 201 and their second end 204 b remote from mount pad 201 .
- the chip mount pad has at least one slit through the thickness of the mount pad material.
- a plurality of slits 205 is shown in mount pad 201 . These slits 205 penetrate the whole thickness of the mount pad (see also FIG. 8 ) and substantially traverse the area of mount pad 201 from one edge or corner of the pad to the opposite edge or corner.
- the slits are wide enough to interrupt electron flow in the pad plane, when eddy currents are induced by changing magnetic fields, yet not wide enough to significantly reduce thermal conduction in a direction normal to the pad plane.
- the slits are stamped into the leadframe material.
- the practical range of slit widths extends from about 0.01 to 0.5 mm.
- narrower slit widths are manufacturable.
- Suitable sheet-like starting materials of the leadframe typically have a thickness in the range from about 100 to 300 ⁇ m. Suitable materials include copper, copper alloy, brass, aluminum, iron-nickel alloy and invar. Portions of the leadframe may also be plated, selectively or by flood plating techniques, with highly conductive metals, such as silver, copper, gold, nickel, or palladium. Chip mount pad and support members (and other features) of the leadframe may be stamped or etched from the sheet-like starting material. Remote segments ends may be plated with solderable metal alloys such as tin/lead, tin/indium, tin/silver, tin/bismuth, or conductive adhesive compounds.
- solderable metal alloys such as tin/lead, tin/indium, tin/silver, tin/bismuth, or conductive adhesive compounds.
- a current conductor is integrated in the IC, which carries the original changing current (and causes the changing magnetic field with its effect of the induced eddy currents in the chip mount pad).
- This current may have considerable strength. Consequently, substantial thermal energy is generated and has to be dissipated to the outside world (heat sink). It is, therefore, essential that the metallic area of the mount pad available for thermal dissipation is not unduly diminished by removing some leadframe material for opening the slits.
- the present invention avoids any wide openings in the mount pad, or pad shrinkages, such as employed for maximizing mold compound adhesion to the passive surface of the chip. Examples of adhesion-maximizing leadframes are described in U.S. Patent applications No.
- Cut 8 - 8 in FIG. 2 refers to the cross section shown in FIG. 8 .
- FIG. 3 illustrates the top view of an example of the first embodiment of the invention.
- a leadframe chip mount pad 301 which is intended to be operated in a changing magnetic field, has one slit 302 penetrating the whole thickness of the pad metal and substantially traversing the area of the pad from one edge 303 to the opposite edge 304 .
- the width of the slit is in the range from about 0.01 to 0.5 mm, significantly reducing any eddy current induced by the changing magnetic field and flowing in the plane of the pad 301 .
- slit 302 is narrow enough to not interfere with the heat-dissipating capability and thermal conduction in a direction normal to the plane of the pad.
- FIG. 4 illustrates the top view of an example of the second embodiment of the invention.
- a leadframe chip mount pad 401 which is intended to be operated in a changing magnetic field, has a plurality of slits 402 arranged in about parallel pattern and penetrating the whole thickness of the pad metal and substantially traversing the area of the pad from one edge 403 to the opposite edge 404 . While the widths of the slits 402 do not have to be uniform, they are prefereably on the range from about 0.01 to 0.5 mm. Any eddy current induced by the changing magnetic field and flowing in the plane of pad 401 is strongly suppressed while the narrow widths of the slits do not significantly reduce thermal conduction in a direction normal to the plane of pad 401 .
- FIG. 5 shows another example of the second embodiment of the invention, a plurality of slits 502 in a leadframe pad 501 , arranged in an approximately star-burst-like pattern.
- the slits are about 0.01 to 0.5 mm wide and penetrate the whole thickness of the pad metal.
- the effects of the slit pattern in FIG. 5 relative to eddy current suppression and thermal performance preservation are similar to the slit pattern in FIG. 4 .
- FIG. 6 depicts an example of a Hall structure, generally designated 600 , designed for integration into the IC of a semiconductor device.
- Heavily doped contact areas 602 a , 602 b , 603 a and 603 b are embedded in a shallow diffused n-well 601 (of thickness d in Eq. (1)).
- Contacts 602 a and 602 b serve as inputs/outputs for the electric current I in Eq. (1).
- the Hall voltage V in Eq. (1) is measured between contacts 603 a and 603 b .
- the linear dimensions and the relative size of the Hall structure 600 can vary widely from miniature to large, dependent on the extent of the changing magnetic field to be measured in order to determine the field portion perpendicular to the structure.
- FIG. 7 shows a Hall structure 701 embedded in an IC 702 (not indicated in detail) fabricated in chip 703 .
- Chip 703 is attached to leadframe chip pad 704 , which has the same dimensions as described in FIG. 2 .
- FIG. 7 illustrates an example of a semiconductor device, generally designated 700 , intended for operation in a changing magnetic field and assembled on a leadframe analogous to the leadframe in FIG. 2 , yet with a chip pad 703 having any of the slit configurations described in FIGS. 2, 3 , 4 , or 5 .
- the slits operate to suppress eddy currents induced in chip pad 704 by the changing magnetic field.
- the current terminals 705 a and 705 b of the Hall structure 701 are connected by integrated conducting lines (not shown in FIG. 7 ) to metallized contact terminals 706 a and 706 b , respectively, at the chip periphery.
- standard bonding wires 720 (made of gold, copper, aluminum, or alloys thereof) form the connection of the chip to the leadframe segments 730 of the leadframe.
- each bonding wire 720 is stiched to the respective first end 731 near mount pad 704 , while the second end 732 remote from mount pad 704 is reserved for solder connection of each lead segment to other parts (in the “outside world”).
- the voltage terminals 707 a and 707 b of the Hall structure 701 are connected by integrated conducting lines (not shown in FIG. 7 ) to metallized contact terminals 708 a and 708 b , respectively, at the chip periphery. From these contact terminals, standard bonding wires 720 form the connection to the leadframe segments 730 of the leadframe.
- the incorporation of the Hall structure into an IC, as shown in FIG. 7 can be modified in numerous ways. For instance, instead of a plurality of current contacts, there may only be few or a single contact. Similar modifications can be made for the voltage contacts.
- the chip, bonding wires and near ends of lead segments may be encapsulated, preferably using transfer molding technology with polymeric (epoxy-based) compounds suitable for adhesion of the compound to the IC chip and the leadframe.
- FIG. 8 depicts a cross section through the assembled device of FIG. 7 along cut lines 8 - 8 , in combination with the cut of FIG. 2 along cut line 8 - 8 .
- the assembled device generally designated 800 , shows chip 801 with its active surface 801 a and its passive surface 801 b .
- the passive surface 801 b is attached to leadframe mount pad 810 by a polymeric material (typically epoxy- or polyimide-based).
- the active surface 801 a has the n-well 803 of the Hall structure and the heavily n-doped regions 804 for the current and voltage terminals of the Hall structure.
- the IC of the chip (nor shown in FIG. 8 ) has bonding pads 805 , from which bonding wires 806 connect to the leadframe segments 811 .
- the whole thickness of the chip pad 810 is traversed by slit 812 (the intersection of the two slits in FIG. 2 ). Not shown in FIG. 8 is the (optional) plastic package encapsulating devie 800 .
- FIG. 8 also indicates the changing magnetic field of strength H sympolized by the field lines 820 .
- the assembled (and packaged) device 800 is positioned in the changing magnetic field H such that the changing magnetic field is normal to the plane of the Hall structure 803 .
- the magnetic field can be measured accurately by the Hall structure, since, thanks to slits 812 , no eddy currents in chip pad 810 can develop; therefore, there are no associated magnetic fields which could diminish the amplitude of the changing magnetic field H.
- the magnatic field is created by a changing electric current i (not shown in FIG. 8 ).
- the amplitude of that current i can now be determined accurately from the measured magnetic field.
- the method is particularly preferred when i is rapidly changing (high di/dt) or is pulsed, but the method is also favorable for alternating currents i.
- the method of measuring the accurate amplitude of a changing electric current i comprises the steps of:
- the conductor for the rapidly changing current i into the IC of the semiconductor chip assembled on the metallic support designed with the slits of the present invention.
- the conductor and the Hall structure have to be in proximity such that the magnetic field of the changing current i is perpendicular to the plane of the Hall structure.
- the suppression of eddy currents in the metallic support allows the accurate determination of the changing magnetic field by the Hall technique and thus the calculation of the accurate amplitude of the changing electric current i.
- the material of the semiconductor chip may comprise silicon, silicon germanium, gallium arsenide, or any other semiconductor material used in manufacturing.
- the structure of the chip mount pad of the leadframe can be modified to be suitable for chip families of elongated contours, or rectangular, or square perimeter.
- any magnetic sensing element can be used instead of a Hall structure, for instance a magneto-transistor or a giant magneto-resistor. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Hall/Mr Elements (AREA)
Abstract
A metallic leadframe for use with a semiconductor chip intended for operation in a changing magnetic field comprises a chip mount pad having at least one slit penetrating the whole thickness of the pad and substantially traversing the area of the pad from one edge to the opposite edge. This slit is wide enough to interrupt electron flow in the pad plane, but not wide enough to significantly reduce thermal conduction in a direction normal to the pad plane, whereby the slit is operable to disrupt eddy currents induced in the pad by the changing magnetic field. A semiconductor device intended for operation in a changing magnetic field, comprising a leadframe with a chip mount pad having at least one slit in a configuration operable to suppress eddy currents induced in the pad by the changing magnetic field; an integrated circuit chip, having an active and a passive surface; the passive surface attached to the mount pad by a polymeric material; and the active surface having a Hall structure including current and voltage terminals integrated into the circuit, whereby the changing magnetic field can be measured without diminution by said eddy currents.
Description
- The present invention is related in general to the field of semiconductor devices and methods and more specifically to structure and fabrication of leadframes for integrated circuits and their application for accurate current measurements.
- The principle of the Hall effect is shown in
FIG. 1 . A current I of electrons (having elementary charge e and density n) flows in longitudinal y-direction through a strip-likeelectrical conductor 101 of thickness d, which is thin compared towidth 102. Perpendicular to the plane of the conductor is a magnetic field of strength H (z-direction). This field diverts the moving electrons due to their high mobility in the x-direction (Hall effect), creating an electric field balancing the magnetic force. In the x-direction, an electric potential difference or voltage V is now established (Hall voltage):
V=const·I·H/d. (1)
The const is the Hall coefficient:
const=r/n·e, (2)
where r is a factor depending on the mobility of the electrons. AsFIG. 1 shows, twoterminals terminals - By measuring the Hall voltage V, the Hall effect can be used to measure the magnetic field H. This has been accomplished especially when the
conductor 101 is manufactured in combination with integrated circuits in semiconductor materials such as silicon, silicon germanium, or gallium arsenide using modern wafer fabrication technology. Examples of a variety of integrated arrangements can be found, for instance, in U.S. Pat. No. 3,852,802, issued on Dec. 3, 1974 (Wolf et al., “Integrated Circuit Hall Effect Device and Method”); U.S. Pat. No. 5,572,058, issued on Nov. 5, 1996 (Biard, “Hall Effect Device formed in an Epitaxial Layer of Silicon for Sensing Magnetic Fields Parallel to the Epitaxial Layer”). - When the magnetic field H is generated by an original current i through a wire or another conductor, which is located in proximity to the Hall structure so that the magnetic field is normal to the plane of the Hall structure, then the measurement of the magnetic field H, in turn, can be used to determine the strength of the original current. An example is described in U.S. Pat. No. 5,017,804, issued on May 21, 1991 (Harnden et al., “Hall Sensing of Bond Wire Current”). For this measurement technique, it is advantageous to employ a null-measurement technique as described in U.S. Pat. No. 4,823,075, issued on Apr. 18, 1989 (Alley, “Current Sensor using Hall Effect Device with Feedback”).
- The wire or conductor for the electrical current can be integrated into a semiconductor integrated circuit, which also includes an integrated Hall structure. An example of such integrated current conductor together with an integrated Hall structure has been published by R. Steiner et al.: “Fully Packaged CMOS Current Monitor Using Lead-on-Chip Technology”, Proc. Eleventh Ann. Internat. Workshop on MEMS (Micro-Electro-Mechanical Systems), 1998, pp. 603-608. Unfortunately, such integrated circuit systems fail to measure correct current values whenever the current i changes rapidly with time t. The rapidly changing magnetic fields dH/dt associated with high di/dt values induce strong eddy currents in any metal used to give mechanical and electrical support in the assembly of the semiconductor chip. These eddy currents, in turn, generate magnetic flux opposed to the original changing magnetic flux, diminishing the measured H values and thus the calculated i values.
- As a consequence, in applications in which it is important to follow high di/dt pulses as precisely as possible, the measurement of these rapidly changing currents results in erroneous amplitudes and is furthermore coupled with delays and losses.
- An urgent need has therefore arisen to conceive a concept for a reliable, high-performance, yet low-cost structure and method of measuring the true value of rapidly changing electrical currents. Preferably, this method should be based on fundamental design concepts flexible enough to be applied for different semiconductor product families and a wide spectrum of process and assembly variations. No extra process steps should be required. The method should not only meet high electrical and information performance requirements, but should also achieve improvements towards the goals of enhanced process yields and device reliability. Preferably, these innovations should be accomplished using the installed equipment base so that no investment in new manufacturing machines is needed.
- In the first embodiment of the present invention, a metallic leadframe for use with a semiconductor chip intended for operation in a changing magnetic field comprises a chip mount pad having at least one slit penetrating the whole thickness of the pad and substantially traversing the area of the pad from one edge to the opposite edge. This slit is wide enough to interrupt electron flow in the pad plane, but not wide enough to significantly reduce thermal conduction in a direction normal to the pad plane, whereby the slit is operable to disrupt eddy currents induced in the pad by the changing magnetic field.
- In the second embodiment of the invention, the chip mount pad of the invention has a plurality of slits in a configuration operable to suppress eddy currents induced in the pad by a changing magnetic field.
- The present invention is related to integrated circuits (ICs) of any kind, especially those used in conjunction with open and closed loop current transducers and current/power measurement applications based on the use of Hall structures for magnetic field measurements. Due to the trend in semiconductor technology to integrate more and more functions on one chip, these ICs can be found in many semiconductor device families such as processors, digital, analog and logic devices, and high frequency and high power devices.
- In the third embodiment, a semiconductor device intended for operation in a changing magnetic field, comprises a leadframe featuring a chip mount pad with at least one slit in a configuration operable to suppress eddy currents induced in the pad by the changing magnetic field. The device has an integrated circuit chip with an integrated Hall structure, the chip being attached to the mount pad. When the device is positioned in a changing magnetic field, with the Hall structure normal to the field, the field strength can be measured without diminution by eddy currents.
- In the fourth embodiment, the device further has an integrated current conductor in the proximity of the Hall structure, designed so that it can conduct a changing electric current, which in turn creates the changing magnetic field normal to the plane of the Hall structure.
- The package type of the IC can be a plastic dual in-line package (PDIP), small outline IC (SOIC), quad flat pack (QFP), thin QFP (TQFP), SSOP, TSSOP, TVSOP, or any other leadframe-based package.
- It is an aspect of the present invention to provide a leadframe design using at least one slit having a width from about 0.01 to 0.5 mm, stamped into the chip pad. The leadframe material can be copper, copper alloy, brass, aluminum, iron-nickel alloy, invar or any other material customarily used in semiconductor device production.
- Another aspect of the invention is to reach the embodiments without the cost of equipment changes and new capital investment, by using the installed fabrication equipment.
- Another aspect of the present invention is to provide the concepts of eddy current suppression and heat dissipation with enough flexibility so that a single leadframe design can be found applicable for a whole family of IC chips of various chip areas.
- These aspects have been achieved by the embodiments cited above. The technical advances represented by the invention, as well as the aspects thereof, will become apparent from the following description of the preferred embodiments of the invention, when considered in conjunction with the accompanying drawings and the novel features set forth in the appended claims.
-
FIG. 1 depicts a simplified Hall structure and the measurement of the Hall voltage as performed in the technology of the prior art. -
FIG. 2 is a simplified top view of an individual IC leadframe illustrating an example of the slits in the chip mount pad. -
FIG. 3 is a schematic top view of a leadframe chip mount pad illustrating an example of the first embodiment of the invention. -
FIG. 4 is a schematic top view of a leadframe chip mount pad illustrating an example of the second embodiment of the invention. -
FIG. 5 is a schematic top view of a leadframe chip mount pad illustrating another example of the second embodiment of the invention. -
FIG. 6 is a schematic and enlarged top view of an integrated Hall structure. -
FIG. 7 is a simplified top view of an individual IC leadframe having a partially assembled chip with an integrated Hall structure. -
FIG. 8 is a schematic cross section through the leadframe and the partially assembled chip shown inFIG. 7 according to the third embodiment of the invention. - The invention relates to a single piece metallic leadframe that can be used in current semiconductor device production processes and installed equipment base.
FIG. 2 depicts a single, rectangular-shaped leadframe unit, generally designated 200, for a typical semiconductor Quad Flat Pak (QFP) device. Specifically, the leadframe for a 144-lead plastic thin QFP is shown; dimensions of the finished device after molding are 20×20×1.4 mm. In many applications of the Hall structure and magnetic field measurements, the integrated circuit (IC) chip and thus the requirement for leadframe and package will be much smaller, howeverFIG. 2 has been selected for clarity and illustration purposes. - In the center of the leadframe is the
chip mount pad 201. As shown inFIG. 2 , the area ofmount pad 201 is slightly larger than the area of the IC chip to be mounted (see alsoFIG. 8 ). In other modifications of the invention, the pad area may be smaller than the chip area as long as the requirements for thermal heat dissipation can be fulfilled. In the device assembly process, the mount pad receives the chip attach polymer, thus enabling the chip mount process (discussed inFIG. 8 ). - Further, the
leadframe unit 200 includes a plurality ofsupport members 202, which extend from the leadframe rails 203 to thechip mount pad 201. In the example ofFIG. 2 , the QFP device requires 4 support members connecting themount pad 201 to the four corners of the rectangular leadframe. The QFP design further includes a plurality ofleadframe segments 204 having theirfirst end 204a nearmount pad 201 and their second end 204b remote frommount pad 201. - It is pivotally important for the present invention that the chip mount pad has at least one slit through the thickness of the mount pad material. In
FIG. 2 , a plurality ofslits 205 is shown inmount pad 201. Theseslits 205 penetrate the whole thickness of the mount pad (see alsoFIG. 8 ) and substantially traverse the area ofmount pad 201 from one edge or corner of the pad to the opposite edge or corner. For proper design of the slits according to the invention it is required that the slits are wide enough to interrupt electron flow in the pad plane, when eddy currents are induced by changing magnetic fields, yet not wide enough to significantly reduce thermal conduction in a direction normal to the pad plane. - In the manufacture of leadframes, the slits are stamped into the leadframe material. In this case, the practical range of slit widths extends from about 0.01 to 0.5 mm. When leadframes are etched, narrower slit widths are manufacturable.
- Suitable sheet-like starting materials of the leadframe typically have a thickness in the range from about 100 to 300 μm. Suitable materials include copper, copper alloy, brass, aluminum, iron-nickel alloy and invar. Portions of the leadframe may also be plated, selectively or by flood plating techniques, with highly conductive metals, such as silver, copper, gold, nickel, or palladium. Chip mount pad and support members (and other features) of the leadframe may be stamped or etched from the sheet-like starting material. Remote segments ends may be plated with solderable metal alloys such as tin/lead, tin/indium, tin/silver, tin/bismuth, or conductive adhesive compounds.
- In many applications of the invention, a current conductor is integrated in the IC, which carries the original changing current (and causes the changing magnetic field with its effect of the induced eddy currents in the chip mount pad). This current may have considerable strength. Consequently, substantial thermal energy is generated and has to be dissipated to the outside world (heat sink). It is, therefore, essential that the metallic area of the mount pad available for thermal dissipation is not unduly diminished by removing some leadframe material for opening the slits. As a consequence, the present invention avoids any wide openings in the mount pad, or pad shrinkages, such as employed for maximizing mold compound adhesion to the passive surface of the chip. Examples of adhesion-maximizing leadframes are described in U.S. Patent applications No. 60/141,912, filed on 30 Jun. 1999 (Arguelles, “Deformation-Absorbing Leadframe for Semiconductor Devices”), and Ser. No. 09/574,330, filed on 19 May 2000 (Palasi, “Leadframe for Balanced Adhesion and Heat Dissipation in Semiconductor Devices”).
- Cut 8-8 in
FIG. 2 refers to the cross section shown inFIG. 8 . - Other variations of slit configurations are shown in FIGS. 3 to 5.
FIG. 3 illustrates the top view of an example of the first embodiment of the invention. A leadframechip mount pad 301, which is intended to be operated in a changing magnetic field, has oneslit 302 penetrating the whole thickness of the pad metal and substantially traversing the area of the pad from oneedge 303 to theopposite edge 304. The width of the slit is in the range from about 0.01 to 0.5 mm, significantly reducing any eddy current induced by the changing magnetic field and flowing in the plane of thepad 301. On the other hand, slit 302 is narrow enough to not interfere with the heat-dissipating capability and thermal conduction in a direction normal to the plane of the pad. -
FIG. 4 illustrates the top view of an example of the second embodiment of the invention. A leadframechip mount pad 401, which is intended to be operated in a changing magnetic field, has a plurality ofslits 402 arranged in about parallel pattern and penetrating the whole thickness of the pad metal and substantially traversing the area of the pad from oneedge 403 to theopposite edge 404. While the widths of theslits 402 do not have to be uniform, they are prefereably on the range from about 0.01 to 0.5 mm. Any eddy current induced by the changing magnetic field and flowing in the plane ofpad 401 is strongly suppressed while the narrow widths of the slits do not significantly reduce thermal conduction in a direction normal to the plane ofpad 401. -
FIG. 5 shows another example of the second embodiment of the invention, a plurality ofslits 502 in aleadframe pad 501, arranged in an approximately star-burst-like pattern. As in the previousFIGS. 3 and 4 , the slits are about 0.01 to 0.5 mm wide and penetrate the whole thickness of the pad metal. The effects of the slit pattern inFIG. 5 relative to eddy current suppression and thermal performance preservation are similar to the slit pattern inFIG. 4 . -
FIG. 6 depicts an example of a Hall structure, generally designated 600, designed for integration into the IC of a semiconductor device. Heavily dopedcontact areas Contacts contacts 603 a and 603 b. The linear dimensions and the relative size of theHall structure 600 can vary widely from miniature to large, dependent on the extent of the changing magnetic field to be measured in order to determine the field portion perpendicular to the structure. - By way of example,
FIG. 7 shows aHall structure 701 embedded in an IC 702 (not indicated in detail) fabricated inchip 703.Chip 703 is attached toleadframe chip pad 704, which has the same dimensions as described inFIG. 2 .FIG. 7 illustrates an example of a semiconductor device, generally designated 700, intended for operation in a changing magnetic field and assembled on a leadframe analogous to the leadframe inFIG. 2 , yet with achip pad 703 having any of the slit configurations described inFIGS. 2, 3 , 4, or 5. The slits operate to suppress eddy currents induced inchip pad 704 by the changing magnetic field. - In the example of
FIG. 7 , thecurrent terminals Hall structure 701 are connected by integrated conducting lines (not shown inFIG. 7 ) to metallizedcontact terminals bonding wire 720 is stiched to the respectivefirst end 731near mount pad 704, while the second end 732 remote frommount pad 704 is reserved for solder connection of each lead segment to other parts (in the “outside world”). - In similar fashion, the
voltage terminals Hall structure 701 are connected by integrated conducting lines (not shown inFIG. 7 ) to metallizedcontact terminals standard bonding wires 720 form the connection to the leadframe segments 730 of the leadframe. - The incorporation of the Hall structure into an IC, as shown in
FIG. 7 , as well as the chip assembly and the construction of the package used for the IC, can be modified in numerous ways. For instance, instead of a plurality of current contacts, there may only be few or a single contact. Similar modifications can be made for the voltage contacts. Furthermore, the chip, bonding wires and near ends of lead segments may be encapsulated, preferably using transfer molding technology with polymeric (epoxy-based) compounds suitable for adhesion of the compound to the IC chip and the leadframe. -
FIG. 8 depicts a cross section through the assembled device ofFIG. 7 along cut lines 8-8, in combination with the cut ofFIG. 2 along cut line 8-8. The assembled device, generally designated 800, showschip 801 with itsactive surface 801 a and itspassive surface 801 b. Thepassive surface 801 b is attached to leadframemount pad 810 by a polymeric material (typically epoxy- or polyimide-based). Theactive surface 801 a has the n-well 803 of the Hall structure and the heavily n-dopedregions 804 for the current and voltage terminals of the Hall structure. The IC of the chip (nor shown inFIG. 8 ) hasbonding pads 805, from whichbonding wires 806 connect to the leadframe segments 811. - The whole thickness of the
chip pad 810 is traversed by slit 812 (the intersection of the two slits inFIG. 2 ). Not shown inFIG. 8 is the (optional) plasticpackage encapsulating devie 800. -
FIG. 8 also indicates the changing magnetic field of strength H sympolized by the field lines 820. The assembled (and packaged)device 800 is positioned in the changing magnetic field H such that the changing magnetic field is normal to the plane of theHall structure 803. The magnetic field can be measured accurately by the Hall structure, since, thanks toslits 812, no eddy currents inchip pad 810 can develop; therefore, there are no associated magnetic fields which could diminish the amplitude of the changing magnetic field H. The magnatic field, in turn, is created by a changing electric current i (not shown inFIG. 8 ). The amplitude of that current i can now be determined accurately from the measured magnetic field. The method is particularly preferred when i is rapidly changing (high di/dt) or is pulsed, but the method is also favorable for alternating currents i. - The method of measuring the accurate amplitude of a changing electric current i comprises the steps of:
-
- providing an integrated circuit chip having an active and a passive surface, the active surface having an integrated circuit and an integrated Hall structure;
- providing a metallic leadframe having a chip mount pad reducing or eliminating eddy currents in the vicinity of the Hall structure;
- assembling the chip and the leadframe, and packaging the assembly;
- positioning the packaged assembly in the changing magnetic field created by the changing electric current i such that the changing magnetic field is normal to the plane of the Hall structure;
- measuring the changing voltage induced in the Hall structure by the changing magnetic field;
- calculating the strength of the changing magnetic field, undiminished by the eliminated eddy currents, thereby determining the accurate amplitude of the changing electric current i causing the changing magnetic field.
- It is advantageous for many applications to integrate the conductor for the rapidly changing current i into the IC of the semiconductor chip assembled on the metallic support designed with the slits of the present invention. In this case, the conductor and the Hall structure have to be in proximity such that the magnetic field of the changing current i is perpendicular to the plane of the Hall structure. The suppression of eddy currents in the metallic support allows the accurate determination of the changing magnetic field by the Hall technique and thus the calculation of the accurate amplitude of the changing electric current i.
- While this invention has been described in reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. As an example, the material of the semiconductor chip may comprise silicon, silicon germanium, gallium arsenide, or any other semiconductor material used in manufacturing. As another example, the structure of the chip mount pad of the leadframe can be modified to be suitable for chip families of elongated contours, or rectangular, or square perimeter. As another example, any magnetic sensing element can be used instead of a Hall structure, for instance a magneto-transistor or a giant magneto-resistor. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Claims (5)
1-17. (canceled)
18. A method of measuring the accurate amplitude of a changing electric current flowing through a conductor, comprising the steps of:
providing an integrated circuit chip having an active and a passive surface, said active surface having an integrated circuit, said conductor and an integrated Hall structure;
providing a metallic leadframe having a chip mount pad reducing or eliminating eddy currents in the vicinity of said Hall structure;
assembling said chip and said leadframe;
initiating said changing electric current through said conductor, thus creating a changing magnetic field normal to the plane of said Hall structure;
measuring the changing voltage induced in said Hall structure by said changing magnetic field;
calculating the strength of said changing magnetic field, undiminished by said eliminated eddy currents, thereby determining the accurate amplitude of said changing electric current causing said changing magnetic field.
19. The method according to claim 18 wherein said changing current is an alternating current.
20. The method according to claim 18 wherein said step of assembling comprises the steps of:
attaching said passive chip surface to said pad chip mount pad;
wire bonding said Hall structure to said leadframe; and
encapsulating said assembled chip.
21. A method of measuring the accurate amplitude of a changing electric current, comprising the steps of:
providing an integrated circuit chip having an active and a passive surface, said active surface having an integrated circuit and an integrated Hall structure;
providing a metallic leadframe having a chip mount pad reducing or eliminating eddy currents in the vicinity of said Hall structure;
assembling said chip and said leadframe, and packaging said assembly;
positioning said packaged assembly in the changing magnetic field created by said changing electric current such that said changing magnetic field is normal to the plane of said Hall structure;
measuring the changing voltage induced in said Hall structure by said changing magnetic field;
calculating the strength of said changing magnetic field, undiminished by said eliminated eddy currents, thereby determining the accurate amplitude of said changing electric current causing said changing magnetic field.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/154,189 US20050248005A1 (en) | 2000-06-19 | 2005-06-16 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US21266000P | 2000-06-19 | 2000-06-19 | |
US09/873,057 US6853178B2 (en) | 2000-06-19 | 2001-06-02 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
US10/789,642 US6922048B2 (en) | 2000-06-19 | 2004-03-01 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
US11/154,189 US20050248005A1 (en) | 2000-06-19 | 2005-06-16 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/789,642 Division US6922048B2 (en) | 2000-06-19 | 2004-03-01 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
Publications (1)
Publication Number | Publication Date |
---|---|
US20050248005A1 true US20050248005A1 (en) | 2005-11-10 |
Family
ID=26907351
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/873,057 Expired - Lifetime US6853178B2 (en) | 2000-06-19 | 2001-06-02 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
US10/789,642 Expired - Lifetime US6922048B2 (en) | 2000-06-19 | 2004-03-01 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
US11/154,189 Abandoned US20050248005A1 (en) | 2000-06-19 | 2005-06-16 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/873,057 Expired - Lifetime US6853178B2 (en) | 2000-06-19 | 2001-06-02 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
US10/789,642 Expired - Lifetime US6922048B2 (en) | 2000-06-19 | 2004-03-01 | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents |
Country Status (1)
Country | Link |
---|---|
US (3) | US6853178B2 (en) |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070241423A1 (en) * | 2006-04-14 | 2007-10-18 | Taylor William P | Methods and apparatus for integrated circuit having multiple dies with at least one on chip capacitor |
US20080013298A1 (en) * | 2006-07-14 | 2008-01-17 | Nirmal Sharma | Methods and apparatus for passive attachment of components for integrated circuits |
US20100052424A1 (en) * | 2008-08-26 | 2010-03-04 | Taylor William P | Methods and apparatus for integrated circuit having integrated energy storage device |
US7676914B2 (en) | 2006-04-14 | 2010-03-16 | Allegro Microsystems, Inc. | Methods for sensor having capacitor on chip |
WO2011068653A1 (en) * | 2009-12-03 | 2011-06-09 | Allegro Microsystems, Inc. | Methods and apparatus for enhanced frequency response of magnetic sensors |
US8093670B2 (en) | 2008-07-24 | 2012-01-10 | Allegro Microsystems, Inc. | Methods and apparatus for integrated circuit having on chip capacitor with eddy current reductions |
US8629539B2 (en) | 2012-01-16 | 2014-01-14 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having non-conductive die paddle |
US9411025B2 (en) | 2013-04-26 | 2016-08-09 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame and a magnet |
US9494660B2 (en) | 2012-03-20 | 2016-11-15 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame |
JP2017003283A (en) * | 2015-06-04 | 2017-01-05 | アルプス・グリーンデバイス株式会社 | Current sensor |
US9666788B2 (en) | 2012-03-20 | 2017-05-30 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame |
JP2017134022A (en) * | 2016-01-29 | 2017-08-03 | 旭化成エレクトロニクス株式会社 | Electric current sensor and manufacturing method |
US9812588B2 (en) | 2012-03-20 | 2017-11-07 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material |
US10234513B2 (en) | 2012-03-20 | 2019-03-19 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material |
US10411498B2 (en) | 2015-10-21 | 2019-09-10 | Allegro Microsystems, Llc | Apparatus and methods for extending sensor integrated circuit operation through a power disturbance |
US10978897B2 (en) | 2018-04-02 | 2021-04-13 | Allegro Microsystems, Llc | Systems and methods for suppressing undesirable voltage supply artifacts |
US10991644B2 (en) | 2019-08-22 | 2021-04-27 | Allegro Microsystems, Llc | Integrated circuit package having a low profile |
Families Citing this family (81)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10231194A1 (en) * | 2002-07-10 | 2004-02-05 | Infineon Technologies Ag | Lead frame for a sonde magnetic field sensor on a semiconductor chip reduces eddy current production by magnetic fields |
US20060219436A1 (en) * | 2003-08-26 | 2006-10-05 | Taylor William P | Current sensor |
US7709754B2 (en) * | 2003-08-26 | 2010-05-04 | Allegro Microsystems, Inc. | Current sensor |
US20060052402A1 (en) * | 2004-09-08 | 2006-03-09 | Woodward John R | Method of female sexual enhancement |
US20060220218A1 (en) * | 2005-03-11 | 2006-10-05 | Charng-Geng Sheen | Embedded-type power semiconductor package device |
US20070279053A1 (en) * | 2006-05-12 | 2007-12-06 | Taylor William P | Integrated current sensor |
US9823090B2 (en) | 2014-10-31 | 2017-11-21 | Allegro Microsystems, Llc | Magnetic field sensor for sensing a movement of a target object |
US7923996B2 (en) * | 2008-02-26 | 2011-04-12 | Allegro Microsystems, Inc. | Magnetic field sensor with automatic sensitivity adjustment |
US9222992B2 (en) | 2008-12-18 | 2015-12-29 | Infineon Technologies Ag | Magnetic field current sensors |
WO2010096367A1 (en) | 2009-02-17 | 2010-08-26 | Allegro Microsystems, Inc. | Circuits and methods for generating a self-test of a magnetic field sensor |
US8089270B2 (en) * | 2009-03-10 | 2012-01-03 | Allegro Microsystems, Inc. | Magnetic field detector having a variable threshold |
US8058864B2 (en) * | 2009-04-17 | 2011-11-15 | Allegro Microsystems, Inc. | Circuits and methods for providing a magnetic field sensor with an adaptable threshold |
US8542010B2 (en) * | 2009-07-22 | 2013-09-24 | Allegro Microsystems, Llc | Circuits and methods for generating a diagnostic mode of operation in a magnetic field sensor |
US8717016B2 (en) | 2010-02-24 | 2014-05-06 | Infineon Technologies Ag | Current sensors and methods |
US8760149B2 (en) | 2010-04-08 | 2014-06-24 | Infineon Technologies Ag | Magnetic field current sensors |
US8680843B2 (en) | 2010-06-10 | 2014-03-25 | Infineon Technologies Ag | Magnetic field current sensors |
US8283742B2 (en) | 2010-08-31 | 2012-10-09 | Infineon Technologies, A.G. | Thin-wafer current sensors |
US9476915B2 (en) | 2010-12-09 | 2016-10-25 | Infineon Technologies Ag | Magnetic field current sensors |
US8975889B2 (en) | 2011-01-24 | 2015-03-10 | Infineon Technologies Ag | Current difference sensors, systems and methods |
US8963536B2 (en) | 2011-04-14 | 2015-02-24 | Infineon Technologies Ag | Current sensors, systems and methods for sensing current in a conductor |
US8680846B2 (en) | 2011-04-27 | 2014-03-25 | Allegro Microsystems, Llc | Circuits and methods for self-calibrating or self-testing a magnetic field sensor |
US8604777B2 (en) | 2011-07-13 | 2013-12-10 | Allegro Microsystems, Llc | Current sensor with calibration for a current divider configuration |
US9201122B2 (en) | 2012-02-16 | 2015-12-01 | Allegro Microsystems, Llc | Circuits and methods using adjustable feedback for self-calibrating or self-testing a magnetic field sensor with an adjustable time constant |
US9817078B2 (en) | 2012-05-10 | 2017-11-14 | Allegro Microsystems Llc | Methods and apparatus for magnetic sensor having integrated coil |
US9383425B2 (en) | 2012-12-28 | 2016-07-05 | Allegro Microsystems, Llc | Methods and apparatus for a current sensor having fault detection and self test functionality |
US9482700B2 (en) * | 2013-01-20 | 2016-11-01 | Lenovo Enterprise Solutions (Singapore) Pte. Ltd. | Current detector to sense current without being in series with conductor |
US10725100B2 (en) | 2013-03-15 | 2020-07-28 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having an externally accessible coil |
US9190606B2 (en) | 2013-03-15 | 2015-11-17 | Allegro Micosystems, LLC | Packaging for an electronic device |
US10345343B2 (en) | 2013-03-15 | 2019-07-09 | Allegro Microsystems, Llc | Current sensor isolation |
US9810519B2 (en) | 2013-07-19 | 2017-11-07 | Allegro Microsystems, Llc | Arrangements for magnetic field sensors that act as tooth detectors |
US10495699B2 (en) | 2013-07-19 | 2019-12-03 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having an integrated coil or magnet to detect a non-ferromagnetic target |
US10145908B2 (en) | 2013-07-19 | 2018-12-04 | Allegro Microsystems, Llc | Method and apparatus for magnetic sensor producing a changing magnetic field |
US9910088B2 (en) | 2013-12-26 | 2018-03-06 | Allegro Microsystems, Llc | Methods and apparatus for sensor diagnostics including programmable self-test signals |
US9645220B2 (en) | 2014-04-17 | 2017-05-09 | Allegro Microsystems, Llc | Circuits and methods for self-calibrating or self-testing a magnetic field sensor using phase discrimination |
US9735773B2 (en) | 2014-04-29 | 2017-08-15 | Allegro Microsystems, Llc | Systems and methods for sensing current through a low-side field effect transistor |
US9720054B2 (en) | 2014-10-31 | 2017-08-01 | Allegro Microsystems, Llc | Magnetic field sensor and electronic circuit that pass amplifier current through a magnetoresistance element |
US10712403B2 (en) | 2014-10-31 | 2020-07-14 | Allegro Microsystems, Llc | Magnetic field sensor and electronic circuit that pass amplifier current through a magnetoresistance element |
US9719806B2 (en) | 2014-10-31 | 2017-08-01 | Allegro Microsystems, Llc | Magnetic field sensor for sensing a movement of a ferromagnetic target object |
US9823092B2 (en) | 2014-10-31 | 2017-11-21 | Allegro Microsystems, Llc | Magnetic field sensor providing a movement detector |
US9841485B2 (en) | 2014-11-14 | 2017-12-12 | Allegro Microsystems, Llc | Magnetic field sensor having calibration circuitry and techniques |
US9804249B2 (en) | 2014-11-14 | 2017-10-31 | Allegro Microsystems, Llc | Dual-path analog to digital converter |
US10466298B2 (en) | 2014-11-14 | 2019-11-05 | Allegro Microsystems, Llc | Magnetic field sensor with shared path amplifier and analog-to-digital-converter |
US9970996B2 (en) | 2015-01-20 | 2018-05-15 | Allegro Microsystems, Llc | Methods and apparatus for generating a threshold signal in a magnetic field sensor |
US9638764B2 (en) | 2015-04-08 | 2017-05-02 | Allegro Microsystems, Llc | Electronic circuit for driving a hall effect element with a current compensated for substrate stress |
US9851417B2 (en) | 2015-07-28 | 2017-12-26 | Allegro Microsystems, Llc | Structure and system for simultaneous sensing a magnetic field and mechanical stress |
US9733280B2 (en) | 2015-09-08 | 2017-08-15 | Infineon Technologies Ag | Balancing an eddy current effect and a skin effect on a magnetic sensor using die paddle notches |
DE102016100366A1 (en) * | 2016-01-11 | 2017-07-13 | Tdk-Micronas Gmbh | Adapter for receiving an integrated circuit |
US10107873B2 (en) | 2016-03-10 | 2018-10-23 | Allegro Microsystems, Llc | Electronic circuit for compensating a sensitivity drift of a hall effect element due to stress |
US10132879B2 (en) | 2016-05-23 | 2018-11-20 | Allegro Microsystems, Llc | Gain equalization for multiple axis magnetic field sensing |
US10012518B2 (en) | 2016-06-08 | 2018-07-03 | Allegro Microsystems, Llc | Magnetic field sensor for sensing a proximity of an object |
US10041810B2 (en) | 2016-06-08 | 2018-08-07 | Allegro Microsystems, Llc | Arrangements for magnetic field sensors that act as movement detectors |
US10260905B2 (en) | 2016-06-08 | 2019-04-16 | Allegro Microsystems, Llc | Arrangements for magnetic field sensors to cancel offset variations |
US10162017B2 (en) | 2016-07-12 | 2018-12-25 | Allegro Microsystems, Llc | Systems and methods for reducing high order hall plate sensitivity temperature coefficients |
US10837943B2 (en) | 2017-05-26 | 2020-11-17 | Allegro Microsystems, Llc | Magnetic field sensor with error calculation |
US10324141B2 (en) | 2017-05-26 | 2019-06-18 | Allegro Microsystems, Llc | Packages for coil actuated position sensors |
US11428755B2 (en) | 2017-05-26 | 2022-08-30 | Allegro Microsystems, Llc | Coil actuated sensor with sensitivity detection |
US10310028B2 (en) | 2017-05-26 | 2019-06-04 | Allegro Microsystems, Llc | Coil actuated pressure sensor |
US10641842B2 (en) | 2017-05-26 | 2020-05-05 | Allegro Microsystems, Llc | Targets for coil actuated position sensors |
US10996289B2 (en) | 2017-05-26 | 2021-05-04 | Allegro Microsystems, Llc | Coil actuated position sensor with reflected magnetic field |
US10520559B2 (en) | 2017-08-14 | 2019-12-31 | Allegro Microsystems, Llc | Arrangements for Hall effect elements and vertical epi resistors upon a substrate |
CN108198798A (en) * | 2018-01-12 | 2018-06-22 | 广州新星微电子有限公司 | A kind of triode and its packaging method |
EP3514559B1 (en) | 2018-01-22 | 2021-08-25 | Melexis Technologies SA | Sensor package |
US10866117B2 (en) | 2018-03-01 | 2020-12-15 | Allegro Microsystems, Llc | Magnetic field influence during rotation movement of magnetic target |
US10361147B1 (en) | 2018-06-28 | 2019-07-23 | Ford Global Technologies, Llc | Inverter power module lead frame with enhanced common source inductance |
US11255700B2 (en) | 2018-08-06 | 2022-02-22 | Allegro Microsystems, Llc | Magnetic field sensor |
US10823586B2 (en) | 2018-12-26 | 2020-11-03 | Allegro Microsystems, Llc | Magnetic field sensor having unequally spaced magnetic field sensing elements |
US11061084B2 (en) | 2019-03-07 | 2021-07-13 | Allegro Microsystems, Llc | Coil actuated pressure sensor and deflectable substrate |
US10955306B2 (en) | 2019-04-22 | 2021-03-23 | Allegro Microsystems, Llc | Coil actuated pressure sensor and deformable substrate |
US10921341B2 (en) | 2019-05-09 | 2021-02-16 | Allegro Microsystems, Llc | Methods and apparatus for generating a uniform response in a magnetic field sensor |
US11237020B2 (en) | 2019-11-14 | 2022-02-01 | Allegro Microsystems, Llc | Magnetic field sensor having two rows of magnetic field sensing elements for measuring an angle of rotation of a magnet |
US11280637B2 (en) | 2019-11-14 | 2022-03-22 | Allegro Microsystems, Llc | High performance magnetic angle sensor |
US11194004B2 (en) | 2020-02-12 | 2021-12-07 | Allegro Microsystems, Llc | Diagnostic circuits and methods for sensor test circuits |
US11169223B2 (en) | 2020-03-23 | 2021-11-09 | Allegro Microsystems, Llc | Hall element signal calibrating in angle sensor |
US11262422B2 (en) | 2020-05-08 | 2022-03-01 | Allegro Microsystems, Llc | Stray-field-immune coil-activated position sensor |
US11800813B2 (en) | 2020-05-29 | 2023-10-24 | Allegro Microsystems, Llc | High isolation current sensor |
US11294000B1 (en) | 2020-10-01 | 2022-04-05 | Allegro Microsystems, Llc | Magnetic field sensor with an adjustable threshold for stray field immunity |
US11493361B2 (en) | 2021-02-26 | 2022-11-08 | Allegro Microsystems, Llc | Stray field immune coil-activated sensor |
US11630130B2 (en) | 2021-03-31 | 2023-04-18 | Allegro Microsystems, Llc | Channel sensitivity matching |
US11578997B1 (en) | 2021-08-24 | 2023-02-14 | Allegro Microsystems, Llc | Angle sensor using eddy currents |
US11768230B1 (en) | 2022-03-30 | 2023-09-26 | Allegro Microsystems, Llc | Current sensor integrated circuit with a dual gauge lead frame |
US11994541B2 (en) | 2022-04-15 | 2024-05-28 | Allegro Microsystems, Llc | Current sensor assemblies for low currents |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5041780A (en) * | 1988-09-13 | 1991-08-20 | California Institute Of Technology | Integrable current sensors |
US5343143A (en) * | 1992-02-11 | 1994-08-30 | Landis & Gyr Metering, Inc. | Shielded current sensing device for a watthour meter |
US6356068B1 (en) * | 1997-09-15 | 2002-03-12 | Ams International Ag | Current monitor system and a method for manufacturing it |
US20030071812A1 (en) * | 2001-08-10 | 2003-04-17 | Baining Guo | Macrostructure modeling with microstructure reflectance slices |
US20060219436A1 (en) * | 2003-08-26 | 2006-10-05 | Taylor William P | Current sensor |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57133655A (en) * | 1981-02-10 | 1982-08-18 | Pioneer Electronic Corp | Lead frame |
US4918511A (en) * | 1985-02-01 | 1990-04-17 | Advanced Micro Devices, Inc. | Thermal expansion compensated metal lead frame for integrated circuit package |
US4952999A (en) * | 1988-04-26 | 1990-08-28 | National Semiconductor Corporation | Method and apparatus for reducing die stress |
JP2602076B2 (en) * | 1988-09-08 | 1997-04-23 | 三菱電機株式会社 | Lead frame for semiconductor device |
US5175610A (en) * | 1990-05-09 | 1992-12-29 | Kabushiki Kaisha Toshiba | Resin molded type semiconductor device having a metallic plate support |
JPH0878605A (en) * | 1994-09-01 | 1996-03-22 | Hitachi Ltd | Lead frame and semiconductor integrated circuit device utilizing the same |
JP2586344B2 (en) * | 1994-09-30 | 1997-02-26 | 日本電気株式会社 | Carrier film |
US6087842A (en) * | 1996-04-29 | 2000-07-11 | Agilent Technologies | Integrated or intrapackage capability for testing electrical continuity between an integrated circuit and other circuitry |
US5963028A (en) * | 1997-08-19 | 1999-10-05 | Allegro Microsystems, Inc. | Package for a magnetic field sensing device |
JP4164626B2 (en) * | 2001-06-15 | 2008-10-15 | サンケン電気株式会社 | CURRENT DETECTOR HAVING HALL ELEMENT |
-
2001
- 2001-06-02 US US09/873,057 patent/US6853178B2/en not_active Expired - Lifetime
-
2004
- 2004-03-01 US US10/789,642 patent/US6922048B2/en not_active Expired - Lifetime
-
2005
- 2005-06-16 US US11/154,189 patent/US20050248005A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5041780A (en) * | 1988-09-13 | 1991-08-20 | California Institute Of Technology | Integrable current sensors |
US5343143A (en) * | 1992-02-11 | 1994-08-30 | Landis & Gyr Metering, Inc. | Shielded current sensing device for a watthour meter |
US6356068B1 (en) * | 1997-09-15 | 2002-03-12 | Ams International Ag | Current monitor system and a method for manufacturing it |
US20030071812A1 (en) * | 2001-08-10 | 2003-04-17 | Baining Guo | Macrostructure modeling with microstructure reflectance slices |
US20060219436A1 (en) * | 2003-08-26 | 2006-10-05 | Taylor William P | Current sensor |
Cited By (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7676914B2 (en) | 2006-04-14 | 2010-03-16 | Allegro Microsystems, Inc. | Methods for sensor having capacitor on chip |
US20070241423A1 (en) * | 2006-04-14 | 2007-10-18 | Taylor William P | Methods and apparatus for integrated circuit having multiple dies with at least one on chip capacitor |
US7687882B2 (en) | 2006-04-14 | 2010-03-30 | Allegro Microsystems, Inc. | Methods and apparatus for integrated circuit having multiple dies with at least one on chip capacitor |
CN105321921A (en) * | 2006-07-14 | 2016-02-10 | 阿莱戈微系统有限责任公司 | Methods and apparatus for passive attachment of components for integrated circuits |
EP2041592B1 (en) * | 2006-07-14 | 2021-11-10 | Allegro MicroSystems, LLC | Methods and apparatus for passive attachment of components for integrated circuits |
WO2008008140A3 (en) * | 2006-07-14 | 2008-05-08 | Allegro Microsystems Inc | Methods and apparatus for passive attachment of components for integrated circuits |
WO2008008140A2 (en) * | 2006-07-14 | 2008-01-17 | Allegro Microsystems, Inc. | Methods and apparatus for passive attachment of components for integrated circuits |
JP2009544149A (en) * | 2006-07-14 | 2009-12-10 | アレグロ・マイクロシステムズ・インコーポレーテッド | Method and apparatus for passive mounting of components for integrated circuits |
US9228860B2 (en) | 2006-07-14 | 2016-01-05 | Allegro Microsystems, Llc | Sensor and method of providing a sensor |
US20080013298A1 (en) * | 2006-07-14 | 2008-01-17 | Nirmal Sharma | Methods and apparatus for passive attachment of components for integrated circuits |
US8093670B2 (en) | 2008-07-24 | 2012-01-10 | Allegro Microsystems, Inc. | Methods and apparatus for integrated circuit having on chip capacitor with eddy current reductions |
US20100052424A1 (en) * | 2008-08-26 | 2010-03-04 | Taylor William P | Methods and apparatus for integrated circuit having integrated energy storage device |
WO2011068653A1 (en) * | 2009-12-03 | 2011-06-09 | Allegro Microsystems, Inc. | Methods and apparatus for enhanced frequency response of magnetic sensors |
US8629539B2 (en) | 2012-01-16 | 2014-01-14 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having non-conductive die paddle |
US10333055B2 (en) | 2012-01-16 | 2019-06-25 | Allegro Microsystems, Llc | Methods for magnetic sensor having non-conductive die paddle |
US9299915B2 (en) | 2012-01-16 | 2016-03-29 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having non-conductive die paddle |
US9620705B2 (en) | 2012-01-16 | 2017-04-11 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having non-conductive die paddle |
US10230006B2 (en) | 2012-03-20 | 2019-03-12 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with an electromagnetic suppressor |
US9666788B2 (en) | 2012-03-20 | 2017-05-30 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame |
US11961920B2 (en) | 2012-03-20 | 2024-04-16 | Allegro Microsystems, Llc | Integrated circuit package with magnet having a channel |
US9812588B2 (en) | 2012-03-20 | 2017-11-07 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material |
US9494660B2 (en) | 2012-03-20 | 2016-11-15 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame |
US10234513B2 (en) | 2012-03-20 | 2019-03-19 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material |
US11828819B2 (en) | 2012-03-20 | 2023-11-28 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material |
US10916665B2 (en) | 2012-03-20 | 2021-02-09 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with an integrated coil |
US11677032B2 (en) | 2012-03-20 | 2023-06-13 | Allegro Microsystems, Llc | Sensor integrated circuit with integrated coil and element in central region of mold material |
US11444209B2 (en) | 2012-03-20 | 2022-09-13 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with an integrated coil enclosed with a semiconductor die by a mold material |
US9411025B2 (en) | 2013-04-26 | 2016-08-09 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame and a magnet |
JP2017003283A (en) * | 2015-06-04 | 2017-01-05 | アルプス・グリーンデバイス株式会社 | Current sensor |
US10411498B2 (en) | 2015-10-21 | 2019-09-10 | Allegro Microsystems, Llc | Apparatus and methods for extending sensor integrated circuit operation through a power disturbance |
JP2017134022A (en) * | 2016-01-29 | 2017-08-03 | 旭化成エレクトロニクス株式会社 | Electric current sensor and manufacturing method |
US10978897B2 (en) | 2018-04-02 | 2021-04-13 | Allegro Microsystems, Llc | Systems and methods for suppressing undesirable voltage supply artifacts |
US10991644B2 (en) | 2019-08-22 | 2021-04-27 | Allegro Microsystems, Llc | Integrated circuit package having a low profile |
Also Published As
Publication number | Publication date |
---|---|
US20040164722A1 (en) | 2004-08-26 |
US20010052780A1 (en) | 2001-12-20 |
US6853178B2 (en) | 2005-02-08 |
US6922048B2 (en) | 2005-07-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6853178B2 (en) | Integrated circuit leadframes patterned for measuring the accurate amplitude of changing currents | |
US20220137097A1 (en) | Systems and Methods for Integrated Shielding in a Current Sensor | |
US10333055B2 (en) | Methods for magnetic sensor having non-conductive die paddle | |
KR101366007B1 (en) | Arrangements for an integrated sensor | |
US7106046B2 (en) | Current measuring method and current measuring device | |
CN114174841B (en) | Hall effect sensor package with added current path | |
US20120086090A1 (en) | Methods and apparatus for passive attachment of components for integrated circuits | |
JPH05297094A (en) | Apparatus having field sensor and flux focusing member and assembling method therefor | |
EP4443182A2 (en) | Current sensing system | |
US11864471B2 (en) | Semiconductor device with passivated magnetic concentrator | |
US11971432B2 (en) | Current sensor | |
JP2015200546A (en) | sensor structure | |
US20240258211A1 (en) | Semiconductor device package with isolation | |
JP2024061954A (en) | Current sensor | |
JP2016125942A (en) | Magnetic sensor device | |
JP2024049504A (en) | Lead frame and semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |