Nothing Special   »   [go: up one dir, main page]

US20050082541A1 - Method to prevent static destruction of an active element comprised in a liquid crystal display device - Google Patents

Method to prevent static destruction of an active element comprised in a liquid crystal display device Download PDF

Info

Publication number
US20050082541A1
US20050082541A1 US11/006,561 US656104A US2005082541A1 US 20050082541 A1 US20050082541 A1 US 20050082541A1 US 656104 A US656104 A US 656104A US 2005082541 A1 US2005082541 A1 US 2005082541A1
Authority
US
United States
Prior art keywords
electrode layer
source
line
layer
thin film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/006,561
Inventor
Takashi Satou
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Seiko Epson Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=17613072&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US20050082541(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Seiko Epson Corp filed Critical Seiko Epson Corp
Priority to US11/006,561 priority Critical patent/US20050082541A1/en
Publication of US20050082541A1 publication Critical patent/US20050082541A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0266Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using field effect transistors as protective elements
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1343Electrodes
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136204Arrangements to prevent high voltage or static electricity failures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0255Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using diodes as protective elements
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F2202/00Materials and properties
    • G02F2202/10Materials and properties semiconductor
    • G02F2202/103Materials and properties semiconductor a-Si
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]

Definitions

  • the present invention relates to a method for manufacturing a thin film element, an active matrix substrate, a liquid crystal display device and an active matrix substrate, as well as a method for preventing the electrostatic destruction of an active element included in a liquid crystal display device.
  • the switching element in each pixel electrode is connected, and each pixel electrode is switched through the switching element.
  • the switching element utilization may be made, for example, of a thin film transistor (TFT).
  • the construction and operation of the thin film transistor is fundamentally the same as the single crystal silicon MOS transistor.
  • One of the objects of the present invention is to provide a novel thin film element production process technology which enables the reduction of the number of thin film transistor manufacturing processes, with a high degree of reliability.
  • another object of the present invention is to provide an active matrix substrate and a liquid crystal display device in which the production process is formed utilizing production process technology which is not complicated, and which has adequate electrostatic prevention capacity for the protection elements.
  • another object of the present invention is to provide an electrostatic destruction prevention method which can prevent the electrostatic destruction of the active elements (TFT) included in the TFT substrate.
  • One of the desirable situations for the production method of thin film elements according to the present invention is that, at the time of producing the thin film elements having a bottom gate construction, it includes a process for forming a protective film which covers the source electrode, the drain electrode, and the gate electrode material layer. Subsequently a process for forming a first aperture component having a part of a built up film comprising a gate electrode layer is selectively etched. A gate insulation film which is present on a gate electrode material layer, and a protective film are also formed so that a portion of the surface of the gate electrode layer and the gate electrode material layer is exposed.
  • a second aperture component is formed wherein selected etching of a portion of the source electrode layer and the protective film on the drain electrode layer is accomplished, so as to expose a part of the source electrode layer and the surface of the drain electrode layer; and a process which subsequently connects at least one of the gate electrode layer, the gate electrode material layer, the source electrode layer, or the drain electrode layer with the electrically conductive material layer through the first and second aperture.
  • ITO indium tin oxide
  • the first aperture is formed so that it passes through the overlapped films comprising the first insulation film over the gate electrode material layer and the second insulation film over the first insulation film, a deep contact hole is created so as to correspond in depth of the two insulation films.
  • ITO has a high melting point
  • ITO has good step coverage in comparison with aluminum, and the like, therefore the connection is not poor even if it is accomplished through a deep contact hole.
  • metallic oxides such as SnOx and ZnOx may be utilized. In this case as well, the step coverage is able to withstand actual use.
  • a protective means used to prevent the electrostatic destruction used with thin film transistors is connected between at least one line between the scanning line and the signal line, or between an electrically equivalent region to said line and a joint electric potential line.
  • the protective means used to prevent electrostatic destruction is composed to include a diode which is constructed so as to connect the gate electrode layer in the thin film transistor and the drain electrode layer, and by selectively removing the insulation layer from the gate electrode layer to electrically connect the drain electrode and the gate electrode, and by selectively removing the resultant first aperture component and the insulation from the drained electrode layer.
  • the resultant second aperture component is formed by the same manufacturing process; and furthermore, the gate electrode layer and the drain electrode layer are connected by the electrically conducted layer formed from the same material as the pixel electrodes, through the first and second apertures.
  • the formed MOS diode comprises a substantive transistor, in which there is a high capacity for the flow of electric current, and the static electricity can be quickly absorbed, with high static electricity protection capacity.
  • V th the control of the electric current/voltage characteristic threshold value voltage (V th ) can be easily accomplished. Furthermore, it is possible to reduce the unnecessary leakage of electric current. In addition, the number of manufacturing processes of the thin film element is reduced, and construction is simplified.
  • ITO indium tin oxide
  • the described “line which has at least one of either a scanning line or a signal line, and electrically equivalent regions” comprises an electrode (pad) for connecting an external connection element, and the “joint electric potential line” with a line (LC-COM line) to which is applied a standard electric potential which becomes the standard at the time of the alternating current driving of the liquid crystals, or with the manufacturing stage of the liquid crystal display device, it comprises a line (guard ring) for jointly connecting the electrode (pad) for connecting the external connection element and making it the same electric potential.
  • the guard ring is a line connected to the exterior of the pad, and serves as a counter measure for static electricity in the manufacturing stage of the liquid crystal display device. Both the LC-COM line and the guard ring are joint electric potential lines. Furthermore, by connecting a protective diode between the pad and these lines, static electricity can be avoided in the lines.
  • one of the desirable situations for an active matrix substrate according to the present invention is that the “protection means used to prevent static electricity destruction” is attached both between the electrode (pad) for connecting an outside terminal and the line (LC-COM line) to which has been applied the standard electric potential which became the standard at the time of alternate current driving of the liquid crystal; as well as between the electrode (pad) for connecting the external terminal and the line (guard ring) for jointly connecting the electrode (pad) for connecting the external terminal and making it the same electric potential.
  • the guard ring following the emulation between the TFT substrate and the facing substrate (color filter substrate) is completely cut off prior to the connection of the IC used for the drive, and the LC-COM line is the line which remains in the final product. Furthermore, even after the substrate cutoff prior to the connection of the IC, according to the construction described above, the pixel TFT is protected from electrostatic destruction, and continuing, there is an improvement in the reliability of the product.
  • V th threshold value voltage
  • the electrostatic destruction prevention protection means provides a bi-directional diode which jointly connects the first diode anode and the second diode cathode, and jointly connects the first diode cathode and the second diode anode.
  • the TFT can be protected from both the positive electrode surge and negative electrode surge.
  • the liquid crystal display device is constructed using the active matrix substrate of the present invention.
  • the reliability of the liquid crystal display device is also improved.
  • a method of manufacturing an active matrix substrate according to the present invention at the time of forming the TFT of the bottom gate construction, in a specified region on the insulation film, at the same time as forming a source/drain electrode layer from the same materials it includes a process for forming the source/drain electrode material layer from the same material as the source/drain electrode layer; and a process for creating a protective film which covers the source/drain electrode layer, and the source/drain electrode layer material; and a process for forming a second aperture so as to expose a part of the surface of the source/drain electrode layer or the source/drain electrode material layer, selectively etching the protective film on the source/drain electrode layer or the source/drain electrode material layer, at the same time as forming
  • This method of manufacturing can also be used in the formation of the MOS diode as the static electricity protection element.
  • utilization may also be made in the formation of the crossunder wiring in the vicinity of the pad.
  • the “crossunder wiring” at the time of leading the internal wiring of the liquid crystal display device to the outside of the seal material achieves the protection of the wiring by means of a thick layer of insulating film between them connecting the wiring in the upper layer to the wiring of the lower layer with the wiring being used to lead to the outside in a round about manner.
  • the “conducted material layer” is desirably the same material as the pixel electrode.
  • the wiring which is formed of the electrically conductive material is capable of being formed at the same time as the process for forming the pixel electrodes.
  • ITO indium tin oxide
  • other transparent electrode materials having a high melting point such as metallic oxides.
  • a protective means used for electrostatic destruction prevention formed from a bi-directional diode is attached between at least one of either the scanning line or the signal line, or a region which is electrically equivalent to the line and a joint electric potential line, by which means prevention can be accomplished of electrostatic destruction of an active element included in the liquid crystal display device.
  • the electrostatic destruction of the active element (TFT) included in the active matrix substrate can be assuredly prevented.
  • FIGS. 1-6 are cross sectional diagrams of the device following each process, and show the construction method of the thin film element according to the present invention.
  • FIGS. 7 A- FIG. 7F are drawings which explain the characteristics of the manufacturing process technology shown in FIGS. 1-6 .
  • FIGS. 8A-8G are cross-sectional diagrams of the device following each process of a contrasting example.
  • FIG. 9 is a diagram which shows a compositional example of the TFT substrate according to the present invention.
  • FIG. 10 is a diagram which shows the composition in the pad periphery of the TFT substrate of FIG. 9 .
  • FIG. 11A shows the composition of the electrostatic protection circuit
  • FIG. 11B shows the equivalent circuit of an electrostatic protection circuit
  • FIG. 11C is a diagram which shows the electric voltage/electric current characteristics of an electrostatic protection circuit.
  • FIG. 12 is a diagram which shows the plane surface layout of an electrostatic protection circuit.
  • FIG. 13 is a diagram for explaining the composition of an electrostatic protection circuit of FIG. 12 , using cross-sectional construction of the device.
  • FIG. 14 is a diagram for explaining the function of the electrostatic protection circuit.
  • FIG. 15 is a diagram which shows a sample structure when the wiring of the liquid crystal panel is led to the bonding pad.
  • FIG. 16 is a diagram which shows an example of the location for ITO use in a region which excludes the pixels in an active matrix substrate according to the present invention.
  • FIG. 17 is a diagram which shows the plane surface layout form of the pixels in the liquid crystal display device according to the present invention.
  • FIG. 18 is a diagram which shows a cross-section of the liquid crystal display device along the line B--B of FIG. 17 .
  • FIGS. 19-25 are respective cross-sectional diagrams of the device following each process which shows the method of construction of an active matrix substrate according to the present invention.
  • FIG. 26 is a diagram which shows the cross-sectional structure of the essential components of the liquid crystal display device in its assembled form utilizing the active matrix substrate of FIG. 25 .
  • FIG. 27 is a diagram for explaining the dividing process of the substrate by means of a cell division device.
  • FIG. 28 is a diagram for explaining a summary of the entire construction of the liquid crystal display device of an active matrix type.
  • FIG. 29 is a circuit diagram which shows the composition of the pixel components of the liquid crystal display device of an active matrix type.
  • FIG. 30 is a diagram which shows the voltage wave form for driving the liquid crystal in the pixel component of FIG. 29 .
  • FIGS. 1-6 are cross-sectional diagrams of the device following each process which show an example of the construction method of the thin film element (bottom gate construction TFT) of the present invention.
  • gate electrode 4 a formed from Cr (chrome) which has a thickness of 1,300 ⁇ approximately, and gate electrode material layers 4 b and 4 c.
  • the gate electrode 4 a is a gate electrode of the TFT of a bottom gate construction formed in a matrix shape on the pixel.
  • the gate electrode material 4 b becomes the region formed by the protective element used to prevent electrostatic destruction, described hereafter.
  • the gate electrode material layer 4 c becomes the region formed for use in connections with external components, or for the elements used for scanning.
  • amorphous silicon film 8 in which there are no doped impurities, as well as the n type silicon film ((ohmic-phonetic) contact layer) 10 ; and next, by means of photo-etching, islands can be created of amorphous silicon film 8 and n type silicon film (ohmic contact layer) 10 .
  • the thickness of the gate insulation film 6 is for example 3000 ⁇ approximately, and the thickness of the genuine silicon film 8 is for example approximately 3000 ⁇ , and the thickness of the ohmic contact layer 10 is for example approximately 500 ⁇ .
  • formation is accomplished by means of sputtering and photo-etching the source/drain electrodes 12 a and 12 b of approximately 1300 ⁇ formed from Cr (chrome).
  • etching is accomplished for the purpose of patterning the source/drain electrodes and separation etching can be continuously accomplished within the same chamber of the same etching device.
  • first of all etching of the source/drain electrodes 12 a, 12 b is accomplished using etching gas of the Cl 2 type.
  • etching of the center portion of the ohmic contact layer 10 can be accomplished by switching to gas of the SF 6 type for the etching gas.
  • the protective film 14 is for example a silicon nitride film (SiN x ) of approximately 2,000 ⁇ .
  • contact holes 16 , and 18 are formed on a portion of the protective film 14 , at the same time as aperture 20 is formed for connecting to the outside terminal (bonding wire or IC outer lead).
  • the aperture 20 and contact hole 18 are formed so as to pass through the built up film comprising the gate insulation film 6 and the protective film 14 .
  • the contact hole 16 is formed so as to only pass through the protective film 14 .
  • the gate electrode material layer 4 b and 4 c respectively function as etching stoppers.
  • the source/drain electrode 12 b functions as an etching stopper.
  • ITO (indium tin oxide) film is deposited with a thickness of approximately 500 ⁇ , accomplishing selective etching, and forming wiring 22 a and the electrode 22 b from the ITO.
  • the etching of the ITO is accomplished by means of wet etching in which utilization is made of a compound liquid of HCl/HNO 3 /H 2 O.
  • the aperture 20 and the contact hole 18 are formed to pass through the built up film composed of the gate insulation film 6 and the protective film 14 . Furthermore, this becomes a contact hole with a depth corresponding to the thickness of the two layer insulation film.
  • the step coverage is good in comparison to aluminum and the like. Furthermore, there is not a poor connection even though the contact hole may be deep.
  • utilization may also be made of other transparent electrode materials having a high melting point such as metallic oxide. For example, utilization may be made of metallic oxides such as SnOx and ZnOx. In this case as well, the step coverage is able to also withstand actual application.
  • the TFT having bottom gate construction which is produced in this manner is used as a pixel switching element in an active matrix substrate.
  • the electrode 22 b formed from the ITO becomes a pad for connecting the external terminal (IC outer lead and the like).
  • FIGS. 7A-7F show the manufacturing process of the TFT applied to the state of the present embodiment recorded in FIG. 1 through FIG. 6 .
  • FIGS. 8A-8G show the manufacturing process of the TFT in a contrast example. This contrast example was considered by the present inventors to clarify the characteristics of the manufacturing process of the TFT applied to the shape of the present embodiment, and is not a prior art example.
  • FIG. 8A of the contrast example is the same as FIG. 7A .
  • the same reference numbers are applied to the same components as in FIGS. 7 A-F.
  • the contact holes K 1 , and K 2 are formed prior to the creation of the drain electrode layer.
  • formation is accomplished of the source/drain electrode layers 12 a and 12 b, as well as the source/drain electrode material layers 12 c, and 12 d formed from the same materials.
  • formation of the ITO film 30 is accomplished as shown in FIG. 8D .
  • etching is accomplished of the center portion of the ohmic layer 10 as shown in FIG. 8E .
  • formation of the protective film 40 is accomplished as shown in FIG. 8F .
  • aperture K 3 is accomplished as shown in FIG. 8G .
  • the surface of the source/drain electrode material layer 12 d is exposed, and the electrode (pad) is formed for the purpose of connecting the external connection terminal.
  • the manufacturing method of the present embodiment as shown in FIG. 7E , formation is accomplished of apertures 16 , 18 , and 20 all at once.
  • the aperture formation process may be accomplished at one time.
  • the light exposure process can be reduced by one process.
  • the process of depositing the photo resist film, and its etching process becomes unnecessary.
  • patterning (dry etching) of the source/drain electrode 12 a and 12 b are continued as shown in FIG. 7 b and the etching (dry etching) of the center part of the ohmic contact layer 10 shown in FIG. 7C is continued, and is accomplished within the same chamber.
  • etching dry etching
  • the protective film 14 is necessarily present between the ITO films 22 a and 22 b, and the source/drain electrodes 12 a, 12 b. This being the case, in the other regions (not shown in the drawing) of the substrate, it means that the wiring formed from the ITO film, and the wiring or electrodes formed from the same material as the source/drain electrodes are assuredly and electrically separated.
  • the ITO film 30 and the source/drain electrodes 10 a, 10 b belong in the same layer. In other words, both are laminated, and no protective layer is present between the two.
  • the substrate in other regions (not shown in the diagram) of the substrate, if foreign matter is present, then notwithstanding the fact that they must be insulated thereafter, there is the concern that wiring formed from the ITO film, and wiring or electrodes formed from the same material as the source/drain electrodes will become completely shorted.
  • the device formed by the method of manufacture of the present embodiment has high reliability.
  • the manufacturing process can be shortened, and a device can be manufactured having high reliability.
  • FIG. 9 is a diagram which shows the plane surface layout of an active matrix substrate in which application is made of the second embodiment of the present invention.
  • the active matrix substrate of FIG. 9 is utilized in a liquid crystal display device.
  • the pixel parts 4000 (in the diagram shown by the dotted line) are formed from multiple pixels 120 , and each pixel is composed to include TFT (switching element) 3000 .
  • the TFT 3000 is attached to the intersecting points of the scanning line 52 and the signal line 54 .
  • a pad 160 A, and 160 B To each end of the signal line 54 and the scanning line 52 is respectively attached a pad 160 A, and 160 B, with the first protective element 140 A and 140 B being connected between the pad and the LC-COM line 180 , with a second protective element 150 A, and 150 B being formed between the pad and the guard ring 100 . Furthermore, the LC-COM line 180 is also connected to the facing electrode through the silver point pad 110 .
  • Pads 160 A and 160 B are electrodes for connecting the bonding wire or the (bump-phonetic) electrode or for connecting electrodes (external terminals) which use polyimide tape.
  • the “LC-COM line 180 ” is a line to which an electric potential is applied which becomes the standard liquid crystal drive.
  • the common electric potential LC-COM for example, as shown in FIG. 30 is established to the electric potential which is reduced only DV by means of the midpoint electric potential V B of the display signal voltage V x .
  • a capacity C GS is present between the gate/source, and with its influence, between the display signal voltage V X and the final maintained voltage V S is produced the voltage potential difference DV.
  • the electric potential reduced by only DV becomes the joint standard electric potential by means of the midpoint electric potential V B of the display signal voltage V X .
  • X represents the signal line
  • Y represents the scanning line
  • C LC shows the equivalent capacity of the liquid crystal
  • the C ad shows the maintenance capacity.
  • V X represents the displayed signal voltage which is supplied to the signal line X
  • V y is the scanning signal voltage supplied to the scanning line Y.
  • guard ring 100 is a line which is attached to the outside of the pads 160 A and 160 B as an electrostatic countermeasure to the manufacturing stage of the liquid crystal display device.
  • Both the LC-COM line 180 and the guard ring 100 are joint electric potential lines, and continuing, the electrostatic electricity avoids these lines by the connection of a protective diode between the pad and these lines.
  • the guard ring 100 following the emulation of the TFT substrate 1300 and the opposing substrate (color filter substrate), completely cuts off along the scribe line (SB) prior to the connection of the IC for drive use, however, the LC-COM line 180 is a line which remains in the final product. Furthermore, following the substrate cutoff, even prior to the connection of the IC, the TFT of the pixel components are protected from electrostatic destruction by means of the first protective element 140 , and continuing, there is improved reliability of the product.
  • SB scribe line
  • the protective diode utilizes the TFT, the control of the threshold value voltage (V th ) is easy, and since the amount of leaking electric current can also be reduced, there is no negative influence even if the diode remains in the final product.
  • FIGS. 11A-11C A practical embodiment of the protection elements is shown in FIGS. 11A-11C .
  • the protective element connects the MOS diode formed from the connection of the gate/drain of the first TFT (F 1 ), and the MOS diode formed by connecting the gate/drain of the second TFT (F 2 ) mutually in the reverse direction, in parallel.
  • the equivalent circuit is such as that which is shown in FIG. 11B .
  • the protective element has nonlinear shape characteristics in both directions, in terms of the electric current/electric voltage characteristics.
  • Each diode is given a high impedance at the time of low voltage impression, becoming a low impedance state at the time of high voltage impression.
  • each diode is substantially a transistor, and the electric current flow capacity is great, and since the static electricity can be quickly absorbed, the static electric protective performance is high.
  • FIG. 10 shows a practical arrangement of the static electricity protective elements in the periphery of the pads 160 A and 160 B of FIG. 9 .
  • the protective element 140 A of FIG. 1 is constructed by means of thin film transistors M 60 and M 62 which are connected between the gate/drain, and in the same manner, the protective element 140 B of FIG. 1 is formed from the thin film transistors M 40 and M 42 .
  • both the second protective elements 150 A and 150 B are formed from the thin film transistors M 80 , M 82 , M 20 , and M 22 .
  • the second protective element 150 A 1 and the second protective element 150 A 2 maintain a state of high impedance, and furthermore the pixels TFT (Ma) and TFT (Mb) are electrically separated. Hence, crosstalk with other transistors is prevented, and experimentation can be accomplished only relative to the specified TFT (Ma).
  • the first protective element also remains in the final product, however, with the protective element which uses TFT in order to accomplish positive threshold control, there is no concern of reducing the reliability of the product by means of the leakage of electric current and the like.
  • the film (ITO film) 300 , 320 , and 330 formed from the ITO comprising the pixel electrode material is used as the wiring used to connect the gate/drain.
  • FIG. 13 The cross-sectional construction corresponding to each component (A)-(F) in the plane layout of FIG. 4 is shown in FIG. 13 .
  • the first thin film transistor F 1 and the second thin film transistor F 2 which compose the static electricity protection element are both provided with a reverse stagger construction (bottom gate construction).
  • gate electrode layers 410 , 420 , 430 , and 440 is accomplished on the glass substrate 400 , formation of a gate insulation film 450 being accomplished on it, forming genuine amorphous silicon layers 470 , and 472 , and forming a drain electrode (source electrode) layer 492 through the n type ohmic layer 480 , a protective layer 460 being formed so as to cover each of these layers. Also, connections are established between the gate/drain by means of the films (ITO films) 300 , 320 , and 330 formed from the IPO which comprises the pixel electrode material.
  • the ITO films 300 , 320 , and 330 connect the gate electrode layer and the drain electrode layer through the contact hole which passes through the two films of the gate insulation film 450 on the gate electrode layer, and the protective film 460 ; and through the contact hole which passes through the protective film 460 on the drain electrode layer 490 .
  • the ITO has superior step coverage at high melting points in comparison with those held by aluminum and the like, owing to which good contact is assured even through a deep contact hole passing through the two film layers.
  • the contact hole relative to the gate/source is formed at the same time in the process of forming the aperture (pad open) for connecting the external connection terminal, thereby shortening the number of processes.
  • the use of the ITO film as wiring is not limited to this, and for example it is possible for utilization to also be made of a format such as that shown in FIG. 15 .
  • the ITO film 342 is used in the formation of the cross under wiring 342 in the vicinity of the pad 160 .
  • the “cross under wiring” at the time of leading the inner wiring of the liquid display device toward the outside of the seal material 520 in order to achieve protection of the wiring by means of a thick insulation film between the layers, connects the wiring of the upper layer to the wiring of the lower layer, and comprises wiring which is utilized to conduct round about to the outside.
  • the ITO film 342 connects the drain electrode layer 490 and the layer (gate electrode material layer) 412 which is formed from the same material as the gate electrode.
  • the components led to the outside of the gate electrode material layer 412 are protected in both directions by the gate insulation film 450 and the protective film 460 , improving reliability.
  • connection of the bonding wire 600 is accomplished, for example, on the pad 160 .
  • the bonding wire there are also cases when connection is accomplished of the electrode layers utilizing the (bump-phonetic) electrode or the polyimide film.
  • the ITO film may also be used as wiring in various other locations.
  • FIG. 16 shows an easily understood example of locations in which utilization of the ITO film may be used as wiring.
  • the ITO film is shown as a fat solid line.
  • the ITO film in the locations A 1 -A 3 is utilized as wiring for the formation of the protective element, and in location A 4 , the ITO film is utilized as wiring for connecting the scanning line 52 and the pad 160 B, and in location A 5 , the ITO film is used as the cross-under wiring shown in FIG. 15 .
  • the ITO film is used as wiring for connecting the horizontal LC-COM line and the perpendicular LC-COM line.
  • the horizontal LC-COM line is formed from a gate material
  • the perpendicular LC-COM line is formed from a source material, owing to which it is necessary for both to be connected by the ITO.
  • the silver point pad 110 may be formed as a unit by means of the same process as one of either the horizontal LC-COM line or the perpendicular LC-COM line, and when thus formed, connection of the silver point pad 110 and the LC-COM line (either the horizontal or perpendicular line) not formed in a unit may be accomplished through the silver pad 110 and the ITO.
  • FIG. 17 shows a plane surface layout of the pixel component.
  • the TFT (constructed so as to include a gate electrode 720 , a drain electrode 740 , and a genuine amorphous silicon layer 475 in which no impurities are doped) is arranged to function as a switching element and is connected to the scanning line 52 and the signal line 54 .
  • the pixel electrode (ITO) 340 is connected to the drain electrode 740 .
  • K 2 represents the contact hole
  • C ad shows the maintenance capacity.
  • the maintenance capacity C ad is composed from a buildup of proximate gate wiring and extended pixel electrodes.
  • FIG. 18 is a diagram which shows the cross-sectional construction along the line B--B in FIG. 17 .
  • the cross-sectional construction is the same as the structure described in FIG. 15 .
  • the left side is a region in which the switching transistor of the pixel element is formed
  • the center region is the region in which the protective element is formed
  • the right region (pad component) is where the external connection terminal is connected.
  • the Cr deposit is accomplished with a reduced pressure of 50 mTorr utilizing a magnetron sputter device.
  • the Cr process is accomplished by means of dry etching in which utilization is made of Cl 2 type gas.
  • Reference numbers 720 , 900 are layers (gate electrode layers) which become TFT gate electrodes, wherein reference number 722 is a layer which corresponds to the scanning line 52 shown in FIG. 17 .
  • reference numbers 902 , and 904 are layers (gate electrode material layers) which are formed from the same material as the gate electrode layer.
  • the thickness of the gate insulation film 910 is, for example, approximately 4000 ⁇ , and the thickness of the genuine silicon layers 475 and 920 are, for example, approximately 3000 ⁇ , whereas the thickness of the ohmic layers 477 and 922 are, for example, about 900 ⁇ .
  • the source/drain electrode layers 740 a, 740 b, 930 a, and 930 b which are approximately 1500 ⁇ and which are formed from Cr (chrome) are formed by means of sputtering and photo etching.
  • the source/drain electrode layer patterning shown in FIG. 21 , and the source/drain separation etching shown in FIG. 22 are continuously accomplished within the same dry etching device chamber.
  • processing of the source/drain electrode layers 740 a, 740 b, 930 a, and 930 b is accomplished by means of Cl 2 type etching gas.
  • etching gas to the SF 6 type gas, etching of the center of the ohmic layers 477 , and 922 is accomplished. In this manner, dry etching is continued in its use, thereby simplifying the manufacturing operation.
  • the protective film 940 is formed using the plasma CVD method.
  • This protective film is, for example, a silicon nitride film SiN x having a thickness of approximately 2000 ⁇ .
  • the protective film 940 is selectively etched using the SF 6 type etching gas is accomplished.
  • formation of the contact hole CP 1 and the contact hole K 8 and K 10 is accomplished.
  • the aperture 160 and the contact hole CP 1 are apertures formed through the built up film of the gate insulation film 910 and the protective film 940 , and the contact holes K 8 and K 10 are apertures which only pass through the protective film 940 .
  • the gate electrode material layers 902 and 904 respectively function as etching stoppers at the time of forming the contact hole CP 1 and the aperture 160
  • the source/drain electrodes 740 a and 930 b respectively function as etching stoppers at the time of forming the contact holes K 8 and K 10 .
  • the ITO (indium tin oxide) film is deposited with a thickness of approximately 500 ⁇ utilizing a magnetron sputtering device), wherein etching is accomplished utilizing a compound liquid comprising HCl/HNO 3 /H 2 O, being processed into a specific pattern.
  • the active matrix substrate is complete.
  • the reference number 950 is a pixel electrode formed from ITO
  • the reference number 952 is wiring formed from ITO which composes a part of the protective diode
  • reference number 954 is an electrode (pad) formed from an ITO for connecting the external terminal.
  • the pixel electrode material utilization can be made also of other transparent electrode materials having a high melting point, such as metallic oxides.
  • metallic oxides such as SnOx and ZnOx and the like.
  • a protective film 940 necessarily passes between the ITO layers 950 and 952 , and the source/drain electrodes 740 a, 740 b, 930 a, and 930 b. This means that in a wiring region (not shown in the diagram) on the substrate, the wiring layer formed from ITO and the source/drain electrode layer are assuredly electrically separated. Furthermore, there is no concern of shorting of two items being caused by foreign substances.
  • the manufacturing process of an active matrix substrate can be abbreviated. Furthermore, it is possible to mount a thin film circuit having high reliability as an adequate countermeasure for static electricity.
  • ITO film 952 and 954 to the gate electrode layer 902 and to the gate electrode material layer 904 is accomplished.
  • buffer layers such as molybdenum (MO), tantalum (Ta), and titan (Ti) and the like.
  • FIG. 28 emulation of the opposing substrate 1500 and the TFT substrate 1300 is accomplished, and, following the cell division process shown in FIG. 27 , enclosure of the liquid crystal is accomplished.
  • the IC used for the drive is connected, and furthermore as shown in FIG. 28 , the assembly process using polarized light plates 1200 , and 1600 and the back light 1000 and the like is accomplished, thereby completing the active matrix liquid crystal display device.
  • FIG. 26 is a cross-sectional diagram of the essential components of an active matrix liquid crystal display device.
  • the same reference numbers are applied to the same locations as for the drawings shown in FIGS. 15 and 18 .
  • regions are formed wherein the left side is an active matrix, and the center is a protective element (static electricity protective diode), and the right side is a pad.
  • an outer lead 5200 of the driver IC 5500 of the liquid crystal is connected through the anistropic conductive film 5000 on the electrode (pad) 954 formed from the ITO.
  • the reference number 5100 is an electrically conductive granule
  • the reference 5300 is a film tape
  • the reference number 5400 is a resin used for encapsulation.
  • adoption is made of the format (TAB) which uses a tape carrier as the method for connecting the driver-IC.
  • TAB format
  • COG chip on glass
  • the present invention is not limited to the above embodiment, and it is also possible to use an appropriate changed form as well where adoption is made of a positive stagger method TFT.
  • utilization may also be made of other transparent electrode materials having a high melting point, such as metallic oxides, for the ITO.
  • utilization may be made of metallic oxides such as SnOx and ZnOx and the like. In this instance as well, the step coverage can withstand actual use.
  • liquid crystal display device of the present embodiment is used as a display device in a mechanism such as a personal computer, the value of the product is improved.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Nonlinear Science (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Mathematical Physics (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Optics & Photonics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Chemical & Material Sciences (AREA)
  • Computer Hardware Design (AREA)
  • Liquid Crystal (AREA)
  • Thin Film Transistor (AREA)

Abstract

A liquid crystal display device which utilizes an active matrix substrate and its substrate, and which is provided with a novel method of manufacture which can reduce the manufacturing process of amorphous silicon thin film transistors of reverse stagger construction, and an electrostatic protection means which is created using this method of manufacture. In a thin film transistor manufacturing process, along with forming an aperture for connecting the contact hole and the external terminal in a manufacturing process for a thin film transistor, utilization is made of ITO film as the wiring. The electrostatic protection means is formed from a bi-directional diode (electrostatic protection element) which is composed utilizing an MOS transistor connected between the electrode (PAD) for connecting the external terminal, and the joint electric potential line. The electrostatic protection element is substantially a transistor, with great current capacity, and utilizing the TFT formation process of pixel components in their existent state, the process can be formed without any complications.

Description

  • This is a Division of application Ser. No. 10/458,198, filed on Jun. 11, 2003, which is a Division of U.S. Pat. No. RE 38,292 (application Ser. No. 09/903,639, filed Jul. 13, 2001), which is a Reissue of U.S. Pat. No. 5,930,607, issued Jul. 27, 1999 (application Ser. No. 08/849,288, filed May 30, 1997), which is a U.S. National Stage of PCT/JP96/02858, filed Oct. 2, 1996. The entire disclosure of the prior applications is hereby incorporated by reference herein in its entirety.
  • BACKGROUND OF THE INVENTION
  • 1. Field of Invention
  • The present invention relates to a method for manufacturing a thin film element, an active matrix substrate, a liquid crystal display device and an active matrix substrate, as well as a method for preventing the electrostatic destruction of an active element included in a liquid crystal display device.
  • 2. Description of Related Art
  • With the liquid crystal display device having an active matrix format, the switching element in each pixel electrode is connected, and each pixel electrode is switched through the switching element. As the switching element, utilization may be made, for example, of a thin film transistor (TFT).
  • The construction and operation of the thin film transistor is fundamentally the same as the single crystal silicon MOS transistor.
  • As the structure of the thin film transistor which utilizes amorphous silicon (α-Si) there are a number of well known types of construction. However, bottom gate structure (reverse stagger structure) wherein the gate electrode is at the bottom of the amorphous silicon film is generally used.
  • In the structure of a thin film transistor, it is important to reduce the number of construction processes and to assure a high yield.
  • In addition, in the production process of an active matrix substrate, it is important to effectively protect the thin film transistor from the destruction caused by the generated static electricity. The technology for protecting the thin film transistor from electrostatic destruction is disclosed, for example, in Japanese laid open utility model 63-33130 which is recorded on microfilm, or in laid open patent publication 62-187885.
  • SUMMARY OF THE INVENTION
  • One of the objects of the present invention is to provide a novel thin film element production process technology which enables the reduction of the number of thin film transistor manufacturing processes, with a high degree of reliability.
  • In addition, another object of the present invention is to provide an active matrix substrate and a liquid crystal display device in which the production process is formed utilizing production process technology which is not complicated, and which has adequate electrostatic prevention capacity for the protection elements. In addition, another object of the present invention is to provide an electrostatic destruction prevention method which can prevent the electrostatic destruction of the active elements (TFT) included in the TFT substrate.
  • One of the desirable situations for the production method of thin film elements according to the present invention is that, at the time of producing the thin film elements having a bottom gate construction, it includes a process for forming a protective film which covers the source electrode, the drain electrode, and the gate electrode material layer. Subsequently a process for forming a first aperture component having a part of a built up film comprising a gate electrode layer is selectively etched. A gate insulation film which is present on a gate electrode material layer, and a protective film are also formed so that a portion of the surface of the gate electrode layer and the gate electrode material layer is exposed. At the same time, a second aperture component is formed wherein selected etching of a portion of the source electrode layer and the protective film on the drain electrode layer is accomplished, so as to expose a part of the source electrode layer and the surface of the drain electrode layer; and a process which subsequently connects at least one of the gate electrode layer, the gate electrode material layer, the source electrode layer, or the drain electrode layer with the electrically conductive material layer through the first and second aperture.
  • According to the described thin film element manufacturing method, selective etching of the insulation film is accomplished all at once. Hence, the formation process of an aperture to connect the external connection terminal to the electrode (pad open process), and the formation process of an aperture for connecting the internal wiring to the electrode (contact hole formation process) can be jointly accomplished, and the number of processes can be reduced.
  • As the “electrically conductive material layer”, ITO (indium tin oxide) film is desirably utilized. As described above, the first aperture is formed so that it passes through the overlapped films comprising the first insulation film over the gate electrode material layer and the second insulation film over the first insulation film, a deep contact hole is created so as to correspond in depth of the two insulation films.
  • However, since ITO has a high melting point, ITO has good step coverage in comparison with aluminum, and the like, therefore the connection is not poor even if it is accomplished through a deep contact hole.
  • In addition to the ITO film, other transparent electrode materials which have a high melting point, such as metallic oxides can also be utilized as the “electrically conductive material layer”. For example, metallic oxides such as SnOx and ZnOx may be utilized. In this case as well, the step coverage is able to withstand actual use.
  • In addition, with one desirable situation for an active matrix substrate according to the present invention, a protective means used to prevent the electrostatic destruction used with thin film transistors is connected between at least one line between the scanning line and the signal line, or between an electrically equivalent region to said line and a joint electric potential line.
  • The protective means used to prevent electrostatic destruction is composed to include a diode which is constructed so as to connect the gate electrode layer in the thin film transistor and the drain electrode layer, and by selectively removing the insulation layer from the gate electrode layer to electrically connect the drain electrode and the gate electrode, and by selectively removing the resultant first aperture component and the insulation from the drained electrode layer. The resultant second aperture component is formed by the same manufacturing process; and furthermore, the gate electrode layer and the drain electrode layer are connected by the electrically conducted layer formed from the same material as the pixel electrodes, through the first and second apertures.
  • Short circuiting the TFT gate and drain, the formed MOS diode (MIS diode) comprises a substantive transistor, in which there is a high capacity for the flow of electric current, and the static electricity can be quickly absorbed, with high static electricity protection capacity. In addition, since it is substantially a transistor, the control of the electric current/voltage characteristic threshold value voltage (Vth) can be easily accomplished. Furthermore, it is possible to reduce the unnecessary leakage of electric current. In addition, the number of manufacturing processes of the thin film element is reduced, and construction is simplified. As the “pixel electrode” and the “electrically conductive layer formed from the same material as the pixel electrode”, desirable utilization is made of ITO (indium tin oxide) film. Other than the ITO film, utilization may also be made of other transparent electrode materials having a high melting point, such as metallic oxides. For example, use may be made of such metallic oxides as SnOx, and ZnOx and the like.
  • With one desirable situation for the active matrix substrate according to the present invention, the described “line which has at least one of either a scanning line or a signal line, and electrically equivalent regions” comprises an electrode (pad) for connecting an external connection element, and the “joint electric potential line” with a line (LC-COM line) to which is applied a standard electric potential which becomes the standard at the time of the alternating current driving of the liquid crystals, or with the manufacturing stage of the liquid crystal display device, it comprises a line (guard ring) for jointly connecting the electrode (pad) for connecting the external connection element and making it the same electric potential.
  • The guard ring is a line connected to the exterior of the pad, and serves as a counter measure for static electricity in the manufacturing stage of the liquid crystal display device. Both the LC-COM line and the guard ring are joint electric potential lines. Furthermore, by connecting a protective diode between the pad and these lines, static electricity can be avoided in the lines.
  • In addition, one of the desirable situations for an active matrix substrate according to the present invention is that the “protection means used to prevent static electricity destruction” is attached both between the electrode (pad) for connecting an outside terminal and the line (LC-COM line) to which has been applied the standard electric potential which became the standard at the time of alternate current driving of the liquid crystal; as well as between the electrode (pad) for connecting the external terminal and the line (guard ring) for jointly connecting the electrode (pad) for connecting the external terminal and making it the same electric potential.
  • The guard ring, following the emulation between the TFT substrate and the facing substrate (color filter substrate) is completely cut off prior to the connection of the IC used for the drive, and the LC-COM line is the line which remains in the final product. Furthermore, even after the substrate cutoff prior to the connection of the IC, according to the construction described above, the pixel TFT is protected from electrostatic destruction, and continuing, there is an improvement in the reliability of the product.
  • In addition, since the protective diode remains even in the final product, there is also an improvement in the strength of the protection against electrostatic destruction at the time of the product's actual use.
  • Furthermore, since it is a protective diode which uses the TFT, control of the threshold value voltage (Vth) can be easily accomplished, and since the current leakage can also be reduced, there is no negative influence even if the diode remains in the final product.
  • In addition, with one desirable situation for a method of manufacturing an active matrix substrate according to the present invention, the electrostatic destruction prevention protection means provides a bi-directional diode which jointly connects the first diode anode and the second diode cathode, and jointly connects the first diode cathode and the second diode anode.
  • Since it is a bi-direction protective diode, the TFT can be protected from both the positive electrode surge and negative electrode surge.
  • In addition, the liquid crystal display device is constructed using the active matrix substrate of the present invention. By assuredly preventing electrostatic destruction of the active element (TFT) of the pixels in the active matrix substrate, the reliability of the liquid crystal display device is also improved. In addition, with one desirable situation of a method of manufacturing an active matrix substrate according to the present invention at the time of forming the TFT of the bottom gate construction, in a specified region on the insulation film, at the same time as forming a source/drain electrode layer from the same materials, it includes a process for forming the source/drain electrode material layer from the same material as the source/drain electrode layer; and a process for creating a protective film which covers the source/drain electrode layer, and the source/drain electrode layer material; and a process for forming a second aperture so as to expose a part of the surface of the source/drain electrode layer or the source/drain electrode material layer, selectively etching the protective film on the source/drain electrode layer or the source/drain electrode material layer, at the same time as forming a first aperture so as to expose a part of the surface of the gate electrode layer and the gate electrode material layer, selectively etching the film buildup of the gate insulation film which exists on the gate electrode layer and the gate electrode material layer, as well as the protective film; and a process for connecting the electrically conductive material layer to the gate electrode layer, the gate electrode material layer, the source/drain electrode layer, or the source/drain electrode material layer, through the first and second apertures.
  • According to the described method of manufacture of the thin film element, selective etching of the insulation film is accomplished all at once. Hence, the formation process (pad open process) of the aperture for connecting the external terminal to the pad, and the formation process (contact hole formation process) of the aperture for connecting the wiring to the electrodes are jointly accomplished, thereby reducing the number of processes.
  • This method of manufacturing can also be used in the formation of the MOS diode as the static electricity protection element. In addition, utilization may also be made in the formation of the crossunder wiring in the vicinity of the pad. The “crossunder wiring” at the time of leading the internal wiring of the liquid crystal display device to the outside of the seal material achieves the protection of the wiring by means of a thick layer of insulating film between them connecting the wiring in the upper layer to the wiring of the lower layer with the wiring being used to lead to the outside in a round about manner.
  • The “conducted material layer” is desirably the same material as the pixel electrode. By this means, the wiring which is formed of the electrically conductive material is capable of being formed at the same time as the process for forming the pixel electrodes.
  • Furthermore, desirable use is made of ITO (indium tin oxide) film as the “electrically conductive material layer”. Other than ITO film, use may also be made of other transparent electrode materials, having a high melting point such as metallic oxides.
  • In addition, as a preferable situation for an electrostatic destruction prevention method in the active matrix liquid crystal display device according to the present invention, a protective means used for electrostatic destruction prevention formed from a bi-directional diode is attached between at least one of either the scanning line or the signal line, or a region which is electrically equivalent to the line and a joint electric potential line, by which means prevention can be accomplished of electrostatic destruction of an active element included in the liquid crystal display device.
  • The electrostatic destruction of the active element (TFT) included in the active matrix substrate can be assuredly prevented.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-6 are cross sectional diagrams of the device following each process, and show the construction method of the thin film element according to the present invention.
  • FIGS. 7A-FIG. 7F are drawings which explain the characteristics of the manufacturing process technology shown in FIGS. 1-6.
  • FIGS. 8A-8G are cross-sectional diagrams of the device following each process of a contrasting example.
  • FIG. 9 is a diagram which shows a compositional example of the TFT substrate according to the present invention.
  • FIG. 10 is a diagram which shows the composition in the pad periphery of the TFT substrate of FIG. 9.
  • FIG. 11A shows the composition of the electrostatic protection circuit; FIG. 11B shows the equivalent circuit of an electrostatic protection circuit; and FIG. 11C is a diagram which shows the electric voltage/electric current characteristics of an electrostatic protection circuit.
  • FIG. 12 is a diagram which shows the plane surface layout of an electrostatic protection circuit.
  • FIG. 13 is a diagram for explaining the composition of an electrostatic protection circuit of FIG. 12, using cross-sectional construction of the device.
  • FIG. 14 is a diagram for explaining the function of the electrostatic protection circuit.
  • FIG. 15 is a diagram which shows a sample structure when the wiring of the liquid crystal panel is led to the bonding pad.
  • FIG. 16 is a diagram which shows an example of the location for ITO use in a region which excludes the pixels in an active matrix substrate according to the present invention.
  • FIG. 17 is a diagram which shows the plane surface layout form of the pixels in the liquid crystal display device according to the present invention.
  • FIG. 18 is a diagram which shows a cross-section of the liquid crystal display device along the line B--B of FIG. 17.
  • FIGS. 19-25 are respective cross-sectional diagrams of the device following each process which shows the method of construction of an active matrix substrate according to the present invention.
  • FIG. 26 is a diagram which shows the cross-sectional structure of the essential components of the liquid crystal display device in its assembled form utilizing the active matrix substrate of FIG. 25.
  • FIG. 27 is a diagram for explaining the dividing process of the substrate by means of a cell division device.
  • FIG. 28 is a diagram for explaining a summary of the entire construction of the liquid crystal display device of an active matrix type.
  • FIG. 29 is a circuit diagram which shows the composition of the pixel components of the liquid crystal display device of an active matrix type.
  • FIG. 30 is a diagram which shows the voltage wave form for driving the liquid crystal in the pixel component of FIG. 29.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • An explanation is provided hereafter of the form of the execution of the present invention, with reference to the drawings.
  • First Embodiment
  • FIGS. 1-6 are cross-sectional diagrams of the device following each process which show an example of the construction method of the thin film element (bottom gate construction TFT) of the present invention.
  • Contents of Each Manufacturing Process
  • Process 1
  • As shown in FIG. 1, using photolithography technology on the glass substrate (non-alkali substrate) 2, formation can be accomplished for example of gate electrode 4 a formed from Cr (chrome) which has a thickness of 1,300 Å approximately, and gate electrode material layers 4 b and 4 c. The gate electrode 4 a is a gate electrode of the TFT of a bottom gate construction formed in a matrix shape on the pixel. In addition, the gate electrode material 4 b becomes the region formed by the protective element used to prevent electrostatic destruction, described hereafter. In addition, the gate electrode material layer 4 c becomes the region formed for use in connections with external components, or for the elements used for scanning.
  • Next, by means of a plasma CVD method, continuous formation is accomplished of amorphous silicon film 8 in which there are no doped impurities, as well as the n type silicon film ((ohmic-phonetic) contact layer) 10; and next, by means of photo-etching, islands can be created of amorphous silicon film 8 and n type silicon film (ohmic contact layer) 10.
  • In this instance, the thickness of the gate insulation film 6 is for example 3000 Å approximately, and the thickness of the genuine silicon film 8 is for example approximately 3000 Å, and the thickness of the ohmic contact layer 10 is for example approximately 500 Å.
  • With this process, characteristically there is no formation of a contact hole relative to the gate insulation film.
  • Process 2
  • Next, as shown in FIG. 2 for example, formation is accomplished by means of sputtering and photo-etching the source/ drain electrodes 12 a and 12 b of approximately 1300 Å formed from Cr (chrome).
  • Process 3
  • Next, as shown in FIG. 3, utilization is made of the source/ drain electrodes 12 a and 12 b as the mask, and the central portion of the ohmic contact layer 10 is removed by etching, and separation (separation etching) is accomplished on the source/drain. In this instance, etching is accomplished for the purpose of patterning the source/drain electrodes and separation etching can be continuously accomplished within the same chamber of the same etching device.
  • In other words, first of all etching of the source/ drain electrodes 12 a, 12 b is accomplished using etching gas of the Cl2 type. Continuing, etching of the center portion of the ohmic contact layer 10 can be accomplished by switching to gas of the SF6 type for the etching gas.
  • Process 4
  • Next, as shown in FIG. 4, formation of the protective film 14 is accomplished, for example, by means of the plasma CVD method. The protective film 14 is for example a silicon nitride film (SiNx) of approximately 2,000 Å.
  • Process 5
  • Next, as shown in FIG. 5, contact holes 16, and 18 are formed on a portion of the protective film 14, at the same time as aperture 20 is formed for connecting to the outside terminal (bonding wire or IC outer lead).
  • The aperture 20 and contact hole 18 are formed so as to pass through the built up film comprising the gate insulation film 6 and the protective film 14. The contact hole 16 is formed so as to only pass through the protective film 14.
  • When forming the aperture 20 and the contact hole 18, the gate electrode material layer 4 b and 4 c respectively function as etching stoppers. In addition, when forming the contact hole 16, the source/drain electrode 12 b functions as an etching stopper.
  • Process 6
  • Next, as shown in FIG. 6, ITO (indium tin oxide) film is deposited with a thickness of approximately 500 Å, accomplishing selective etching, and forming wiring 22 a and the electrode 22 b from the ITO. The etching of the ITO is accomplished by means of wet etching in which utilization is made of a compound liquid of HCl/HNO3/H2O. As explained, the aperture 20 and the contact hole 18 are formed to pass through the built up film composed of the gate insulation film 6 and the protective film 14. Furthermore, this becomes a contact hole with a depth corresponding to the thickness of the two layer insulation film.
  • However, since the ITO has a high melting point, the step coverage is good in comparison to aluminum and the like. Furthermore, there is not a poor connection even though the contact hole may be deep. Moreover, other than ITO, utilization may also be made of other transparent electrode materials having a high melting point such as metallic oxide. For example, utilization may be made of metallic oxides such as SnOx and ZnOx. In this case as well, the step coverage is able to also withstand actual application.
  • The TFT having bottom gate construction which is produced in this manner is used as a pixel switching element in an active matrix substrate. In addition, the electrode 22 b formed from the ITO becomes a pad for connecting the external terminal (IC outer lead and the like).
  • Characteristics of the Present Manufacturing Method
  • FIGS. 7A-7F show the manufacturing process of the TFT applied to the state of the present embodiment recorded in FIG. 1 through FIG. 6. On the other hand, FIGS. 8A-8G show the manufacturing process of the TFT in a contrast example. This contrast example was considered by the present inventors to clarify the characteristics of the manufacturing process of the TFT applied to the shape of the present embodiment, and is not a prior art example.
  • FIG. 8A of the contrast example is the same as FIG. 7A. In FIGS. 8A-8G, the same reference numbers are applied to the same components as in FIGS. 7A-F.
  • In the case of the contrast example, as shown in FIG. 8B, prior to the creation of the drain electrode layer, the contact holes K1, and K2 are formed.
  • Also, as shown in FIG. 8C, formation is accomplished of the source/drain electrode layers 12 a and 12 b, as well as the source/drain electrode material layers 12 c, and 12 d formed from the same materials. Next, formation of the ITO film 30 is accomplished as shown in FIG. 8D. Subsequently, etching (separation etching) is accomplished of the center portion of the ohmic layer 10 as shown in FIG. 8E. Subsequently, formation of the protective film 40 is accomplished as shown in FIG. 8F.
  • Finally, formation of the aperture K3 is accomplished as shown in FIG. 8G. By this means, the surface of the source/drain electrode material layer 12 d is exposed, and the electrode (pad) is formed for the purpose of connecting the external connection terminal.
  • According to the manufacturing method of this type of contrast example, in the formation process of the contact hole in FIG. 8B, a process is added to form the aperture K3 in FIG. 8G, with the necessity of a total of two aperture formation processes.
  • In this regard, according to the manufacturing method of the present embodiment, as shown in FIG. 7E, formation is accomplished of apertures 16, 18, and 20 all at once. In other words, at the same time as forming the aperture passing through the built up film comprising the protective film 14 and the gate insulation film 6, through the simultaneous patterning also of the protective film 14 on the source/drain electrode layer 12 b, the aperture formation process may be accomplished at one time. Furthermore, the light exposure process can be reduced by one process. In accompaniment with this, the process of depositing the photo resist film, and its etching process becomes unnecessary. Furthermore, altogether there is a reduction of three processes. In other words, the manufacturing process is simplified.
  • In addition, according to the manufacturing method of the present embodiment, patterning (dry etching) of the source/ drain electrode 12 a and 12 b are continued as shown in FIG. 7 b and the etching (dry etching) of the center part of the ohmic contact layer 10 shown in FIG. 7C is continued, and is accomplished within the same chamber. In other words, by chronologically switching the etching gas within the same chamber, it is possible for etching to be continued.
  • In this regard, in the case of the contrast example, following the patterning (dry etching) of the source/drain electrode layers 12 a and 12 b of FIG. 8C, wet quenching is accomplished of the ITO film 30 of FIG. 8D, and subsequently, the etching (dry etching) is accomplished of the center portion of the ohmic layer 10 of FIG. 8E. The ITO film cannot be processed by means of dry etching, and since there is no accomplishment of processing by means of wet etching, each of the etching processes shown in FIGS. 8C, 8D, and 8E, cannot be continuously accomplished within a single chamber. Hence, it becomes necessary for the substrate to be handled following each process, making the operation inconvenient.
  • In addition, in the case of the shape of the present embodiment, the protective film 14 is necessarily present between the ITO films 22 a and 22 b, and the source/ drain electrodes 12 a, 12 b. This being the case, in the other regions (not shown in the drawing) of the substrate, it means that the wiring formed from the ITO film, and the wiring or electrodes formed from the same material as the source/drain electrodes are assuredly and electrically separated.
  • However, in the case of the contrast example, the ITO film 30 and the source/drain electrodes 10 a, 10 b belong in the same layer. In other words, both are laminated, and no protective layer is present between the two. Hence, in other regions (not shown in the diagram) of the substrate, if foreign matter is present, then notwithstanding the fact that they must be insulated thereafter, there is the concern that wiring formed from the ITO film, and wiring or electrodes formed from the same material as the source/drain electrodes will become completely shorted. In other words, the device formed by the method of manufacture of the present embodiment has high reliability.
  • In addition, with the contrast example, in order to form (in FIG. 8D) the ITO film 30 by means of a relatively fast step, in the subsequent processes, there is some concern of staining by means of indium (In) or tin (Sn) comprising the ITO composite product.
  • In this regard, with the method of manufacture according to the present embodiment, since the ITO film 22 a and 22 b is formed in the final process, there is little concern of staining being caused by the tin (Sn) comprising the ITO composite.
  • In this manner, according to the method of manufacture of the present embodiment, the manufacturing process can be shortened, and a device can be manufactured having high reliability.
  • Second Embodiment
  • Next, an explanation of the second embodiment of the present invention is provided hereafter with reference to FIGS. 9 through 18.
  • FIG. 9 is a diagram which shows the plane surface layout of an active matrix substrate in which application is made of the second embodiment of the present invention.
  • The active matrix substrate of FIG. 9 is utilized in a liquid crystal display device. As the protective elements used as switching elements for the pixels, and used to prevent electrostatic destruction, utilization is made of TFT manufactured by the manufacturing method explained in the first embodiment.
  • The pixel parts 4000 (in the diagram shown by the dotted line) are formed from multiple pixels 120, and each pixel is composed to include TFT (switching element) 3000. The TFT 3000 is attached to the intersecting points of the scanning line 52 and the signal line 54.
  • To each end of the signal line 54 and the scanning line 52 is respectively attached a pad 160A, and 160B, with the first protective element 140A and 140B being connected between the pad and the LC-COM line 180, with a second protective element 150A, and 150B being formed between the pad and the guard ring 100. Furthermore, the LC-COM line 180 is also connected to the facing electrode through the silver point pad 110.
  • Pads 160A and 160B” are electrodes for connecting the bonding wire or the (bump-phonetic) electrode or for connecting electrodes (external terminals) which use polyimide tape.
  • In addition, the “LC-COM line 180” is a line to which an electric potential is applied which becomes the standard liquid crystal drive. The common electric potential LC-COM, for example, as shown in FIG. 30 is established to the electric potential which is reduced only DV by means of the midpoint electric potential VB of the display signal voltage Vx. In other words, as shown in the example in FIG. 29, in the pixel TFT 3000, a capacity CGS is present between the gate/source, and with its influence, between the display signal voltage VX and the final maintained voltage VS is produced the voltage potential difference DV. In order to compensate for the electric potential difference DV, the electric potential reduced by only DV becomes the joint standard electric potential by means of the midpoint electric potential VB of the display signal voltage VX.
  • Furthermore, in FIG. 29, X represents the signal line, and Y represents the scanning line, CLC shows the equivalent capacity of the liquid crystal, and the Cad shows the maintenance capacity. In addition, in FIG. 30, VX represents the displayed signal voltage which is supplied to the signal line X, and Vy is the scanning signal voltage supplied to the scanning line Y.
  • In addition, the guard ring 100 is a line which is attached to the outside of the pads 160A and 160B as an electrostatic countermeasure to the manufacturing stage of the liquid crystal display device.
  • Both the LC-COM line 180 and the guard ring 100 are joint electric potential lines, and continuing, the electrostatic electricity avoids these lines by the connection of a protective diode between the pad and these lines.
  • In addition, the guard ring 100, as shown in FIG. 27, following the emulation of the TFT substrate 1300 and the opposing substrate (color filter substrate), completely cuts off along the scribe line (SB) prior to the connection of the IC for drive use, however, the LC-COM line 180 is a line which remains in the final product. Furthermore, following the substrate cutoff, even prior to the connection of the IC, the TFT of the pixel components are protected from electrostatic destruction by means of the first protective element 140, and continuing, there is improved reliability of the product.
  • In addition, since the protective diode also remains in the final product, there is also an improvement in the electrostatic destructive protection strength in the actually used final product.
  • Furthermore, since the protective diode utilizes the TFT, the control of the threshold value voltage (Vth) is easy, and since the amount of leaking electric current can also be reduced, there is no negative influence even if the diode remains in the final product.
  • A practical embodiment of the protection elements is shown in FIGS. 11A-11C.
  • In other words, as shown in FIG. 11A, the protective element connects the MOS diode formed from the connection of the gate/drain of the first TFT (F1), and the MOS diode formed by connecting the gate/drain of the second TFT (F2) mutually in the reverse direction, in parallel. The equivalent circuit is such as that which is shown in FIG. 11B.
  • Furthermore, as shown in FIG. 11C, the protective element has nonlinear shape characteristics in both directions, in terms of the electric current/electric voltage characteristics. Each diode is given a high impedance at the time of low voltage impression, becoming a low impedance state at the time of high voltage impression. In addition, each diode is substantially a transistor, and the electric current flow capacity is great, and since the static electricity can be quickly absorbed, the static electric protective performance is high.
  • FIG. 10 shows a practical arrangement of the static electricity protective elements in the periphery of the pads 160A and 160B of FIG. 9.
  • The protective element 140A of FIG. 1 is constructed by means of thin film transistors M60 and M62 which are connected between the gate/drain, and in the same manner, the protective element 140B of FIG. 1 is formed from the thin film transistors M40 and M42.
  • In the same manner, both the second protective elements 150A and 150B are formed from the thin film transistors M80, M82, M20, and M22.
  • These protective elements are turned on when there is the impression of a excessive positive or negative surge, and there is movement so that the LC-COM line 180 or the guard ring 100 avoid the surge. In addition, a second protective element 150 arranged on the other side of the pad is added to the function of the electrostatic protection, and each of the pads 160 are shorted by the guard ring 100, with the function of preventing a final scan from becoming impossible in the array process. An explanation of this is provided hereafter with reference to FIG. 14.
  • As shown in FIG. 14, a case where the probe of the array tester 200 (which has 220 amp) is connected to the pad 160A1 to test the pixel TFT (Ma) is considered.
  • At this time, the second protective element 150A1 and the second protective element 150A2 maintain a state of high impedance, and furthermore the pixels TFT (Ma) and TFT (Mb) are electrically separated. Hence, crosstalk with other transistors is prevented, and experimentation can be accomplished only relative to the specified TFT (Ma).
  • In addition, as shown in FIG. 27, when the creation of the TFT substrate 1300 is complete, then following the completion of each of the processes comprising the coating of the facing film, the rubbing process, the coating process of the seal material (spacer), the substrate emulation process, the dividing process, and the liquid crystal injection and seal prevention process, then prior to the connection of the IC used for the drive, by cutting off along the scribe line (SB), the guard ring 100 is completely removed.
  • However, since the first protective element 140 connected between the LC-COM line 180 and the pad 160 is present, then even prior to the connection of the IC used as the drive, electrostatic protection is accomplished.
  • Furthermore, the first protective element also remains in the final product, however, with the protective element which uses TFT in order to accomplish positive threshold control, there is no concern of reducing the reliability of the product by means of the leakage of electric current and the like.
  • Next, an explanation is provided of the construction of the device of the first and second transistors (F1, F2) shown in FIG. 11A, with reference to FIG. 12 and FIG. 13.
  • With the present embodiment, as shown in FIG. 12, the film (ITO film) 300, 320, and 330 formed from the ITO comprising the pixel electrode material is used as the wiring used to connect the gate/drain.
  • The cross-sectional construction corresponding to each component (A)-(F) in the plane layout of FIG. 4 is shown in FIG. 13.
  • As shown in the figure, the first thin film transistor F1 and the second thin film transistor F2 which compose the static electricity protection element are both provided with a reverse stagger construction (bottom gate construction).
  • In other words, formation of gate electrode layers 410, 420, 430, and 440 is accomplished on the glass substrate 400, formation of a gate insulation film 450 being accomplished on it, forming genuine amorphous silicon layers 470, and 472, and forming a drain electrode (source electrode) layer 492 through the n type ohmic layer 480, a protective layer 460 being formed so as to cover each of these layers. Also, connections are established between the gate/drain by means of the films (ITO films) 300, 320, and 330 formed from the IPO which comprises the pixel electrode material.
  • The ITO films 300, 320, and 330 connect the gate electrode layer and the drain electrode layer through the contact hole which passes through the two films of the gate insulation film 450 on the gate electrode layer, and the protective film 460; and through the contact hole which passes through the protective film 460 on the drain electrode layer 490.
  • In this case, the ITO has superior step coverage at high melting points in comparison with those held by aluminum and the like, owing to which good contact is assured even through a deep contact hole passing through the two film layers.
  • In addition, as explained in the first embodiment, the contact hole relative to the gate/source is formed at the same time in the process of forming the aperture (pad open) for connecting the external connection terminal, thereby shortening the number of processes.
  • Above, an explanation has been provided with respect to an example for forming the protective diode using the ITO film as wiring. However, the use of the ITO film as wiring is not limited to this, and for example it is possible for utilization to also be made of a format such as that shown in FIG. 15.
  • In other words, in FIG. 15, the ITO film 342 is used in the formation of the cross under wiring 342 in the vicinity of the pad 160.
  • The “cross under wiring” at the time of leading the inner wiring of the liquid display device toward the outside of the seal material 520, in order to achieve protection of the wiring by means of a thick insulation film between the layers, connects the wiring of the upper layer to the wiring of the lower layer, and comprises wiring which is utilized to conduct round about to the outside.
  • In other words, the ITO film 342 connects the drain electrode layer 490 and the layer (gate electrode material layer) 412 which is formed from the same material as the gate electrode. By this means, the components led to the outside of the gate electrode material layer 412 are protected in both directions by the gate insulation film 450 and the protective film 460, improving reliability.
  • Furthermore, in FIG. 15, the reference numbers 500 and 502 show facing film arrangement, 520 shows the seal material, 540 shows the opposing electrodes, 562 shows the glass substrate, and 140 shows the liquid crystal. In addition, connection of the bonding wire 600 is accomplished, for example, on the pad 160. In substitution for the bonding wire, there are also cases when connection is accomplished of the electrode layers utilizing the (bump-phonetic) electrode or the polyimide film.
  • The ITO film may also be used as wiring in various other locations. FIG. 16 shows an easily understood example of locations in which utilization of the ITO film may be used as wiring.
  • In FIG. 16, the ITO film is shown as a fat solid line.
  • The ITO film in the locations A1-A3 is utilized as wiring for the formation of the protective element, and in location A4, the ITO film is utilized as wiring for connecting the scanning line 52 and the pad 160B, and in location A5, the ITO film is used as the cross-under wiring shown in FIG. 15.
  • In addition, in location A6, the ITO film is used as wiring for connecting the horizontal LC-COM line and the perpendicular LC-COM line. In other words, the horizontal LC-COM line is formed from a gate material, and the perpendicular LC-COM line is formed from a source material, owing to which it is necessary for both to be connected by the ITO.
  • Furthermore, in location A6 in FIG. 16, the silver point pad 110 may be formed as a unit by means of the same process as one of either the horizontal LC-COM line or the perpendicular LC-COM line, and when thus formed, connection of the silver point pad 110 and the LC-COM line (either the horizontal or perpendicular line) not formed in a unit may be accomplished through the silver pad 110 and the ITO.
  • Next, an explanation is provided with regard to the construction of each pixel of the pixel components, with reference to FIGS. 17 and 18.
  • FIG. 17 shows a plane surface layout of the pixel component.
  • The TFT (constructed so as to include a gate electrode 720, a drain electrode 740, and a genuine amorphous silicon layer 475 in which no impurities are doped) is arranged to function as a switching element and is connected to the scanning line 52 and the signal line 54. The pixel electrode (ITO) 340 is connected to the drain electrode 740. In the diagram, K2 represents the contact hole, and Cad shows the maintenance capacity. The maintenance capacity Cad is composed from a buildup of proximate gate wiring and extended pixel electrodes.
  • FIG. 18 is a diagram which shows the cross-sectional construction along the line B--B in FIG. 17. The cross-sectional construction is the same as the structure described in FIG. 15.
  • Third Embodiment
  • An explanation is provided hereafter with regard to the method of manufacture of the TFT substrate applied in the second embodiment described above, with reference to FIGS. 19-26.
  • In each diagram, the left side is a region in which the switching transistor of the pixel element is formed, and the center region is the region in which the protective element is formed, and the right region (pad component) is where the external connection terminal is connected.
  • (1) As shown in FIG. 19, first of all, utilization is made of photo lithography technology on the glass (non-alkali substrate) substrate 400. For example, formed are the electrodes 720, 722, 900, 902, 904 which are formed from Cr (chrome) having a thickness of about 1800 Å.
  • The Cr deposit is accomplished with a reduced pressure of 50 mTorr utilizing a magnetron sputter device. In addition, the Cr process is accomplished by means of dry etching in which utilization is made of Cl2 type gas.
  • Reference numbers 720, 900 are layers (gate electrode layers) which become TFT gate electrodes, wherein reference number 722 is a layer which corresponds to the scanning line 52 shown in FIG. 17. In addition, reference numbers 902, and 904 are layers (gate electrode material layers) which are formed from the same material as the gate electrode layer.
  • (2) Next, as shown in FIG. 20, continuous formation of the gate insulation film 910 formed from silicon nitride film SiNx and the like, formed by plasma CVD method, and genuine amorphous silicon film which does not include doped impurities, and the n type silicon film (ohmic layer) is accomplished. Continuing, patterning of the genuine amorphous silicon film and the n type silicon film (ohmic layer) is accomplished by means of dry etching in which utilization is made of SF6 type etching gas.
  • By this means, formation of the genuine amorphous silicon layers 475 into islands, and n type silicon layers (ohmic layer) 477, and 922 is accomplished.
  • The thickness of the gate insulation film 910 is, for example, approximately 4000 Å, and the thickness of the genuine silicon layers 475 and 920 are, for example, approximately 3000 Å, whereas the thickness of the ohmic layers 477 and 922 are, for example, about 900 Å.
  • With regard to this process, characteristically, there is no formation of a contact hole relative to the gate insulation film. Furthermore, the coating process of the photo resist, the light exposure process, and the etching removal process comprising three processes become unnecessary, and the number of processes is abbreviated.
  • (3) Next, as shown in FIG. 21, the source/drain electrode layers 740 a, 740 b, 930 a, and 930 b which are approximately 1500 Å and which are formed from Cr (chrome) are formed by means of sputtering and photo etching.
  • (4) Continuing, separation of the source and drain, removing the ohmic layer 477 and 922 center portions by means of etching is accomplished using the source/drain electrode layers 740 a, 740 b, 930 a, and 930 b as a mask.
  • The source/drain electrode layer patterning shown in FIG. 21, and the source/drain separation etching shown in FIG. 22 are continuously accomplished within the same dry etching device chamber. In other words, initially, processing of the source/drain electrode layers 740 a, 740 b, 930 a, and 930 b is accomplished by means of Cl2 type etching gas. Continuing, by switching the etching gas to the SF6 type gas, etching of the center of the ohmic layers 477, and 922 is accomplished. In this manner, dry etching is continued in its use, thereby simplifying the manufacturing operation.
  • (5) Next, as shown in FIG. 23, the protective film 940 is formed using the plasma CVD method. This protective film is, for example, a silicon nitride film SiNx having a thickness of approximately 2000 Å.
  • (6) Next, as shown in FIG. 24, the protective film 940 is selectively etched using the SF6 type etching gas is accomplished. In other words, at the same time as forming the aperture 160 of the pad, formation of the contact hole CP1 and the contact hole K8 and K10 is accomplished.
  • The aperture 160 and the contact hole CP1 are apertures formed through the built up film of the gate insulation film 910 and the protective film 940, and the contact holes K8 and K10 are apertures which only pass through the protective film 940.
  • In this instance, the gate electrode material layers 902 and 904 respectively function as etching stoppers at the time of forming the contact hole CP1 and the aperture 160, and the source/ drain electrodes 740 a and 930 b respectively function as etching stoppers at the time of forming the contact holes K8 and K10.
  • (7) Next, as shown in FIG. 25, the ITO (indium tin oxide) film is deposited with a thickness of approximately 500 Åutilizing a magnetron sputtering device), wherein etching is accomplished utilizing a compound liquid comprising HCl/HNO3/H2O, being processed into a specific pattern. By this means, the active matrix substrate is complete. In FIG. 25, the reference number 950 is a pixel electrode formed from ITO, the reference number 952 is wiring formed from ITO which composes a part of the protective diode, and reference number 954 is an electrode (pad) formed from an ITO for connecting the external terminal.
  • Since ITO having good step coverage is used as wiring, a good electrical connection can be assured. As the pixel electrode material, utilization can be made also of other transparent electrode materials having a high melting point, such as metallic oxides. For example, use may be made of such metallic oxides as SnOx and ZnOx and the like.
  • In addition, as is clear from FIG. 25, a protective film 940 necessarily passes between the ITO layers 950 and 952, and the source/ drain electrodes 740 a, 740 b, 930 a, and 930 b. This means that in a wiring region (not shown in the diagram) on the substrate, the wiring layer formed from ITO and the source/drain electrode layer are assuredly electrically separated. Furthermore, there is no concern of shorting of two items being caused by foreign substances.
  • In addition, with this manufacturing method, since the ITO film is formed in the final process (FIG. 25), there is little concern relating to staining caused by ITO composites such as tin (Sn) and indium (In). In this manner, according to the manufacturing method of the present embodiment, the manufacturing process of an active matrix substrate can be abbreviated. Furthermore, it is possible to mount a thin film circuit having high reliability as an adequate countermeasure for static electricity.
  • Furthermore, in FIG. 25, direct connection of ITO film 952 and 954 to the gate electrode layer 902 and to the gate electrode material layer 904 is accomplished. However, it is also possible for connection to be accomplished through other materials through buffer layers such as molybdenum (MO), tantalum (Ta), and titan (Ti) and the like.
  • Next, an explanation is provided with regard to the process for assembling a liquid crystal display device using a completed active matrix substrate.
  • As shown in FIG. 28, emulation of the opposing substrate 1500 and the TFT substrate 1300 is accomplished, and, following the cell division process shown in FIG. 27, enclosure of the liquid crystal is accomplished. Next, the IC used for the drive is connected, and furthermore as shown in FIG. 28, the assembly process using polarized light plates 1200, and 1600 and the back light 1000 and the like is accomplished, thereby completing the active matrix liquid crystal display device.
  • FIG. 26 is a cross-sectional diagram of the essential components of an active matrix liquid crystal display device. In FIG. 26, the same reference numbers are applied to the same locations as for the drawings shown in FIGS. 15 and 18.
  • In FIG. 26, regions are formed wherein the left side is an active matrix, and the center is a protective element (static electricity protective diode), and the right side is a pad. In the pad, an outer lead 5200 of the driver IC 5500 of the liquid crystal is connected through the anistropic conductive film 5000 on the electrode (pad) 954 formed from the ITO. The reference number 5100 is an electrically conductive granule, the reference 5300 is a film tape, and the reference number 5400 is a resin used for encapsulation.
  • In FIG. 26, adoption is made of the format (TAB) which uses a tape carrier as the method for connecting the driver-IC. However, other formats such as the COG (chip on glass) format may also be adopted.
  • The present invention is not limited to the above embodiment, and it is also possible to use an appropriate changed form as well where adoption is made of a positive stagger method TFT. In addition, as the pixel electrode material, utilization may also be made of other transparent electrode materials having a high melting point, such as metallic oxides, for the ITO. For example, utilization may be made of metallic oxides such as SnOx and ZnOx and the like. In this instance as well, the step coverage can withstand actual use.
  • If the liquid crystal display device of the present embodiment is used as a display device in a mechanism such as a personal computer, the value of the product is improved.

Claims (4)

1. An active matrix substrate, comprising:
a scanning line;
a signal line;
a pixel electrode;
a thin film transistor electrically connected to the scanning line, the signal line arranged in a matrix state and the pixel electrode to compose pixel components;
a protective circuit to prevent static electricity destruction using the thin film transistor established between at least one of the scanning line and the signal line, or a region electrically equivalent to the at least one of the scanning line and the signal line, and a common electric potential wiring other than the scanning line and the signal line, the protective circuit to prevent electrostatic destruction including a diode wherein a gate electrode layer in the thin film transistor and a source/drain electrode layer are connected; and
a first aperture formed by selectively removing an insulation layer on the gate electrode layer and a second aperture formed in a same manufacturing process by selectively removing an insulation layer on the source/drain electrode layer, the gate electrode layer and the source/drain electrode layer being electrically connected via the first aperture and second aperture by an electrically conductive material layer composed of the same material as the pixel electrode;
the region electrically equivalent being formed with a common electric potential line and
the common electric potential line being electrically connected to a facing electrode.
2. An active matrix substrate, comprising:
a scanning line;
a signal line;
a pixel electrode;
a thin film transistor electrically connected to the scanning line, the signal line arranged in a matrix state and the pixel electrode to compose pixel components;
a protective circuit to prevent static electricity destruction using the thin film transistor established between at least one of the scanning line and the signal line, or a region electrically equivalent to the at least one of the scanning line and the signal line, and a common electric potential wiring other than the scanning line and the signal line, the protective circuit to prevent electrostatic destruction including a diode wherein a gate electrode layer in the thin film transistor and a source/drain electrode layer are connected; and
a first aperture formed by selectively removing an insulation layer on the gate electrode layer and a second aperture formed in a same manufacturing process by selectively removing an insulation layer on the source/drain electrode layer, the gate electrode layer and the source/drain electrode layer being electrically connected via the first aperture and second aperture by an electrically conductive material layer composed of the same material as the pixel electrode;
the region electrically equivalent being formed with a common electric potential line and
the common electric potential line having a gate electrode material wiring, a source material wiring, and a pixel electrode material connected between the gate electrode material wiring and the source material wiring.
3. A liquid crystal display device, comprising: the active matrix substrate according to claim 1.
4. A liquid crystal display device, comprising: the active matrix substrate according to claim 2.
US11/006,561 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device Abandoned US20050082541A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/006,561 US20050082541A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
JP7-279587 1995-10-03
JP27958795 1995-10-03
PCT/JP1996/002858 WO1997013177A1 (en) 1995-10-03 1996-10-02 Active matrix substrate
US08/849,288 US5930607A (en) 1995-10-03 1996-10-02 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US09/903,639 USRE38292E1 (en) 1995-10-03 1997-05-30 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US10/458,198 US20030207506A1 (en) 1995-10-03 2003-06-11 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/006,561 US20050082541A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/458,198 Division US20030207506A1 (en) 1995-10-03 2003-06-11 Method to prevent static destruction of an active element comprised in a liquid crystal display device

Publications (1)

Publication Number Publication Date
US20050082541A1 true US20050082541A1 (en) 2005-04-21

Family

ID=17613072

Family Applications (8)

Application Number Title Priority Date Filing Date
US08/849,288 Ceased US5930607A (en) 1995-10-03 1996-10-02 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/431,947 Expired - Lifetime USRE44267E1 (en) 1995-10-03 1996-10-02 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US09/903,639 Ceased USRE38292E1 (en) 1995-10-03 1997-05-30 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US10/458,198 Abandoned US20030207506A1 (en) 1995-10-03 2003-06-11 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US10/458,803 Abandoned US20050233509A1 (en) 1995-10-03 2003-06-11 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/006,684 Abandoned US20050104071A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/006,561 Abandoned US20050082541A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/006,568 Abandoned US20050084999A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device

Family Applications Before (6)

Application Number Title Priority Date Filing Date
US08/849,288 Ceased US5930607A (en) 1995-10-03 1996-10-02 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/431,947 Expired - Lifetime USRE44267E1 (en) 1995-10-03 1996-10-02 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US09/903,639 Ceased USRE38292E1 (en) 1995-10-03 1997-05-30 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US10/458,198 Abandoned US20030207506A1 (en) 1995-10-03 2003-06-11 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US10/458,803 Abandoned US20050233509A1 (en) 1995-10-03 2003-06-11 Method to prevent static destruction of an active element comprised in a liquid crystal display device
US11/006,684 Abandoned US20050104071A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/006,568 Abandoned US20050084999A1 (en) 1995-10-03 2004-12-08 Method to prevent static destruction of an active element comprised in a liquid crystal display device

Country Status (6)

Country Link
US (8) US5930607A (en)
JP (1) JP3261699B2 (en)
KR (1) KR100270468B1 (en)
CN (6) CN1145839C (en)
TW (1) TW438991B (en)
WO (1) WO1997013177A1 (en)

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050266693A1 (en) * 2004-06-01 2005-12-01 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20060081846A1 (en) * 2000-02-22 2006-04-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US20060237720A1 (en) * 2005-03-03 2006-10-26 Sharp Kabushiki Kaisha Active matrix substrate and liquid crystal display device, production methods thereof and electronic device
US20070108446A1 (en) * 2005-11-15 2007-05-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070287207A1 (en) * 2006-06-09 2007-12-13 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20080237600A1 (en) * 2007-03-28 2008-10-02 Toppan Printing Co., Ltd. Thin film transistor
US20100065840A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100072467A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20100271353A1 (en) * 2009-04-23 2010-10-28 Sony Corporation Semiconductor device, production method of semiconductor device, display device, and electronic equipment
US20110188111A1 (en) * 2010-02-04 2011-08-04 Seiko Epson Corporation Substrate for electro-optical devices, electro-optical device and electronic apparatus
US20110193837A1 (en) * 2010-02-05 2011-08-11 Seiko Epson Corporation Substrate for electro-optical devices, electro-optical device and electronic apparatus
US20110260159A1 (en) * 2008-10-03 2011-10-27 Semiconductor Energy Laboratory Co., Ltd. Display device
US20120228624A1 (en) * 2011-03-09 2012-09-13 Hitachi Displays, Ltd. Image display device
US8487315B2 (en) 2000-04-12 2013-07-16 Semiconductor Energy Laboratory Co., Ltd. Illumination apparatus
US9082688B2 (en) 2008-10-03 2015-07-14 Semiconductor Energy Laboratory Co., Ltd. Display device
US9536937B2 (en) 2004-05-21 2017-01-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having a rectifying element connected to a pixel of a display device

Families Citing this family (112)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5930607A (en) * 1995-10-03 1999-07-27 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
KR100244182B1 (en) * 1996-11-29 2000-02-01 구본준 Liquid crystal display device
KR100230595B1 (en) * 1996-12-28 1999-11-15 김영환 Lcd device and its manufactuaring method
US6037609A (en) * 1997-01-17 2000-03-14 General Electric Company Corrosion resistant imager
KR100495810B1 (en) * 1997-09-25 2005-09-15 삼성전자주식회사 LCD display with static electricity protection circuit
JPH11101986A (en) * 1997-09-26 1999-04-13 Sanyo Electric Co Ltd Display device and large substrate for display device
JPH11305243A (en) * 1998-04-16 1999-11-05 Internatl Business Mach Corp <Ibm> Liquid crystal display device
US6653216B1 (en) 1998-06-08 2003-11-25 Casio Computer Co., Ltd. Transparent electrode forming apparatus and method of fabricating active matrix substrate
US6678017B1 (en) * 1998-06-08 2004-01-13 Casio Computer Co., Ltd. Display panel and method of fabricating the same
JP2000019556A (en) 1998-06-29 2000-01-21 Hitachi Ltd Liquid crystal display device
JP3652898B2 (en) * 1998-11-19 2005-05-25 株式会社日立製作所 Liquid crystal display
US6287899B1 (en) * 1998-12-31 2001-09-11 Samsung Electronics Co., Ltd. Thin film transistor array panels for a liquid crystal display and a method for manufacturing the same
KR100286049B1 (en) * 1999-01-15 2001-03-15 윤종용 Liquid crystal displays having electrostatic protection circuits
US6771239B1 (en) * 1999-05-17 2004-08-03 Seiko Epson Corporation Method for manufacturing an active matrix substrate
US6204081B1 (en) * 1999-05-20 2001-03-20 Lg Lcd, Inc. Method for manufacturing a substrate of a liquid crystal display device
JP2001053283A (en) * 1999-08-12 2001-02-23 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacture
JP3583662B2 (en) * 1999-08-12 2004-11-04 株式会社 沖マイクロデザイン Semiconductor device and method of manufacturing semiconductor device
TW457690B (en) * 1999-08-31 2001-10-01 Fujitsu Ltd Liquid crystal display
TW578028B (en) * 1999-12-16 2004-03-01 Sharp Kk Liquid crystal display and manufacturing method thereof
JP5408829B2 (en) 1999-12-28 2014-02-05 ゲットナー・ファンデーション・エルエルシー Method for manufacturing active matrix substrate
GB0100733D0 (en) 2001-01-11 2001-02-21 Koninkl Philips Electronics Nv A method of manufacturing an active matrix substrate
US7109788B2 (en) * 2001-03-02 2006-09-19 Tokyo Electron Limited Apparatus and method of improving impedance matching between an RF signal and a multi- segmented electrode
KR100796749B1 (en) * 2001-05-16 2008-01-22 삼성전자주식회사 A thin film transistor array substrate for a liquid crystal display
JP4475947B2 (en) * 2001-07-24 2010-06-09 カーギル インコーポレイテッド Method for isolating phenolic compounds
JP3643067B2 (en) * 2001-10-11 2005-04-27 株式会社半導体エネルギー研究所 Method for designing semiconductor display device
TW543917U (en) * 2002-01-23 2003-07-21 Chunghwa Picture Tubes Ltd Flat display panel and its apparatus
US7115913B2 (en) * 2002-03-27 2006-10-03 Tfpd Corporation Array substrate used for a display device and a method of making the same
DE10227332A1 (en) * 2002-06-19 2004-01-15 Akt Electron Beam Technology Gmbh Control device with improved test properties
US7205570B2 (en) * 2002-07-19 2007-04-17 Samsung Electronics Co., Ltd. Thin film transistor array panel
KR100859521B1 (en) * 2002-07-30 2008-09-22 삼성전자주식회사 a thin film transistor array panel
GB0219771D0 (en) * 2002-08-24 2002-10-02 Koninkl Philips Electronics Nv Manufacture of electronic devices comprising thin-film circuit elements
KR100905470B1 (en) * 2002-11-20 2009-07-02 삼성전자주식회사 Thin film transistor array panel
KR100872494B1 (en) * 2002-12-31 2008-12-05 엘지디스플레이 주식회사 manufacturing method of array substrate for liquid crystal display device
CN100428463C (en) * 2003-05-15 2008-10-22 统宝光电股份有限公司 Electrostatic discharge protection element and producing method thereof
JP4239873B2 (en) 2003-05-19 2009-03-18 セイコーエプソン株式会社 Electro-optical device and electronic apparatus
JP2004354798A (en) * 2003-05-30 2004-12-16 Nec Lcd Technologies Ltd Thin film transistor substrate and its manufacturing method
JP2005049637A (en) * 2003-07-29 2005-02-24 Seiko Epson Corp Driving circuit and protection method therefor, electro-optical device, and electronic equipment
JP4574158B2 (en) * 2003-10-28 2010-11-04 株式会社半導体エネルギー研究所 Semiconductor display device and manufacturing method thereof
JP4319517B2 (en) * 2003-10-28 2009-08-26 東芝モバイルディスプレイ株式会社 Array substrate and flat display device
WO2005057530A1 (en) * 2003-11-28 2005-06-23 Zeon Corporation Thin film transistor integrated circuit device, active matrix display device, and manufacturing method of the same
TWI366701B (en) * 2004-01-26 2012-06-21 Semiconductor Energy Lab Method of manufacturing display and television
US7355418B2 (en) * 2004-02-12 2008-04-08 Applied Materials, Inc. Configurable prober for TFT LCD array test
US7319335B2 (en) * 2004-02-12 2008-01-15 Applied Materials, Inc. Configurable prober for TFT LCD array testing
US6833717B1 (en) * 2004-02-12 2004-12-21 Applied Materials, Inc. Electron beam test system with integrated substrate transfer module
US20060038554A1 (en) * 2004-02-12 2006-02-23 Applied Materials, Inc. Electron beam test system stage
KR100880994B1 (en) * 2004-05-28 2009-02-03 샤프 가부시키가이샤 An active matrix substrate, a liquid crystal display device and a display device
US7217591B2 (en) * 2004-06-02 2007-05-15 Perkinelmer, Inc. Method and process intermediate for electrostatic discharge protection in flat panel imaging detectors
KR101050355B1 (en) * 2004-06-30 2011-07-19 엘지디스플레이 주식회사 LCD Display
CN100454553C (en) * 2004-07-23 2009-01-21 精工爱普生株式会社 Thin film semiconductor device and method of manufacturing the same, electro-optical device, and electronic apparatus
CN100401349C (en) * 2004-07-26 2008-07-09 精工爱普生株式会社 Light-emitting device and electronic apparatus
JP2006065021A (en) * 2004-08-27 2006-03-09 Seiko Epson Corp Method for manufacturing active matrix substrate, active matrix substrate, electro-optical device and electronic equipment
JP2006065020A (en) 2004-08-27 2006-03-09 Seiko Epson Corp Method for manufacturing active matrix substrate, active matrix substrate, electro-optical device and electronic equipment
US7342579B2 (en) * 2004-10-11 2008-03-11 Chunghwa Picture Tubes, Ltd. Thin film transistor array plate, liquid crystal display panel and method of preventing electrostatic discharge
KR101133763B1 (en) * 2005-02-02 2012-04-09 삼성전자주식회사 Driving apparatus for liquid crystal display and liquid crystal display including the same
JP4380552B2 (en) * 2005-02-04 2009-12-09 セイコーエプソン株式会社 Active matrix substrate manufacturing method, active matrix substrate, electro-optical device, and electronic apparatus
JP2006251120A (en) * 2005-03-09 2006-09-21 Seiko Epson Corp Pixel structure, active matrix substrate, manufacturing method of active matrix substrate, electrooptical device, and electronic apparatus
JP2006309161A (en) 2005-03-29 2006-11-09 Sanyo Epson Imaging Devices Corp Electro-optical device and electronic apparatus
JP2006308803A (en) * 2005-04-27 2006-11-09 Nec Lcd Technologies Ltd Liquid crystal display apparatus
US7535238B2 (en) * 2005-04-29 2009-05-19 Applied Materials, Inc. In-line electron beam test system
TWI249857B (en) 2005-06-01 2006-02-21 Au Optronics Corp Displaying device with photocurrent-reducing structure and method of manufacturing the same
CN100392507C (en) * 2005-06-09 2008-06-04 友达光电股份有限公司 Film transistor display assembly capable of reducing light leakage current and mfg. method thereof
TWI260094B (en) 2005-06-13 2006-08-11 Au Optronics Corp Active device matrix substrate
JP4039446B2 (en) * 2005-08-02 2008-01-30 エプソンイメージングデバイス株式会社 Electro-optical device and electronic apparatus
US20070030408A1 (en) * 2005-08-08 2007-02-08 Kuang-Hsiang Lin Liquid crystal display panel, thin film transistor array substrate and detection methods therefor
CN100442111C (en) * 2005-08-16 2008-12-10 中华映管股份有限公司 Liquid crystal display faceplate with static discharge protection
JP2007108341A (en) * 2005-10-12 2007-04-26 Toshiba Matsushita Display Technology Co Ltd Active matrix type display device
KR101197054B1 (en) * 2005-11-14 2012-11-06 삼성디스플레이 주식회사 Display device
JP4572814B2 (en) 2005-11-16 2010-11-04 セイコーエプソン株式会社 Active matrix substrate, manufacturing method thereof, electro-optical device, and electronic apparatus
KR101148206B1 (en) * 2005-11-29 2012-05-24 삼성전자주식회사 Display substrate and method for testing the same
KR100729046B1 (en) 2005-12-09 2007-06-14 삼성에스디아이 주식회사 static electricity discharge structure for organic display device and fabricating method of there
JP5040222B2 (en) * 2005-12-13 2012-10-03 ソニー株式会社 Display device
JP2007281416A (en) 2006-03-17 2007-10-25 Seiko Epson Corp Metal wiring forming method and method of manufacturing active matrix substrate
US20070246778A1 (en) * 2006-04-21 2007-10-25 Meng-Chi Liou Electrostatic discharge panel protection structure
KR101232061B1 (en) * 2006-04-24 2013-02-12 삼성디스플레이 주식회사 Method of manufacturing metal line and display substrate
CN101064984B (en) * 2006-04-29 2010-12-22 中华映管股份有限公司 Electrostatic discharge safeguard structure
KR101404542B1 (en) * 2006-05-25 2014-06-09 삼성디스플레이 주식회사 Liquid crystal display
US7786742B2 (en) * 2006-05-31 2010-08-31 Applied Materials, Inc. Prober for electronic device testing on large area substrates
US7602199B2 (en) * 2006-05-31 2009-10-13 Applied Materials, Inc. Mini-prober for TFT-LCD testing
CN100449394C (en) * 2006-08-28 2009-01-07 友达光电股份有限公司 Film transistor and display containing the film transistor
JP2008116770A (en) * 2006-11-07 2008-05-22 Hitachi Displays Ltd Display device
EP2096619B1 (en) * 2006-12-22 2016-04-13 Sharp Kabushiki Kaisha Active matrix substrate and display panel equipped with the same
TWI356960B (en) * 2007-01-09 2012-01-21 Chunghwa Picture Tubes Ltd Active device array substrate
TWI401019B (en) * 2007-01-11 2013-07-01 Prime View Int Co Ltd Active matrix device with electrostatic protection
CN101285974B (en) * 2007-04-11 2011-08-31 北京京东方光电科技有限公司 TFT LCD panel electrostatic discharge protecting circuit and LCD device
JP5167685B2 (en) * 2007-04-25 2013-03-21 セイコーエプソン株式会社 Method for manufacturing active matrix substrate and method for manufacturing electro-optical device
JP4524692B2 (en) 2007-07-25 2010-08-18 セイコーエプソン株式会社 Substrate manufacturing method and liquid crystal display device manufacturing method
TWI342611B (en) 2007-08-14 2011-05-21 Chunghwa Picture Tubes Ltd Active device array substrate
CN101424848B (en) * 2007-10-29 2011-02-16 北京京东方光电科技有限公司 TFT-LCD pixel structure and method for manufacturing same
WO2009081633A1 (en) * 2007-12-20 2009-07-02 Sharp Kabushiki Kaisha Active matrix substrate, liquid-crystal display device having the substrate, and manufacturing method for the active matrix substrate
KR101458910B1 (en) * 2008-03-28 2014-11-10 삼성디스플레이 주식회사 Display device
KR101033463B1 (en) 2008-06-13 2011-05-09 엘지디스플레이 주식회사 Array Substrate of Liquid Crystal Display Device
CN101359024B (en) * 2008-09-23 2012-05-30 友达光电(苏州)有限公司 Test circuit of display panel of electronic device and display panel
US8013340B2 (en) * 2008-09-30 2011-09-06 Infineon Technologies Ag Semiconductor device with semiconductor body and method for the production of a semiconductor device
US8284142B2 (en) 2008-09-30 2012-10-09 Semiconductor Energy Laboratory Co., Ltd. Display device
EP2172977A1 (en) 2008-10-03 2010-04-07 Semiconductor Energy Laboratory Co., Ltd. Display device
TWI395167B (en) * 2008-12-12 2013-05-01 Au Optronics Corp Array substrate and display panel
EP2396697A4 (en) * 2009-02-10 2012-08-22 Applied Nanotech Holdings Inc Electrochromic device
JP5387950B2 (en) * 2009-03-05 2014-01-15 Nltテクノロジー株式会社 Liquid crystal display element and image display apparatus using the same
WO2011043194A1 (en) 2009-10-09 2011-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
KR101330421B1 (en) * 2009-12-08 2013-11-15 엘지디스플레이 주식회사 gate in panel type liquid crystal display device
KR20110106082A (en) * 2010-03-22 2011-09-28 삼성모바일디스플레이주식회사 Liquid crystal display device and the manufacturing method thereof
KR20120090594A (en) * 2011-02-08 2012-08-17 삼성전자주식회사 Method of fabricating polymer electrode and polymer actuator employing the polymer electrode
JP2014045175A (en) 2012-08-02 2014-03-13 Semiconductor Energy Lab Co Ltd Semiconductor device
CN108133942B (en) * 2013-03-15 2022-03-25 苹果公司 Light emitting diode display with redundancy scheme and method of manufacturing a light emitting diode display with integrated defect detection test
US9252375B2 (en) 2013-03-15 2016-02-02 LuxVue Technology Corporation Method of fabricating a light emitting diode display with integrated defect detection test
CN104122682B (en) * 2013-04-28 2018-01-30 北京京东方光电科技有限公司 One kind detection line construction and its manufacture method, display panel and display device
JP2015070368A (en) 2013-09-27 2015-04-13 三菱電機株式会社 Semiconductor device
JP2014179636A (en) * 2014-05-01 2014-09-25 Semiconductor Energy Lab Co Ltd Semiconductor device
JP2015207779A (en) * 2015-06-16 2015-11-19 株式会社半導体エネルギー研究所 semiconductor device
CN105140179B (en) * 2015-08-13 2018-12-14 京东方科技集团股份有限公司 Array substrate and its manufacturing method, display panel and display device
WO2019004226A1 (en) * 2017-06-28 2019-01-03 シャープ株式会社 Active matrix substrate and method for manufacturing same
JP7427969B2 (en) * 2020-01-22 2024-02-06 セイコーエプソン株式会社 Electro-optical devices and electronic equipment

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4778258A (en) * 1987-10-05 1988-10-18 General Electric Company Protective tab structure for use in the fabrication of matrix addressed thin film transistor liquid crystal displays
US5068748A (en) * 1989-10-20 1991-11-26 Hosiden Corporation Active matrix liquid crystal display device having improved electrostatic discharge protection
US5200876A (en) * 1989-04-10 1993-04-06 Matsushita Electric Industrial Co., Ltd. Electrostatic breakdown protection circuit
US5219771A (en) * 1988-07-30 1993-06-15 Fuji Xerox Co., Ltd. Method of producing a thin film transistor device
US5373377A (en) * 1992-02-21 1994-12-13 Kabushiki Kaisha Toshiba Liquid crystal device with shorting ring and transistors for electrostatic discharge protection
US5606340A (en) * 1993-08-18 1997-02-25 Kabushiki Kaisha Toshiba Thin film transistor protection circuit
US5671026A (en) * 1994-03-02 1997-09-23 Sharp Kabushiki Kaisha Liquid crystal display device with TFT ESD protective devices between I/O terminals or with a short circuited alignment film
US5825449A (en) * 1995-08-19 1998-10-20 Lg Electronics, Inc. Liquid crystal display device and method of manufacturing the same
US5930607A (en) * 1995-10-03 1999-07-27 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH079506B2 (en) 1986-02-14 1995-02-01 富士通株式会社 How to prevent the display device from being damaged by static electricity
JPS633U (en) 1986-06-20 1988-01-05
JPH06259B2 (en) * 1986-07-28 1994-01-05 大和製罐株式会社 Tab feeder
NL8801164A (en) * 1987-06-10 1989-01-02 Philips Nv DISPLAY FOR USE IN REFLECTION.
US5166085A (en) * 1987-09-09 1992-11-24 Casio Computer Co., Ltd. Method of manufacturing a thin film transistor
JPH032838A (en) * 1989-05-31 1991-01-09 Matsushita Electron Corp Production of liquid crystal display device
JP2687667B2 (en) * 1990-04-17 1997-12-08 日本電気株式会社 Matrix electrode substrate and manufacturing method thereof
JPH0527263A (en) * 1991-07-22 1993-02-05 Toshiba Corp Liquid crystal display device
JP3094610B2 (en) 1991-12-13 2000-10-03 カシオ計算機株式会社 Method for manufacturing thin film transistor
JP3357699B2 (en) * 1992-02-21 2002-12-16 株式会社東芝 Liquid crystal display
JPH05303116A (en) * 1992-02-28 1993-11-16 Canon Inc Semiconductor device
JPH05333377A (en) 1992-06-04 1993-12-17 Nec Corp Manufacture of liquid crystal display device
JP2530990B2 (en) * 1992-10-15 1996-09-04 富士通株式会社 Method of manufacturing thin film transistor matrix
JP3223614B2 (en) 1992-12-22 2001-10-29 松下電器産業株式会社 Liquid crystal display
JP3200753B2 (en) 1993-03-31 2001-08-20 カシオ計算機株式会社 Thin film transistor panel
JPH0764051A (en) * 1993-08-27 1995-03-10 Sharp Corp Liquid crystal display device and driving method therefor
US5621556A (en) 1994-04-28 1997-04-15 Xerox Corporation Method of manufacturing active matrix LCD using five masks
TW403993B (en) * 1994-08-29 2000-09-01 Semiconductor Energy Lab Semiconductor circuit for electro-optical device and method of manufacturing the same
JP3296725B2 (en) 1996-07-13 2002-07-02 株式会社三栄水栓製作所 Hot water mixer tap
JPH10161142A (en) 1996-11-28 1998-06-19 Sharp Corp Liquid crystal display device
JP4030178B2 (en) 1997-06-25 2008-01-09 東芝松下ディスプレイテクノロジー株式会社 Active matrix display device
JP2000019556A (en) 1998-06-29 2000-01-21 Hitachi Ltd Liquid crystal display device
US6204081B1 (en) 1999-05-20 2001-03-20 Lg Lcd, Inc. Method for manufacturing a substrate of a liquid crystal display device
JP4562835B2 (en) 1999-11-05 2010-10-13 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US6646287B1 (en) 1999-11-19 2003-11-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device with tapered gate and insulating film
JP2001175198A (en) 1999-12-14 2001-06-29 Semiconductor Energy Lab Co Ltd Semiconductor device and manufacturing method therefor
TW473800B (en) 1999-12-28 2002-01-21 Semiconductor Energy Lab Method of manufacturing a semiconductor device
US6639265B2 (en) 2000-01-26 2003-10-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4778258A (en) * 1987-10-05 1988-10-18 General Electric Company Protective tab structure for use in the fabrication of matrix addressed thin film transistor liquid crystal displays
US5219771A (en) * 1988-07-30 1993-06-15 Fuji Xerox Co., Ltd. Method of producing a thin film transistor device
US5200876A (en) * 1989-04-10 1993-04-06 Matsushita Electric Industrial Co., Ltd. Electrostatic breakdown protection circuit
US5068748A (en) * 1989-10-20 1991-11-26 Hosiden Corporation Active matrix liquid crystal display device having improved electrostatic discharge protection
US5373377A (en) * 1992-02-21 1994-12-13 Kabushiki Kaisha Toshiba Liquid crystal device with shorting ring and transistors for electrostatic discharge protection
US5606340A (en) * 1993-08-18 1997-02-25 Kabushiki Kaisha Toshiba Thin film transistor protection circuit
US5671026A (en) * 1994-03-02 1997-09-23 Sharp Kabushiki Kaisha Liquid crystal display device with TFT ESD protective devices between I/O terminals or with a short circuited alignment film
US5825449A (en) * 1995-08-19 1998-10-20 Lg Electronics, Inc. Liquid crystal display device and method of manufacturing the same
US5828433A (en) * 1995-08-19 1998-10-27 Lg Electronics Inc. Liquid crystal display device and a method of manufacturing the same
US5930607A (en) * 1995-10-03 1999-07-27 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device

Cited By (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7566903B2 (en) 2000-02-22 2009-07-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US9318610B2 (en) 2000-02-22 2016-04-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US7915615B2 (en) 2000-02-22 2011-03-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US8704233B2 (en) 2000-02-22 2014-04-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US9869907B2 (en) 2000-02-22 2018-01-16 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US20060081846A1 (en) * 2000-02-22 2006-04-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US8399884B2 (en) 2000-02-22 2013-03-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US9704996B2 (en) 2000-04-12 2017-07-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8487315B2 (en) 2000-04-12 2013-07-16 Semiconductor Energy Laboratory Co., Ltd. Illumination apparatus
US8829529B2 (en) 2000-04-12 2014-09-09 Semiconductor Energy Laboratory Co., Ltd. Illumination apparatus
US10115350B2 (en) 2004-05-21 2018-10-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having rectifying elements connected to a pixel of a display device
US9536937B2 (en) 2004-05-21 2017-01-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having a rectifying element connected to a pixel of a display device
US20050266693A1 (en) * 2004-06-01 2005-12-01 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8563438B2 (en) 2004-06-01 2013-10-22 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US7696100B2 (en) 2004-06-01 2010-04-13 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20100105206A1 (en) * 2004-06-01 2010-04-29 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20060237720A1 (en) * 2005-03-03 2006-10-26 Sharp Kabushiki Kaisha Active matrix substrate and liquid crystal display device, production methods thereof and electronic device
US7727822B2 (en) 2005-03-03 2010-06-01 Sharp Kabushiki Kaisha Active matrix substrate and liquid crystal display device, production methods thereof and electronic device
US8158464B2 (en) 2005-11-15 2012-04-17 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a liquid crystal display device with a semiconductor film including zinc oxide
US20090186437A1 (en) * 2005-11-15 2009-07-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070108446A1 (en) * 2005-11-15 2007-05-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20100038639A1 (en) * 2005-11-15 2010-02-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20090189155A1 (en) * 2005-11-15 2009-07-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8134156B2 (en) 2005-11-15 2012-03-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including zinc oxide containing semiconductor film
US8525165B2 (en) 2005-11-15 2013-09-03 Semiconductor Energy Laboratory Co., Ltd. Active matrix display device with bottom gate zinc oxide thin film transistor
US20090189156A1 (en) * 2005-11-15 2009-07-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20090186445A1 (en) * 2005-11-15 2009-07-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8368079B2 (en) 2005-11-15 2013-02-05 Semicondutor Energy Laboratory Co., Ltd. Semiconductor device including common potential line
US20070287207A1 (en) * 2006-06-09 2007-12-13 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8313355B2 (en) 2006-06-09 2012-11-20 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20080237600A1 (en) * 2007-03-28 2008-10-02 Toppan Printing Co., Ltd. Thin film transistor
US7741643B2 (en) * 2007-03-28 2010-06-22 Toppan Printing Co., Ltd. Thin film transistor
US20100065840A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US10074646B2 (en) 2008-09-12 2018-09-11 Semiconductor Energy Laboratory Co., Ltd. Display device
US9478597B2 (en) 2008-09-19 2016-10-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11139359B2 (en) 2008-09-19 2021-10-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20100072467A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20110260159A1 (en) * 2008-10-03 2011-10-27 Semiconductor Energy Laboratory Co., Ltd. Display device
US9082688B2 (en) 2008-10-03 2015-07-14 Semiconductor Energy Laboratory Co., Ltd. Display device
US8334540B2 (en) * 2008-10-03 2012-12-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US9570470B2 (en) 2008-10-03 2017-02-14 Semiconductor Energy Laboratory Co., Ltd. Display device
US8674371B2 (en) 2008-10-03 2014-03-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US10367006B2 (en) 2008-10-03 2019-07-30 Semiconductor Energy Laboratory Co., Ltd. Display Device
US20100271353A1 (en) * 2009-04-23 2010-10-28 Sony Corporation Semiconductor device, production method of semiconductor device, display device, and electronic equipment
US8847207B2 (en) * 2009-04-23 2014-09-30 Sony Corporation Semiconductor device with bottom gate organic thin-film transistor, and display device and electronic equipment with same
US8228585B2 (en) 2010-02-04 2012-07-24 Seiko Epson Corporation Substrate for electro-optical devices, electro-optical device and electronic apparatus
US20110188111A1 (en) * 2010-02-04 2011-08-04 Seiko Epson Corporation Substrate for electro-optical devices, electro-optical device and electronic apparatus
US20110193837A1 (en) * 2010-02-05 2011-08-11 Seiko Epson Corporation Substrate for electro-optical devices, electro-optical device and electronic apparatus
US20120228624A1 (en) * 2011-03-09 2012-09-13 Hitachi Displays, Ltd. Image display device

Also Published As

Publication number Publication date
TW438991B (en) 2001-06-07
US20050084999A1 (en) 2005-04-21
CN1165568A (en) 1997-11-19
CN1388404A (en) 2003-01-01
USRE38292E1 (en) 2003-10-28
CN1221843C (en) 2005-10-05
CN1145839C (en) 2004-04-14
US5930607A (en) 1999-07-27
CN101369579A (en) 2009-02-18
JP3261699B2 (en) 2002-03-04
KR100270468B1 (en) 2000-11-01
CN1881062B (en) 2013-11-20
CN103956361A (en) 2014-07-30
CN101369579B (en) 2011-05-04
WO1997013177A1 (en) 1997-04-10
US20050233509A1 (en) 2005-10-20
US20050104071A1 (en) 2005-05-19
US20030207506A1 (en) 2003-11-06
CN1624551A (en) 2005-06-08
CN100414411C (en) 2008-08-27
CN1881062A (en) 2006-12-20
KR970707466A (en) 1997-12-01
USRE44267E1 (en) 2013-06-04

Similar Documents

Publication Publication Date Title
USRE38292E1 (en) Method to prevent static destruction of an active element comprised in a liquid crystal display device
EP0369621B1 (en) Liquid crystal display device
CN1992291B (en) Thin film transistor substrate and fabricating method thereof
US6078366A (en) Array substrate comprising semiconductor contact layers having same outline as signal lines
US7289188B2 (en) Defect correction of pixel electrode by connection to gate line
US5017984A (en) Amorphous silicon thin film transistor array
US7781769B2 (en) Transistor array panel, liquid crystal display panel, and method of manufacturing liquid crystal display panel
JP2002277889A (en) Active matrix liquid crystal display
JPH11133452A (en) Semiconductor device and its production
KR20010056590A (en) IPS mode Liquid crystal display device and method for fabricating the same
US6049365A (en) Liquid crystal displaying apparatus with a converter not exposed to liquid crystal
KR100271077B1 (en) Display device, electronic apparatus and manufacturing method
US6842199B2 (en) Array substrate for liquid crystal display device and the fabrication method of the same
JP2001021916A (en) Matrix array substrate
JP3231410B2 (en) Thin film transistor array and method of manufacturing the same
JP3484307B2 (en) Liquid crystal display
JPH0915623A (en) Liquid crystal display device and its production
JPH09281525A (en) Liquid crystal display substrate and its production
CN101060125B (en) Film transistor array substrate and fabricating method thereof
JPH11218782A (en) Active matrix type liquid crystal display device
JPH06258665A (en) Production of liquid crystal panel
JPS63276031A (en) Liquid crystal display device
KR100679519B1 (en) Liquid crystal display
JP3213067B2 (en) Thin film transistor array and method of manufacturing the same
KR100257813B1 (en) A repairing circuit of pad in an lcd and its fabrication method

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION