US20030006440A1 - Integrated circuit device including a layered superlattice material with an interface buffer layer - Google Patents
Integrated circuit device including a layered superlattice material with an interface buffer layer Download PDFInfo
- Publication number
- US20030006440A1 US20030006440A1 US09/898,927 US89892701A US2003006440A1 US 20030006440 A1 US20030006440 A1 US 20030006440A1 US 89892701 A US89892701 A US 89892701A US 2003006440 A1 US2003006440 A1 US 2003006440A1
- Authority
- US
- United States
- Prior art keywords
- buffer layer
- site
- interface buffer
- layered superlattice
- bismuth
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000463 material Substances 0.000 title claims abstract description 241
- 229910052751 metal Inorganic materials 0.000 claims abstract description 127
- 239000002184 metal Substances 0.000 claims abstract description 126
- 239000010409 thin film Substances 0.000 claims abstract description 122
- 229910052797 bismuth Inorganic materials 0.000 claims abstract description 60
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 claims abstract description 60
- 150000002739 metals Chemical class 0.000 claims abstract description 48
- VNSWULZVUKFJHK-UHFFFAOYSA-N [Sr].[Bi] Chemical compound [Sr].[Bi] VNSWULZVUKFJHK-UHFFFAOYSA-N 0.000 claims abstract description 47
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 claims abstract description 24
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 claims abstract description 23
- IVUXZQJWTQMSQN-UHFFFAOYSA-N distrontium;oxygen(2-);tantalum(5+) Chemical group [O-2].[O-2].[O-2].[O-2].[O-2].[O-2].[O-2].[Sr+2].[Sr+2].[Ta+5].[Ta+5] IVUXZQJWTQMSQN-UHFFFAOYSA-N 0.000 claims abstract description 23
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 claims abstract description 23
- WFPQISQTIVPXNY-UHFFFAOYSA-N niobium strontium Chemical compound [Sr][Nb] WFPQISQTIVPXNY-UHFFFAOYSA-N 0.000 claims abstract description 20
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 claims abstract description 20
- 238000000034 method Methods 0.000 claims description 74
- 238000000151 deposition Methods 0.000 claims description 61
- 239000000758 substrate Substances 0.000 claims description 35
- 230000008021 deposition Effects 0.000 claims description 20
- 229910052758 niobium Inorganic materials 0.000 claims description 20
- 239000010955 niobium Substances 0.000 claims description 20
- GUCVJGMIXFAOAE-UHFFFAOYSA-N niobium atom Chemical compound [Nb] GUCVJGMIXFAOAE-UHFFFAOYSA-N 0.000 claims description 19
- OEBXVKWKYKWDDA-UHFFFAOYSA-N [Ta].[Bi].[Sr] Chemical compound [Ta].[Bi].[Sr] OEBXVKWKYKWDDA-UHFFFAOYSA-N 0.000 claims description 17
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 14
- 238000000137 annealing Methods 0.000 claims description 14
- 239000003990 capacitor Substances 0.000 claims description 12
- 238000002425 crystallisation Methods 0.000 claims description 11
- 230000008025 crystallization Effects 0.000 claims description 11
- KPYKIKAOXJKNGG-UHFFFAOYSA-N [Nb].[Bi].[Sr] Chemical compound [Nb].[Bi].[Sr] KPYKIKAOXJKNGG-UHFFFAOYSA-N 0.000 claims description 10
- 238000004519 manufacturing process Methods 0.000 claims description 10
- 230000015654 memory Effects 0.000 claims description 10
- RZEADQZDBXGRSM-UHFFFAOYSA-N bismuth lanthanum Chemical compound [La].[Bi] RZEADQZDBXGRSM-UHFFFAOYSA-N 0.000 claims description 9
- 229910002115 bismuth titanate Inorganic materials 0.000 claims description 8
- 229910052746 lanthanum Inorganic materials 0.000 claims description 5
- 239000010408 film Substances 0.000 claims description 4
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 claims description 4
- 239000002019 doping agent Substances 0.000 claims 2
- 230000008569 process Effects 0.000 description 17
- 238000004544 sputter deposition Methods 0.000 description 12
- 230000010287 polarization Effects 0.000 description 11
- 229910052760 oxygen Inorganic materials 0.000 description 9
- 239000001301 oxygen Substances 0.000 description 9
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 8
- 239000007788 liquid Substances 0.000 description 8
- IATRAKWUXMZMIY-UHFFFAOYSA-N strontium oxide Chemical compound [O-2].[Sr+2] IATRAKWUXMZMIY-UHFFFAOYSA-N 0.000 description 8
- 238000007796 conventional method Methods 0.000 description 7
- 238000012216 screening Methods 0.000 description 7
- 230000008030 elimination Effects 0.000 description 6
- 238000003379 elimination reaction Methods 0.000 description 6
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 6
- 230000007547 defect Effects 0.000 description 5
- 229910052719 titanium Inorganic materials 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- 125000004429 atom Chemical group 0.000 description 4
- 229910000416 bismuth oxide Inorganic materials 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- TYIXMATWDRGMPF-UHFFFAOYSA-N dibismuth;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[Bi+3].[Bi+3] TYIXMATWDRGMPF-UHFFFAOYSA-N 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 230000003647 oxidation Effects 0.000 description 4
- 238000007254 oxidation reaction Methods 0.000 description 4
- 229910052715 tantalum Inorganic materials 0.000 description 4
- 229910001936 tantalum oxide Inorganic materials 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 3
- 229910052729 chemical element Inorganic materials 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 239000013078 crystal Substances 0.000 description 3
- 230000007812 deficiency Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 239000004615 ingredient Substances 0.000 description 3
- 229910052697 platinum Inorganic materials 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 229910052712 strontium Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- 229910052726 zirconium Inorganic materials 0.000 description 3
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 2
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 2
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 2
- 230000006399 behavior Effects 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 229910052791 calcium Inorganic materials 0.000 description 2
- 239000011575 calcium Substances 0.000 description 2
- 229910052804 chromium Inorganic materials 0.000 description 2
- 239000011651 chromium Substances 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- VIUKNDFMFRTONS-UHFFFAOYSA-N distrontium;niobium(5+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[O-2].[O-2].[Sr+2].[Sr+2].[Nb+5].[Nb+5] VIUKNDFMFRTONS-UHFFFAOYSA-N 0.000 description 2
- 238000001035 drying Methods 0.000 description 2
- 229910052735 hafnium Inorganic materials 0.000 description 2
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 229910000484 niobium oxide Inorganic materials 0.000 description 2
- URLJKFSTXLNXLG-UHFFFAOYSA-N niobium(5+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Nb+5].[Nb+5] URLJKFSTXLNXLG-UHFFFAOYSA-N 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 239000002243 precursor Substances 0.000 description 2
- 230000000717 retained effect Effects 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- CIOAGBVUUVVLOB-UHFFFAOYSA-N strontium atom Chemical compound [Sr] CIOAGBVUUVVLOB-UHFFFAOYSA-N 0.000 description 2
- 229910052716 thallium Inorganic materials 0.000 description 2
- BKVIYDNLLOSFOA-UHFFFAOYSA-N thallium Chemical compound [Tl] BKVIYDNLLOSFOA-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910016300 BiOx Inorganic materials 0.000 description 1
- OYPRJOBELJOOCE-UHFFFAOYSA-N Calcium Chemical compound [Ca] OYPRJOBELJOOCE-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- 229910052692 Dysprosium Inorganic materials 0.000 description 1
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910052770 Uranium Inorganic materials 0.000 description 1
- 150000004703 alkoxides Chemical class 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 150000001450 anions Chemical class 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 1
- 150000007942 carboxylates Chemical class 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 150000001768 cations Chemical class 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000002939 deleterious effect Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- HTXDPTMKBJXEOW-UHFFFAOYSA-N dioxoiridium Chemical compound O=[Ir]=O HTXDPTMKBJXEOW-UHFFFAOYSA-N 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- KBQHZAAAGSGFKK-UHFFFAOYSA-N dysprosium atom Chemical compound [Dy] KBQHZAAAGSGFKK-UHFFFAOYSA-N 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000000499 gel Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 229910052741 iridium Inorganic materials 0.000 description 1
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 1
- 229910000457 iridium oxide Inorganic materials 0.000 description 1
- 229910052745 lead Inorganic materials 0.000 description 1
- 239000012705 liquid precursor Substances 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- CPLXHLVBOLITMK-UHFFFAOYSA-N magnesium oxide Inorganic materials [Mg]=O CPLXHLVBOLITMK-UHFFFAOYSA-N 0.000 description 1
- 239000000395 magnesium oxide Substances 0.000 description 1
- AXZKOIWUVFPNLO-UHFFFAOYSA-N magnesium;oxygen(2-) Chemical compound [O-2].[Mg+2] AXZKOIWUVFPNLO-UHFFFAOYSA-N 0.000 description 1
- 238000001755 magnetron sputter deposition Methods 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- -1 oxygen anion Chemical class 0.000 description 1
- 125000004430 oxygen atom Chemical group O* 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 239000011148 porous material Substances 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 229910052703 rhodium Inorganic materials 0.000 description 1
- 239000010948 rhodium Substances 0.000 description 1
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 229910052706 scandium Inorganic materials 0.000 description 1
- SIXSYDAISGFNSX-UHFFFAOYSA-N scandium atom Chemical compound [Sc] SIXSYDAISGFNSX-UHFFFAOYSA-N 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000002269 spontaneous effect Effects 0.000 description 1
- DFRJXBODDKCODB-UHFFFAOYSA-N strontium tantalum Chemical compound [Sr][Ta] DFRJXBODDKCODB-UHFFFAOYSA-N 0.000 description 1
- VEALVRVVWBQVSL-UHFFFAOYSA-N strontium titanate Chemical compound [Sr+2].[O-][Ti]([O-])=O VEALVRVVWBQVSL-UHFFFAOYSA-N 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- DNYWZCXLKNTFFI-UHFFFAOYSA-N uranium Chemical compound [U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U][U] DNYWZCXLKNTFFI-UHFFFAOYSA-N 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
- GPPXJZIENCGNKB-UHFFFAOYSA-N vanadium Chemical compound [V]#[V] GPPXJZIENCGNKB-UHFFFAOYSA-N 0.000 description 1
- 229910052727 yttrium Inorganic materials 0.000 description 1
- VWQVUPCCIRVNHF-UHFFFAOYSA-N yttrium atom Chemical compound [Y] VWQVUPCCIRVNHF-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02172—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
- H01L21/02197—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides the material having a perovskite structure, e.g. BaTiO3
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02356—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment to change the morphology of the insulating layer, e.g. transformation of an amorphous layer into a crystalline layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/31691—Inorganic layers composed of oxides or glassy oxides or oxide based glass with perovskite structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/55—Capacitors with a dielectric comprising a perovskite structure material
- H01L28/56—Capacitors with a dielectric comprising a perovskite structure material the dielectric comprising two or more layers, e.g. comprising buffer layers, seed layers, gradient layers
Definitions
- the present invention pertains to the field of thin films for use in integrated circuits, and particularly thin film layered superlattice materials. More specifically, a specialized interface buffer layer enhances the performance of thin film layered superlattice materials.
- Ferroelectric materials are characterized by their ability to retain an induced polarization state even in the absence of an applied electric field. If the polarization state in one direction is identified as a logic “0” polarization state and the polarization state in the opposite direction is identified as a logic “1” polarization state, and appropriate circuitry is provided to sense the polarization state, a ferroelectric material can be used as the information storage medium of a high speed nonvolatile computer memory. It is known that such ferroelectric memory device can be made by substituting a ferroelectric material for the dielectric capacitor material of a conventional DRAM capacitor circuit and making appropriate changes in the read and write circuits and manufacturing processes to utilize the ferroelectric film as the information storage medium. See, for example, U.S.
- a problem arising in the use of ferroelectric memory devices is that point charge defects at the thin film layered superlattice material layer surfaces have the effect of screening the applied field due to the presence of induced charge at the thin film surface creating a field opposite to the applied field. Thus, some of the interior ferroelectric domains of the crystal are never exposed to a field having sufficient magnitude to completely polarize the domains. The polarization performance of the ferroelectric memory devices suffer as a result of this field screening.
- perovskite-like usually refers to a number of interconnected oxygen octahedra.
- a primary cell is typically formed of an oxygen octahedral positioned within a cube that is defined by large A-site metals where the oxygen atoms occupy the planar face centers of the cube and a small B-site element occupies the center of the cube.
- the oxygen octahedra may be preserved in the absence of A-site elements.
- the thin film layered superlattice materials layers are characterized by an ability to find thermodynamic stability in layered structures. Disordered solutions of superlattice-forming metals, when exposed to thermal treatments, spontaneously form a single layered superlattice material compound having intercollated layers of perovskite-like octahedrons and a superlattice generator such as bismuth oxide.
- the resultant self-ordered structure forms a superlattice by virtue of a dual periodicity corresponding to the repeated layers.
- the layered thin film superlattice materials have this self-ordering ability and, consequently, are distinct from semiconductor heterolattices which require the deposition of each layer in a separate deposition step.
- the thin film layered superlattice materials while much superior than prior art materials, still present problems relating to integration into conventional integrated circuit processes. For example, crystallization of the best of the layered superlattice materials require high temperatures that can damage conventional integrated circuit components such as wiring layers and semiconductors. In addition, diffusion of chemical elements between these materials and conventional integrated circuit materials degrades both the layered materials and the conventional materials. Further, the interfaces between the layered superlattice materials and conventional integrated circuit materials are often problematic: evaporation of highly volatile elements of the layered superlattice material, such as bismuth, can create deficiency of the volatile element in the layered superlattice material, leading to defects. Screening, surface roughness, and adhesion problems can also occur at these interfaces. Because of such problems, current ferroelectric memories are usually made with the ferroelectric material isolated from the conventional materials by a thick layer of an insulator. This, of course, increases the bulk of the memory and decreases the density of the memory.
- An integrated circuit memory device includes a substrate supporting a thin film superlattice material layer.
- the thin film superlattice material layer is “interfaced” on one or both the top and bottom side by an interface buffer layer.
- the interface buffer layer is a non-ferroelectric material.
- An interface buffer layer is preferably placed directly on top of the bottom electrode or directly below the top electrode, or both.
- the interface buffer layer is preferably at least 3 nanometers (nm) thick, and preferably resides in direct contact with both the electrode and the first thin film superlattice material layer.
- the interface buffer layer is selected from the group consisting of: 1) simple oxides, not including bismuth, of an A-site or a B-site metal; and 2) second layered superlattice materials different from the first layered superlattice material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material.
- a “simple oxide” is an oxide that does not have a layered structure, but rather has a crystalline structure consisting of a single repeated unit cell.
- the simple oxide not including bismuth can be one including a plurality of metals or one including only one metal.
- the interface buffer layer is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- “Different” within the above context means that either the chemical elements or the stoichiometry with respect to the A-site and B-site elements is different in the second layered superlattice material as compared to the first layered superlattice material. “Different” does not include the situation in which the amount of bismuth or other layered superlattice generator material is the only difference.
- the interface buffer layer preferably ranges from 3 nm to 30 nm in thickness, with the most preferred thicknesses ranging from 5 nm to 20 nm to provide adequate defect compensation while being thin enough to avoid significant problems with parasitic capacitance.
- the invention provides an integrated circuit device including a substrate supporting a first thin film layered superlattice material layer and an electrode, comprising an interface buffer layer interposed between the thin film layered superlattice material layer and the electrode, the interface buffer layer selected from the group consisting of: simple oxides, not including bismuth, of an A-site or a B-site metal; and second layered superlattice materials different from the first layered superlattice material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material.
- the interface buffer layer is selected from the group consisting of: strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- the interface buffer layer comprises strontium tantalate, bismuth tantalate, strontium niobium tantalate, titanium oxide, or tantalum pentoxide and the layered superlattice material comprises strontium bismuth tantalate, strontium bismuth niobium tantalate, bismuth titanate, or bismuth lanthanum titanate.
- the first layered superlattice material comprises strontium bismuth tantalum niobate or strontium bismuth tantalate
- the second layered superlattice material comprises strontium bismuth tantalum niobate in which the amount of niobium exceeds the amount of niobium in the first layered superlattice material.
- the invention also provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing a first electrode layer on a substrate; depositing a first interface buffer layer on the substrate, the first interface buffer layer selected from the group consisting of: simple oxides, not including bismuth, of an A-site or a B-site metal; and layered superlattice materials; and depositing a thin film layered superlattice material layer adjacent to the thin film interface buffer layer, the thin film layered superlattice material layer being a different material than the first interface buffer layer material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first interface buffer layer material.
- the first interface buffer layer is selected from the group consisting of: strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- the invention further provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing an electrode layer on the substrate; with the substrate in a deposition chamber, depositing a first interface buffer layer on the substrate, the interface buffer layer selected from the group consisting of simple oxides, not including bismuth, of an A-site or a B-site metal; and without removing the substrate from the deposition chamber, switching on a superlattice generator metal source supply to deposit a thin film layered superlattice material layer including the superlattice generator metal adjacent to the thin film layered superlattice material layer.
- the method further includes the step of switching off the superlattice generator metal source supply to deposit a second interface buffer layer on the thin film layered superlattice material layer, the interface buffer layer selected from the group consisting of simple oxides, not including bismuth, of an A-site or a B-site metal; and depositing an electrode layer adjacent the interface buffer layer.
- the invention provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing a first electrode layer on a substrate; depositing a first interface buffer layer on the substrate, the first interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals; baking the integrated circuit device at a soft bake temperature; depositing a thin film layered superlattice material layer adjacent the interface buffer layer, the thin film layered superlattice material layer selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, bismuth titanate, and bismuth lanthanum
- the method also includes the steps of: depositing a second interface buffer layer adjacent the thin film superlattice material layer, the second interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals; baking the integrated circuit device at a soft bake temperature; and depositing a second electrode adjacent the second interface buffer layer.
- the second interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals
- the invention also provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing a first electrode layer on a substrate; depositing a first interface buffer layer on the substrate, the first interface buffer layer comprising strontium bismuth tantalum niobate; depositing a thin film layered superlattice material layer adjacent the interface buffer layer, the thin film layered superlattice material layer comprising strontium bismuth tantalate or strontium bismuth tantalum niobate having a lesser amount of niobium than said first interface buffer layer; and annealing the integrated circuit device at a crystallization temperature lower than the crystallization temperature of the layered superlattice material layer without the first interface buffer layer.
- the method further includes the steps of: depositing a second interface buffer layer adjacent the thin film superlattice material layer, the interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals; depositing a second electrode layer adjacent the interface buffer layer; and annealing one or more of the layers.
- the interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- the second interface buffer layer comprises strontium bismuth tantalum niobate having a higher concentration of niobium than the thin film layered superlattice material.
- the strontium bismuth tantalate crystallization temperature ranges from 550° C. to 750° C.
- FIG. 1 depicts an integrated circuit memory device according to the invention with an interface buffer layer atop a thin film layered superlattice material layer and beneath a top electrode;
- FIG. 2 depicts an integrated circuit memory device according to the invention with an interface buffer layer beneath a thin film layered superlattice material layer and above a bottom electrode;
- FIG. 3 depicts an integrated circuit memory device according to the invention with an interface buffer layer beneath and atop a thin film layered superlattice material layer;
- FIG. 4 is a flow diagram depicting an exemplary method for depositing an interface buffer layer and a thin film layered superlattice material layer according to an embodiment of the invention
- FIG. 5 is a flow diagram depicting the method for depositing an interface buffer layer and a thin film layered superlattice material layer according to a slow bake embodiment of the invention.
- FIG. 6 is a flow diagram depicting the method for depositing an interface crystallization temperature embodiment of the invention.
- FIG. 1 is a first embodiment of the invention, wherein the interface buffer layer 120 is located adjacent to and below the upper metal electrode 105 of the integrated circuit memory device 100 and adjacent to and above the thin film layered superlattice material layer 115 of the integrated circuit memory device 100 .
- the thin film layered superlattice material layer 115 is adjacent to and above the lower electrode 145 .
- the lower electrode 145 comprises an adhesion metal layer 125 and a metal electrode layer 110 .
- the integrated circuit memory device 100 also comprises a substrate 140 .
- the substrate 140 comprises an insulating layer 130 and a semiconducting wafer 135 .
- the term “substrate material layer” is in a general sense applied to any layer or combination of layers providing support for yet another layer.
- the substrate 140 for ferroelectric capacitor 150 is immediately the insulating layer 130 , but also can be broadly interpreted to include the semiconducting wafer 135 and the combination of semiconducting wafer 135 with insulating layer 130 .
- Terms of orientation such as “above”, “top”, “upper”, “below”, “bottom”, and “lower” herein mean relative to the wafer 135 in FIGS. 1 - 3 . That is, if a second element is “above” a first element, it means it is farther from the semiconducting wafer 135 ; and if it is “below” another element, then it is closer to the semiconducting wafer 135 than the other element.
- the long dimension of semiconducting wafer 135 defines a plane that is considered to be a “horizontal” plane herein, and directions perpendicular to this plane are considered to be “vertical”.
- thin film herein means a thin film of a thickness appropriate to be used in an integrated circuit. Such thin films are less than 1 micron in thickness, and generally are in the range of 2 nanometers (nm) to 500 nm. It is important to distinguish this term from the same term, i.e., “thin film”, as used in essentially macroscopic arts, such as optics, where “thin film” means a film over 1 micron, and usually from 2 to 100 microns.
- Ferroelectric capacitor 150 contains a bottom metal electrode layer 110 .
- the bottom metal electrode layer 110 can be any metal or electrode structure suitable for use in integrated circuits, e.g., aluminum, gold, ruthenium, rhodium, and palladium.
- Bottom electrode 145 is preferably made of a combination of a bottom metal electrode layer 110 comprising platinum and adhesion metal layer 125 comprising titanium where titanium functions as an adhesion metal to prevent peeling of the platinum component away from the oxide layer. Tantalum, iridium and iridium oxide are also useful as adhesion metals.
- the titanium or other adhesion metal layer 125 is typically sputtered to a thickness ranging from 10 nm to 20 nm.
- the platinum or bottom metal electrode layer 110 preferably ranges from 100 nm to 200 nm thick.
- the bottom metal electrode layer 110 is formed by conventional atomic sputtering techniques, such as DC magnetron sputtering or radio frequency sputtering.
- a thin film layered superlattice material layer 115 resides atop bottom electrode 145 .
- Thin film layered superlattice material layer 115 is preferably a metal oxide having a high dielectric constant and ferroelectric properties.
- Thin film layered superlattice material layer 115 is fabricated as described in detail below and is preferably less than about 400 nm thick, and most preferably less than about 200 nm thick.
- Thin film layered superlattice material layer 115 is preferably a layered superlattice material containing bismuth, and is most preferably a mixed layered superlattice material.
- perovskite herein refers to a known class of material having the general form ABO 3 , where A and B are cations and O is an oxygen anion component. This term is intended to include materials where A and B represent multiple elements; for example, it includes materials of the form A′A′′BO 3 , AB′B′′O 3 , and A′A′′B′B′′O 3 , where A′, A′′, B′ and B′′ are different metal elements.
- A, A′, and A′′ are metals selected from the group of metals consisting of Ba, Bi, Sr, Pb, Ca, and La; and B, B′, and B′′ are metals selected from the group consisting of Ti, Zr, Ta, Mo, W, and Nb.
- A-site and B-site refer to specific positions in the perovskite oxygen octahedral lattice.
- layered superlattice materials have a plurality of perovskite-like oxygen octahedron layers separated by a corresponding number of bismuth oxide layers.
- Layered superlattice materials are typically ferroelectric materials, though not all such materials may exhibit ferroelectric behavior at room temperature. These materials normally have high dielectric constants, and are useful in high dielectric constant capacitors, whether or not they are ferroelectric.
- Asite and B-site when used in connection with the layered superlattice materials of the invention, refer to specific locations within the oxygen octahedral layers.
- Formula (1) refers to a stoichiometrically balanced list of superlattice-forming moieties. Formula (1) does not represent a unit cell construction, nor does it attempt to allocate ingredients to the respective layers.
- A1, A2 . . . Aj represent A-site elements in a perovskite-like octahedral structure, which includes elements such as strontium, calcium, barium, bismuth, lead, and mixtures thereof, as well as other metals of similar ionic radius.
- Sk represent superlattice generator elements, which preferably include only bismuth, but can also include trivalent materials such as yttrium, scandium, lanthanum, antimony, chromium, and thallium.
- B1, B2 . . . Bl represent B-site elements in the perovskite-like structure, which may be elements such as titanium, tantalum, hafnium, tungsten, niobium, vanadium, zirconium, and other elements; and Q represents an anion, which preferably is oxygen but may also be other elements, such as fluorine, chlorine and hybrids of these elements, such as the oxyfluorides, the oxychlorides, etc.
- the superscripts in Formula (1) indicate the valences of the respective elements.
- the subscripts indicate the number of atoms of a particular element in the empirical formula compound.
- the subscripts indicate a number of atoms of the element, on the average, in the unit cell.
- the subscripts can be integer or fractional. That is, Formula (1) includes the cases where the unit cell may vary throughout the material, e.g., in Sr 0.75 Ba 25 Bi 2 Ta 2 O 9 , where, on the average, 75% of the time Sr is the A-site atom and 25% of the time Ba is the A-site atom. If there is only one A-site element in the compound, then it is represented by the “A1” element, and w2 . . . wj all equal zero.
- the layered superlattice materials by definition do not include every material that can be fit into Formula (1), but only those ingredients which spontaneously form themselves into a layer of distinct crystalline layers during crystallization. This spontaneous crystallization is typically assisted by thermally treating or annealing the mixture of ingredients. The enhanced temperature facilitates ordering of the superlattice-forming moieties into thermodynamically favored structures, such as perovskite-like octahedrons.
- superlattice generator elements as applied to S1, S2 . . . Sk, refers to the fact that these metals are particularly stable in the form of a concentrated metal oxide layer interposed between two perovskite-like layers, as opposed to a uniform random distribution of superlattice generator metals throughout the mixed layered superlattice material.
- bismuth has an ionic radius that permits it to function as either an A-site material or a superlattice generator; but bismuth, if present in amounts less than a threshold stoichiometric proportion, will spontaneously concentrate as a non-perovskite-like bismuth oxide layer.
- layered thin film superlattice material herein also includes doped layered superlattice materials. That is, any of the material included in Formula (1) may be doped with a variety of materials, such as silicon, germanium, uranium, zirconium, tin, chromium, dysprosium, or hafnium.
- Formula (1) at least includes all three of the Smolenskii-type ferroelectric layered superlattice materials; namely, those having the respective empirical formulae:
- A is an A-site metal in the perovskite-like superlattice
- B is a B-site metal in the perovskite-like superlattice
- S is a trivalent superlattice-generator metal such as bismuth or thallium
- m is a number sufficient to balance the overall formula charge. Where m is a fractional number, the overall average empirical formula provides for a plurality of different or mixed perovskite-like layers wherein the respective layers have different thicknesses of perovskite-like oxygen octahedrons.
- an upper interface buffer layer 120 is formed atop thin film layered superlattice material layer 115 .
- Upper interface buffer layer 120 is used to compensate point charge defects in the upper surface of thin film layered superlattice material layer 115 and also results in a smoother interface with the electrode 105 .
- the upper interface buffer layer 120 is preferably an oxide of an A-site or B-site metal.
- the oxide can be one including a plurality of metals or one including only one metal.
- the oxide does not include bismuth, but can include both an A-site and a B-site metal.
- the upper interface buffer layer can also preferably be a second layered superlattice material different from the first layered superlattice material 115 but including at least one A-site or B-site element in common with the layered superlattice material 115 .
- “Different” within the above context means that either the chemical elements or the stoichiometry with respect to the A-site and B-site elements is different in the second layered superlattice material as compared to the first layered superlattice material. “Different” does not include the situation in which the amount of bismuth or other layered superlattice generator material is the only difference.
- the interface buffer layer material is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- strontium tantalate bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide
- other simple oxides of A-site and B-site metals titanium oxide
- tantalum pentoxide other simple oxides of A-site and B-site metals
- other simple oxides of A-site and B-site metals titanium oxide
- tantalum pentoxide other simple oxides of A-site and B-site metals
- other simple oxides of A-site and B-site metals and
- the preferred thickness of the interface buffer layer is at least 3 nm, and preferably ranges from 3 nm to 30 nm, with the most preferred thickness ranging from 5 nm to 20 nm. The best results are obtained with thicknesses of 10 nm. Interface buffer layers thicker than about 30 nm may result in a parasitic capacitance due to the dielectric behavior of the interface buffer material with associated screening of the applied field in a deleterious manner similar to screening of the field by charge defects.
- upper interface buffer layer 120 is thin enough to diffuse into the thin film layered superlattice material layer 115 .
- thin film layered superlattice material layer 115 may diffuse into upper interface buffer layer 120 or the layers may interdiffuse.
- a top electrode 105 is typically about 100 nm to 200 nm thick, and is usually made of the same metal or electrode structure as the bottom electrode 145 , except titanium or other adhesion metal is normally not needed. Top electrode 105 may also have a different structure or be made of a different metal than bottom electrode 145 .
- the integrated circuit memory device 100 may include other conventional layers, such as diffusion barrier layers. Many other materials may be used for any of the layers discussed above, such as silicon nitride for insulating layer 130 ; gallium arsenide, indium antimonide, magnesium oxide, strontium titanate, sapphire or quartz for semiconducting wafer 135 ; and many other adhesion layers, barrier layers, and electrode materials. Bottom electrode 145 may be eliminated, in which case the integrated circuit memory device 100 is no longer a ferroelectric capacitor 150 , and becomes useful as a 1T or transistor gate in what is known as a metal-ferroelectric-insulator-semiconductor cell. Further, it should be understood that FIG.
- FIG. 2 A second embodiment of the present invention, second integrated circuit memory device 200 , is shown in FIG. 2.
- Integrated circuit memory device 200 contains a ferroelectric capacitor 250 that differs from ferroelectric capacitor 150 by the addition of a lower interface buffer layer 205 interposed between thin film layered superlattice material layer 115 and bottom electrode 145 .
- Upper interface buffer layer 120 is absent in the FIG. 2 embodiment, but upper interface buffer layer 120 could also be included in place between top electrode 105 and thin film layered superlattice material layer 115 .
- Lower interface buffer layer 205 is preferably made of one of the materials discussed above with respect to upper interface buffer layer 120 .
- FIG. 3 depicts a third embodiment of an integrated circuit memory device 300 according to the invention.
- Integrated circuit memory device 300 contains a ferroelectric capacitor 350 that differs from ferroelectric capacitors 150 and 250 in that ferroelectric capacitor 350 incorporates both an upper interface buffer layer 120 and a lower interface buffer layer 205 .
- Upper interface buffer layer 120 is located adjacent and below the upper electrode 105 and adjacent and above the thin film layered superlattice material layer 115 .
- Lower interface buffer layer 205 is located adjacent and above the bottom electrode 145 and adjacent and below the thin film layered superlattice material layer 115 .
- the interface buffer layers 120 and 205 may be produced from sputtered metal that is oxidized in an anneal, the oxidized metal may itself be sputtered, or the layers may be produced from spin-on liquid precursors; such as sol-gels (metal alkoxides), metal carboxylates or metal alkoxycarboxylate solutions. Misted liquid deposition or chemical vapor deposition may also be used.
- FIG. 4 depicts a first method of making integrated circuit memory device 300 .
- the steps shown in dashed boxes are optional.
- this first method conventional methods that are well known in the art are applied to provide a semiconducting wafer 135 .
- an insulating layer 130 is formed, preferably by conventional methods, such as thermal oxidation of semiconducting wafer 135 or spin-on glass deposition.
- bottom metal electrode 145 is formed in step 405 , preferably by conventional sputtering processes.
- a source of A-site and B-site metals of a selected thin film layered superlattice material layer such as strontium bismuth tantalate, is used to deposit 410 an oxide buffer layer 205 including the A-site and B-site materials.
- strontium bismuth tantalate the A and B oxide will be strontium tantalate.
- the layered thin film superlattice material is selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, and bismuth lanthanum titanate.
- the A and B oxide is selected from the group consisting of strontium tantalate, strontium niobate, strontium niobium tantalate, and lanthanum doped titanium oxide.
- the A and B oxide is preferably deposited 405 by sputtering or metalorganic chemical vapor deposition.
- a source of bismuth is switched on, thereby adding a source of bismuth to the source of A and B metals and a thin film 115 of the selected layered superlattice material is formed.
- switching on includes turning a valve or switch to add fluid including the bismuth, directing a sputtering beam into a bismuth target, or any other process by which a bismuth source can be added to the A and B metal source.
- the bismuth source supply is turned off or removed in step 420 and an upper interface buffer layer 120 of the A- and B-site, such as the oxide strontium tantalate, is deposited 425 adjacent to and on top of the thin film layered superlattice material layer 115 , if the upper interface buffer layer is desired.
- the upper interface buffer layer 120 is selected from the group consisting of strontium tantalate, strontium niobate, strontium tantalum niobate, and lanthanum doped titanium oxide.
- the wafer including the buffer layer 205 , the thin film layered superlattice material layer 115 , and the buffer layer 120 is subjected to an optional elevated temperature first anneal 427 to optimize the ferroelectric performance in the thin film layered superlattice material layer 115 . These temperatures typically range from 600° C. to 850° C.
- a top metal electrode 105 is formed in step 430 , preferably by a conventional sputtering process.
- the integrated circuit memory device 100 is annealed 435 in a furnace at approximately 550° C. to 700° C.
- the integrated circuit is then completed in step 440 to include the buffer layers 205 and 120 and the layered superlattice material 115 as active layers in the integrated circuit device.
- the method depicted in FIG. 4 may also be used to make integrated circuit memory device 100 by elimination of step 410 or to form memory device 200 by elimination of step 425 .
- a variation of the method depicted in FIG. 4 may also be used to make an integrated circuit memory device 300 in which the buffer layer is a simple oxide of either an A-site material or a B-site material.
- the buffer layer is a simple oxide of either an A-site material or a B-site material.
- conventional methods that are well known in the art are applied to provide a semiconducting wafer 135 .
- an insulating layer 130 is formed, preferably by conventional methods, such as thermal oxidation of semiconducting wafer 135 or spin-on glass deposition.
- bottom metal electrode 145 is formed in step 405 , preferably by conventional sputtering processes.
- the layered superlattice material is strontium bismuth tantalate
- the A or B oxide will be a strontium oxide or a tantalum oxide, such as tantalum pentoxide.
- the layered thin film superlattice material is selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, bismuth titanate, and bismuth lanthanum titanate.
- the A or B oxide is selected from the group consisting of a strontium oxide, a niobium oxide, a titanium oxide, or a tantalum oxide.
- the A or B oxide is preferably deposited 405 by sputtering or metalorganic chemical vapor deposition. It also may be doped with an element of the layered superlattice material 15 .
- step 415 a source of bismuth and the other B- or A-site material is turned on or added to the source of A or B oxide and a thin film 115 of the selected layered superlattice material is formed.
- a source of bismuth and the other B or A oxide is turned off or removed in step 420 and an upper interface buffer layer 120 of the A- or B-site, such as a strontium oxide or a tantalum oxide, is deposited 425 adjacent to and on top of the thin film layered superlattice material layer 115 .
- the upper interface buffer layer 120 is selected from the group consisting of a strontium oxide, a niobium oxide or a tantalum oxide.
- the wafer including the buffer layer 205 , the thin film layered superlattice material layer 115 , and the buffer layer 120 is subjected to an elevated temperature first anneal 427 to optimize the ferroelectric performance in the thin film layered superlattice material layer 115 . These temperatures typically range from 600° C. to 850° C.
- a top metal electrode 105 is formed, preferably by a conventional sputtering process.
- the integrated circuit memory device 100 is annealed 435 in a furnace at approximately 550° C. to 700° C.
- the integrated circuit is then completed in step 440 to include the buffer layers 205 and 120 and the layered superlattice material 115 as active layers in the integrated circuit device.
- the steps of forming the lower and upper interface buffer layers are performed only if each layer is desired. As before, the anneal steps are optional.
- the method just described may also be used to make integrated circuit memory device 100 by elimination of step 410 or to form memory device 200 by elimination of step 425 .
- FIG. 5 is an embodiment of a soft bake method whereby soft baking temperatures are utilized between deposition steps to produce an integrated circuit memory device.
- conventional methods that are well known in the art are preferably applied to provide a semiconducting wafer 135 .
- conventional methods such as thermal oxidation of semiconducting wafer 135 or spin-on glass deposition, are used to form insulating layer 130 .
- Conventional sputtering processes are preferably used to deposit 505 a bottom metal electrode 145 .
- a lower interface buffer layer 205 is deposited 510 on top of the bottom metal electrode 145 , preferably by misted deposition of spin-on techniques or other suitable method of liquid deposition.
- the lower interface buffer layer 205 is selected from the group consisting of: 1) simple oxides, not including bismuth, of an A-site or a B-site metal; and 2) second layered superlattice materials different from the first layered superlattice material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material.
- the interface buffer layer is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- the buffer layer is formed 505 by coating the substrate with a liquid coating in the misted deposition or spin-on process, then the substrate is soft baked 515 , preferably at an approximate temperature of 150° C. to 200° C.
- a thin film layered superlattice material layer 115 is deposited 520 on top of the lower interface buffer layer 205 by misted liquid deposition, by spin-on liquid deposition, or by any other suitable means of liquid deposition.
- the layered thin film superlattice material is selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, bismuth titanate, and bismuth lanthanum titanate.
- the substrate is soft baked 525 , preferably at an approximate temperature of 150° C. to 200° C.
- An upper interface buffer layer 120 is deposited 530 on top of the thin film layered superlattice material layer 115 , preferably by a misted deposition, spin-on deposition or other liquid deposition process followed by a soft bake 535 , preferably at an approximate temperature of 150° C. to 200° C.
- the upper interface buffer layer 120 is selected from the group consisting of: 1) oxides of an A-site or a B-site metal; and 2) a second layered superlattice material 120 , 205 different from the first layered superlattice material 115 and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material 115 .
- the interface buffer layer is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- the buffer layers 120 and 205 and the layered superlattice material layer 115 are then annealed, preferably at a temperature range from 600° C. to 850° C.
- the top metal electrode 105 is then deposited 540 on top of the thin film layered superlattice material layer 115 and the integrated circuit memory device 100 is annealed 545 in a furnace at approximately 550° C. to 700° C.
- the integrated circuit is then completed in step 550 to include the buffer layers 205 and 120 and the layered superlattice material 115 as active layers in the integrated circuit device.
- the method just described may also be used to make integrated circuit memory device 100 by elimination of steps 510 and 515 or to form memory device 200 by elimination of steps 530 and 535 .
- a variation of the method of FIG. 4 may be used to form an integrated circuit 100 , 200 , or 300 in which the buffer layer or layers is a layered superlattice material different than the layered superlattice material 115 but sharing at least one A-site or B-site material with the layered superlattice material 115 .
- the steps shown in boxes with dashed outlines in FIG. 6 are optional.
- the method of FIG. 6 is the same as the first method described above in connection with FIG. 4, except that instead of just the A and B sources, a source of bismuth is also used. For example, in step 605 , an electrode layer 125 is deposited as discussed above.
- a strontium source, a tantalum source, and a niobium source may be used in combination with a bismuth source to form a strontium bismuth tantalum niobate layer 205 .
- the niobium source may be reduced, removed, turned down or turned off to form, in step 620 , a layer 115 , with reduced niobium content.
- This layer may be strontium bismuth tantalate or strontium bismuth tantalum niobate in which the amount of niobium is less than in the buffer layer.
- the niobium source is turned up, turned back on or added to form a strontium niobium bismuth tantalate layer 120 in step 630 .
- the concentration of niobium is higher than the concentration of niobium in the layered superlattice material layer 115 .
- the wafer including the buffer layer 205 , the thin film layered superlattice material layer 115 , and the buffer layer 120 is then optionally subjected to an elevated temperature first anneal 635 to optimize the ferroelectric performance in the thin film layered superlattice material layer 115 . These temperatures typically range from 600° C.
- a top metal electrode 105 is formed in step 640 , preferably by a conventional sputtering process.
- the integrated circuit memory device 100 is annealed 645 in a furnace at approximately 550° C. to 700° C.
- the integrated circuit is then completed in step 650 to include the buffer layers 205 and 120 and the layered superlattice material 115 as active layers in the integrated circuit device.
- the layered superlattice material 115 is preferably strontium bismuth tantalate or strontium bismuth tantalum niobate and the buffer layer 120 and/or 205 is preferably strontium tantalum bismuth niobate having a higher concentration of niobium than the layer 115 .
- This process provides a lower temperature first anneal step 635 .
- strontium bismuth niobate has a lower crystallization temperature than strontium bismuth tantalate, and because the more niobium that is added to strontium bismuth tantalum niobate the lower the temperature at which a layered superlattice material will form, the use of buffer layers of strontium bismuth tantalum niobate with higher concentrations of niobium than the layered superlattice material 115 has been found to lower the first anneal temperature by about 50° C. Such a lowering of the first anneal temperature increases the yield of good memories by about 10% because of less degradation of the MOSFET devices in the circuit.
- second layered superlattice materials may be used as buffer layers 120 and/or 205 and other first layered superlattice materials may be used as layered superlattice material 115 , with the only requirement being that the first and second layered superlattice materials are different layered superlattice materials.
- All of the components of device 100 , device 200 , and device 300 , except interface buffer layers 120 and 205 and layered superlattice material 115 , are preferably made according to known methods. These conventional methods are well known in the art and include, for example, thermal oxidation of semiconducting wafer 135 to yield insulating layer 130 or spin-on glass deposition of layer 130 with a substantially similar result. Conventional sputtering processes are preferably used to deposit bottom electrode 145 and top electrode 105 . Conventional resist etching techniques are preferably used to pattern the devices for their inclusion in integrated circuits. These processes are not critical to the invention. For example, substrate 135 is alternatively a stacked integrated circuit structure resulting from conventional CMOS processes.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Materials Engineering (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Crystallography & Structural Chemistry (AREA)
- Semiconductor Memories (AREA)
- Formation Of Insulating Films (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention pertains to the field of thin films for use in integrated circuits, and particularly thin film layered superlattice materials. More specifically, a specialized interface buffer layer enhances the performance of thin film layered superlattice materials.
- 2. Statement of the Problem
- Ferroelectric materials are characterized by their ability to retain an induced polarization state even in the absence of an applied electric field. If the polarization state in one direction is identified as a logic “0” polarization state and the polarization state in the opposite direction is identified as a logic “1” polarization state, and appropriate circuitry is provided to sense the polarization state, a ferroelectric material can be used as the information storage medium of a high speed nonvolatile computer memory. It is known that such ferroelectric memory device can be made by substituting a ferroelectric material for the dielectric capacitor material of a conventional DRAM capacitor circuit and making appropriate changes in the read and write circuits and manufacturing processes to utilize the ferroelectric film as the information storage medium. See, for example, U.S. Pat. No. 5,784,310 issued Jul. 21, 1998 to Cuchiaro et al. This substitution converts the DRAM cell to a nonvolatile memory cell due to long-term retention of an induced polarization state in the ferroelectric material even in the absence of an applied field. It is also possible to make a ferroelectric memory cell consisting of a single field effect transistor due to the nonvolatile polarization state of ferroelectric thin films, as described in U.S. Pat. No. 5,780,886 issued to Yamanobe et al.
- A problem arising in the use of ferroelectric memory devices is that point charge defects at the thin film layered superlattice material layer surfaces have the effect of screening the applied field due to the presence of induced charge at the thin film surface creating a field opposite to the applied field. Thus, some of the interior ferroelectric domains of the crystal are never exposed to a field having sufficient magnitude to completely polarize the domains. The polarization performance of the ferroelectric memory devices suffer as a result of this field screening.
- The most serious problems associated with screening, i.e., ferroelectric fatigue, leakage, and imprint problems, can be largely overcome through the use of layered thin film superlattice materials, as reported in U.S. Pat. No. 5,784,310 issued Jul. 21, 1998 to Cuchiaro et al. Ferroelectric perovskite-like layered thin film superlattice materials are a known class of self-ordering crystals, and have been used in thin films suitable for use in integrated circuits, e.g., as reported in U.S. Pat. No. 5,519,234 issued May 21, 1996 to Araujo et al. The term “perovskite-like” usually refers to a number of interconnected oxygen octahedra. A primary cell is typically formed of an oxygen octahedral positioned within a cube that is defined by large A-site metals where the oxygen atoms occupy the planar face centers of the cube and a small B-site element occupies the center of the cube. In some instances, the oxygen octahedra may be preserved in the absence of A-site elements.
- The thin film layered superlattice materials layers are characterized by an ability to find thermodynamic stability in layered structures. Disordered solutions of superlattice-forming metals, when exposed to thermal treatments, spontaneously form a single layered superlattice material compound having intercollated layers of perovskite-like octahedrons and a superlattice generator such as bismuth oxide.
- The resultant self-ordered structure forms a superlattice by virtue of a dual periodicity corresponding to the repeated layers. The layered thin film superlattice materials have this self-ordering ability and, consequently, are distinct from semiconductor heterolattices which require the deposition of each layer in a separate deposition step.
- The thin film layered superlattice materials, while much superior than prior art materials, still present problems relating to integration into conventional integrated circuit processes. For example, crystallization of the best of the layered superlattice materials require high temperatures that can damage conventional integrated circuit components such as wiring layers and semiconductors. In addition, diffusion of chemical elements between these materials and conventional integrated circuit materials degrades both the layered materials and the conventional materials. Further, the interfaces between the layered superlattice materials and conventional integrated circuit materials are often problematic: evaporation of highly volatile elements of the layered superlattice material, such as bismuth, can create deficiency of the volatile element in the layered superlattice material, leading to defects. Screening, surface roughness, and adhesion problems can also occur at these interfaces. Because of such problems, current ferroelectric memories are usually made with the ferroelectric material isolated from the conventional materials by a thick layer of an insulator. This, of course, increases the bulk of the memory and decreases the density of the memory.
- Bismuth oxide and Sr3Bi2O6 buffer layers between the layered superlattice materials and the conventional integrated circuit components have been proposed as a solution to the bismuth deficiency problem. See H. Yamawaki, S. Miyagaki, T. Eshita and Y. Arimoto, “Ultra Thin SrBi2Ta2O9 Ferroelectric Films Grown By Liquid Source CVD Using BiOx Buffer Layers, in Extended Abstracts of the 1998 Inter. Conf. on Solid State Devices and Materials, 1998, pp.102-103 and U.S. Pat. No. 6,194,227 B1 issued Feb. 27, 2001 to Takashi Hase. While analysis of the material has shown that such buffer layers solve the bismuth deficiency problem, the other problems mentioned above remained, and the electrical properties of the layered superlattice materials made with such buffer layers were not significantly improved.
- It is also known that the polarizability of layered thin film superlattice materials is reduced if stoichiometric precursors are used, since some elements, such as bismuth, are more volatile and are disproportionately removed from the materials during drying and annealing. Therefore, precursors using excess amounts of these volatile elements are often used so that, after drying and annealing, the resulting material is approximately stoichiometric. Bismuth gradients have also been used to obtain essentially stoichiometric final layered superlattice materials. See, for example, U.S. Pat. No. 5,439,845 issued Aug. 8, 1995 to Watanabe et al. While the devices using a gradient show enhanced polarizability, they also must be relatively thick because of the multiple layers, resulting in lower density of the thin film superlattice material memory.
- There remains a need to obtain greater residual polarization values and improve the interface between the thin film superlattice material layers and the conventional materials. The solution of these problems will result in increasing the density of thin film superlattice material memories and other integrated circuits that contain thin film superlattice materials as well as more reliable memories.
- The present invention advances the art and overcomes the aforementioned problems by providing improved thin film ferroelectric devices having an enhanced magnitude of residual polarization. These improvements derive from the use of an interface buffer layer between the electrode and the thin film superlattice material layer. An integrated circuit memory device according to the invention includes a substrate supporting a thin film superlattice material layer. The thin film superlattice material layer is “interfaced” on one or both the top and bottom side by an interface buffer layer. Preferably, the interface buffer layer is a non-ferroelectric material. An interface buffer layer is preferably placed directly on top of the bottom electrode or directly below the top electrode, or both. The interface buffer layer is preferably at least 3 nanometers (nm) thick, and preferably resides in direct contact with both the electrode and the first thin film superlattice material layer. Preferably, the interface buffer layer is selected from the group consisting of: 1) simple oxides, not including bismuth, of an A-site or a B-site metal; and 2) second layered superlattice materials different from the first layered superlattice material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material. Here, a “simple oxide” is an oxide that does not have a layered structure, but rather has a crystalline structure consisting of a single repeated unit cell. The simple oxide not including bismuth can be one including a plurality of metals or one including only one metal. Most preferably, the interface buffer layer is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals. “Different” within the above context means that either the chemical elements or the stoichiometry with respect to the A-site and B-site elements is different in the second layered superlattice material as compared to the first layered superlattice material. “Different” does not include the situation in which the amount of bismuth or other layered superlattice generator material is the only difference.
- The interface buffer layer preferably ranges from 3 nm to 30 nm in thickness, with the most preferred thicknesses ranging from 5 nm to 20 nm to provide adequate defect compensation while being thin enough to avoid significant problems with parasitic capacitance.
- The invention provides an integrated circuit device including a substrate supporting a first thin film layered superlattice material layer and an electrode, comprising an interface buffer layer interposed between the thin film layered superlattice material layer and the electrode, the interface buffer layer selected from the group consisting of: simple oxides, not including bismuth, of an A-site or a B-site metal; and second layered superlattice materials different from the first layered superlattice material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material. Preferably, the interface buffer layer is selected from the group consisting of: strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals. Preferably, the interface buffer layer comprises strontium tantalate, bismuth tantalate, strontium niobium tantalate, titanium oxide, or tantalum pentoxide and the layered superlattice material comprises strontium bismuth tantalate, strontium bismuth niobium tantalate, bismuth titanate, or bismuth lanthanum titanate. Preferably, the first layered superlattice material comprises strontium bismuth tantalum niobate or strontium bismuth tantalate, and the second layered superlattice material comprises strontium bismuth tantalum niobate in which the amount of niobium exceeds the amount of niobium in the first layered superlattice material.
- The invention also provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing a first electrode layer on a substrate; depositing a first interface buffer layer on the substrate, the first interface buffer layer selected from the group consisting of: simple oxides, not including bismuth, of an A-site or a B-site metal; and layered superlattice materials; and depositing a thin film layered superlattice material layer adjacent to the thin film interface buffer layer, the thin film layered superlattice material layer being a different material than the first interface buffer layer material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first interface buffer layer material. Preferably, the first interface buffer layer is selected from the group consisting of: strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals.
- The invention further provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing an electrode layer on the substrate; with the substrate in a deposition chamber, depositing a first interface buffer layer on the substrate, the interface buffer layer selected from the group consisting of simple oxides, not including bismuth, of an A-site or a B-site metal; and without removing the substrate from the deposition chamber, switching on a superlattice generator metal source supply to deposit a thin film layered superlattice material layer including the superlattice generator metal adjacent to the thin film layered superlattice material layer. Preferably, the method further includes the step of switching off the superlattice generator metal source supply to deposit a second interface buffer layer on the thin film layered superlattice material layer, the interface buffer layer selected from the group consisting of simple oxides, not including bismuth, of an A-site or a B-site metal; and depositing an electrode layer adjacent the interface buffer layer.
- In addition, the invention provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing a first electrode layer on a substrate; depositing a first interface buffer layer on the substrate, the first interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals; baking the integrated circuit device at a soft bake temperature; depositing a thin film layered superlattice material layer adjacent the interface buffer layer, the thin film layered superlattice material layer selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, bismuth titanate, and bismuth lanthanum titanate; baking the integrated circuit device at a soft bake temperature; and annealing one or more of the layers. Preferably, the method also includes the steps of: depositing a second interface buffer layer adjacent the thin film superlattice material layer, the second interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals; baking the integrated circuit device at a soft bake temperature; and depositing a second electrode adjacent the second interface buffer layer.
- The invention also provides a method of making an integrated circuit memory device, the method comprising the steps of: depositing a first electrode layer on a substrate; depositing a first interface buffer layer on the substrate, the first interface buffer layer comprising strontium bismuth tantalum niobate; depositing a thin film layered superlattice material layer adjacent the interface buffer layer, the thin film layered superlattice material layer comprising strontium bismuth tantalate or strontium bismuth tantalum niobate having a lesser amount of niobium than said first interface buffer layer; and annealing the integrated circuit device at a crystallization temperature lower than the crystallization temperature of the layered superlattice material layer without the first interface buffer layer. Preferably, the method further includes the steps of: depositing a second interface buffer layer adjacent the thin film superlattice material layer, the interface buffer layer selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals; depositing a second electrode layer adjacent the interface buffer layer; and annealing one or more of the layers. Preferably, the second interface buffer layer comprises strontium bismuth tantalum niobate having a higher concentration of niobium than the thin film layered superlattice material. Preferably, the strontium bismuth tantalate crystallization temperature ranges from 550° C. to 750° C.
- The use of the interface buffer layer appears to prevent field screening by providing a transition from the ferroelectric to the conductor. It permits very thin film superlattice material devices with excellent ferroelectric properties. Numerous other features, objects and advantages of the invention will become apparent from the following description when read in conjunction with the accompanying drawings.
- FIG. 1 depicts an integrated circuit memory device according to the invention with an interface buffer layer atop a thin film layered superlattice material layer and beneath a top electrode;
- FIG. 2 depicts an integrated circuit memory device according to the invention with an interface buffer layer beneath a thin film layered superlattice material layer and above a bottom electrode;
- FIG. 3 depicts an integrated circuit memory device according to the invention with an interface buffer layer beneath and atop a thin film layered superlattice material layer;
- FIG. 4 is a flow diagram depicting an exemplary method for depositing an interface buffer layer and a thin film layered superlattice material layer according to an embodiment of the invention;
- FIG. 5 is a flow diagram depicting the method for depositing an interface buffer layer and a thin film layered superlattice material layer according to a slow bake embodiment of the invention; and
- FIG. 6 is a flow diagram depicting the method for depositing an interface crystallization temperature embodiment of the invention.
- FIG. 1 is a first embodiment of the invention, wherein the
interface buffer layer 120 is located adjacent to and below theupper metal electrode 105 of the integratedcircuit memory device 100 and adjacent to and above the thin film layeredsuperlattice material layer 115 of the integratedcircuit memory device 100. - The thin film layered
superlattice material layer 115 is adjacent to and above thelower electrode 145. Thelower electrode 145 comprises anadhesion metal layer 125 and ametal electrode layer 110. The integratedcircuit memory device 100 also comprises asubstrate 140. Thesubstrate 140 comprises an insulatinglayer 130 and asemiconducting wafer 135. Herein, the term “substrate material layer” is in a general sense applied to any layer or combination of layers providing support for yet another layer. For example, thesubstrate 140 forferroelectric capacitor 150 is immediately the insulatinglayer 130, but also can be broadly interpreted to include thesemiconducting wafer 135 and the combination ofsemiconducting wafer 135 with insulatinglayer 130. As is conventional in the art, we shall also refer to the device in various states of completion as a substrate, which is intended to include all of the layers completed up to the point of time in reference. - Terms of orientation, such as “above”, “top”, “upper”, “below”, “bottom”, and “lower” herein mean relative to the
wafer 135 in FIGS. 1-3. That is, if a second element is “above” a first element, it means it is farther from thesemiconducting wafer 135; and if it is “below” another element, then it is closer to thesemiconducting wafer 135 than the other element. The long dimension ofsemiconducting wafer 135 defines a plane that is considered to be a “horizontal” plane herein, and directions perpendicular to this plane are considered to be “vertical”. - The term “thin film” herein means a thin film of a thickness appropriate to be used in an integrated circuit. Such thin films are less than 1 micron in thickness, and generally are in the range of 2 nanometers (nm) to 500 nm. It is important to distinguish this term from the same term, i.e., “thin film”, as used in essentially macroscopic arts, such as optics, where “thin film” means a film over 1 micron, and usually from 2 to 100 microns. Such macroscopic “thin films” are hundreds to thousands of times thicker than integrated circuit “thin films”, and are made by entirely different processes that generally produce cracks, pores and other imperfections that would be ruinous to an integrated circuit but are of no consequence in optics and other macroscopic arts.
-
Ferroelectric capacitor 150 contains a bottommetal electrode layer 110. The bottommetal electrode layer 110 can be any metal or electrode structure suitable for use in integrated circuits, e.g., aluminum, gold, ruthenium, rhodium, and palladium.Bottom electrode 145 is preferably made of a combination of a bottommetal electrode layer 110 comprising platinum andadhesion metal layer 125 comprising titanium where titanium functions as an adhesion metal to prevent peeling of the platinum component away from the oxide layer. Tantalum, iridium and iridium oxide are also useful as adhesion metals. The titanium or otheradhesion metal layer 125 is typically sputtered to a thickness ranging from 10 nm to 20 nm. The platinum or bottommetal electrode layer 110 preferably ranges from 100 nm to 200 nm thick. The bottommetal electrode layer 110 is formed by conventional atomic sputtering techniques, such as DC magnetron sputtering or radio frequency sputtering. - A thin film layered
superlattice material layer 115 resides atopbottom electrode 145. Thin film layeredsuperlattice material layer 115 is preferably a metal oxide having a high dielectric constant and ferroelectric properties. Thin film layeredsuperlattice material layer 115 is fabricated as described in detail below and is preferably less than about 400 nm thick, and most preferably less than about 200 nm thick. Thin film layeredsuperlattice material layer 115 is preferably a layered superlattice material containing bismuth, and is most preferably a mixed layered superlattice material. - The term “perovskite” herein refers to a known class of material having the general form ABO3, where A and B are cations and O is an oxygen anion component. This term is intended to include materials where A and B represent multiple elements; for example, it includes materials of the form A′A″BO3, AB′B″O3, and A′A″B′B″O3, where A′, A″, B′ and B″ are different metal elements. Preferably, A, A′, and A″ are metals selected from the group of metals consisting of Ba, Bi, Sr, Pb, Ca, and La; and B, B′, and B″ are metals selected from the group consisting of Ti, Zr, Ta, Mo, W, and Nb. The terms “A-site” and “B-site” refer to specific positions in the perovskite oxygen octahedral lattice.
- Many layered superlattice materials have a plurality of perovskite-like oxygen octahedron layers separated by a corresponding number of bismuth oxide layers. Layered superlattice materials are typically ferroelectric materials, though not all such materials may exhibit ferroelectric behavior at room temperature. These materials normally have high dielectric constants, and are useful in high dielectric constant capacitors, whether or not they are ferroelectric. The terms “Asite” and “B-site”, when used in connection with the layered superlattice materials of the invention, refer to specific locations within the oxygen octahedral layers.
- All types of layered superlattice materials may be generally summarized under the average empirical formula:
- A1w1 +a1 A2w2 +a2 . . . Aj wj +aj S1x1 +s1 S2x2 +s2 . . . Sk xk +sk B1y1 +b1 B2y2 +b2 . . . Bl yl +b1 Q z −2. (1)
- Note that Formula (1) refers to a stoichiometrically balanced list of superlattice-forming moieties. Formula (1) does not represent a unit cell construction, nor does it attempt to allocate ingredients to the respective layers. In Formula (1), A1, A2 . . . Aj represent A-site elements in a perovskite-like octahedral structure, which includes elements such as strontium, calcium, barium, bismuth, lead, and mixtures thereof, as well as other metals of similar ionic radius. S1, S2 . . . Sk represent superlattice generator elements, which preferably include only bismuth, but can also include trivalent materials such as yttrium, scandium, lanthanum, antimony, chromium, and thallium. B1, B2 . . . Bl represent B-site elements in the perovskite-like structure, which may be elements such as titanium, tantalum, hafnium, tungsten, niobium, vanadium, zirconium, and other elements; and Q represents an anion, which preferably is oxygen but may also be other elements, such as fluorine, chlorine and hybrids of these elements, such as the oxyfluorides, the oxychlorides, etc. The superscripts in Formula (1) indicate the valences of the respective elements. The subscripts indicate the number of atoms of a particular element in the empirical formula compound. In terms of the unit cell, the subscripts indicate a number of atoms of the element, on the average, in the unit cell. The subscripts can be integer or fractional. That is, Formula (1) includes the cases where the unit cell may vary throughout the material, e.g., in Sr0.75Ba25Bi2Ta2O9, where, on the average, 75% of the time Sr is the A-site atom and 25% of the time Ba is the A-site atom. If there is only one A-site element in the compound, then it is represented by the “A1” element, and w2 . . . wj all equal zero. If there is only one B-site element in the compound, then it is represented by the “B1” element, and y2 . . . yl all equal zero, and similarly for the superlattice generator elements. The usual case is that there is one A-site element, one superlattice generator element, and one or two B-site elements, although Formula (1) is written in the more general form because the invention is intended to include the cases where either of the A- and B-sites and the superlattice generator can have multiple elements. The value of z is found from the equation:
- (a1w1+a2w2 . . . +ajwj)+(s1x1+s2x2 . . . +skxk)+(b1y1+b2y2 . . . +blyl)=2z. (2)
- The layered superlattice materials by definition do not include every material that can be fit into Formula (1), but only those ingredients which spontaneously form themselves into a layer of distinct crystalline layers during crystallization. This spontaneous crystallization is typically assisted by thermally treating or annealing the mixture of ingredients. The enhanced temperature facilitates ordering of the superlattice-forming moieties into thermodynamically favored structures, such as perovskite-like octahedrons.
- The term “superlattice generator elements” as applied to S1, S2 . . . Sk, refers to the fact that these metals are particularly stable in the form of a concentrated metal oxide layer interposed between two perovskite-like layers, as opposed to a uniform random distribution of superlattice generator metals throughout the mixed layered superlattice material. In particular, bismuth has an ionic radius that permits it to function as either an A-site material or a superlattice generator; but bismuth, if present in amounts less than a threshold stoichiometric proportion, will spontaneously concentrate as a non-perovskite-like bismuth oxide layer.
- The term “layered thin film superlattice material” herein also includes doped layered superlattice materials. That is, any of the material included in Formula (1) may be doped with a variety of materials, such as silicon, germanium, uranium, zirconium, tin, chromium, dysprosium, or hafnium.
- Formula (1) at least includes all three of the Smolenskii-type ferroelectric layered superlattice materials; namely, those having the respective empirical formulae:
- Am−1S2BmO3m+3; (3)
- Am+1BmO3m+1; and (4)
- AmBmO3m+2, (5)
- wherein A is an A-site metal in the perovskite-like superlattice, B is a B-site metal in the perovskite-like superlattice, S is a trivalent superlattice-generator metal such as bismuth or thallium, and m is a number sufficient to balance the overall formula charge. Where m is a fractional number, the overall average empirical formula provides for a plurality of different or mixed perovskite-like layers wherein the respective layers have different thicknesses of perovskite-like oxygen octahedrons.
- In a first embodiment of the present invention, an upper
interface buffer layer 120 is formed atop thin film layeredsuperlattice material layer 115. Upperinterface buffer layer 120 is used to compensate point charge defects in the upper surface of thin film layeredsuperlattice material layer 115 and also results in a smoother interface with theelectrode 105. In the preferred applications, the upperinterface buffer layer 120 is preferably an oxide of an A-site or B-site metal. The oxide can be one including a plurality of metals or one including only one metal. The oxide does not include bismuth, but can include both an A-site and a B-site metal. The upper interface buffer layer can also preferably be a second layered superlattice material different from the firstlayered superlattice material 115 but including at least one A-site or B-site element in common with the layeredsuperlattice material 115. “Different” within the above context means that either the chemical elements or the stoichiometry with respect to the A-site and B-site elements is different in the second layered superlattice material as compared to the first layered superlattice material. “Different” does not include the situation in which the amount of bismuth or other layered superlattice generator material is the only difference. - Most preferably, the interface buffer layer material is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals. Here, “simple oxide” means an oxide having a crystal structure that includes only a single unit cell that repeats. That is, a “simple oxide” does not include any of the layered materials. The preferred thickness of the interface buffer layer is at least 3 nm, and preferably ranges from 3 nm to 30 nm, with the most preferred thickness ranging from 5 nm to 20 nm. The best results are obtained with thicknesses of 10 nm. Interface buffer layers thicker than about 30 nm may result in a parasitic capacitance due to the dielectric behavior of the interface buffer material with associated screening of the applied field in a deleterious manner similar to screening of the field by charge defects.
- In some circumstances, upper
interface buffer layer 120 is thin enough to diffuse into the thin film layeredsuperlattice material layer 115. Similarly, thin film layeredsuperlattice material layer 115 may diffuse into upperinterface buffer layer 120 or the layers may interdiffuse. - A
top electrode 105 is typically about 100 nm to 200 nm thick, and is usually made of the same metal or electrode structure as thebottom electrode 145, except titanium or other adhesion metal is normally not needed.Top electrode 105 may also have a different structure or be made of a different metal thanbottom electrode 145. - As is known in the art, the integrated
circuit memory device 100 may include other conventional layers, such as diffusion barrier layers. Many other materials may be used for any of the layers discussed above, such as silicon nitride for insulatinglayer 130; gallium arsenide, indium antimonide, magnesium oxide, strontium titanate, sapphire or quartz forsemiconducting wafer 135; and many other adhesion layers, barrier layers, and electrode materials.Bottom electrode 145 may be eliminated, in which case the integratedcircuit memory device 100 is no longer aferroelectric capacitor 150, and becomes useful as a 1T or transistor gate in what is known as a metal-ferroelectric-insulator-semiconductor cell. Further, it should be understood that FIG. 1 is not meant to be an actual cross-sectional view of any particular portion of an actual electronic device, but is merely an idealized representation which is employed to more clearly and fully depict the structure and process of the invention than would otherwise be possible. For example, the relative thicknesses of the individual layers are not depicted proportionately, since otherwise some layers, such as thesemiconducting wafer 135 or insulatinglayer 125, would be so thick as to make the drawing unwieldy. - A second embodiment of the present invention, second integrated
circuit memory device 200, is shown in FIG. 2. In FIG. 2, like numbering of identical components has been retained with respect to FIG. 1. Integratedcircuit memory device 200 contains aferroelectric capacitor 250 that differs fromferroelectric capacitor 150 by the addition of a lowerinterface buffer layer 205 interposed between thin film layeredsuperlattice material layer 115 andbottom electrode 145. Upperinterface buffer layer 120 is absent in the FIG. 2 embodiment, but upperinterface buffer layer 120 could also be included in place betweentop electrode 105 and thin film layeredsuperlattice material layer 115. Lowerinterface buffer layer 205 is preferably made of one of the materials discussed above with respect to upperinterface buffer layer 120. - FIG. 3 depicts a third embodiment of an integrated
circuit memory device 300 according to the invention. In FIG. 3, like numbering of identical components has been retained with respect to FIGS. 1 and 2. Integratedcircuit memory device 300 contains aferroelectric capacitor 350 that differs fromferroelectric capacitors ferroelectric capacitor 350 incorporates both an upperinterface buffer layer 120 and a lowerinterface buffer layer 205. Upperinterface buffer layer 120 is located adjacent and below theupper electrode 105 and adjacent and above the thin film layeredsuperlattice material layer 115. Lowerinterface buffer layer 205 is located adjacent and above thebottom electrode 145 and adjacent and below the thin film layeredsuperlattice material layer 115. - The interface buffer layers120 and 205 may be produced from sputtered metal that is oxidized in an anneal, the oxidized metal may itself be sputtered, or the layers may be produced from spin-on liquid precursors; such as sol-gels (metal alkoxides), metal carboxylates or metal alkoxycarboxylate solutions. Misted liquid deposition or chemical vapor deposition may also be used.
- FIG. 4 depicts a first method of making integrated
circuit memory device 300. In FIGS. 4-6, the steps shown in dashed boxes are optional. In this first method, conventional methods that are well known in the art are applied to provide asemiconducting wafer 135. Next, an insulatinglayer 130 is formed, preferably by conventional methods, such as thermal oxidation ofsemiconducting wafer 135 or spin-on glass deposition. Next,bottom metal electrode 145 is formed instep 405, preferably by conventional sputtering processes. Once thebottom metal electrode 145 is deposited 405 then, if a lower buffer interface layer is desired, a source of A-site and B-site metals of a selected thin film layered superlattice material layer, such as strontium bismuth tantalate, is used to deposit 410 anoxide buffer layer 205 including the A-site and B-site materials. For example, if the layered superlattice material is strontium bismuth tantalate, the A and B oxide will be strontium tantalate. Preferably, the layered thin film superlattice material is selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, and bismuth lanthanum titanate. Thus, preferably the A and B oxide is selected from the group consisting of strontium tantalate, strontium niobate, strontium niobium tantalate, and lanthanum doped titanium oxide. The A and B oxide is preferably deposited 405 by sputtering or metalorganic chemical vapor deposition. Then, instep 415, a source of bismuth is switched on, thereby adding a source of bismuth to the source of A and B metals and athin film 115 of the selected layered superlattice material is formed. Here, “switching on” includes turning a valve or switch to add fluid including the bismuth, directing a sputtering beam into a bismuth target, or any other process by which a bismuth source can be added to the A and B metal source. Once the thin film layeredsuperlattice material layer 115 is formed, then the bismuth source supply is turned off or removed instep 420 and an upperinterface buffer layer 120 of the A- and B-site, such as the oxide strontium tantalate, is deposited 425 adjacent to and on top of the thin film layeredsuperlattice material layer 115, if the upper interface buffer layer is desired. Preferably, the upperinterface buffer layer 120 is selected from the group consisting of strontium tantalate, strontium niobate, strontium tantalum niobate, and lanthanum doped titanium oxide. The wafer including thebuffer layer 205, the thin film layeredsuperlattice material layer 115, and thebuffer layer 120 is subjected to an optional elevated temperature first anneal 427 to optimize the ferroelectric performance in the thin film layeredsuperlattice material layer 115. These temperatures typically range from 600° C. to 850° C. Next, atop metal electrode 105 is formed instep 430, preferably by a conventional sputtering process. Then, again optionally, the integratedcircuit memory device 100 is annealed 435 in a furnace at approximately 550° C. to 700° C. The integrated circuit is then completed instep 440 to include the buffer layers 205 and 120 and thelayered superlattice material 115 as active layers in the integrated circuit device. - The method depicted in FIG. 4 may also be used to make integrated
circuit memory device 100 by elimination ofstep 410 or to formmemory device 200 by elimination ofstep 425. - A variation of the method depicted in FIG. 4 may also be used to make an integrated
circuit memory device 300 in which the buffer layer is a simple oxide of either an A-site material or a B-site material. In this method, conventional methods that are well known in the art are applied to provide asemiconducting wafer 135. Next, an insulatinglayer 130 is formed, preferably by conventional methods, such as thermal oxidation ofsemiconducting wafer 135 or spin-on glass deposition. Next,bottom metal electrode 145 is formed instep 405, preferably by conventional sputtering processes. Once thebottom metal electrode 145 is deposited 405, then a source of either an A-site or a B-site metal of a selected thin film layered superlattice material layer, such as strontium bismuth tantalate, is used to deposit 410 anoxide buffer layer 205 including the A-site or B-site material. For example, if the layered superlattice material is strontium bismuth tantalate, the A or B oxide will be a strontium oxide or a tantalum oxide, such as tantalum pentoxide. Preferably, the layered thin film superlattice material is selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, bismuth titanate, and bismuth lanthanum titanate. Thus, preferably the A or B oxide is selected from the group consisting of a strontium oxide, a niobium oxide, a titanium oxide, or a tantalum oxide. The A or B oxide is preferably deposited 405 by sputtering or metalorganic chemical vapor deposition. It also may be doped with an element of the layered superlattice material 15. Then, instep 415, a source of bismuth and the other B- or A-site material is turned on or added to the source of A or B oxide and athin film 115 of the selected layered superlattice material is formed. Once the thin film layeredsuperlattice material layer 115 is formed, then the supplies of bismuth and the other B or A oxide is turned off or removed instep 420 and an upperinterface buffer layer 120 of the A- or B-site, such as a strontium oxide or a tantalum oxide, is deposited 425 adjacent to and on top of the thin film layeredsuperlattice material layer 115. Preferably, the upperinterface buffer layer 120 is selected from the group consisting of a strontium oxide, a niobium oxide or a tantalum oxide. The wafer including thebuffer layer 205, the thin film layeredsuperlattice material layer 115, and thebuffer layer 120 is subjected to an elevated temperature first anneal 427 to optimize the ferroelectric performance in the thin film layeredsuperlattice material layer 115. These temperatures typically range from 600° C. to 850° C. Next, atop metal electrode 105 is formed, preferably by a conventional sputtering process. Then the integratedcircuit memory device 100 is annealed 435 in a furnace at approximately 550° C. to 700° C. The integrated circuit is then completed instep 440 to include the buffer layers 205 and 120 and thelayered superlattice material 115 as active layers in the integrated circuit device. Again, the steps of forming the lower and upper interface buffer layers are performed only if each layer is desired. As before, the anneal steps are optional. - The method just described may also be used to make integrated
circuit memory device 100 by elimination ofstep 410 or to formmemory device 200 by elimination ofstep 425. - FIG. 5 is an embodiment of a soft bake method whereby soft baking temperatures are utilized between deposition steps to produce an integrated circuit memory device. In this method, conventional methods that are well known in the art are preferably applied to provide a
semiconducting wafer 135. Preferably, conventional methods, such as thermal oxidation ofsemiconducting wafer 135 or spin-on glass deposition, are used to form insulatinglayer 130. Conventional sputtering processes are preferably used to deposit 505 abottom metal electrode 145. A lowerinterface buffer layer 205 is deposited 510 on top of thebottom metal electrode 145, preferably by misted deposition of spin-on techniques or other suitable method of liquid deposition. Preferably, the lowerinterface buffer layer 205 is selected from the group consisting of: 1) simple oxides, not including bismuth, of an A-site or a B-site metal; and 2) second layered superlattice materials different from the first layered superlattice material and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the first layered superlattice material. Most preferably, the interface buffer layer is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals. The buffer layer is formed 505 by coating the substrate with a liquid coating in the misted deposition or spin-on process, then the substrate is soft baked 515, preferably at an approximate temperature of 150° C. to 200° C. Then a thin film layeredsuperlattice material layer 115 is deposited 520 on top of the lowerinterface buffer layer 205 by misted liquid deposition, by spin-on liquid deposition, or by any other suitable means of liquid deposition. Preferably, the layered thin film superlattice material is selected from the group consisting of strontium bismuth tantalate, strontium bismuth niobate, strontium bismuth niobium tantalate, bismuth titanate, and bismuth lanthanum titanate. Then the substrate is soft baked 525, preferably at an approximate temperature of 150° C. to 200° C. An upperinterface buffer layer 120 is deposited 530 on top of the thin film layeredsuperlattice material layer 115, preferably by a misted deposition, spin-on deposition or other liquid deposition process followed by asoft bake 535, preferably at an approximate temperature of 150° C. to 200° C. Preferably, the upperinterface buffer layer 120 is selected from the group consisting of: 1) oxides of an A-site or a B-site metal; and 2) a secondlayered superlattice material layered superlattice material 115 and containing at least one A-site or B-site metal that is the same as an A-site or B-site metal in the firstlayered superlattice material 115. Most preferably, the interface buffer layer is selected from the group consisting of strontium tantalate, bismuth tantalate, strontium niobium tantalate, strontium bismuth tantalate niobate, titanium oxide, and tantalum pentoxide, other simple oxides of A-site and B-site metals, and other simple oxides of one or more A-site or B-site metals. The buffer layers 120 and 205 and the layeredsuperlattice material layer 115 are then annealed, preferably at a temperature range from 600° C. to 850° C. Thetop metal electrode 105 is then deposited 540 on top of the thin film layeredsuperlattice material layer 115 and the integratedcircuit memory device 100 is annealed 545 in a furnace at approximately 550° C. to 700° C. The integrated circuit is then completed instep 550 to include the buffer layers 205 and 120 and thelayered superlattice material 115 as active layers in the integrated circuit device. The method just described may also be used to make integratedcircuit memory device 100 by elimination ofsteps memory device 200 by elimination ofsteps - As shown in FIG. 6, a variation of the method of FIG. 4 may be used to form an
integrated circuit superlattice material 115 but sharing at least one A-site or B-site material with the layeredsuperlattice material 115. As indicated above, the steps shown in boxes with dashed outlines in FIG. 6 are optional. The method of FIG. 6 is the same as the first method described above in connection with FIG. 4, except that instead of just the A and B sources, a source of bismuth is also used. For example, instep 605, anelectrode layer 125 is deposited as discussed above. Then, for example, if a lower buffer layer is desired, instep 610, a strontium source, a tantalum source, and a niobium source may be used in combination with a bismuth source to form a strontium bismuthtantalum niobate layer 205. Then, in astep 615 analogous to step 415, the niobium source may be reduced, removed, turned down or turned off to form, instep 620, alayer 115, with reduced niobium content. This layer may be strontium bismuth tantalate or strontium bismuth tantalum niobate in which the amount of niobium is less than in the buffer layer. Then, if an upper buffer layer is desired, in astep 625 analogous to step 420, the niobium source is turned up, turned back on or added to form a strontium niobiumbismuth tantalate layer 120 instep 630. In thislayer 120, the concentration of niobium is higher than the concentration of niobium in the layeredsuperlattice material layer 115. The wafer including thebuffer layer 205, the thin film layeredsuperlattice material layer 115, and thebuffer layer 120 is then optionally subjected to an elevated temperature first anneal 635 to optimize the ferroelectric performance in the thin film layeredsuperlattice material layer 115. These temperatures typically range from 600° C. to 850° C. Next, atop metal electrode 105 is formed instep 640, preferably by a conventional sputtering process. Then, optionally, the integratedcircuit memory device 100 is annealed 645 in a furnace at approximately 550° C. to 700° C. The integrated circuit is then completed instep 650 to include the buffer layers 205 and 120 and thelayered superlattice material 115 as active layers in the integrated circuit device. - In the process just described, the layered
superlattice material 115 is preferably strontium bismuth tantalate or strontium bismuth tantalum niobate and thebuffer layer 120 and/or 205 is preferably strontium tantalum bismuth niobate having a higher concentration of niobium than thelayer 115. This process provides a lower temperaturefirst anneal step 635. That is, presumably because strontium bismuth niobate has a lower crystallization temperature than strontium bismuth tantalate, and because the more niobium that is added to strontium bismuth tantalum niobate the lower the temperature at which a layered superlattice material will form, the use of buffer layers of strontium bismuth tantalum niobate with higher concentrations of niobium than the layeredsuperlattice material 115 has been found to lower the first anneal temperature by about 50° C. Such a lowering of the first anneal temperature increases the yield of good memories by about 10% because of less degradation of the MOSFET devices in the circuit. - Similar to the process shown in FIG. 6, other second layered superlattice materials may be used as buffer layers120 and/or 205 and other first layered superlattice materials may be used as layered
superlattice material 115, with the only requirement being that the first and second layered superlattice materials are different layered superlattice materials. - All of the components of
device 100,device 200, anddevice 300, except interface buffer layers 120 and 205 andlayered superlattice material 115, are preferably made according to known methods. These conventional methods are well known in the art and include, for example, thermal oxidation ofsemiconducting wafer 135 to yield insulatinglayer 130 or spin-on glass deposition oflayer 130 with a substantially similar result. Conventional sputtering processes are preferably used to depositbottom electrode 145 andtop electrode 105. Conventional resist etching techniques are preferably used to pattern the devices for their inclusion in integrated circuits. These processes are not critical to the invention. For example,substrate 135 is alternatively a stacked integrated circuit structure resulting from conventional CMOS processes. - There has been described a method for fabricating an integrated circuit having an interface buffer layer. It should be understood that the particular embodiments shown in the drawings and described within this specification are for purposes of example and should not be construed to limit the invention which will be described in the claims below. For example, the invention contemplates that additional process steps and layers may be included. For example, barrier layers and/or adhesion layers may be included in electrodes or buffer layers. In some cases, the process steps may take place in a different order. Similarly, the invention may be applied to any ferroelectric integrated circuit device having an electrode and a ferroelectric layer, such as a ferroelectric FET or other devices.
Claims (52)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/898,927 US6489645B1 (en) | 2001-07-03 | 2001-07-03 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
JP2003511300A JP2004522314A (en) | 2001-07-03 | 2002-07-02 | Integrated circuit device including layered superlattice material using interface buffer layer |
PCT/JP2002/006705 WO2003005433A2 (en) | 2001-07-03 | 2002-07-02 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
US10/262,003 US6605477B2 (en) | 2001-07-03 | 2002-09-30 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/898,927 US6489645B1 (en) | 2001-07-03 | 2001-07-03 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/262,003 Division US6605477B2 (en) | 2001-07-03 | 2002-09-30 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
Publications (2)
Publication Number | Publication Date |
---|---|
US6489645B1 US6489645B1 (en) | 2002-12-03 |
US20030006440A1 true US20030006440A1 (en) | 2003-01-09 |
Family
ID=25410238
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/898,927 Expired - Fee Related US6489645B1 (en) | 2001-07-03 | 2001-07-03 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
US10/262,003 Expired - Lifetime US6605477B2 (en) | 2001-07-03 | 2002-09-30 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/262,003 Expired - Lifetime US6605477B2 (en) | 2001-07-03 | 2002-09-30 | Integrated circuit device including a layered superlattice material with an interface buffer layer |
Country Status (3)
Country | Link |
---|---|
US (2) | US6489645B1 (en) |
JP (1) | JP2004522314A (en) |
WO (1) | WO2003005433A2 (en) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120220100A1 (en) * | 2010-06-11 | 2012-08-30 | Crossbar Inc. | Pillar structure for memory device and method |
CN103180951A (en) * | 2010-08-23 | 2013-06-26 | 科洛斯巴股份有限公司 | Improved device switching using layered device structure |
US9543359B2 (en) | 2011-05-31 | 2017-01-10 | Crossbar, Inc. | Switching device having a non-linear element |
US9564587B1 (en) | 2011-06-30 | 2017-02-07 | Crossbar, Inc. | Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects |
US9570678B1 (en) | 2010-06-08 | 2017-02-14 | Crossbar, Inc. | Resistive RAM with preferental filament formation region and methods |
US9576616B2 (en) | 2012-10-10 | 2017-02-21 | Crossbar, Inc. | Non-volatile memory with overwrite capability and low write amplification |
US9583701B1 (en) | 2012-08-14 | 2017-02-28 | Crossbar, Inc. | Methods for fabricating resistive memory device switching material using ion implantation |
USRE46335E1 (en) | 2010-11-04 | 2017-03-07 | Crossbar, Inc. | Switching device having a non-linear element |
US9601692B1 (en) | 2010-07-13 | 2017-03-21 | Crossbar, Inc. | Hetero-switching layer in a RRAM device and method |
US9601690B1 (en) | 2011-06-30 | 2017-03-21 | Crossbar, Inc. | Sub-oxide interface layer for two-terminal memory |
US9620206B2 (en) | 2011-05-31 | 2017-04-11 | Crossbar, Inc. | Memory array architecture with two-terminal memory cells |
US9627443B2 (en) | 2011-06-30 | 2017-04-18 | Crossbar, Inc. | Three-dimensional oblique two-terminal memory with enhanced electric field |
US9633723B2 (en) | 2011-06-23 | 2017-04-25 | Crossbar, Inc. | High operating speed resistive random access memory |
US9673255B2 (en) | 2012-04-05 | 2017-06-06 | Crossbar, Inc. | Resistive memory device and fabrication methods |
US9685608B2 (en) | 2012-04-13 | 2017-06-20 | Crossbar, Inc. | Reduced diffusion in metal electrode for two-terminal memory |
US9735358B2 (en) | 2012-08-14 | 2017-08-15 | Crossbar, Inc. | Noble metal / non-noble metal electrode for RRAM applications |
US9741765B1 (en) | 2012-08-14 | 2017-08-22 | Crossbar, Inc. | Monolithically integrated resistive memory using integrated-circuit foundry compatible processes |
US9793474B2 (en) | 2012-04-20 | 2017-10-17 | Crossbar, Inc. | Low temperature P+ polycrystalline silicon material for non-volatile memory device |
US10290801B2 (en) | 2014-02-07 | 2019-05-14 | Crossbar, Inc. | Scalable silicon based resistive memory device |
TWI661538B (en) * | 2016-05-25 | 2019-06-01 | 美商美光科技公司 | Ferroelectric devices and methods of forming ferroelectric devices |
WO2019125368A1 (en) * | 2017-12-18 | 2019-06-27 | Intel Corporation | Gated spin orbit memory |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6734456B2 (en) * | 2001-11-15 | 2004-05-11 | Matsushita Electric Industrial Co., Ltd. | Ferroelectric film and semiconductor device |
NO322192B1 (en) * | 2002-06-18 | 2006-08-28 | Thin Film Electronics Asa | Process for producing electrode layers of ferroelectric memory cells in a ferroelectric memory device, as well as ferroelectric memory device |
US7030425B1 (en) * | 2002-10-01 | 2006-04-18 | Tram, Inc. | Buried emitter contact for thyristor-based semiconductor device |
US7095067B2 (en) * | 2003-05-27 | 2006-08-22 | Lucent Technologies Inc. | Oxidation-resistant conducting perovskites |
JP4663216B2 (en) * | 2003-06-10 | 2011-04-06 | ルネサスエレクトロニクス株式会社 | Semiconductor memory device and manufacturing method thereof |
US7129552B2 (en) * | 2003-09-30 | 2006-10-31 | Sharp Laboratories Of America, Inc. | MOSFET structures with conductive niobium oxide gates |
JP4506975B2 (en) * | 2005-10-05 | 2010-07-21 | セイコーエプソン株式会社 | Capacitor and manufacturing method thereof, ferroelectric memory device, actuator, and liquid jet head |
US7394088B2 (en) | 2005-11-15 | 2008-07-01 | Macronix International Co., Ltd. | Thermally contained/insulated phase change memory device and method (combined) |
US7531825B2 (en) | 2005-12-27 | 2009-05-12 | Macronix International Co., Ltd. | Method for forming self-aligned thermal isolation cell for a variable resistance memory array |
US8067762B2 (en) | 2006-11-16 | 2011-11-29 | Macronix International Co., Ltd. | Resistance random access memory structure for enhanced retention |
CN100424878C (en) * | 2006-11-21 | 2008-10-08 | 华中科技大学 | Ferroelectric film capacity used for ferroelectric memorizer and its manufacturing method |
TWI402980B (en) * | 2007-07-20 | 2013-07-21 | Macronix Int Co Ltd | Resistive memory structure with buffer layer |
US20100135061A1 (en) * | 2008-12-02 | 2010-06-03 | Shaoping Li | Non-Volatile Memory Cell with Ferroelectric Layer Configurations |
US8946046B1 (en) | 2012-05-02 | 2015-02-03 | Crossbar, Inc. | Guided path for forming a conductive filament in RRAM |
US20160068990A1 (en) * | 2013-04-18 | 2016-03-10 | Drexel University | Methods of forming perovskite films |
US10614868B2 (en) | 2018-04-16 | 2020-04-07 | Samsung Electronics Co., Ltd. | Memory device with strong polarization coupling |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5519234A (en) | 1991-02-25 | 1996-05-21 | Symetrix Corporation | Ferroelectric dielectric memory cell can switch at least giga cycles and has low fatigue - has high dielectric constant and low leakage current |
US5434102A (en) | 1991-02-25 | 1995-07-18 | Symetrix Corporation | Process for fabricating layered superlattice materials and making electronic devices including same |
US5423285A (en) * | 1991-02-25 | 1995-06-13 | Olympus Optical Co., Ltd. | Process for fabricating materials for ferroelectric, high dielectric constant, and integrated circuit applications |
US5719416A (en) * | 1991-12-13 | 1998-02-17 | Symetrix Corporation | Integrated circuit with layered superlattice material compound |
US5471364A (en) * | 1993-03-31 | 1995-11-28 | Texas Instruments Incorporated | Electrode interface for high-dielectric-constant materials |
JP3113141B2 (en) * | 1993-12-28 | 2000-11-27 | シャープ株式会社 | Ferroelectric crystal thin film coated substrate, method of manufacturing the same, and ferroelectric thin film device using ferroelectric crystal thin film coated substrate |
JP3363301B2 (en) * | 1995-03-08 | 2003-01-08 | シャープ株式会社 | Ferroelectric thin film-coated substrate, method of manufacturing the same, and nonvolatile memory constituted by ferroelectric thin-film-coated substrate |
US5708302A (en) * | 1995-04-26 | 1998-01-13 | Symetrix Corporation | Bottom electrode structure for dielectric capacitors |
DE69730377T2 (en) | 1996-05-30 | 2005-09-01 | Oki Electric Industry Co., Ltd. | Permanent semiconductor memory cell and its manufacturing method |
JPH10182291A (en) * | 1996-12-20 | 1998-07-07 | Sharp Corp | Production of ferroelectric thin film, ferroelectric thin film coated substrate and capacitor |
US6265738B1 (en) * | 1997-03-03 | 2001-07-24 | Matsushita Electronics Corporation | Thin film ferroelectric capacitors having improved memory retention through the use of essentially smooth bottom electrode structures |
US5784310A (en) | 1997-03-03 | 1998-07-21 | Symetrix Corporation | Low imprint ferroelectric material for long retention memory and method of making the same |
JP3549715B2 (en) * | 1997-10-15 | 2004-08-04 | 日本電気株式会社 | Method for producing Bi layered ferroelectric thin film |
US6541806B2 (en) * | 1999-01-14 | 2003-04-01 | Symetrix Corporation | Ferroelectric device with capping layer and method of making same |
US6495878B1 (en) * | 1999-08-02 | 2002-12-17 | Symetrix Corporation | Interlayer oxide containing thin films for high dielectric constant application |
US6437380B1 (en) * | 2001-03-28 | 2002-08-20 | Symetrix Corporation | Ferroelectric device with bismuth tantalate capping layer and method of making same |
-
2001
- 2001-07-03 US US09/898,927 patent/US6489645B1/en not_active Expired - Fee Related
-
2002
- 2002-07-02 JP JP2003511300A patent/JP2004522314A/en active Pending
- 2002-07-02 WO PCT/JP2002/006705 patent/WO2003005433A2/en active Application Filing
- 2002-09-30 US US10/262,003 patent/US6605477B2/en not_active Expired - Lifetime
Cited By (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9570678B1 (en) | 2010-06-08 | 2017-02-14 | Crossbar, Inc. | Resistive RAM with preferental filament formation region and methods |
US8519485B2 (en) * | 2010-06-11 | 2013-08-27 | Crossbar, Inc. | Pillar structure for memory device and method |
US20120220100A1 (en) * | 2010-06-11 | 2012-08-30 | Crossbar Inc. | Pillar structure for memory device and method |
US9601692B1 (en) | 2010-07-13 | 2017-03-21 | Crossbar, Inc. | Hetero-switching layer in a RRAM device and method |
CN103180951A (en) * | 2010-08-23 | 2013-06-26 | 科洛斯巴股份有限公司 | Improved device switching using layered device structure |
US20150021538A1 (en) * | 2010-08-23 | 2015-01-22 | Crossbar, Inc. | Device switching using layered device structure |
US10224370B2 (en) * | 2010-08-23 | 2019-03-05 | Crossbar, Inc. | Device switching using layered device structure |
US20170179195A1 (en) * | 2010-08-23 | 2017-06-22 | Crossbar, Inc. | Device switching using layered device structure |
US9590013B2 (en) * | 2010-08-23 | 2017-03-07 | Crossbar, Inc. | Device switching using layered device structure |
USRE46335E1 (en) | 2010-11-04 | 2017-03-07 | Crossbar, Inc. | Switching device having a non-linear element |
US9620206B2 (en) | 2011-05-31 | 2017-04-11 | Crossbar, Inc. | Memory array architecture with two-terminal memory cells |
US9543359B2 (en) | 2011-05-31 | 2017-01-10 | Crossbar, Inc. | Switching device having a non-linear element |
US9633723B2 (en) | 2011-06-23 | 2017-04-25 | Crossbar, Inc. | High operating speed resistive random access memory |
US9564587B1 (en) | 2011-06-30 | 2017-02-07 | Crossbar, Inc. | Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects |
US9627443B2 (en) | 2011-06-30 | 2017-04-18 | Crossbar, Inc. | Three-dimensional oblique two-terminal memory with enhanced electric field |
US9601690B1 (en) | 2011-06-30 | 2017-03-21 | Crossbar, Inc. | Sub-oxide interface layer for two-terminal memory |
US9570683B1 (en) | 2011-06-30 | 2017-02-14 | Crossbar, Inc. | Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects |
US9673255B2 (en) | 2012-04-05 | 2017-06-06 | Crossbar, Inc. | Resistive memory device and fabrication methods |
US9685608B2 (en) | 2012-04-13 | 2017-06-20 | Crossbar, Inc. | Reduced diffusion in metal electrode for two-terminal memory |
US10910561B1 (en) | 2012-04-13 | 2021-02-02 | Crossbar, Inc. | Reduced diffusion in metal electrode for two-terminal memory |
US9793474B2 (en) | 2012-04-20 | 2017-10-17 | Crossbar, Inc. | Low temperature P+ polycrystalline silicon material for non-volatile memory device |
US9735358B2 (en) | 2012-08-14 | 2017-08-15 | Crossbar, Inc. | Noble metal / non-noble metal electrode for RRAM applications |
US9741765B1 (en) | 2012-08-14 | 2017-08-22 | Crossbar, Inc. | Monolithically integrated resistive memory using integrated-circuit foundry compatible processes |
US10096653B2 (en) | 2012-08-14 | 2018-10-09 | Crossbar, Inc. | Monolithically integrated resistive memory using integrated-circuit foundry compatible processes |
US9583701B1 (en) | 2012-08-14 | 2017-02-28 | Crossbar, Inc. | Methods for fabricating resistive memory device switching material using ion implantation |
US9576616B2 (en) | 2012-10-10 | 2017-02-21 | Crossbar, Inc. | Non-volatile memory with overwrite capability and low write amplification |
US10290801B2 (en) | 2014-02-07 | 2019-05-14 | Crossbar, Inc. | Scalable silicon based resistive memory device |
TWI661538B (en) * | 2016-05-25 | 2019-06-01 | 美商美光科技公司 | Ferroelectric devices and methods of forming ferroelectric devices |
WO2019125368A1 (en) * | 2017-12-18 | 2019-06-27 | Intel Corporation | Gated spin orbit memory |
Also Published As
Publication number | Publication date |
---|---|
WO2003005433A3 (en) | 2003-05-30 |
US6605477B2 (en) | 2003-08-12 |
WO2003005433A2 (en) | 2003-01-16 |
US20030034509A1 (en) | 2003-02-20 |
US6489645B1 (en) | 2002-12-03 |
JP2004522314A (en) | 2004-07-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6489645B1 (en) | Integrated circuit device including a layered superlattice material with an interface buffer layer | |
US5439845A (en) | Process for fabricating layered superlattice materials and making electronic devices including same | |
US7459318B2 (en) | Ferroelectric and high dielectric constant integrated circuit capacitors with three-dimensional orientation for high-density memories, and method of making the same | |
US5508226A (en) | Low temperature process for fabricating layered superlattice materialsand making electronic devices including same | |
US5962069A (en) | Process for fabricating layered superlattice materials and AB03 type metal oxides without exposure to oxygen at high temperatures | |
US6358758B2 (en) | Low imprint ferroelectric material for long retention memory and method of making the same | |
US20040211998A1 (en) | Lanthanide series layered superlattice materials for integrated circuit applications | |
US6072207A (en) | Process for fabricating layered superlattice materials and making electronic devices including same | |
EP0665981B1 (en) | Process for fabricating layered superlattice materials and electronic devices including same | |
US7001778B2 (en) | Method of making layered superlattice material with improved microstructure | |
US6815223B2 (en) | Low thermal budget fabrication of ferroelectric memory using RTP | |
US6541806B2 (en) | Ferroelectric device with capping layer and method of making same | |
US6437380B1 (en) | Ferroelectric device with bismuth tantalate capping layer and method of making same | |
US6713799B2 (en) | Electrodes for ferroelectric components | |
US6362503B1 (en) | Low temperature process for fabricating layered superlattice materials and making electronic devices including same | |
US6890768B2 (en) | Method of making layered superlattice material with ultra-thin top layer | |
WO2002073680A2 (en) | Method of making layered superlattice material with ultra-thin top layer | |
CN100355042C (en) | Method of making layered superlattice material with ultra-thin top layer | |
WO2002073669A2 (en) | Method of making layered superlattice material with improved microstructure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UCHIYAMA, KIYOSHI;REEL/FRAME:012022/0079 Effective date: 20010627 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20141203 |