US20020024389A1 - Power controller and power controlling method - Google Patents
Power controller and power controlling method Download PDFInfo
- Publication number
- US20020024389A1 US20020024389A1 US09/940,656 US94065601A US2002024389A1 US 20020024389 A1 US20020024389 A1 US 20020024389A1 US 94065601 A US94065601 A US 94065601A US 2002024389 A1 US2002024389 A1 US 2002024389A1
- Authority
- US
- United States
- Prior art keywords
- power
- circuit
- voltage
- level
- control signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title description 12
- 238000007493 shaping process Methods 0.000 claims description 7
- 238000003745 diagnosis Methods 0.000 description 14
- 238000010586 diagram Methods 0.000 description 14
- 230000015572 biosynthetic process Effects 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 230000004048 modification Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000009467 reduction Effects 0.000 description 4
- 208000016261 weight loss Diseases 0.000 description 4
- 238000001514 detection method Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F3/00—Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
- G05F3/02—Regulating voltage or current
- G05F3/08—Regulating voltage or current wherein the variable is DC
- G05F3/10—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics
- G05F3/16—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics being semiconductor devices
- G05F3/20—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
- G05F3/30—Regulators using the difference between the base-emitter voltages of two bipolar transistors operating at different current densities
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/1555—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only for the generation of a regulated current to a load whose impedance is substantially inductive
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/06—Modifications for ensuring a fully conducting state
- H03K17/063—Modifications for ensuring a fully conducting state in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/08—Modifications for protecting switching circuit against overcurrent or overvoltage
- H03K17/082—Modifications for protecting switching circuit against overcurrent or overvoltage by feedback from the output to the control circuit
- H03K17/0822—Modifications for protecting switching circuit against overcurrent or overvoltage by feedback from the output to the control circuit in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/10—Modifications for increasing the maximum permissible switched voltage
- H03K17/102—Modifications for increasing the maximum permissible switched voltage in field-effect transistor switches
Definitions
- the present invention relates to a power controller and a power control method, and more particularly to a power controller and a power control method, which are suitable for an integrated battery power system for vehicles.
- a power controller is used for solenoid driving in the battery power system for vehicles.
- the power controller is operated with a power supply at 12V from the battery on the vehicles.
- the power controller comprises MOS transistors having a high drain source withstand voltage and a high gate source withstand voltage for a high voltage of 12V.
- FIG. 1 is a block diagram illustrative of a conventional power controller operable with 12V.
- the conventional power controller 80 has a control circuit 85 , an output circuit 84 and an external load 86 .
- the control circuit 85 generates a control signal upon receiving an input signal.
- the control signal is supplied to the output circuit 84 .
- the output circuit 84 switches ON and OFF in accordance with the control signal for driving the external load 86 .
- a maximum variation width in voltage level of the control signal is 12V.
- the conventional power controller 80 comprises the transistors with the high drain source withstand voltage of 12V and the high gate source withstand voltage of 12V.
- the power controller may sometime be integrated with a logic circuit operable with 5V over a single wafer for the purpose of cost reduction and size and weight reductions.
- the manufacturing process for the logic circuit is the base process, and the power controller operable with 12V is formed by additional processes. These additional processes make it difficult to reduce the manufacturing cost.
- Japanese laid-open patent publications Nos. 10-65516 and 11-327500 disclose the use of a level converter circuit for ON-OFF control of the switching transistors provided in the high voltage power side, wherein additional circuit elements are provided, for example, a highly accurate voltage detector and a controller in the high voltage power side. These additional circuit elements make it difficult to increase the density of integration. These additional circuit elements may be hard to co-operate with the control circuit in the low voltage power side.
- the present invention provides a power controller operable with at least a first power voltage and a second power voltage lower than the first power voltage.
- the power controller comprises: a first control signal generator operable with the second power voltage for generating a first control signal; a first reference voltage generator operable with the first power voltage for generating a first reference voltage which corresponds to a difference between the first and second power voltages a first level converter being electrically coupled with the first control signal generator for receiving the first control signal, the first level converter being electrically coupled with the first reference voltage generator for receiving the first reference voltage, the first level converter converting the first control signal into a first level-converted control signal with a voltage level range between the first power voltage and the difference between the first and second power voltages; and a first driver electrically coupled with the first level converter for receiving the first level-converted control signal, and the first driver driving an external load in accordance with the first level-converted control signal.
- FIG. 1 is a block diagram illustrative of a conventional power controller operable with 12V.
- FIG. 2 is a block diagram illustrative of a novel power controller in a first embodiment in accordance with the present invention.
- FIG. 3 is a circuit diagram illustrative of a circuit configuration of the reference voltage generator circuit of the power controller of FIG. 2.
- FIG. 4 is a circuit diagram illustrative of a circuit configuration of the level converter circuit of the power controller of FIG. 2.
- FIG. 5 is a timing chart of operations of the power controller of FIG. 2.
- FIG. 6 is a block diagram illustrative of a novel power controller in a second embodiment in accordance with the present invention.
- FIG. 7 is a circuit diagram illustrative of a circuit configuration of the failure diagnosis circuit of the power controller of FIG. 6.
- FIG. 8 is a circuit diagram illustrative of a circuit configuration of the second level converter circuit of the power controller of FIG. 6.
- a first aspect of the present invention is a power controller operable with at least a first power voltage and a second power voltage lower than the first power voltage.
- the power controller comprises: a first control signal generator operable with the second power voltage for generating a first control signal; a first reference voltage generator operable with the first power voltage for generating a first reference voltage which corresponds to a difference between the first and second power voltages; a first level converter being electrically coupled with the first control signal generator for receiving the first-control signal, the first level converter being electrically coupled with the first reference voltage generator for receiving the first reference voltage, the first level converter converting the first control signal into a first level-converted control signal with a voltage level range between the first power voltage and the difference between the first and second power voltages; and a first driver electrically coupled with the first level converter for receiving the first level-converted control signal, and the first driver driving an external load in accordance with the first level-converted control signal.
- the first reference voltage generator includes a band gap reference circuit.
- the detector is electrically coupled with the first driver and the external load for detecting states of the first driver and the external load.
- the second level converter being electrically coupled with the first control signal generator for supplying the level-converted detected signal to the first control signal generator.
- a waveform shaping circuit electrically coupled between the first level converter and the first driver for shaping the level converted control signal and supplying a waveform-shaped control signal to the first driver. It is further preferable that the waveform shaping circuit is operated with a bias between the first power voltage and the first reference voltage.
- FIG. 2 is a block diagram illustrative of a novel power controller in a first embodiment in accordance with the present invention.
- a power controller 1 includes a control circuit 5 , a reference voltage generator circuit 2 , a level converter circuit 3 , and an output circuit 4 , which are integrated on a single semiconductor substrate which is not illustrated.
- a first power voltage V 1 is supplied via a first power input terminal 8 to the reference voltage generator circuit 2 , the level converter circuit 3 , and the output circuit 4 .
- a second power voltage V 2 is supplied via a second power input terminal 7 to the control circuit 5 .
- the power controller 1 is operable with different two power voltages V 1 and V 2 with reference to reference voltage level which is the ground level, wherein an absolute value of the fist power voltage is larger than another absolute value of the second power voltage.
- the control circuit 5 is operable with the second power voltage V 2 to generate a control signal “B” upon receipt of an input signal “A”.
- the control signal “B” is supplied to the level converter circuit 3 .
- the reference voltage generator circuit 2 generates a virtual reference voltage V 1 ⁇ V 2 based on the first power voltage, wherein the virtual reference voltage V 1 ⁇ V 2 corresponds to a difference in absolute value between the first and second power voltages.
- the virtual reference voltage V 1 ⁇ V 2 is then supplied to the level converter circuit 3 , so that the virtual reference voltage V 1 ⁇ V 2 serves as a virtual ground voltage for the level converter circuit 3 .
- the level converter circuit 3 receives the control signal “B” from the control circuit 5 , so that the level converter circuit 3 converts the control signal “B” in voltage level to a level-converted control signal “C” with reference to the virtual reference voltage V 1 ⁇ V 2 .
- the level-converted control signal “C” is supplied to the output circuit 4 , so that transistors of the output circuit 4 show ON-OFF operations based on the level-converted control signal “C” for generating a control signal “D” for driving an internal load 6 .
- P-channel MOS transistors with gate threshold voltages of not more than the second power voltage 2V may be used for the output circuit 4 .
- the power controller comprises transistors having a withstanding voltage which is higher than the second power voltage by a power voltage variation range.
- FIG. 3 is a circuit diagram illustrative of a circuit configuration of the reference voltage generator circuit of the power controller of FIG. 2.
- FIG. 4 is a circuit diagram illustrative of a circuit configuration of the level converter circuit of the power controller of FIG. 2.
- the reference voltage generator circuit 2 comprises a band gap reference circuit 21 and an differential amplifier circuit 22 .
- the hand gap reference circuit 21 comprises three diodes D 1 , D 2 , and D 3 , two resistances R 3 and R 4 , four p-channel MOS transistors Tr 1 , Tr 2 , Tr 21 , and Tr 22 , six n-channel MOS transistors Tr 3 , Tr 4 , Tr 23 Tr 24 , Tr 31 , and Tr 32 .
- Anodes of the diodes D 1 , D 2 , and D 3 are connected to the first input terminal 8 applied with the first power voltage V 1 .
- a cathode of the diode D 1 is connected in series through the resistance R 3 and a series connection of the transistors Tr 1 , Tr 2 , Tr 3 and Tr 4 to a ground.
- a cathode of the diode D 2 is connected in series through another series connection of the transistors Tr 21 , Tr 22 , Tr 23 and Tr 24 to the ground.
- a cathode of the diode D 3 is connected in series through the resistance R 4 and a series connection of the transistors Tr 31 and Tr 32 to the ground.
- Gates of the transistors Tr 1 and Tr 21 are commonly connected to a drain of the transistor Tr 21 .
- Gates, of the transistors Tr 2 and Tr 22 are commonly connected to a drain of the transistor Tr 22 .
- Gates of the transistors Tr 3 , Tr 23 and Tr 31 are commonly connected to a drain of the transistor Tr 3 .
- Gates of the transistors Tr 4 , Tr 24 and Tr 32 are commonly connected to a drain of the transistor Tr 4 .
- An output node “E” of the band gap reference circuit 21 is positioned between the resistance R 4 and the transistor Tr 31 .
- the differential amplifier circuit 22 comprises two resistances R 1 and R 2 , five p-channel MOS transistors Tr 41 , Tr 43 , Tr 45 , Tr 47 and Tr 51 , six n-channel MOS transistors Tr 42 , Tr 44 , Tr 46 , Tr 48 , Tr 49 and Tr 50 , and a single capacitor C 1 .
- the first input terminal 8 applied with the first power voltage V 1 is connected to sources of the transistors Tr 41 , Tr 43 , Tr 45 , and Tr 47 and the resistance R 1 .
- a drain of the transistor Tr 41 is connected through the transistor Tr 42 to a ground.
- a drain of the transistor Tr 43 is connected to a drain of the transistor Tr 44 .
- a drain of the transistor Tr 45 is connected to a drain of the transistor Tr 46 .
- a source of the transistor Tr 44 is connected to a source of the transistor Tr 46 .
- the sources of the transistors Tr 44 and Tr 46 are connected through a series connection of the transistors Tr 48 and Tr 49 to the ground.
- a drain of the transistor Tr 47 is connected through the transistor Tr 50 to the ground.
- the resistance R 1 is connected through the resistance R 2 to an output node “F”.
- a gate of the transistor Tr 44 is connected to an intermediate point between the resistances R 1 and R 2 .
- the transistor Tr 51 is connected between the output node “F” and the ground.
- a gate of the transistor Tr 51 is connected to a drain of the transistor Tr 50 .
- the drain of the transistor Tr 50 is connected through the capacitor C 1 to the gates of the transistors Tr 45 and Tr 47 and also to the drains of the transistors Tr 45 and Tr 46 .
- the drains of the transistors Tr 45 and Tr 46 are also connected to the gates of the transistors Tr 45 and Tr 47 .
- a gate of the transistor Tr 50 is connected to a gate and a drain of the transistor Tr 42 .
- a gate of the transistor Tr 46 is connected to the output node “E” of the band gap reference circuit 21 .
- a gate of the transistor Tr 48 is connected to the gates of the transistors Tr 3 , Tr 23 and Tr 31 in the band gap reference circuit 21 .
- a gate of the transistor Tr 49 is connected to the gates of the transistors Tr 4 , Tr 24 and Tr 32 in the band gap reference circuit 21 .
- a voltage given by V 1 ⁇ ((V 1 ⁇ V 2 )/4) appears on the output node “E” of the band gap reference circuit 21 .
- the voltage V 1 ⁇ ((V 1 ⁇ V 2 )/4) is supplied to the differential amplifier circuit 22 .
- a ratio in resistance values of the resistance R 1 to the resistance R 2 is 1:3.
- a voltage given by V 1 ⁇ V 2 appears on the output node “P” of the differential amplifier circuit 22 .
- the reference voltage generator circuit 2 generates the voltage V 1 ⁇ V 2 based on the first voltage level V 1 .
- the reference voltage generator circuit 2 has an extremely high accuracy in voltage level of the output voltage, and an extremely small temperature dependency of the output voltage.
- the level converter circuit 3 comprises two buffer circuits 31 and 35 , two resistances 32 and 33 and a single n-channel MOS transistor 34 .
- a +-power terminal of the buffer circuit 31 is connected to the second power input terminal 7 applied with the second power voltage V 2 .
- An ⁇ -power terminal of the buffer circuit 31 is connected to the ground.
- a series connection of the resistances 32 and 33 and the transistor 34 is interposed between the first power input terminal 8 applied with the first power voltage V 1 and the ground.
- a gate of the transistor 34 is connected to an output of the buffer circuit 31 .
- An intermediate point between the resistances 32 and 33 is connected to an input of the buffer circuit 35 .
- a +-power terminal of the buffer circuit 35 is connected to the first power input terminal 8 applied with the first power voltage V 1 .
- An ⁇ -power terminal of the buffer circuit 35 is connected to the output terminal 20 of the above reference voltage generator circuit 22 , so that the ⁇ -power terminal of the buffer circuit 35 is applied with the voltage given by V 1 ⁇ V 2 .
- An input of the buffer circuit 31 is connected to the output of the control circuit 5 for receiving an input of the control signal “B” from the control circuit 5 shown in FIG. 2.
- the level converter circuit 3 converts the control signal “B” in voltage level to the level-converted control signal “C” with reference to the voltage V 1 ⁇ V 2 . Namely, the level converter circuit 3 adjusts the voltage power differences between the first and second power voltages. As a modification, the level converter circuit 3 may be free of the buffer circuit 31 , wherein the control voltage with the 0V-reference from the control circuit S is supplied to the gate of the transistor 34 .
- the control circuit 5 may comprise a combination of a counter and a comparator.
- FIG. 5 is a timing chart of operations of the power controller of FIG. 2, wherein waveforms of nodes “A”, “B”, “D” and “E” are illustrated. “E” represents the operations of the external load 6 .
- the control circuit 5 receives the input signal with the 0V-reference at a time t 1 , and then generates the control signal at a time t 2 , so that the control signal is inputted into the level converter circuit 3 .
- the level converter circuit 3 converts the control signal with the 0V-reference into the level-converted control signal with reference to the reference voltage V 1 ⁇ V 2 , and outputs the level-converted control signal therefrom.
- the level-converted control signal is inputted into the output circuit 4 .
- the output signal from the output circuit 4 varies in level depending on the level-converted control signal.
- the output signal from the output circuit 4 is supplied to the external load 6 , whereby the external load 6 shows the ON-OFF switching operations.
- the output circuit 4 comprises the p-channel MOS transistors having the gate threshold voltage of not higher than the second power voltage V 2 . If the level-converted control signal has the first power voltage level V 1 , a voltage difference between gate and source of the transistors of the output circuit 4 becomes 0V, whereby the transistors turn OFF. At this time, the output signal from the output circuit 4 is 0V, whereby the external load 6 is placed in OFF-state. If the level-converted control signal has the voltage given by V 1 ⁇ V 2 , the voltage difference between gate and source of the transistors of the output circuit 4 becomes the second power voltage V 2 , whereby the transistors turn ON. At this time, the output signal frown the output circuit 4 is the first power voltage level V 1 , whereby the external load 6 is placed in ON-state.
- the transistors are the MOS transistors. Bipolar transistors or other elements may optionally be used.
- the reference voltage generator circuit 2 comprises the band gap reference circuit 21 and the differential amplifier circuit 22 .
- the reference voltage generator circuit 2 may optionally utilize Zener diodes for further simplification of the circuit configuration.
- the level converter circuit 3 has the buffer circuit 35 .
- the level converter circuit 3 may optionally use a waveform shaping circuit operable with a voltage difference between the first power voltage V 1 and the reference voltage (V 1 ⁇ V 2 ) from the reference voltage generator circuit 2 in place of the buffer circuit 35 .
- the gate source withstand voltages of all of the transistors in the power controller are suppressed at about the second low power voltage level V 2 . Any additional process for forming an additional gate oxide film which increases the withstand voltage up to the first power voltage V 1 is unnecessary. For those reasons, the above power controller provides the following advantages. If the output circuit operable at the high voltage V 1 and the large scale logic circuit operable at the low voltage V 2 are integrated together with each other over a single semiconductor substrate, then the necessary manufacturing processes are less than the conventional power controller, whereby the cost reduction and the size and weight reductions are obtained.
- the level converter circuit 3 allows that an additional circuit including the transistors of the gate-source withstand voltage of about the second power voltage level V 2 is further provided between the level converter circuit 3 and the output circuit 4 for reducing a noise.
- FIG. 6 is a block diagram illustrative of a novel power controller in a second embodiment in accordance with the present invention.
- a power controller 50 includes a control circuit 5 , a reference voltage generator circuit 2 , a first level converter circuit 3 , an output circuit 4 , a second level converter circuit 52 , and a failure diagnosis circuit 51 which are integrated on a single semiconductor substrate which is not illustrated.
- the control circuit 5 , the reference voltage generator circuit 2 , the first level converter circuit 3 , and the output circuit 4 are the same as of the first embodiment.
- the second level converter circuit 52 , and the failure diagnosis circuit 51 are additionally provided.
- the failure diagnosis circuit 51 is provided in parallel to the output circuit 4 .
- the second level converter circuit 52 is provided between the failure diagnosis circuit 51 and the control circuit 5 .
- the failure diagnosis circuit 51 monitors the potential at the node “D” for detecting any failure of the output circuit 5 or a short circuit formation of the external load 6 and generates a detection signal.
- the second level converter circuit 52 converts a detection signal with the V 1 ⁇ V 2 reference from the failure diagnosis circuit 51 at a node “H” into a level-converted failure-detected signal with a 0V-reference and output the level-converted failure-detected signal. This level-converted failure-detected signal is fed back to the control circuit 5 .
- the control circuit 5 receives the level-converted failure-detected signal from the second level converter circuit 52 for placing the output circuit in OFF-state.
- FIG. 7 is a circuit diagram illustrative of a circuit configuration of the failure diagnosis circuit of the power controller of FIG. 6.
- FIG. 8 is a circuit diagram illustrative of a circuit configuration of the second level converter circuit of the power controller of FIG. 6.
- the failure diagnosis circuit 51 comprises a comparator circuit 62 , two resistances 63 and 64 , and a p-channel MOS transistor 61 for providing a lower limit of V 1 ⁇ V 2 of the voltage level of the input signal at a node “G” into the comparator circuit 62 .
- a +-power terminal of the comparator circuit 62 is connected to the first power voltage input terminal 8 applied with the first power voltage V 1 .
- An ⁇ -power terminal of the comparator circuit 62 is connected to the output terminal 20 of the reference voltage generator circuit 2 for receiving the virtual reference voltage (V 1 ⁇ V 2 ).
- Tic first power voltage terminal 8 is connected through a series connection of the resistances 63 and 64 to the output terminal 20 of the reference voltage generator circuit 2 .
- An intermediate point between the resistances 63 and 64 is connected to a +-input terminal of the comparator circuit 62 .
- An ⁇ -input terminal of the comparator circuit 62 is connected to a drain of the transistor 61 .
- a source of the transistor 61 is connected to the external load 6 .
- a gate of the transistor 61 is connected to the output terminal 20 of the reference voltage generator circuit 2 .
- An output of the comparator circuit 62 is connected to the second level converter circuit 52 .
- the output circuit 4 In the normal operation mode, the output circuit 4 is placed in ON-state. A potential of the node “D” is the first power voltage level V 1 , whereby the transistor 61 turns ON. A voltage given by V 1 ⁇ V 2 appears on the output node “H”. If the short circuit formation of the external load 6 or the failure of the output circuit 4 appears, then the potential of the node “G” becomes V 1 ⁇ V 2 , whereby the transistor 61 turns OFF. A voltage V 1 appears on the output node “H”, whereby the short circuit formation of the external load 6 or the failure of the output circuit 4 can be detected.
- the output circuit 4 If in the normal operation mode, the output circuit 4 is placed in OFF-state, the operation is different from the above.
- the potential of the node “G” becomes V 1 ⁇ V 2 , whereby the transistor 61 turns OFF.
- a voltage V 1 appears on the output node “H”.
- a potential of the node “D” is 0V, whereby the transistor 61 turns ON.
- a voltage given by V 1 ⁇ V 2 appears on the output node “H”, whereby the short circuit formation of the external load 6 or the failure of the output circuit 4 can be detected.
- the second level converter circuit 52 comprises two buffer circuits 71 and 75 , two resistances 73 and 74 and a single p-channel MOS transistor 72 .
- a +-power terminal of the buffer circuit 75 is connected to the second power input terminal 7 applied with the second power voltage V 2 .
- An ⁇ -power terminal of the buffer circuit 75 is connected to the ground.
- a series connection of the resistances 73 and 74 and the transistor 72 is interposed between the first power input terminal 8 applied with the first power voltage V 1 and the ground.
- a gate of the transistor 34 is connected to an output of the buffer circuit 71 .
- An intermediate point between the resistances 73 and 74 is connected to an input of the buffer circuit 75 .
- a +-power terminal of the buffer circuit 71 is connected to the first power input terminal 8 applied with the first power voltage V 1 .
- An ⁇ -power terminal of the buffer circuit 71 is connected to the output terminal 20 of the above reference voltage generator circuit 22 , so that the ⁇ -power terminal of the buffer circuit 71 is applied with the voltage given by V 1 ⁇ V 2 .
- An input of the buffer circuit 71 is connected to the output of the failure diagnosis circuit 51 .
- An output of the buffer circuit 75 is connected to the control circuit 5 .
- the second level-converter circuit 52 converts the detected signal with the V 1 ⁇ V 2 -reference from the failure diagnosis circuit 51 into the level-converted detected signal with the 0V-reference.
- the second level-converter circuit 52 adjusts the voltage differences between the first power voltage circuit and the second power voltage circuit. As a modification, it is possible that the buffer circuit 71 is not provided, and the detected signal from the failure diagnosis circuit 51 is directly supplied to the gate of the transistor 72 .
- the failure diagnosis circuit 51 is provided as an additional circuit. It is of course possible to provide another additional circuit with a high voltage level accuracy. It is also possible to further provide an additional differential amplifier circuit to generate a reference voltage for a voltage level which lies between the first power voltage V 1 and the reference voltage (V 1 ⁇ V 2 ), so that the generated reference voltage, the first power voltage V 1 and the reference voltage (V 1 ⁇ V 2 ) are used for the detection operation.
- the power controller 52 provides the following advantages. Two circuits operable with different power voltages are integrated over a single wafer, wherein a detector or a controller which has a high voltage level accuracy, is provided in the high power voltage side, without rendering the circuit configuration complicated.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Control Of Voltage And Current In General (AREA)
- Logic Circuits (AREA)
- Control Of Eletrric Generators (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a power controller and a power control method, and more particularly to a power controller and a power control method, which are suitable for an integrated battery power system for vehicles.
- 2. Description of the Related Art
- A power controller is used for solenoid driving in the battery power system for vehicles. The power controller is operated with a power supply at 12V from the battery on the vehicles. The power controller comprises MOS transistors having a high drain source withstand voltage and a high gate source withstand voltage for a high voltage of 12V.
- FIG. 1 is a block diagram illustrative of a conventional power controller operable with 12V. The
conventional power controller 80 has acontrol circuit 85, anoutput circuit 84 and anexternal load 86. Thecontrol circuit 85 generates a control signal upon receiving an input signal. The control signal is supplied to theoutput circuit 84. Theoutput circuit 84 switches ON and OFF in accordance with the control signal for driving theexternal load 86. A maximum variation width in voltage level of the control signal is 12V. For this reason, theconventional power controller 80 comprises the transistors with the high drain source withstand voltage of 12V and the high gate source withstand voltage of 12V. - The power controller may sometime be integrated with a logic circuit operable with 5V over a single wafer for the purpose of cost reduction and size and weight reductions. In this case, the manufacturing process for the logic circuit is the base process, and the power controller operable with 12V is formed by additional processes. These additional processes make it difficult to reduce the manufacturing cost.
- Japanese laid-open patent publications Nos. 10-65516 and 11-327500 disclose the use of a level converter circuit for ON-OFF control of the switching transistors provided in the high voltage power side, wherein additional circuit elements are provided, for example, a highly accurate voltage detector and a controller in the high voltage power side. These additional circuit elements make it difficult to increase the density of integration. These additional circuit elements may be hard to co-operate with the control circuit in the low voltage power side.
- In the above circumstances, the development of a novel power controller and a power control method free from the above problems is desirable.
- Accordingly, it is an object of the present invention to provide a novel power controller free from the above problems.
- It is a further object of the present invention to provide a novel power controller suitable to be integrated with another circuit operable with a different power voltage from the power controller over a single wafer for a possible manufacturing cost reduction and possible size and weight reductions.
- It is a still further object of the present invention to provide a novel power controller suitable to be integrated with another circuit operable with a different power voltage from the power controller over a single wafer for allowing additional circuit elements such as highly accurate voltage detector and controller in a high voltage power side without for realizing multi-functions, however, making the circuit configuration complicated.
- It is yet a further object of the present invention to provide a novel power control method free from the above problems.
- It is a further object of the present invention to provide a novel power control method suitable to be integrated with another circuit operable with a different power voltage from the power controller over a single wafer for a possible manufacturing cost reduction and possible size and weight reductions.
- It is a still further object of the present invention to provide a novel power control method suitable to be integrated with another circuit operable with a different power voltage from the power controller over a single wafer for allowing additional circuit elements such as highly accurate voltage detector and controller in a high voltage power side without for realizing multi-functions, however, making the circuit configuration complicated.
- The present invention provides a power controller operable with at least a first power voltage and a second power voltage lower than the first power voltage. The power controller comprises: a first control signal generator operable with the second power voltage for generating a first control signal; a first reference voltage generator operable with the first power voltage for generating a first reference voltage which corresponds to a difference between the first and second power voltages a first level converter being electrically coupled with the first control signal generator for receiving the first control signal, the first level converter being electrically coupled with the first reference voltage generator for receiving the first reference voltage, the first level converter converting the first control signal into a first level-converted control signal with a voltage level range between the first power voltage and the difference between the first and second power voltages; and a first driver electrically coupled with the first level converter for receiving the first level-converted control signal, and the first driver driving an external load in accordance with the first level-converted control signal.
- The above and other objects, features and advantages of the present invention will be apparent from the following descriptions.
- Preferred embodiments according to the present invention will be described in detail with reference to the accompanying drawings.
- FIG. 1 is a block diagram illustrative of a conventional power controller operable with 12V.
- FIG. 2 is a block diagram illustrative of a novel power controller in a first embodiment in accordance with the present invention.
- FIG. 3 is a circuit diagram illustrative of a circuit configuration of the reference voltage generator circuit of the power controller of FIG. 2.
- FIG. 4 is a circuit diagram illustrative of a circuit configuration of the level converter circuit of the power controller of FIG. 2.
- FIG. 5 is a timing chart of operations of the power controller of FIG. 2.
- FIG. 6 is a block diagram illustrative of a novel power controller in a second embodiment in accordance with the present invention.
- FIG. 7 is a circuit diagram illustrative of a circuit configuration of the failure diagnosis circuit of the power controller of FIG. 6.
- FIG. 8 is a circuit diagram illustrative of a circuit configuration of the second level converter circuit of the power controller of FIG. 6.
- A first aspect of the present invention is a power controller operable with at least a first power voltage and a second power voltage lower than the first power voltage. The power controller comprises: a first control signal generator operable with the second power voltage for generating a first control signal; a first reference voltage generator operable with the first power voltage for generating a first reference voltage which corresponds to a difference between the first and second power voltages; a first level converter being electrically coupled with the first control signal generator for receiving the first-control signal, the first level converter being electrically coupled with the first reference voltage generator for receiving the first reference voltage, the first level converter converting the first control signal into a first level-converted control signal with a voltage level range between the first power voltage and the difference between the first and second power voltages; and a first driver electrically coupled with the first level converter for receiving the first level-converted control signal, and the first driver driving an external load in accordance with the first level-converted control signal.
- It is preferable that the first reference voltage generator includes a band gap reference circuit.
- It is preferable to further comprise a detector electrically coupled with the first reference voltage generator for receiving the first reference voltage, and the detector being biased between the first power voltage and the first reference voltage for performing a detecting operation.
- It is further preferable that the detector is electrically coupled with the first driver and the external load for detecting states of the first driver and the external load.
- It is preferable to further comprise a second level converter being electrically coupled with the detector for receiving a detected signal, and the second level converter converts a level-converted detected signal with a voltage level range between a ground level and the second power voltage level.
- It is further more preferable that the second level converter being electrically coupled with the first control signal generator for supplying the level-converted detected signal to the first control signal generator.
- It is preferable to further comprise a waveform shaping circuit electrically coupled between the first level converter and the first driver for shaping the level converted control signal and supplying a waveform-shaped control signal to the first driver. It is further preferable that the waveform shaping circuit is operated with a bias between the first power voltage and the first reference voltage.
- A first embodiment according to the present invention will be described in detail with reference to the drawings. FIG. 2 is a block diagram illustrative of a novel power controller in a first embodiment in accordance with the present invention. A
power controller 1 includes acontrol circuit 5, a referencevoltage generator circuit 2, alevel converter circuit 3, and anoutput circuit 4, which are integrated on a single semiconductor substrate which is not illustrated. A first power voltage V1 is supplied via a firstpower input terminal 8 to the referencevoltage generator circuit 2, thelevel converter circuit 3, and theoutput circuit 4. A second power voltage V2 is supplied via a secondpower input terminal 7 to thecontrol circuit 5. Thepower controller 1 is operable with different two power voltages V1 and V2 with reference to reference voltage level which is the ground level, wherein an absolute value of the fist power voltage is larger than another absolute value of the second power voltage. - The
control circuit 5 is operable with the second power voltage V2 to generate a control signal “B” upon receipt of an input signal “A”. The control signal “B” is supplied to thelevel converter circuit 3. The referencevoltage generator circuit 2 generates a virtual reference voltage V1−V2 based on the first power voltage, wherein the virtual reference voltage V1−V2 corresponds to a difference in absolute value between the first and second power voltages. The virtual reference voltage V1−V2 is then supplied to thelevel converter circuit 3, so that the virtual reference voltage V1−V2 serves as a virtual ground voltage for thelevel converter circuit 3. Thelevel converter circuit 3 receives the control signal “B” from thecontrol circuit 5, so that thelevel converter circuit 3 converts the control signal “B” in voltage level to a level-converted control signal “C” with reference to the virtual reference voltage V1−V2. The level-converted control signal “C” is supplied to theoutput circuit 4, so that transistors of theoutput circuit 4 show ON-OFF operations based on the level-converted control signal “C” for generating a control signal “D” for driving aninternal load 6. P-channel MOS transistors with gate threshold voltages of not more than the second power voltage 2V may be used for theoutput circuit 4. The power controller comprises transistors having a withstanding voltage which is higher than the second power voltage by a power voltage variation range. - The followings are examples of the circuit configurations of the reference
voltage generator circuit 2 and thelevel converter circuit 3, each of which comprises the transistors having the gate-source withstand voltages higher than the second power voltage by a power voltage variation range. FIG. 3 is a circuit diagram illustrative of a circuit configuration of the reference voltage generator circuit of the power controller of FIG. 2. FIG. 4 is a circuit diagram illustrative of a circuit configuration of the level converter circuit of the power controller of FIG. 2. - With reference to FIG. 3, the reference
voltage generator circuit 2 comprises a bandgap reference circuit 21 and andifferential amplifier circuit 22. The handgap reference circuit 21 comprises three diodes D1, D2, and D3, two resistances R3 and R4, four p-channel MOS transistors Tr1, Tr2, Tr21, and Tr22, six n-channel MOS transistors Tr3, Tr4, Tr23 Tr24, Tr31, and Tr32. Anodes of the diodes D1, D2, and D3 are connected to thefirst input terminal 8 applied with the first power voltage V1. A cathode of the diode D1 is connected in series through the resistance R3 and a series connection of the transistors Tr1, Tr2, Tr3 and Tr4 to a ground. A cathode of the diode D2 is connected in series through another series connection of the transistors Tr21, Tr22, Tr23 and Tr24 to the ground. A cathode of the diode D3 is connected in series through the resistance R4 and a series connection of the transistors Tr31 and Tr32 to the ground. - Gates of the transistors Tr1 and Tr21 are commonly connected to a drain of the transistor Tr21. Gates, of the transistors Tr2 and Tr22 are commonly connected to a drain of the transistor Tr22. Gates of the transistors Tr3, Tr23 and Tr31 are commonly connected to a drain of the transistor Tr3. Gates of the transistors Tr4, Tr24 and Tr32 are commonly connected to a drain of the transistor Tr4. An output node “E” of the band
gap reference circuit 21 is positioned between the resistance R4 and the transistor Tr31. - The
differential amplifier circuit 22 comprises two resistances R1 and R2, five p-channel MOS transistors Tr41, Tr43, Tr45, Tr47 and Tr51, six n-channel MOS transistors Tr42, Tr44, Tr46, Tr48, Tr49 and Tr50, and a single capacitor C1. - The
first input terminal 8 applied with the first power voltage V1 is connected to sources of the transistors Tr41, Tr43, Tr45, and Tr47 and the resistance R1. A drain of the transistor Tr41 is connected through the transistor Tr42 to a ground. A drain of the transistor Tr43 is connected to a drain of the transistor Tr44. A drain of the transistor Tr45 is connected to a drain of the transistor Tr46. A source of the transistor Tr44 is connected to a source of the transistor Tr46. The sources of the transistors Tr44 and Tr46 are connected through a series connection of the transistors Tr48 and Tr49 to the ground. A drain of the transistor Tr47 is connected through the transistor Tr50 to the ground. The resistance R1 is connected through the resistance R2 to an output node “F”. A gate of the transistor Tr44 is connected to an intermediate point between the resistances R1 and R2. The transistor Tr51 is connected between the output node “F” and the ground. A gate of the transistor Tr51 is connected to a drain of the transistor Tr50. The drain of the transistor Tr50 is connected through the capacitor C1 to the gates of the transistors Tr45 and Tr47 and also to the drains of the transistors Tr45 and Tr46. The drains of the transistors Tr45 and Tr46 are also connected to the gates of the transistors Tr45 and Tr47. A gate of the transistor Tr50 is connected to a gate and a drain of the transistor Tr42. A gate of the transistor Tr46 is connected to the output node “E” of the bandgap reference circuit 21. A gate of the transistor Tr48 is connected to the gates of the transistors Tr3, Tr23 and Tr31 in the bandgap reference circuit 21. A gate of the transistor Tr49 is connected to the gates of the transistors Tr4, Tr24 and Tr32 in the bandgap reference circuit 21. - A voltage given by V1−((V1−V2)/4) appears on the output node “E” of the band
gap reference circuit 21. The voltage V1−((V1−V2)/4) is supplied to thedifferential amplifier circuit 22. A ratio in resistance values of the resistance R1 to the resistance R2 is 1:3. A voltage given by V1−V2 appears on the output node “P” of thedifferential amplifier circuit 22. The referencevoltage generator circuit 2 generates the voltage V1−V2 based on the first voltage level V1. The referencevoltage generator circuit 2 has an extremely high accuracy in voltage level of the output voltage, and an extremely small temperature dependency of the output voltage. - With reference to FIG. 4, the
level converter circuit 3 comprises twobuffer circuits resistances channel MOS transistor 34. A +-power terminal of thebuffer circuit 31 is connected to the secondpower input terminal 7 applied with the second power voltage V2. An −-power terminal of thebuffer circuit 31 is connected to the ground. A series connection of theresistances transistor 34 is interposed between the firstpower input terminal 8 applied with the first power voltage V1 and the ground. A gate of thetransistor 34 is connected to an output of thebuffer circuit 31. An intermediate point between theresistances buffer circuit 35. A +-power terminal of thebuffer circuit 35 is connected to the firstpower input terminal 8 applied with the first power voltage V1. An −-power terminal of thebuffer circuit 35 is connected to theoutput terminal 20 of the above referencevoltage generator circuit 22, so that the −-power terminal of thebuffer circuit 35 is applied with the voltage given by V1−V2. An input of thebuffer circuit 31 is connected to the output of thecontrol circuit 5 for receiving an input of the control signal “B” from thecontrol circuit 5 shown in FIG. 2. - The
level converter circuit 3 converts the control signal “B” in voltage level to the level-converted control signal “C” with reference to the voltage V1−V2. Namely, thelevel converter circuit 3 adjusts the voltage power differences between the first and second power voltages. As a modification, thelevel converter circuit 3 may be free of thebuffer circuit 31, wherein the control voltage with the 0V-reference from the control circuit S is supplied to the gate of thetransistor 34. - The
control circuit 5 may comprise a combination of a counter and a comparator. - Operations of the above described power controller will be described. FIG. 5 is a timing chart of operations of the power controller of FIG. 2, wherein waveforms of nodes “A”, “B”, “D” and “E” are illustrated. “E” represents the operations of the
external load 6. - The
control circuit 5 receives the input signal with the 0V-reference at a time t1, and then generates the control signal at a time t2, so that the control signal is inputted into thelevel converter circuit 3. Thelevel converter circuit 3 converts the control signal with the 0V-reference into the level-converted control signal with reference to the reference voltage V1−V2, and outputs the level-converted control signal therefrom. The level-converted control signal is inputted into theoutput circuit 4. The output signal from theoutput circuit 4 varies in level depending on the level-converted control signal. The output signal from theoutput circuit 4 is supplied to theexternal load 6, whereby theexternal load 6 shows the ON-OFF switching operations. - The
output circuit 4 comprises the p-channel MOS transistors having the gate threshold voltage of not higher than the second power voltage V2. If the level-converted control signal has the first power voltage level V1, a voltage difference between gate and source of the transistors of theoutput circuit 4 becomes 0V, whereby the transistors turn OFF. At this time, the output signal from theoutput circuit 4 is 0V, whereby theexternal load 6 is placed in OFF-state. If the level-converted control signal has the voltage given by V1−V2, the voltage difference between gate and source of the transistors of theoutput circuit 4 becomes the second power voltage V2, whereby the transistors turn ON. At this time, the output signal frown theoutput circuit 4 is the first power voltage level V1, whereby theexternal load 6 is placed in ON-state. - In the above embodiment, the transistors are the MOS transistors. Bipolar transistors or other elements may optionally be used. In the above embodiment, the reference
voltage generator circuit 2 comprises the bandgap reference circuit 21 and thedifferential amplifier circuit 22. The referencevoltage generator circuit 2 may optionally utilize Zener diodes for further simplification of the circuit configuration. In the above embodiment, thelevel converter circuit 3 has thebuffer circuit 35. Thelevel converter circuit 3 may optionally use a waveform shaping circuit operable with a voltage difference between the first power voltage V1 and the reference voltage (V1−V2) from the referencevoltage generator circuit 2 in place of thebuffer circuit 35. - The gate source withstand voltages of all of the transistors in the power controller are suppressed at about the second low power voltage level V2. Any additional process for forming an additional gate oxide film which increases the withstand voltage up to the first power voltage V1 is unnecessary. For those reasons, the above power controller provides the following advantages. If the output circuit operable at the high voltage V1 and the large scale logic circuit operable at the low voltage V2 are integrated together with each other over a single semiconductor substrate, then the necessary manufacturing processes are less than the conventional power controller, whereby the cost reduction and the size and weight reductions are obtained.
- Further, the
level converter circuit 3 allows that an additional circuit including the transistors of the gate-source withstand voltage of about the second power voltage level V2 is further provided between thelevel converter circuit 3 and theoutput circuit 4 for reducing a noise. - A second embodiment according to the present invention will be described in detail with reference to the drawings. FIG. 6 is a block diagram illustrative of a novel power controller in a second embodiment in accordance with the present invention. A
power controller 50 includes acontrol circuit 5, a referencevoltage generator circuit 2, a firstlevel converter circuit 3, anoutput circuit 4, a secondlevel converter circuit 52, and afailure diagnosis circuit 51 which are integrated on a single semiconductor substrate which is not illustrated. - The
control circuit 5, the referencevoltage generator circuit 2, the firstlevel converter circuit 3, and theoutput circuit 4 are the same as of the first embodiment. In thispower controller 50, the secondlevel converter circuit 52, and thefailure diagnosis circuit 51 are additionally provided. Thefailure diagnosis circuit 51 is provided in parallel to theoutput circuit 4. The secondlevel converter circuit 52 is provided between thefailure diagnosis circuit 51 and thecontrol circuit 5. - The
failure diagnosis circuit 51 monitors the potential at the node “D” for detecting any failure of theoutput circuit 5 or a short circuit formation of theexternal load 6 and generates a detection signal. The secondlevel converter circuit 52 converts a detection signal with the V1−V2 reference from thefailure diagnosis circuit 51 at a node “H” into a level-converted failure-detected signal with a 0V-reference and output the level-converted failure-detected signal. This level-converted failure-detected signal is fed back to thecontrol circuit 5. Thecontrol circuit 5 receives the level-converted failure-detected signal from the secondlevel converter circuit 52 for placing the output circuit in OFF-state. - The followings are examples of the circuit configurations of the
failure diagnosis circuit 51 and the secondlevel converter circuit 52, each of which comprises the transistors having the gate-source withstand voltages higher than the second power voltage V2 by a power voltage variation range. FIG. 7 is a circuit diagram illustrative of a circuit configuration of the failure diagnosis circuit of the power controller of FIG. 6. FIG. 8 is a circuit diagram illustrative of a circuit configuration of the second level converter circuit of the power controller of FIG. 6. - With reference to FIG. 7, the
failure diagnosis circuit 51 comprises acomparator circuit 62, tworesistances 63 and 64, and a p-channel MOS transistor 61 for providing a lower limit of V1−V2 of the voltage level of the input signal at a node “G” into thecomparator circuit 62. A +-power terminal of thecomparator circuit 62 is connected to the first powervoltage input terminal 8 applied with the first power voltage V1. An −-power terminal of thecomparator circuit 62 is connected to theoutput terminal 20 of the referencevoltage generator circuit 2 for receiving the virtual reference voltage (V1−V2). Tic firstpower voltage terminal 8 is connected through a series connection of theresistances 63 and 64 to theoutput terminal 20 of the referencevoltage generator circuit 2. An intermediate point between theresistances 63 and 64 is connected to a +-input terminal of thecomparator circuit 62. An −-input terminal of thecomparator circuit 62 is connected to a drain of thetransistor 61. A source of thetransistor 61 is connected to theexternal load 6. A gate of thetransistor 61 is connected to theoutput terminal 20 of the referencevoltage generator circuit 2. An output of thecomparator circuit 62 is connected to the secondlevel converter circuit 52. - In the normal operation mode, the
output circuit 4 is placed in ON-state. A potential of the node “D” is the first power voltage level V1, whereby thetransistor 61 turns ON. A voltage given by V1−V2 appears on the output node “H”. If the short circuit formation of theexternal load 6 or the failure of theoutput circuit 4 appears, then the potential of the node “G” becomes V1−V2, whereby thetransistor 61 turns OFF. A voltage V1 appears on the output node “H”, whereby the short circuit formation of theexternal load 6 or the failure of theoutput circuit 4 can be detected. - If in the normal operation mode, the
output circuit 4 is placed in OFF-state, the operation is different from the above. The potential of the node “G” becomes V1−V2, whereby thetransistor 61 turns OFF. A voltage V1 appears on the output node “H”. If the short circuit formation of theexternal load 6 or the failure of theoutput circuit 4 appears, then a potential of the node “D” is 0V, whereby thetransistor 61 turns ON. A voltage given by V1−V2 appears on the output node “H”, whereby the short circuit formation of theexternal load 6 or the failure of theoutput circuit 4 can be detected. - With reference to FIG. 8, the second
level converter circuit 52 comprises twobuffer circuits resistances 73 and 74 and a single p-channel MOS transistor 72. A +-power terminal of thebuffer circuit 75 is connected to the secondpower input terminal 7 applied with the second power voltage V2. An −-power terminal of thebuffer circuit 75 is connected to the ground. A series connection of theresistances 73 and 74 and thetransistor 72 is interposed between the firstpower input terminal 8 applied with the first power voltage V1 and the ground. A gate of thetransistor 34 is connected to an output of thebuffer circuit 71. An intermediate point between theresistances 73 and 74 is connected to an input of thebuffer circuit 75. A +-power terminal of thebuffer circuit 71 is connected to the firstpower input terminal 8 applied with the first power voltage V1. An −-power terminal of thebuffer circuit 71 is connected to theoutput terminal 20 of the above referencevoltage generator circuit 22, so that the −-power terminal of thebuffer circuit 71 is applied with the voltage given by V1−V2. An input of thebuffer circuit 71 is connected to the output of thefailure diagnosis circuit 51. An output of thebuffer circuit 75 is connected to thecontrol circuit 5. - The second level-
converter circuit 52 converts the detected signal with the V1−V2-reference from thefailure diagnosis circuit 51 into the level-converted detected signal with the 0V-reference. The second level-converter circuit 52 adjusts the voltage differences between the first power voltage circuit and the second power voltage circuit. As a modification, it is possible that thebuffer circuit 71 is not provided, and the detected signal from thefailure diagnosis circuit 51 is directly supplied to the gate of thetransistor 72. - In the above second embodiment, the
failure diagnosis circuit 51 is provided as an additional circuit. It is of course possible to provide another additional circuit with a high voltage level accuracy. It is also possible to further provide an additional differential amplifier circuit to generate a reference voltage for a voltage level which lies between the first power voltage V1 and the reference voltage (V1−V2), so that the generated reference voltage, the first power voltage V1 and the reference voltage (V1−V2) are used for the detection operation. - The
power controller 52 provides the following advantages. Two circuits operable with different power voltages are integrated over a single wafer, wherein a detector or a controller which has a high voltage level accuracy, is provided in the high power voltage side, without rendering the circuit configuration complicated. - Although the invention has been described above in connection with several preferred embodiments therefor, it will be appreciated that those embodiments have been provided solely for illustrating the invention, and not in a limiting sense. Numerous modifications and substitutions of equivalent materials and techniques will be readily apparent to those skilled in the art after reading the present application, and all such modifications and substitutions are expressly understood to fall within the true scope and spirit of the appended claims.
Claims (8)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000-258479 | 2000-08-29 | ||
JP2000258479A JP4504536B2 (en) | 2000-08-29 | 2000-08-29 | Output control device and output control method |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020024389A1 true US20020024389A1 (en) | 2002-02-28 |
US6420936B1 US6420936B1 (en) | 2002-07-16 |
Family
ID=18746785
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/940,656 Expired - Fee Related US6420936B1 (en) | 2000-08-29 | 2001-08-29 | Power controller and power controlling method |
Country Status (3)
Country | Link |
---|---|
US (1) | US6420936B1 (en) |
EP (1) | EP1187294A3 (en) |
JP (1) | JP4504536B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7489198B1 (en) * | 2007-04-26 | 2009-02-10 | Lockheed Martin Corporation | Linear regulating switch |
US10345835B2 (en) * | 2016-08-18 | 2019-07-09 | Huawei Technologies Co., Ltd. | Voltage generation apparatus and semiconductor chip |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3624831B2 (en) * | 2000-12-28 | 2005-03-02 | 株式会社デンソー | Vehicle power supply device and engine drive regulation support device |
US6919811B1 (en) * | 2003-05-30 | 2005-07-19 | National Semiconductor Corporation | Charger detection and enable circuit |
DE102004018398A1 (en) * | 2004-04-16 | 2005-11-03 | Man Nutzfahrzeuge Ag | Method and device for supplying a sensor with a regulated sensor supply voltage |
EP1632268A1 (en) * | 2004-09-03 | 2006-03-08 | Mallinckrodt Inc. | Container for radioactive material |
US7245038B2 (en) * | 2005-10-07 | 2007-07-17 | Gm Global Technology Operations, Inc. | Extending fuel economy operating range in gasoline direct injection (GDI) engines |
JP5308721B2 (en) * | 2008-06-06 | 2013-10-09 | セミコンダクター・コンポーネンツ・インダストリーズ・リミテッド・ライアビリティ・カンパニー | Level shift circuit |
JP2010009423A (en) * | 2008-06-27 | 2010-01-14 | Nec Electronics Corp | Reference voltage generating circuit |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4435846A (en) * | 1982-04-08 | 1984-03-06 | Gte Automatic Electric Incorporated | Automatic gain control of a single gate GaAs FET amplifier |
CA2172890C (en) | 1995-06-06 | 2005-02-22 | Harold R. Schnetzka | Switch driver circuit |
JPH1065516A (en) * | 1996-08-22 | 1998-03-06 | Hitachi Ltd | Driver ic and electronic device using the same |
JPH10163842A (en) * | 1996-11-25 | 1998-06-19 | Fujitsu Ltd | Semiconductor integrated circuit |
JP2993462B2 (en) * | 1997-04-18 | 1999-12-20 | 日本電気株式会社 | Output buffer circuit |
US5903142A (en) * | 1997-06-27 | 1999-05-11 | Cypress Semiconductor Corp. | Low distortion level shifter |
JP3482873B2 (en) | 1998-05-20 | 2004-01-06 | 株式会社デンソー | Load drive |
JP3476363B2 (en) * | 1998-06-05 | 2003-12-10 | 日本電気株式会社 | Bandgap reference voltage generator |
US6259324B1 (en) * | 2000-06-23 | 2001-07-10 | International Business Machines Corporation | Active bias network circuit for radio frequency amplifier |
-
2000
- 2000-08-29 JP JP2000258479A patent/JP4504536B2/en not_active Expired - Fee Related
-
2001
- 2001-08-29 EP EP01120592A patent/EP1187294A3/en not_active Withdrawn
- 2001-08-29 US US09/940,656 patent/US6420936B1/en not_active Expired - Fee Related
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7489198B1 (en) * | 2007-04-26 | 2009-02-10 | Lockheed Martin Corporation | Linear regulating switch |
US10345835B2 (en) * | 2016-08-18 | 2019-07-09 | Huawei Technologies Co., Ltd. | Voltage generation apparatus and semiconductor chip |
Also Published As
Publication number | Publication date |
---|---|
US6420936B1 (en) | 2002-07-16 |
JP2002076875A (en) | 2002-03-15 |
EP1187294A2 (en) | 2002-03-13 |
JP4504536B2 (en) | 2010-07-14 |
EP1187294A3 (en) | 2004-07-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0884849B1 (en) | Voltage-level shifter | |
CN104184308B (en) | Semiconductor integrated circuit and its method of operating | |
US5399915A (en) | Drive circuit including two level-shift circuits | |
US7005881B2 (en) | Current sensing for power MOSFET operable in linear and saturated regions | |
US6700407B1 (en) | Extended voltage range level shifter | |
US5552698A (en) | Voltage supply system for IC chips | |
US6750696B2 (en) | Level conversion circuit converting logic level of signal | |
US6420936B1 (en) | Power controller and power controlling method | |
US6791368B2 (en) | Current sensing circuit and method of a high-speed driving stage | |
US6819159B1 (en) | Level shifter circuit | |
JPH11312392A (en) | Level detecting circuit | |
JP2001217692A (en) | Voltage comparing circuit and substrate bias adjusting circuit using the same | |
US7692479B2 (en) | Semiconductor integrated circuit device including charge pump circuit capable of suppressing noise | |
US7405596B2 (en) | Driver circuit | |
US6191624B1 (en) | Voltage comparator | |
US6404221B1 (en) | Threshold invariant voltage detecting device | |
JPH10104305A (en) | Electric load condition diagnostic circuit | |
US6518799B2 (en) | Comparator and a control circuit for a power MOSFET | |
US6956412B2 (en) | High-voltage input tolerant receiver | |
JP2926921B2 (en) | Power-on reset circuit | |
JPH05284024A (en) | Semiconductor integrated circuit | |
US7733154B2 (en) | Semiconductor device | |
US6636082B1 (en) | System and method for detecting a negative supply fault | |
JP7131700B2 (en) | semiconductor equipment | |
JP3147042B2 (en) | Semiconductor integrated circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NISHIYAMA, YOSHIKAZU;REEL/FRAME:012126/0425 Effective date: 20010828 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013774/0295 Effective date: 20021101 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025486/0443 Effective date: 20100401 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140716 |