US20010015435A1 - Method for producing solid-state image-sensing device - Google Patents
Method for producing solid-state image-sensing device Download PDFInfo
- Publication number
- US20010015435A1 US20010015435A1 US09/799,995 US79999501A US2001015435A1 US 20010015435 A1 US20010015435 A1 US 20010015435A1 US 79999501 A US79999501 A US 79999501A US 2001015435 A1 US2001015435 A1 US 2001015435A1
- Authority
- US
- United States
- Prior art keywords
- region
- isolation layer
- device isolation
- type semiconductor
- well region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 27
- 239000004065 semiconductor Substances 0.000 claims abstract description 334
- 238000002955 isolation Methods 0.000 claims abstract description 154
- 239000000758 substrate Substances 0.000 claims description 39
- 238000005468 ion implantation Methods 0.000 claims description 36
- 230000003647 oxidation Effects 0.000 claims description 20
- 238000007254 oxidation reaction Methods 0.000 claims description 20
- 230000015572 biosynthetic process Effects 0.000 claims description 6
- 239000011810 insulating material Substances 0.000 claims description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 26
- 239000012535 impurity Substances 0.000 description 24
- 238000000034 method Methods 0.000 description 24
- 229910052681 coesite Inorganic materials 0.000 description 13
- 229910052906 cristobalite Inorganic materials 0.000 description 13
- 229920002120 photoresistant polymer Polymers 0.000 description 13
- 239000000377 silicon dioxide Substances 0.000 description 13
- 229910052682 stishovite Inorganic materials 0.000 description 13
- 229910052905 tridymite Inorganic materials 0.000 description 13
- 238000006243 chemical reaction Methods 0.000 description 11
- 239000013078 crystal Substances 0.000 description 8
- 230000007547 defect Effects 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 230000002093 peripheral effect Effects 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 238000010276 construction Methods 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 230000007423 decrease Effects 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000035945 sensitivity Effects 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910008062 Si-SiO2 Inorganic materials 0.000 description 1
- 229910006403 Si—SiO2 Inorganic materials 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1463—Pixel isolation structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14643—Photodiode arrays; MOS imagers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
Definitions
- the present invention relates to solid-state image-sensing devices, and particularly to a metal-oxide-semiconductor (MOS) or complementary-metal-oxide-semiconductor (CMOS) solid-state image-sensing device and a method for producing the device.
- MOS metal-oxide-semiconductor
- CMOS complementary-metal-oxide-semiconductor
- an MOS or CMOS solid-state image-sensing device that includes unit pixels each including a photodiode sensor and a switching device and that reads signal charge accumulated in the sensor by photoelectric conversion, converts the charge into a voltage or current, and outputs it.
- MOS transistors or CMOS transistors are used as, for example, switching devices for pixel selection and switching devices for reading signal charge.
- peripheral circuits such as a horizontal scanning circuit and a vertical scanning circuit, MOS transistors or CMOS transistors are used, so that there is an advantage in that the transistors can be produced together with the switching devices.
- the sensors of pixels are formed so that the pixels are isolated in the form of an X-Y matrix by a device isolation layer resulting from local oxidation, i.e., a so-called “LOCOS (local oxidation of silicon) layer”.
- LOCOS local oxidation of silicon
- a photodiode 1 to be used as a sensor is formed by forming a p-type semiconductor well region 3 on, for example, an n-type silicon substrate 2 , forming a device isolation layer (LOCOS layer) 4 resulting from local oxidation, and performing ion implantation of an n-type impurity 6 such as arsenic (As) or phosphorus (P) in the surface of the p-type semiconductor well region 3 through a thin insulating film (e.g., an SiO 2 film) so that an n-type semiconductor layer 7 is formed.
- a thin insulating film e.g., an SiO 2 film
- ion implantation is performed using a photoresist layer 8 aligned on the device isolation layer 4 to protect other regions, as shown in FIG. 21.
- a pn-junction j appears at an end A of the device isolation layer 4 .
- a stress generates crystal defects such as dislocation at the end A of the device isolation layer 4 . Accordingly, when the depletion layer, generated by reverse biasing the pn-junction j, occurs in the region of at the end of the device isolation layer, which has the crystal defects, a leakage current is increased by the electric field.
- each sensor 1 When the leakage current is increased in the sensor (photodiode) 1 , a signal charge is generated and forms a dark current, even if no light is incident. Since the dark current is generated by the crystal defects, each sensor 1 has a different amount of generated dark current, which appears as nonuniformity of the image quality.
- the foregoing objects are achieved through provision of a solid-state image-sensing device having pn-junction sensor parts isolated corresponding to pixels by a device isolation layer.
- the solid-state image-sensing device includes a first-conductivity-type second semiconductor well region formed between a first-conductivity-type first semiconductor well region and the device isolation layer.
- a depletion layer of each of the sensor parts spreads to the first semiconductor well region, which is beneath each of the sensor parts.
- the second semiconductor well region is simultaneously formed with the semiconductor well regions formed after the formation of the device isolation layer in a CMOS transistor.
- the foregoing objects are achieved through provision of a solid-state image-sensing device having pn-junction sensor parts isolated corresponding to pixels by a device isolation layer resulting from local oxidation.
- the solid-state image-sensing device includes a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region of each of the sensor parts, and the semiconductor region is formed between the charge accumulating region of each sensor part and the device isolation layer.
- the solid-state image-sensing device further includes a second semiconductor well region formed between the device isolation layer and a first semiconductor well region beneath the device isolation layer, and when the device is operating, the depletion layer of each of the sensor parts spreads to the first semiconductor well region, which is beneath each of the sensor parts.
- the semiconductor region may be formed by extending a portion of a second semiconductor well region formed between the device isolation layer and a first semiconductor well region beneath the device isolation layer.
- the foregoing objects are achieved through provision of a solid-state image-sensing device including pn-junction sensor parts isolated corresponding to pixels by a device isolation layer resulting from trench isolation.
- the solid-state image-sensing device includes a semiconductor region of a conductivity type opposite to the conductivity type of the charge accumulating region of each of the sensor parts, and the semiconductor region is formed to extend from the device isolation layer to a pixel region.
- the opposite-conductivity-type semiconductor region is formed by extending a portion of a semiconductor well region.
- a method for producing a solid-state image-sensing device which includes the step of forming, by performing ion implantation, a semiconductor region after forming a device isolation layer resulting from local oxidation, wherein the device isolation layer isolates pn-junction sensor parts in correspondence with pixels; the conductivity type of the semiconductor region is opposite to the conductivity type of a charge accumulating region of each of the sensor parts; and an end of the semiconductor region is positioned at the side of the parts except for an end of the device isolation layer.
- the semiconductor region is formed by a second semiconductor well region formed between a first semiconductor well region and the device isolation layer.
- the semiconductor region may be formed by forming, beneath the device isolation layer, a second semiconductor well region leading to a first semiconductor well region.
- a method for producing a solid-state image-sensing device which includes the steps of: forming a device isolation layer resulting from local oxidation, the device isolation-layer isolating pn-junction sensor parts corresponding to pixels, and for forming a gate electrode of a read transistor connected to each of the sensor parts; and forming, by performing ion implantation, a semiconductor region of a conductivity type opposite to the conductivity type of the charge accumulating region of each of the sensor parts so that an end of the semiconductor region is positioned at the side of the sensor parts except for an end of the device isolation layer, with the gate electrode being used as a reference position.
- a method for producing a solid-state image-sensing device which includes the step of forming a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region in each of pn-junction sensor parts so as to surround a device isolation layer resulting from trench isolation, wherein the device isolation layer isolates the pn-junction sensor parts corresponding to pixels.
- a method for producing a solid-state image-sensing device which includes the step of forming, after forming, on a semiconductor substrate, trenches for isolating pn-junction sensor parts corresponding to pixels, and after forming a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region of each of the sensor parts so as to surround each trench, a device isolation layer by embedding an insulating material in each trench.
- photoelectric conversion efficiency in sensor parts in a solid-state image-sensing device can be increased, which makes it possible to provide a solid-state image-sensing device with high sensitivity.
- sensor parts having high photoelectric conversion efficiency and a low dark current can be formed without increasing production steps.
- FIG. 1 is a block diagram showing an embodiment of a solid-state image-sensing device according to the present invention
- FIG. 2 is a circuit diagram showing another example of a unit pixel applied to a solid-state image-sensing device of the present invention
- FIG. 3 is a circuit diagram showing another example of a unit pixel applied to a solid-state image-sensing device of the present invention.
- FIG. 4 is a main part sectional view showing an embodiment of a sensor in a solid-state image-sensing device according to the present invention
- FIG. 5 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIG. 6 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIGS. 7A to 7 D are sectional views showing a process for producing the sensors in FIGS. 5 and 6;
- FIG. 8 is a main part sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIGS. 9A to 9 E are sectional views showing a process for producing the sensor in FIG. 8;
- FIG. 10A a main part plan view showing an embodiment of a solid-state image-sensing device provided with a sensor according to the present invention
- FIG. 10B is an equivalent circuit diagram of a unit pixel of the sensor
- FIG. 11 is a sectional view taken on line XII,XIII-XII,XIII in FIG. 10A in the case where the sensor in FIG. 8 illustrating the present invention is included;
- FIG. 12 is a sectional view taken on line XII,XIII-XII,XIII in FIG. 11 in the case where the sensor in FIG. 6 illustrating the present invention is included;
- FIGS. 13A to 13 C are sectional views showing a process for producing a CMOS transistor included in the peripheral circuit of a solid-state image-sensing device
- FIG. 14 is a main part sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIG. 15 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIG. 16 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIG. 17 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention.
- FIGS. 18A and 18B are process charts showing a method (according to an embodiment of the present invention) for producing a sensor part obtained by trench device isolation;
- FIGS. 19A, 19B, and 19 C are process charts showing a method (according to another embodiment of the present invention) for producing a sensor part obtained by trench device isolation;
- FIGS. 20A, 20B, and 20 C are process charts showing a method (according to another embodiment of the present invention) for producing a sensor part obtained by trench device isolation;
- FIG. 21 is a main part sectional view showing a sensor part in a conventional solid-state image-sensing device.
- FIG. 1 shows a solid-state image-sensing device of, for example, a CMOS type, according to an embodiment of the present invention.
- a solid-state image-sensing device 10 includes: an image sensing region formed by providing, in the form of a matrix, a plurality of unit pixels 14 in which each unit pixel includes a photodiode (i.e., a pn-junction sensor) 11 for performing photoelectric conversion, a vertical-selection switching device (e.g., a MOS transistor) 13 for selecting a pixel, and a read switching device (e.g., a MOS transistor) 12 ; a vertical scanning circuit 16 for outputting vertical scanning pulses ⁇ V [ ⁇ V 1 , . . . ⁇ V m , . . . ⁇ V m+k , . .
- vertical selection lines 15 to which the control electrodes (so-called “gate electrodes”) of the vertical-selection switching devices 13 for each row are commonly connected; vertical signal lines 17 to which main electrodes of the read switching devices 12 for each column are commonly connected to each column; read pulse lines 18 connected to main electrodes of the vertical-selection switching devices 13 ; horizontal switching devices (e.g., MOS transistors) 20 whose main electrodes are connected to the vertical signal lines 17 and horizontal signal lines 19 ; a horizontal scanning circuit 21 connected to the control electrodes (so-called “gate electrodes”) of the horizontal switching devices 20 and the read pulse lines 18 ; and an amplifier 22 connected to the horizontal signal lines 19 .
- MOS transistors e.g., MOS transistors
- each unit pixel 14 one main electrode of the read switching device 12 is connected to the photodiode 11 , and another main electrode of the switching device 12 is connected to each vertical signal line 17 .
- One main electrode of the vertical-selection switching device 13 is the control electrode (so-called “gate electrode”) of the read switching device 12 , while another main electrode of the switching device 13 is connected to each read pulse line 18 , and the control electrode (so-called “gate electrode”) is connected to each vertical selection line 15 .
- horizontal scanning pulses ⁇ H [ ⁇ H 1 , . . . ⁇ H n , ⁇ H n+1 , . . . ] are supplied to the control electrodes (so-called “gate electrode”) of the horizontal switching devices 20 , and horizontal read pulses ⁇ H R [ ⁇ H R 1 , . . . ⁇ H R n , ⁇ H R n+1 , . . . ] are supplied to the read pulse lines 18 .
- the vertical-selection switching device 13 that receives vertical scanning pulse ⁇ V m from the vertical scanning circuit 16 and the read pulse ⁇ H R n from the horizontal scanning circuit 21 creates a pulse as the product of the pulses ⁇ V m and ⁇ H R n , and uses the product pulse to control the control electrode of the read switching device 12 , whereby signal charge photoelectrically converted by the photodiode 11 is read via the vertical signal line 17 .
- the signal charge is led in a horizontal period of the picture to the horizontal signal line 19 via the horizontal switching device 20 controlled by the horizontal scanning pulse ⁇ H n from the horizontal scanning circuit 21 .
- the amplifier 22 converts the signal charge into a signal voltage, and outputs it.
- the construction of the unit pixel 14 is not limited to that described above, but may be variously modified, such as those shown in FIGS. 2 and 3.
- a unit pixel 14 includes a photodiode 11 and a read MOS transistor 12 connected thereto.
- One main electrode of the read MOS transistor 12 is connected to a vertical signal line 17 , and the gate electrode is connected to a vertical selection line 15 .
- a unit pixel 14 includes a photodiode 11 , a read MOS transistor 21 , a floating diffusion (FD) amplifying MOS transistor 22 , a FD reset MOS transistor 23 , and a vertical-selection MOS transistor 24 .
- One main electrode of the read MOS transistor 21 is connected to the photodiode 11
- another main electrode of the transistor 21 is connected to one main electrode of the FD reset MOS transistor 23 .
- the FD amplifying MOS transistor 22 is connected between another main electrode of the FD reset MOS transistor 23 and one main electrode of the vertical-selection MOS transistor 24 .
- the gate electrode of the FD amplifying MOS transistor 22 is connected to a floating diffusion (FD) point at the midpoint of the read MOS transistor 21 and the FD reset MOS transistor 23 .
- the gate electrode of the read MOS transistor 21 is connected to a vertical-read line 25 .
- Another main electrode of the FD reset MOS transistor 23 is connected to a power supply VDD, and the gate electrode of the transistor 23 is connected to a horizontal-reset line 28 .
- Another main electrode of the vertical-selection MOS transistor 24 is connected to a vertical signal line 26 , and the gate electrode of the transistor 24 is connected to a vertical selection line 27 .
- FIG. 4 shows a modification of the sensor 11 in the solid-state image-sensing device 10 .
- a sensor (photodiode) 111 as the modification is formed by: forming a first semiconductor well region 32 of a first conductivity type, e.g., a p-type, on a silicon semiconductor substrate 31 of a second conductivity type, e.g., an n-type; forming a high-resistance semiconductor region, e.g., a low-concentration n-type semiconductor region 33 , on the first p-type semiconductor well region 32 ; forming a second p-type semiconductor region 35 leading to the first p-type semiconductor well region 32 , beneath a device isolation layer (i.e., LOCOS layer) 34 resulting from local oxidation, which isolates the sensor 111 for each pixel; and forming a high-concentration n-type semiconductor region 36 on the surface of the low-concentration n-type semiconductor region 33 isolated by the device isolation layer 34 so that a pn-junction j is formed between the low-concentration n-type semiconductor region
- the first p-type semiconductor well region 32 is formed at a predetermined depth of the substrate 31 , and the low-concentration n-type semiconductor region 33 is formed on the surface region of the substrate so as to be separated by the first p-type semiconductor well region 32 .
- the high-concentration n-type semiconductor region 36 acts as a substantial charge-accumulating region.
- a sensor structure in which a high-concentration p-type semiconductor region 38 is formed at the interface between the high-concentration n-type semiconductor region 36 and an insulating film (e.g., SiO 2 film) 37 .
- pn-junctions j are formed between the high-concentration n-type semiconductor region 36 and the high-concentration p-type semiconductor region 38 and between the low-concentration n-type semiconductor region 33 and the second p-type semiconductor well region 35 .
- the second p-type semiconductor well region 35 can be simultaneously formed when, for example, a p-type semiconductor well of a CMOS transistor in a peripheral circuit is formed.
- CMOS transistor In the CMOS transistor, after a field insulating layer (so-called “device isolation layer) 52 is formed by local oxidation, as shown in FIGS. 13A to 13 C, a p-type semiconductor well region 55 is formed (see FIG. 13A) by performing ion implantation of a p-type impurity 54 such as boron in one device forming region, using a photoresist layer 53 as a mask.
- a field insulating layer so-called “device isolation layer” 52 is formed by local oxidation
- a p-type semiconductor well region 55 is formed (see FIG. 13A) by performing ion implantation of a p-type impurity 54 such as boron in one device forming region, using a photoresist layer 53 as a mask.
- gate electrodes 57 composed of, for example, polycrystal silicon, are formed on the p-type semiconductor well region 55 and the n-type semiconductor substrate 51 as another device forming region (see FIG. 13B), while providing gate insulating films 56 therebetween.
- each gate electrode 57 as a mask, and performing self-aligning, ion implantation of an n-type impurity is performed in the p-type semiconductor well region 55 to form an n-type source region 58 S and a drain region 58 D so that an n-channel MOS transistor 59 is formed, and ion implantation of a p-type impurity is performed in the n-type semiconductor substrate 51 to form a p-type source region 61 S and a drain region 61 D so that a p-channel MOS transistor 62 is formed, whereby a CMOS transistor is obtained.
- a process in which the p-type semiconductor well region 55 is formed after forming the field insulating layer 52 is called a “retrograde p-well process”.
- the above-described second p-type semiconductor well region 35 in FIG. 4 can be formed simultaneously with the p-type semiconductor well region 55 in FIG. 13.
- the sensor 111 in which the expansion of a depletion layer described below is deepened to increase a photoelectric conversion efficiency, can be formed without increasing the number of producing steps.
- the second p-type semiconductor well region 35 is formed after forming the device isolation layer 34 , as shown in FIG. 4.
- the second p-type semiconductor well region 35 can be selectively formed beneath the device isolation layer 34 excluding the sensor-formed region without being affected by diffusion due to thermal processing performed during the formation of the device isolation layer.
- the solid-state image-sensing device 10 having the sensors 111 in this embodiment, by selectively forming, beneath only the device isolation layer 34 excluding the sensor region, the second p-type semiconductor well region 35 leading to the first p-type semiconductor well region 32 , and forming pn-junctions with the high-concentration n-type semiconductor region 36 , the low-concentration n-type semiconductor region 33 , and the first p-type semiconductor well region 32 , photodiodes, that is, sensors 111 are formed, whereby the expansion of the depletion layer in each sensor 111 is deepened during operation, and even signal charge photoelectrically converted at a deep position can be accumulated in the high-concentration n-type semiconductor region 36 as a charge accumulating region. Therefore, the photoelectric conversion efficiency increases, making it possible to obtain a solid-state image-sensing device with higher sensitivity.
- FIG. 5 shows another embodiment of the sensor 11 (see FIG. 1) according to the present invention.
- a sensor (photodiode) 112 is intended to increase photoelectric conversion efficiency and to reduce a dark current due to leakage current.
- the sensor 112 is formed, similarly to the foregoing description, by: forming a first semiconductor well region 32 of a first conductivity type, e.g., a p-type, on a semiconductor substrate 31 of a second conductivity type, e.g., an n-type; forming a low-concentration n-type semiconductor region 33 on the first p-type semiconductor well region 32 ; forming a high-concentration n-type semiconductor region 36 on the surface of the low-concentration n-type semiconductor region 33 , in which pixel isolation is performed by a device isolation layer 34 resulting from local oxidation; and forming a pn-junction j between the low-concentration n-type semiconductor region 33 and the first p-type semiconductor well region 32 so that a depletion layer of the sensor expands to the first p-type semiconductor well region 32 during operation.
- a first semiconductor well region 32 of a first conductivity type e.g., a p-type
- a second p-type semiconductor well region 351 leading to the first p-type semiconductor well region 32 is formed beneath the device isolation layer 34 for pixel isolation, and part 351 a of the second p-type semiconductor well region 351 is simultaneously provided being extended between the n-type semiconductor region 36 and the device isolation layer 34 , in which a substantial charge accumulating region of the sensor is formed therebetween.
- an end of the second p-type semiconductor well region 351 is formed so as to be positioned on the sensor side apart from an end of the device isolation layer 34 , and an end of the n-type semiconductor region 36 as the charge accumulating region of the sensor 112 is provided so as to touch an extended portion of the second p-type semiconductor well region 351 a .
- a pn-junctions j is also formed between each n-type semiconductor region 33 or 36 and the extended portion of the p-type semiconductor well region 351 a.
- FIGS. 7A to 7 C show a method for producing the sensor 112 .
- a predetermined pattern photoresist layer 41 in which a photoresist end 41 a is positioned on the sensor side (in the active region of a photodiode) apart from an end of the device isolation layer 34 is formed so as to cover a region for forming the sensor part of the substrate 31 .
- the photoresist layer 41 is used as a mask to perform ion implantation of a p-type impurity 42 , whereby a second p-type semiconductor well region 351 is formed.
- the second p-type semiconductor well region 351 is formed so that an end thereof, namely, an end of the extended portion 351 a is positioned on the side for forming the sensor part, which is apart from an end of the device isolation layer 34 .
- a first p-type semiconductor well region 32 touching the lower part of the second p-type semiconductor well region 351 is formed at a predetermined depth of the substrate 31 .
- a low-concentration n-type semiconductor region 33 including an isolated portion of the substrate 31 is formed in a region surrounded by the first p-type semiconductor well region 32 and the second p-type semiconductor well region 351 .
- a photoresist layer 44 in a part excluding the sensor forming region, and performing ion implantation of an n-type impurity 45 , a high-concentration n-type semiconductor region 36 to be used as a charge accumulating region is formed on the surface of the low-concentration n-type semiconductor region 33 .
- the impurity concentrations of the regions are as follows:
- second semiconductor well region 351 >n-type semiconductor region 36 ;
- n-type semiconductor region 36 >n-type semiconductor region 33 .
- the pn-junctions of the photodiode forming the sensor 112 can be isolated from an end of the device isolation layer 34 having crystal defects such as dislocation, in other words, from a semiconductor region in the vicinity of the device isolation layer 34 , whereby, when the pn-junctions are reverse biased, the depletion layer can be generated apart from the end of the device isolation layer 34 .
- the regions 36 and 33 form one n-type semiconductor region constituting the photodiode in connection with the second semiconductor well region 351 , so that the expansion of the depletion layer is deepened and the photoelectric conversion efficiency can be increased.
- ion implantation is used to form the second p-type semiconductor well region 351 after forming the device isolation layer 34 .
- the second p-type semiconductor well region 351 can be formed with positional precision without being re-diffused.
- the second p-type semiconductor well region 351 having the extended portion 351 a on the sensor side apart from the end of the device isolation layer 34 its alignment with the device isolation layer 34 is facilitated. Accordingly, the second p-type semiconductor well region 351 can be easily and accurately formed.
- the second p-type semiconductor well region 351 can be simultaneously formed, together with the p-type well region 55 in the production of the peripheral circuit's CMOS transistor shown in the above-described FIGS. 13A to 13 C. Thus, there is no increase in the number of production steps.
- FIG. 6 shows another embodiment of the sensor 11 (see FIG. 1) according to the present invention.
- a sensor (photodiode) 113 is formed such that, in the above-described sensor structure shown in FIG. 5, a high-concentration p-type semiconductor region 38 is formed between an n-type semiconductor region 36 to be used as a charge accumulating region and a top insulating film 37 so as to touch a second p-type semiconductor well region 351 .
- Other components are identical to those in FIG. 5. Accordingly, the corresponding components are denoted by identical reference numerals, and repeated descriptions are omitted.
- the sensor 113 can be produced such that, after using ion implantation to form the n-type semiconductor region 36 shown in FIG. 7C, a p-type semiconductor region 38 is formed on the surface of the n-type semiconductor region 36 by performing ion implantation of a p-type impurity 46 , as shown in FIG. 7D.
- a solid-state image-sensing device provided with the sensor 113 according to this embodiment, by employing a structure having a p-type semiconductor region 38 on the surface of the n-type semiconductor region 36 , all pn-junctions other than that in the gate of a read MOS transistor (not shown) can be provided in the bulk.
- the dark current can be more reduced because the depletion layer is positioned apart from an interface with the sensor top insulating film 37 , i.e., an Si—SiO 2 interface.
- FIG. 8 shows another embodiment of the sensor 11 (see FIG. 1) according to the present invention.
- a sensor (photodiode) 114 is formed, similarly to the foregoing description, by: forming a first semiconductor well region 32 of a first conductivity type, e.g., a p-type, on a semiconductor substrate 31 of a second conductivity type, e.g., an n-type; forming a low-concentration n-type semiconductor region 33 on the first p-type semiconductor well region 32 ; forming a high-concentration n-type semiconductor region 36 on the surface of the low-concentration n-type semiconductor region 33 , in which pixel isolation is performed by a device isolation layer 34 resulting from local oxidation; and forming a pn-junction j between the low-concentration n-type semiconductor region 33 and the first p-type semiconductor well region 32 so that a depletion layer of the sensor expands to the first p-type semiconductor well region 32 during operation.
- a first semiconductor well region 32 of a first conductivity type e.g., a p-
- a second p-type semiconductor well region 352 that has an end 352 a at an inner position than an end of the device isolation layer 34 and that leads to a first p-type semiconductor well region 32 is formed beneath a device isolation layer 34 for pixel isolation, and a p-type semiconductor region, i.e., a so-called “p-type plug region 39 ” is formed between an end of the device isolation layer 34 and an n-type semiconductor region 36 to be used as a charge accumulating region.
- the p-type plug region 39 is formed so as to be connected to the second p-type semiconductor well region 352 .
- a high-concentration p-type semiconductor region 38 is formed on the surface of the n-type semiconductor region 36 so as to partially touch the p-type plug region 39 .
- pn-junctions j are formed among each n-type semiconductor region 36 or 33 , the p-type semiconductor region 38 , the second p-type semiconductor well region 352 , and the p-type plug region 39 .
- FIGS. 9A to 9 E show a method for producing the sensor 114 .
- a predetermined pattern photoresist layer 64 that covers a region for forming a sensor and that has an end 64 a on the device isolation layer 34 is formed, and the photoresist layer 64 is used as a mask to perform ion implantation of a p-type impurity 42 , whereby a second p-type semiconductor well region 352 .
- the second p-type semiconductor well region 352 is formed so that its end 352 a is positioned to be inner than the end of the device isolation layer 34 .
- the second p-type semiconductor well region 352 is simultaneously formed in a process where the p-type semiconductor well region 55 in the peripheral circuit's CMOS transistor is formed as described above.
- a first p-type semiconductor well region 32 touching the lower part of the second p-type semiconductor well region 352 is formed at a predetermined depth of the substrate 31 by performing ion implantation of a p-type impurity on the entire region for forming the sensor part, which includes the lower part of the device isolation layer 34 .
- a low-concentration n-type semiconductor region 33 including an isolated portion of the substrate 31 is formed in a region surrounded by the first p-type semiconductor well region 32 and the second p-type semiconductor well region 352 .
- a predetermined pattern photoresist layer 65 that covers the region for forming the sensor part and that has an end 65 a is positioned on the sensor side (in the active region of a photodiode) apart from the end of the device isolation layer 34 is formed.
- a p-type plug region 39 is formed.
- the p-type plug region 39 is formed so that an end thereof is positioned on the sensor part forming region apart from the end of the device isolation layer 34 . In other words, it is formed so as to extend from the end of the device isolation layer 34 .
- a high-concentration p-type semiconductor region 38 is formed on the surface of the n-type semiconductor region 36 so as to touch the p-type plug region 39 .
- the desired photodiode in which main pn-junctions are formed by each n-type semiconductor region 36 or 33 and the first p-type semiconductor well region 32 , in other words, the sensor 114 is obtained.
- the impurity concentrations of the regions are as follows:
- p-type semiconductor region 38 >n-type semiconductor region 36 ;
- p-type semiconductor well region 352 >n-type semiconductor region 33 ;
- p-type plug region 39 >n-type semiconductor region 36 .
- pn-junctions of the photodiode forming the sensor 114 can be isolated from the end of the device isolation layer 34 which has crystal defects such as dislocation, i.e., the semiconductor region in the vicinity of the end of the device isolation layer 34 , whereby, when the pn-junctions are reverse biased, the depletion layer can be generated at a position apart from the device isolation layer 34 .
- the generation of a leakage current in the vicinity of the end of the device isolation layer 34 can be suppressed, and a dark current can be reduced.
- the expansion of the depletion layer is deepened as described above, whereby the photoelectric conversion efficiency can be increased.
- the distance between the gate end of the read MOS transistor and the end of the p-type plug region 39 can be more accurately set.
- each of the sectional structure of the sensor 114 in FIG. 8 and the sectional structure of the sensor 113 in FIG. 6 is the sectional structure on line VI,VIII-VI,VIII of a plan view showing a main part of an image capturing region in FIG. 10A
- the sectional structure on line XII,XIII-XII,XIII crossing a gate electrode 71 of a read MOS transistor in FIG. 11 is as shown in FIG. 11 for the sensor 114
- FIG. 12 for the sensor 113
- FIG. 10B is an equivalent circuit of the unit pixel in FIG. 10A.
- a read MOS transistor 12 has an L-shaped read gate electrode 71 .
- a vertical-selection MOS transistor 13 has a gate electrode connected to a vertical selecting line 15 .
- a vertical signal line 17 and one source-drain region 73 constituting the read MOS transistor 12 are connected by a contact portion 171 , and the gate electrode 71 is connected to one source-drain region of the vertical selecting MOS transistor 13 via a wire (e.g., A1 wire), which is not shown, and contact portions 172 and 173 .
- Another source-drain region of the vertical selecting MOS transistor 13 is connected to a pulse line 18 via a contact portion 174 .
- a low-concentration p-type impurity is doped into a channel region 72 beneath a gate electrode 71 constituting the read MOS transistor 12 .
- Each structure includes a gate insulating film 77 composed of SiO 2 , etc., and sidewalls 74 composed of SiO 2 , etc.
- a p-type plug region 39 is formed by performing ion implantation, while using an end of the gate electrode 71 as a reference.
- alignment precision between the gate electrode 71 and the p-type plug region 39 is increased to increase the precision of the distance D 2 between the gate electrode 71 and the p-type plug region 39 .
- This can expand the opening area of the sensor part, reducing the alignment margin. Also, variation between lots can be reduced.
- the dark current is intended to be further reduced by forming the p-type semiconductor region 38 on the surface of the n-type semiconductor region 36 , and providing, in the bulk, all pn-junctions in portions excluding the gate end. Otherwise, a structure in which the p-type semiconductor region 38 is omitted can be employed.
- FIG. 14 shows still another embodiment of the sensor 11 (see FIG. 1) according to the present invention.
- a sensor 115 is formed by: forming a device isolation layer 34 resulting from local oxidation after forming a p-type semiconductor well region 31 of a first conductivity type, e.g., a p-type, on a semiconductor substrate of a second conductivity type, e.g., an n-type; forming, in the device isolation region, an n-type semiconductor region 82 to be used as a charge accumulating region; forming a pn-junction between the n-type semiconductor region 82 and the p-type semiconductor well region 81 so that a photodiode is formed; and forming a p-type plug region 39 between the n-type semiconductor region 82 and an end of the device isolation layer 34 .
- the sensor 115 has a structure in which the p-type plug region 39 is added to the structure in FIG. 15.
- each of the above-described embodiments describes a case in which the insulating layer resulting from local oxidation is used as a device isolation layer for a solid-state image-sensing device.
- the present invention may be applied to a solid-state image-sensing device using, as its device isolation layer, a device isolation layer resulting from trench isolation, so-called “STI (shallow trench isolation)”.
- STI shallow trench isolation
- FIGS. 15 to 17 an embodiment applied to a solid-state image-sensing device using trench device isolation is described.
- FIG. 15 shows another embodiment of the sensor 11 in the above-described solid-state image-sensing device 10 .
- a sensor (photodiode) 116 is formed by forming, in a semiconductor substrate 31 of a second conductivity type, e.g., an n-type, a trench device isolation layer 93 composed of a trench 91 for pixel isolation and an insulating layer 92 such as SiO 2 , which is embedded in the trench 91 , and sequentially forming, as described above, a first p-type semiconductor well region 32 , a low-concentration n-type semiconductor region 33 thereon, an n-type semiconductor region 36 thereon to be used as a charge accumulating region, and a high-concentration p-type semiconductor region 38 between the surface of the region 36 and an insulating film 37 , in a pixel region on the n-type semiconductor substrate 31 .
- a second conductivity type e.g., an n-type
- a trench device isolation layer 93 composed of a trench 91 for pixel isolation and an insulating layer 92 such as SiO 2 , which is embedded in
- a second p-type semiconductor well region 94 leading to the first p-type semiconductor well region 32 is formed excluding the side of the sensor 116 , and a portion of the second p-type semiconductor well region 94 is extended projecting on the pixel region side of the sensor 116 so as to surround the interfaces of the trench 91 of the trench device isolation region 93 for pixel isolation.
- the trench 91 is formed at approximately a depth reaching the low-concentration n-type semiconductor well region 33 .
- the first p-type semiconductor well region 32 is formed so as to end at a portion corresponding to the bottom of the trench device isolation layer 93 in the second p-type semiconductor well region 94 .
- the second p-type semiconductor well region 94 is formed so that each portion is at a uniform depth, with the trench 93 formed.
- FIG. 16 shows another embodiment of the sensor 11 (see FIG. 1) according to the present invention.
- a sensor (photodiode) 117 is similarly formed as described above by forming, in a semiconductor substrate 31 of a second conductivity type, e.g., an n-type, a trench device isolation layer 93 composed of a trench 91 for pixel isolation and an insulating layer 92 such as SiO 2 , which is embedded in the trench 91 , and sequentially forming a first p-type semiconductor well region 32 , a low-concentration n-type semiconductor region 33 thereon, an n-type semiconductor region 36 thereon to be used as a charge accumulating region, and a high-concentration p-type semiconductor region 38 between the surface of the region 36 and an insulating film 37 , in a pixel region on the n-type semiconductor substrate 31 .
- a second conductivity type e.g., an n-type
- a trench device isolation layer 93 composed of a trench 91 for pixel isolation and an insulating layer 92 such as SiO 2 , which is embedded in the
- a second p-type semiconductor well region 94 leading to the first p-type semiconductor well region 32 is formed excluding the side of the sensor 116 , and a portion of the second p-type semiconductor well region 94 is extended projecting on the pixel region side of the sensor 117 so as to surround the interfaces of the trench 91 of the trench device isolation layer 93 .
- the first p-type semiconductor well region 32 is formed overall, and the trench 91 of the trench device isolation layer 93 is formed so as to lead to the first p-type semiconductor well region 32 . Concerning the trench 91 , its bottom and side are surrounded by the first and second p-type semiconductor well regions 32 and 94 .
- FIG. 17 shows another embodiment of the sensor 11 (see FIG. 1) according to the present invention.
- a sensor (photodiode) 118 is similarly formed as described above by: forming, in a semiconductor substrate 31 of a second conductivity type, e.g., an n-type, a trench device isolation layer 93 composed of a trench 91 for pixel isolation and an insulating layer 92 such as SiO 2 , which is embedded in the trench 91 ; forming a high-concentration p-type plug region 95 at the interfaces of the trench 91 ; and sequentially forming a first p-type semiconductor well region 32 , a low-concentration n-type semiconductor region 33 thereon, an n-type semiconductor region 36 thereon to be used as a charge accumulating region, and a high-concentration p-type semiconductor region 38 between the surface of the region 36 and an insulating film 37 , in a pixel region on the n-type semiconductor substrate 31 .
- the high-concentration p-type plug region 95 covers all the trench's interfaces between the insulating layer
- a second p-type semiconductor well region 94 leading to the first p-type semiconductor well region 32 is formed excluding the side of the sensor 118 , and a portion of the second p-type semiconductor well region 94 is extended projecting on the pixel region side of the sensor 117 so as to surround the interfaces of the trench 91 of the trench device isolation layer 93 .
- the trench 91 is formed leading to the n-type semiconductor substrate 31 , and the first p-type semiconductor well region 32 is formed overall.
- the trench 91 has a side overall surrounded by the first and second p-type semiconductor well regions 32 and 94 .
- FIGS. 18A to 20 C show producing methods for realizing the above-described sensors 116 , 117 , and 118 .
- FIGS. 18A and 18B The production example in FIGS. 18A and 18B is described below.
- an insulating film 37 composed of, for example, SiO 2 is formed on an n-type semiconductor substrate 31 , and a trench 91 for trench isolation is formed on the semiconductor substrate 31 , together with the insulating film 37 .
- an active region isolated at distance d, from an edge of the trench 91 in other words, a resist mask 97 , is formed, and by performing ion implantation of a p-type impurity via the resist mask 97 , a second p-type semiconductor well region 94 is formed on the semiconductor substrate 31 so as to project into the pixel region side.
- the second p-type semiconductor well region 94 is formed around the sides and bottom of the trench 91 so as to have sufficient width and depth.
- a resist mask 99 is formed so that an end thereof is positioned on the trench device isolation layer 93 .
- a first p-type semiconductor well region 32 connected to a second p-type semiconductor well region 94 is formed at a deep position of the substrate 31
- an n-type semiconductor well region 36 to be used as a charge accumulating region is formed on the surface of the substrate 31
- a high-concentration p-type semiconductor region 38 is formed at the interface between the n-type semiconductor region 36 and the insulating film 37 so as to be connected to the second p-type semiconductor well region 94 .
- a portion of the substrate 31 between the top n-type semiconductor region 36 and the p-type semiconductor well region 32 is used as a low-concentration n-type semiconductor region 33 .
- Ion implantation for the first p-type semiconductor well region 32 , the n-type semiconductor region 36 , and the high-concentration p-type semiconductor region 38 is shown by one illustration. However, it may be different processes for convenience of forming other portions.
- This sensor is formed as a so-called “hole accumulation diode (HAD)” sensor by the high-concentration p-type semiconductor region 38 , the n-type semiconductor regions 36 and 33 , and the first p-type semiconductor well region 32 .
- HAD hole accumulation diode
- an insulating film 37 composed of, for example, SiO 2 , is formed on the surface of the n-type semiconductor region 31 , and a trench 91 for trench isolation is formed in the semiconductor region 31 , together with the insulating film 37 .
- a resist mask 101 is formed on the entire surface of the other portions.
- a high-concentration p-type semiconductor layer for connecting a first p-type semiconductor well region 32 and a second p-type semiconductor well region 32 in other words, a so-called “p-type semiconductor plug layer” 95 , is formed.
- the p-type semiconductor plug layer 95 is formed around the sides and bottom of the trench 91 so as to cover the trench 91 .
- a resist mask 103 is formed so that an end thereof is positioned on the trench device isolation layer 93 , excluding the pixel region.
- a first p-type semiconductor well region 32 connected to the p-type plug region 95 is formed at a deep position of the substrate 31
- a n-type semiconductor region 36 to be used as a charge accumulating region is formed on the surface of the substrate 31
- a high-concentration p-type semiconductor region 38 connected to the p-type plug region 95 is formed at the interface of the n-type semiconductor region 36 with the insulating film 37 .
- a portion of the substrate 31 between the top n-type semiconductor region 36 and the p-type semiconductor well region 32 is used as a low-concentration n-type semiconductor region 33 .
- Ion implantation for the first p-type semiconductor well region 32 , the n-type semiconductor region 36 , and the high-concentration p-type semiconductor region 38 is shown by one illustration. However, it may be different processes for convenience of forming other portions.
- a resist mask 104 is formed in the pixel region so as to be isolated by predetermined distance d 1 across the p-type plug region 95 from an end of the trench 91 of the trench device isolation layer 93 .
- a second p-type semiconductor well region 94 is formed so that part thereof extends from the trench device isolation layer 93 to the pixel region.
- the first p-type semiconductor well region 32 and the second p-type semiconductor well region 94 are connected by the p-type plug region 95 .
- an insulating film 37 composed of, for example, SiO 2 , etc.
- a trench 92 for trench isolation is formed on the semiconductor substrate 31 , together with the insulating film 37 .
- CVD chemical vapor deposition
- a resist mask 105 is formed.
- an n-type semiconductor region 38 to be used as a charge accumulating region is formed on the surface of the substrate 31 , and a high-concentration p-type semiconductor region 38 is formed on the surface of the p-type semiconductor region 38 .
- ion implantation for the n-type semiconductor region 36 and the high-concentration p-type semiconductor region 38 is shown by one illustration, it may be different processes for convenience of forming the other portions.
- a resist mask 106 is formed in the pixel region so as to be isolated by distance d 1 from an end of the trench 91 of the trench device isolation layer 93 .
- a second p-type semiconductor well region 94 is formed so that part thereof extends from the trench device isolation layer 93 to the pixel region.
- a first p-type semiconductor well region 32 connected to the bottom of the second p-type semiconductor well region 94 is formed at a deep position of the substrate 31 .
- a portion of the substrate 31 between the top n-type semiconductor region 36 and the first p-type semiconductor well region 32 is used as a low-concentration n-type semiconductor region 33 .
- the above-described sensor 116 in FIG. 15 can be produced in accordance with, for example, the production example in FIGS. 19A and 19B and the production example in FIGS. 20A to 20 C.
- production can be enabled by employing ion implantation in FIGS. 19A and 19B in order to connect the first and second p-type semiconductor regions 32 and 94 , and by employing plug ion implantation in FIGS. 20A to 20 C.
- the above-described sensor 117 in FIG. 16 can be produced in accordance with, for example, the production example in FIGS. 20A to 20 C.
- the above-described sensor 118 in FIG. 18 can be produced in accordance with, for example, the production example in FIGS. 19A to 19 C.
- the p-type semiconductor region 94 or the p-type semiconductor regions 94 and 95 are formed so as to extend from the trench device isolation layer 93 to the n-type semiconductor regions 33 and 36 of the sensor.
- the semiconductor interface with the trench device isolation layer 93 isolating the sensor 116 , 117 , or 118 is surrounded by a p-type semiconductor region, for example, the second p-type semiconductor well region 94 , the first and second semiconductor well regions 32 and 94 , or the p-type plug region 95 and the second p-type semiconductor well region 94 , etc.
- the photodiode's pn-junction forming the sensor 116 , 117 , or 118 can be isolated from the interface of the trench device isolation layer 93 having crystal defects such as dislocation, and when the pn-junction is reverse biased, depletion in the interface of the trench device isolation layer 93 and its vicinity can be prevented.
- the sensor part is formed as a HAD sensor in which the p-type semiconductor region 38 is formed on the surface of the n-type semiconductor region, all pn-junctions are provided in the bulk, excluding those in the gate end, so that the dark current can be further reduced.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
A solid-state image-sensing device has pn-junction sensor parts isolated corresponding to pixels by a device isolation layer. The solid-state image-sensing device includes a first-conductivity-type second semiconductor well region formed between a first-conductivity-type first semiconductor well region and the device isolation layer. When the device is operating, a depletion layer of each sensor part spreads to the first semiconductor well region, which is beneath each of the sensor parts.
Description
- 1. Field of the Invention
- The present invention relates to solid-state image-sensing devices, and particularly to a metal-oxide-semiconductor (MOS) or complementary-metal-oxide-semiconductor (CMOS) solid-state image-sensing device and a method for producing the device.
- 2. Description of the Related Art
- As a type of solid-state image-sensing device, an MOS or CMOS solid-state image-sensing device is known that includes unit pixels each including a photodiode sensor and a switching device and that reads signal charge accumulated in the sensor by photoelectric conversion, converts the charge into a voltage or current, and outputs it. In the MOS or CMOS solid-state image-sensing device, MOS transistors or CMOS transistors are used as, for example, switching devices for pixel selection and switching devices for reading signal charge. Also in peripheral circuits such as a horizontal scanning circuit and a vertical scanning circuit, MOS transistors or CMOS transistors are used, so that there is an advantage in that the transistors can be produced together with the switching devices.
- Hitherto, in a MOS or CMOS solid-state image-sensing device using pn-junction transistors as sensors, the sensors of pixels are formed so that the pixels are isolated in the form of an X-Y matrix by a device isolation layer resulting from local oxidation, i.e., a so-called “LOCOS (local oxidation of silicon) layer”.
- As shown in FIG. 21, a
photodiode 1 to be used as a sensor is formed by forming a p-typesemiconductor well region 3 on, for example, an n-type silicon substrate 2, forming a device isolation layer (LOCOS layer) 4 resulting from local oxidation, and performing ion implantation of an n-type impurity 6 such as arsenic (As) or phosphorus (P) in the surface of the p-typesemiconductor well region 3 through a thin insulating film (e.g., an SiO2 film) so that an n-type semiconductor layer 7 is formed. - In the sensor (photodiode)1, it is necessary that a depletion layer be enlarged for increasing the photoelectric conversion efficiency so that even signal charge photoelectrically converted at a deeper position can be used.
- In order to dope the n-
type impurity 6 in the formation of thephotodiode 1 to be used as a sensor, ion implantation is performed using a photoresist layer 8 aligned on thedevice isolation layer 4 to protect other regions, as shown in FIG. 21. Thus, a pn-junction j appears at an end A of thedevice isolation layer 4. It is known that a stress generates crystal defects such as dislocation at the end A of thedevice isolation layer 4. Accordingly, when the depletion layer, generated by reverse biasing the pn-junction j, occurs in the region of at the end of the device isolation layer, which has the crystal defects, a leakage current is increased by the electric field. When the leakage current is increased in the sensor (photodiode) 1, a signal charge is generated and forms a dark current, even if no light is incident. Since the dark current is generated by the crystal defects, eachsensor 1 has a different amount of generated dark current, which appears as nonuniformity of the image quality. - Accordingly, it is an object of the present invention to provide a solid-state image-sensing device designed so that photoelectric conversion efficiency in sensor parts can be increased.
- It is another object of the present invention to provide a solid-state image-sensing device designed so that a dark current resulting from leakage current can be reduced, and to provide a method for producing the device.
- To these ends, according to an aspect of the present invention, the foregoing objects are achieved through provision of a solid-state image-sensing device having pn-junction sensor parts isolated corresponding to pixels by a device isolation layer. The solid-state image-sensing device includes a first-conductivity-type second semiconductor well region formed between a first-conductivity-type first semiconductor well region and the device isolation layer. In the device, when the device is operating, a depletion layer of each of the sensor parts spreads to the first semiconductor well region, which is beneath each of the sensor parts.
- Preferably, the second semiconductor well region is simultaneously formed with the semiconductor well regions formed after the formation of the device isolation layer in a CMOS transistor.
- According to another aspect of the present invention, the foregoing objects are achieved through provision of a solid-state image-sensing device having pn-junction sensor parts isolated corresponding to pixels by a device isolation layer resulting from local oxidation. The solid-state image-sensing device includes a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region of each of the sensor parts, and the semiconductor region is formed between the charge accumulating region of each sensor part and the device isolation layer.
- Preferably, the solid-state image-sensing device further includes a second semiconductor well region formed between the device isolation layer and a first semiconductor well region beneath the device isolation layer, and when the device is operating, the depletion layer of each of the sensor parts spreads to the first semiconductor well region, which is beneath each of the sensor parts.
- The semiconductor region may be formed by extending a portion of a second semiconductor well region formed between the device isolation layer and a first semiconductor well region beneath the device isolation layer.
- According to a further aspect of the present invention, the foregoing objects are achieved through provision of a solid-state image-sensing device including pn-junction sensor parts isolated corresponding to pixels by a device isolation layer resulting from trench isolation. The solid-state image-sensing device includes a semiconductor region of a conductivity type opposite to the conductivity type of the charge accumulating region of each of the sensor parts, and the semiconductor region is formed to extend from the device isolation layer to a pixel region.
- Preferably, the opposite-conductivity-type semiconductor region is formed by extending a portion of a semiconductor well region.
- According to a still further aspect of the present invention, the foregoing objects are achieved through provision of a method for producing a solid-state image-sensing device which includes the step of forming, by performing ion implantation, a semiconductor region after forming a device isolation layer resulting from local oxidation, wherein the device isolation layer isolates pn-junction sensor parts in correspondence with pixels; the conductivity type of the semiconductor region is opposite to the conductivity type of a charge accumulating region of each of the sensor parts; and an end of the semiconductor region is positioned at the side of the parts except for an end of the device isolation layer.
- Preferably, the semiconductor region is formed by a second semiconductor well region formed between a first semiconductor well region and the device isolation layer.
- In the method, after forming the device isolation layer, the semiconductor region may be formed by forming, beneath the device isolation layer, a second semiconductor well region leading to a first semiconductor well region.
- According to yet another aspect of the present invention, the foregoing objects are achieved through provision of a method for producing a solid-state image-sensing device which includes the steps of: forming a device isolation layer resulting from local oxidation, the device isolation-layer isolating pn-junction sensor parts corresponding to pixels, and for forming a gate electrode of a read transistor connected to each of the sensor parts; and forming, by performing ion implantation, a semiconductor region of a conductivity type opposite to the conductivity type of the charge accumulating region of each of the sensor parts so that an end of the semiconductor region is positioned at the side of the sensor parts except for an end of the device isolation layer, with the gate electrode being used as a reference position.
- According to still another aspect of the present invention, the foregoing objects are achieved through provision of a method for producing a solid-state image-sensing device which includes the step of forming a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region in each of pn-junction sensor parts so as to surround a device isolation layer resulting from trench isolation, wherein the device isolation layer isolates the pn-junction sensor parts corresponding to pixels.
- According to a more aspect of the present invention, the foregoing objects are achieved through provision of a method for producing a solid-state image-sensing device which includes the step of forming, after forming, on a semiconductor substrate, trenches for isolating pn-junction sensor parts corresponding to pixels, and after forming a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region of each of the sensor parts so as to surround each trench, a device isolation layer by embedding an insulating material in each trench.
- According to the present invention, photoelectric conversion efficiency in sensor parts in a solid-state image-sensing device can be increased, which makes it possible to provide a solid-state image-sensing device with high sensitivity.
- According to the present invention, sensor parts having high photoelectric conversion efficiency and a low dark current can be formed without increasing production steps.
- FIG. 1 is a block diagram showing an embodiment of a solid-state image-sensing device according to the present invention;
- FIG. 2 is a circuit diagram showing another example of a unit pixel applied to a solid-state image-sensing device of the present invention;
- FIG. 3 is a circuit diagram showing another example of a unit pixel applied to a solid-state image-sensing device of the present invention;
- FIG. 4 is a main part sectional view showing an embodiment of a sensor in a solid-state image-sensing device according to the present invention;
- FIG. 5 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIG. 6 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIGS. 7A to7D are sectional views showing a process for producing the sensors in FIGS. 5 and 6;
- FIG. 8 is a main part sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIGS. 9A to9E are sectional views showing a process for producing the sensor in FIG. 8;
- FIG. 10A a main part plan view showing an embodiment of a solid-state image-sensing device provided with a sensor according to the present invention, and FIG. 10B is an equivalent circuit diagram of a unit pixel of the sensor;
- FIG. 11 is a sectional view taken on line XII,XIII-XII,XIII in FIG. 10A in the case where the sensor in FIG. 8 illustrating the present invention is included;
- FIG. 12 is a sectional view taken on line XII,XIII-XII,XIII in FIG. 11 in the case where the sensor in FIG. 6 illustrating the present invention is included;
- FIGS. 13A to13C are sectional views showing a process for producing a CMOS transistor included in the peripheral circuit of a solid-state image-sensing device;
- FIG. 14 is a main part sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIG. 15 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIG. 16 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIG. 17 is a sectional view showing another embodiment of the sensor in the solid-state image-sensing device according to the present invention;
- FIGS. 18A and 18B are process charts showing a method (according to an embodiment of the present invention) for producing a sensor part obtained by trench device isolation;
- FIGS. 19A, 19B, and19C are process charts showing a method (according to another embodiment of the present invention) for producing a sensor part obtained by trench device isolation;
- FIGS. 20A, 20B, and20C are process charts showing a method (according to another embodiment of the present invention) for producing a sensor part obtained by trench device isolation; and
- FIG. 21 is a main part sectional view showing a sensor part in a conventional solid-state image-sensing device.
- FIG. 1 shows a solid-state image-sensing device of, for example, a CMOS type, according to an embodiment of the present invention.
- A solid-state image-sensing device10 includes: an image sensing region formed by providing, in the form of a matrix, a plurality of unit pixels 14 in which each unit pixel includes a photodiode (i.e., a pn-junction sensor) 11 for performing photoelectric conversion, a vertical-selection switching device (e.g., a MOS transistor) 13 for selecting a pixel, and a read switching device (e.g., a MOS transistor) 12; a vertical scanning circuit 16 for outputting vertical scanning pulses φV [φV1, . . . φVm, . . . φVm+k, . . .] to vertical selection lines 15 to which the control electrodes (so-called “gate electrodes”) of the vertical-selection switching devices 13 for each row are commonly connected; vertical signal lines 17 to which main electrodes of the read switching devices 12 for each column are commonly connected to each column; read pulse lines 18 connected to main electrodes of the vertical-selection switching devices 13; horizontal switching devices (e.g., MOS transistors) 20 whose main electrodes are connected to the vertical signal lines 17 and horizontal signal lines 19; a horizontal scanning circuit 21 connected to the control electrodes (so-called “gate electrodes”) of the horizontal switching devices 20 and the read pulse lines 18; and an amplifier 22 connected to the horizontal signal lines 19.
- In each
unit pixel 14, one main electrode of theread switching device 12 is connected to thephotodiode 11, and another main electrode of theswitching device 12 is connected to eachvertical signal line 17. One main electrode of the vertical-selection switching device 13 is the control electrode (so-called “gate electrode”) of theread switching device 12, while another main electrode of theswitching device 13 is connected to each readpulse line 18, and the control electrode (so-called “gate electrode”) is connected to eachvertical selection line 15. - From the
horizontal scanning circuit 21, horizontal scanning pulses φH [φH1, . . . φHn, φHn+1, . . . ] are supplied to the control electrodes (so-called “gate electrode”) of thehorizontal switching devices 20, and horizontal read pulses φHR [φHR 1, . . . φHR n, φHR n+1, . . . ] are supplied to the read pulse lines 18. - The basic operation of the solid-state image-sensing
device 10 is as follows. - The vertical-
selection switching device 13 that receives vertical scanning pulse φVm from thevertical scanning circuit 16 and the read pulse φHR n from thehorizontal scanning circuit 21 creates a pulse as the product of the pulses φVm and φHR n, and uses the product pulse to control the control electrode of theread switching device 12, whereby signal charge photoelectrically converted by thephotodiode 11 is read via thevertical signal line 17. - The signal charge is led in a horizontal period of the picture to the
horizontal signal line 19 via thehorizontal switching device 20 controlled by the horizontal scanning pulse φHn from thehorizontal scanning circuit 21. Theamplifier 22 converts the signal charge into a signal voltage, and outputs it. - The construction of the
unit pixel 14 is not limited to that described above, but may be variously modified, such as those shown in FIGS. 2 and 3. - In FIG. 2, a
unit pixel 14 includes aphotodiode 11 and aread MOS transistor 12 connected thereto. One main electrode of theread MOS transistor 12 is connected to avertical signal line 17, and the gate electrode is connected to avertical selection line 15. - In FIG. 3, a
unit pixel 14 includes aphotodiode 11, aread MOS transistor 21, a floating diffusion (FD) amplifyingMOS transistor 22, a FDreset MOS transistor 23, and a vertical-selection MOS transistor 24. One main electrode of theread MOS transistor 21 is connected to thephotodiode 11, and another main electrode of thetransistor 21 is connected to one main electrode of the FD resetMOS transistor 23. The FD amplifyingMOS transistor 22 is connected between another main electrode of the FD resetMOS transistor 23 and one main electrode of the vertical-selection MOS transistor 24. The gate electrode of the FD amplifyingMOS transistor 22 is connected to a floating diffusion (FD) point at the midpoint of theread MOS transistor 21 and the FD resetMOS transistor 23. The gate electrode of theread MOS transistor 21 is connected to a vertical-readline 25. Another main electrode of the FD resetMOS transistor 23 is connected to a power supply VDD, and the gate electrode of thetransistor 23 is connected to a horizontal-reset line 28. Another main electrode of the vertical-selection MOS transistor 24 is connected to avertical signal line 26, and the gate electrode of thetransistor 24 is connected to avertical selection line 27. - FIG. 4 shows a modification of the
sensor 11 in the solid-state image-sensingdevice 10. - A sensor (photodiode)111 as the modification is formed by: forming a first
semiconductor well region 32 of a first conductivity type, e.g., a p-type, on asilicon semiconductor substrate 31 of a second conductivity type, e.g., an n-type; forming a high-resistance semiconductor region, e.g., a low-concentration n-type semiconductor region 33, on the first p-typesemiconductor well region 32; forming a second p-type semiconductor region 35 leading to the first p-typesemiconductor well region 32, beneath a device isolation layer (i.e., LOCOS layer) 34 resulting from local oxidation, which isolates thesensor 111 for each pixel; and forming a high-concentration n-type semiconductor region 36 on the surface of the low-concentration n-type semiconductor region 33 isolated by thedevice isolation layer 34 so that a pn-junction j is formed between the low-concentration n-type semiconductor region 33 and the first p-typesemiconductor well region 32 and so that a depletion layer of the sensor part expands to the first p-typesemiconductor well region 32 during operation. - The first p-type
semiconductor well region 32 is formed at a predetermined depth of thesubstrate 31, and the low-concentration n-type semiconductor region 33 is formed on the surface region of the substrate so as to be separated by the first p-typesemiconductor well region 32. The high-concentration n-type semiconductor region 36 acts as a substantial charge-accumulating region. - It is also possible to employ a sensor structure in which a high-concentration p-
type semiconductor region 38 is formed at the interface between the high-concentration n-type semiconductor region 36 and an insulating film (e.g., SiO2 film) 37. In thesensor 111, pn-junctions j are formed between the high-concentration n-type semiconductor region 36 and the high-concentration p-type semiconductor region 38 and between the low-concentration n-type semiconductor region 33 and the second p-typesemiconductor well region 35. - The second p-type
semiconductor well region 35 can be simultaneously formed when, for example, a p-type semiconductor well of a CMOS transistor in a peripheral circuit is formed. - In the CMOS transistor, after a field insulating layer (so-called “device isolation layer)52 is formed by local oxidation, as shown in FIGS. 13A to 13C, a p-type
semiconductor well region 55 is formed (see FIG. 13A) by performing ion implantation of a p-type impurity 54 such as boron in one device forming region, using aphotoresist layer 53 as a mask. - Next,
gate electrodes 57 composed of, for example, polycrystal silicon, are formed on the p-typesemiconductor well region 55 and the n-type semiconductor substrate 51 as another device forming region (see FIG. 13B), while providinggate insulating films 56 therebetween. - Next, by using each
gate electrode 57 as a mask, and performing self-aligning, ion implantation of an n-type impurity is performed in the p-typesemiconductor well region 55 to form an n-type source region 58S and adrain region 58D so that an n-channel MOS transistor 59 is formed, and ion implantation of a p-type impurity is performed in the n-type semiconductor substrate 51 to form a p-type source region 61S and adrain region 61D so that a p-channel MOS transistor 62 is formed, whereby a CMOS transistor is obtained. - A process in which the p-type
semiconductor well region 55 is formed after forming thefield insulating layer 52 is called a “retrograde p-well process”. - The above-described second p-type
semiconductor well region 35 in FIG. 4 can be formed simultaneously with the p-typesemiconductor well region 55 in FIG. 13. Thus, thesensor 111, in which the expansion of a depletion layer described below is deepened to increase a photoelectric conversion efficiency, can be formed without increasing the number of producing steps. - In addition, the second p-type
semiconductor well region 35 is formed after forming thedevice isolation layer 34, as shown in FIG. 4. Thus, the second p-typesemiconductor well region 35 can be selectively formed beneath thedevice isolation layer 34 excluding the sensor-formed region without being affected by diffusion due to thermal processing performed during the formation of the device isolation layer. - According to the solid-state image-sensing
device 10 having thesensors 111 in this embodiment, by selectively forming, beneath only thedevice isolation layer 34 excluding the sensor region, the second p-typesemiconductor well region 35 leading to the first p-typesemiconductor well region 32, and forming pn-junctions with the high-concentration n-type semiconductor region 36, the low-concentration n-type semiconductor region 33, and the first p-typesemiconductor well region 32, photodiodes, that is,sensors 111 are formed, whereby the expansion of the depletion layer in eachsensor 111 is deepened during operation, and even signal charge photoelectrically converted at a deep position can be accumulated in the high-concentration n-type semiconductor region 36 as a charge accumulating region. Therefore, the photoelectric conversion efficiency increases, making it possible to obtain a solid-state image-sensing device with higher sensitivity. - FIG. 5 shows another embodiment of the sensor11 (see FIG. 1) according to the present invention.
- A sensor (photodiode)112 according to this embodiment is intended to increase photoelectric conversion efficiency and to reduce a dark current due to leakage current.
- The
sensor 112 is formed, similarly to the foregoing description, by: forming a firstsemiconductor well region 32 of a first conductivity type, e.g., a p-type, on asemiconductor substrate 31 of a second conductivity type, e.g., an n-type; forming a low-concentration n-type semiconductor region 33 on the first p-typesemiconductor well region 32; forming a high-concentration n-type semiconductor region 36 on the surface of the low-concentration n-type semiconductor region 33, in which pixel isolation is performed by adevice isolation layer 34 resulting from local oxidation; and forming a pn-junction j between the low-concentration n-type semiconductor region 33 and the first p-typesemiconductor well region 32 so that a depletion layer of the sensor expands to the first p-typesemiconductor well region 32 during operation. - In this embodiment, in particular, a second p-type
semiconductor well region 351 leading to the first p-typesemiconductor well region 32 is formed beneath thedevice isolation layer 34 for pixel isolation, andpart 351 a of the second p-typesemiconductor well region 351 is simultaneously provided being extended between the n-type semiconductor region 36 and thedevice isolation layer 34, in which a substantial charge accumulating region of the sensor is formed therebetween. - In other words, an end of the second p-type
semiconductor well region 351 is formed so as to be positioned on the sensor side apart from an end of thedevice isolation layer 34, and an end of the n-type semiconductor region 36 as the charge accumulating region of thesensor 112 is provided so as to touch an extended portion of the second p-typesemiconductor well region 351 a. In thesensor 112, a pn-junctions j is also formed between each n-type semiconductor region semiconductor well region 351 a. - FIGS. 7A to7C show a method for producing the
sensor 112. - Initially, as shown in FIG. 7A, after forming a
device isolation layer 34 used for local oxidation on the surface of an n-type semiconductor substrate 31, a predeterminedpattern photoresist layer 41 in which a photoresist end 41 a is positioned on the sensor side (in the active region of a photodiode) apart from an end of thedevice isolation layer 34 is formed so as to cover a region for forming the sensor part of thesubstrate 31. Thephotoresist layer 41 is used as a mask to perform ion implantation of a p-type impurity 42, whereby a second p-typesemiconductor well region 351 is formed. The second p-typesemiconductor well region 351 is formed so that an end thereof, namely, an end of theextended portion 351 a is positioned on the side for forming the sensor part, which is apart from an end of thedevice isolation layer 34. - Next, as shown in FIG. 7B, after removing the
photoresist layer 43, by performing ion implantation of a p-type impurity 43 in the entire region for forming the sensor part, which includes the part beneath thedevice isolation layer 34, a first p-typesemiconductor well region 32 touching the lower part of the second p-typesemiconductor well region 351 is formed at a predetermined depth of thesubstrate 31. By forming the first p-typesemiconductor well region 32, a low-concentration n-type semiconductor region 33 including an isolated portion of thesubstrate 31 is formed in a region surrounded by the first p-typesemiconductor well region 32 and the second p-typesemiconductor well region 351. - Next, as shown in FIG. 7C, by forming a
photoresist layer 44 in a part excluding the sensor forming region, and performing ion implantation of an n-type impurity 45, a high-concentration n-type semiconductor region 36 to be used as a charge accumulating region is formed on the surface of the low-concentration n-type semiconductor region 33. This forms pn-junctions j between the n-type semiconductor region 33 and the firstsemiconductor well region 32, and between each n-type semiconductor region extended portion 351 a of the second p-type semiconductor well region, whereby the desired photodiode, namely, thesensor 112 is formed. - The impurity concentrations of the regions are as follows:
- second
semiconductor well region 351>n-type semiconductor region 36; and - n-
type semiconductor region 36>n-type semiconductor region 33. - According to a solid-state image-sensing device provided with the above-described
sensor 112, by forming the second p-type semiconductor well region (so-called “channel stop region”) 351 so as to be extended to the sensor side than to the end of thedevice isolation layer 34, the pn-junctions of the photodiode forming thesensor 112 can be isolated from an end of thedevice isolation layer 34 having crystal defects such as dislocation, in other words, from a semiconductor region in the vicinity of thedevice isolation layer 34, whereby, when the pn-junctions are reverse biased, the depletion layer can be generated apart from the end of thedevice isolation layer 34. - Accordingly, the generation of a leakage current in the vicinity of the
device isolation layer 34 is suppressed, and the dark current decreases. - Similarly to FIG. 4, in the
sensor 112, theregions semiconductor well region 351, so that the expansion of the depletion layer is deepened and the photoelectric conversion efficiency can be increased. - According to the producing method shown in FIGS. 7A to7C, ion implantation is used to form the second p-type
semiconductor well region 351 after forming thedevice isolation layer 34. Thus, there is no influence of thermal processing in the formation of thedevice isolation layer 34. In other words, the second p-typesemiconductor well region 351 can be formed with positional precision without being re-diffused. - Also when forming the second p-type
semiconductor well region 351 having the extendedportion 351 a on the sensor side apart from the end of thedevice isolation layer 34, its alignment with thedevice isolation layer 34 is facilitated. Accordingly, the second p-typesemiconductor well region 351 can be easily and accurately formed. In addition, in this embodiment, the second p-typesemiconductor well region 351 can be simultaneously formed, together with the p-type well region 55 in the production of the peripheral circuit's CMOS transistor shown in the above-described FIGS. 13A to 13C. Thus, there is no increase in the number of production steps. - FIG. 6 shows another embodiment of the sensor11 (see FIG. 1) according to the present invention.
- A sensor (photodiode)113 according to this embodiment is formed such that, in the above-described sensor structure shown in FIG. 5, a high-concentration p-
type semiconductor region 38 is formed between an n-type semiconductor region 36 to be used as a charge accumulating region and a top insulatingfilm 37 so as to touch a second p-typesemiconductor well region 351. Other components are identical to those in FIG. 5. Accordingly, the corresponding components are denoted by identical reference numerals, and repeated descriptions are omitted. - The
sensor 113 can be produced such that, after using ion implantation to form the n-type semiconductor region 36 shown in FIG. 7C, a p-type semiconductor region 38 is formed on the surface of the n-type semiconductor region 36 by performing ion implantation of a p-type impurity 46, as shown in FIG. 7D. - According to a solid-state image-sensing device provided with the
sensor 113 according to this embodiment, by employing a structure having a p-type semiconductor region 38 on the surface of the n-type semiconductor region 36, all pn-junctions other than that in the gate of a read MOS transistor (not shown) can be provided in the bulk. In other words, in thesensor 113, in addition to effects in thesensor 112 in FIG. 5, the dark current can be more reduced because the depletion layer is positioned apart from an interface with the sensor top insulatingfilm 37, i.e., an Si—SiO2 interface. - FIG. 8 shows another embodiment of the sensor11 (see FIG. 1) according to the present invention.
- A sensor (photodiode)114 according to this embodiment is formed, similarly to the foregoing description, by: forming a first
semiconductor well region 32 of a first conductivity type, e.g., a p-type, on asemiconductor substrate 31 of a second conductivity type, e.g., an n-type; forming a low-concentration n-type semiconductor region 33 on the first p-typesemiconductor well region 32; forming a high-concentration n-type semiconductor region 36 on the surface of the low-concentration n-type semiconductor region 33, in which pixel isolation is performed by adevice isolation layer 34 resulting from local oxidation; and forming a pn-junction j between the low-concentration n-type semiconductor region 33 and the first p-typesemiconductor well region 32 so that a depletion layer of the sensor expands to the first p-typesemiconductor well region 32 during operation. - In this embodiment, in particular, a second p-type
semiconductor well region 352 that has anend 352 a at an inner position than an end of thedevice isolation layer 34 and that leads to a first p-typesemiconductor well region 32 is formed beneath adevice isolation layer 34 for pixel isolation, and a p-type semiconductor region, i.e., a so-called “p-type plug region 39” is formed between an end of thedevice isolation layer 34 and an n-type semiconductor region 36 to be used as a charge accumulating region. The p-type plug region 39 is formed so as to be connected to the second p-typesemiconductor well region 352. - In addition, in FIG. 8, a high-concentration p-
type semiconductor region 38 is formed on the surface of the n-type semiconductor region 36 so as to partially touch the p-type plug region 39. In thesensor 114, pn-junctions j are formed among each n-type semiconductor region type semiconductor region 38, the second p-typesemiconductor well region 352, and the p-type plug region 39. - FIGS. 9A to9E show a method for producing the
sensor 114. - Initially, as shown in FIG. 9A, after forming, on the surface of an n-
type semiconductor substrate 31, adevice isolation layer 34 resulting from local oxidation, a predeterminedpattern photoresist layer 64 that covers a region for forming a sensor and that has anend 64 a on thedevice isolation layer 34 is formed, and thephotoresist layer 64 is used as a mask to perform ion implantation of a p-type impurity 42, whereby a second p-typesemiconductor well region 352. The second p-typesemiconductor well region 352 is formed so that itsend 352 a is positioned to be inner than the end of thedevice isolation layer 34. The second p-typesemiconductor well region 352 is simultaneously formed in a process where the p-typesemiconductor well region 55 in the peripheral circuit's CMOS transistor is formed as described above. - Next, as shown in FIG. 9B, after removing the
photoresist layer 64, a first p-typesemiconductor well region 32 touching the lower part of the second p-typesemiconductor well region 352 is formed at a predetermined depth of thesubstrate 31 by performing ion implantation of a p-type impurity on the entire region for forming the sensor part, which includes the lower part of thedevice isolation layer 34. By forming the first p-typesemiconductor well region 32, a low-concentration n-type semiconductor region 33 including an isolated portion of thesubstrate 31 is formed in a region surrounded by the first p-typesemiconductor well region 32 and the second p-typesemiconductor well region 352. - Next, as shown in FIG. 9C, a predetermined
pattern photoresist layer 65 that covers the region for forming the sensor part and that has anend 65 a is positioned on the sensor side (in the active region of a photodiode) apart from the end of thedevice isolation layer 34 is formed. By masking thephotoresist layer 65, and performing ion implantation of a p-type impurity 66, a p-type plug region 39 is formed. The p-type plug region 39 is formed so that an end thereof is positioned on the sensor part forming region apart from the end of thedevice isolation layer 34. In other words, it is formed so as to extend from the end of thedevice isolation layer 34. - Next, as shown in FIG. 9D, by forming
photoresist layer 44 on a part other than the sensor part forming region, and performing ion implantation of an n-type impurity, a high-concentration n-type semiconductor region 36 to be used as a charge accumulating region is formed on the surface of the low-concentration n-type semiconductor region 33. - Subsequently, as shown in FIG. 9E, by performing ion implantation of a p-
type impurity 46, a high-concentration p-type semiconductor region 38 is formed on the surface of the n-type semiconductor region 36 so as to touch the p-type plug region 39. With the above-described process, the desired photodiode, in which main pn-junctions are formed by each n-type semiconductor region semiconductor well region 32, in other words, thesensor 114 is obtained. - In this construction, the impurity concentrations of the regions are as follows:
- p-
type semiconductor region 38>n-type semiconductor region 36; - p-type
semiconductor well region 352>n-type semiconductor region 33; and - p-
type plug region 39>n-type semiconductor region 36. - According to a solid-state image-sensing-device provided with the
sensor 114 according to this embodiment, by forming the p-type plug region (used as a channel stop region) 39 between the end of thedevice isolation layer 34 resulting from local oxidation and the n-type semiconductor region 36 to be used as the charge accumulating region of thesensor 114, pn-junctions of the photodiode forming thesensor 114 can be isolated from the end of thedevice isolation layer 34 which has crystal defects such as dislocation, i.e., the semiconductor region in the vicinity of the end of thedevice isolation layer 34, whereby, when the pn-junctions are reverse biased, the depletion layer can be generated at a position apart from thedevice isolation layer 34. Accordingly, the generation of a leakage current in the vicinity of the end of thedevice isolation layer 34 can be suppressed, and a dark current can be reduced. Simultaneously, the expansion of the depletion layer is deepened as described above, whereby the photoelectric conversion efficiency can be increased. - In addition, when a structure is employed in which the second p-type
semiconductor well region 352 is formed to be inner than thedevice isolation layer 34 and in which the p-type plug region 39 is formed between the end of thedevice isolation layer 34 and the n-type semiconductor region 36 of thesensor 114, the distance between the gate end of the read MOS transistor and the end of the p-type plug region 39 can be more accurately set. - In other words, the sensor structure in FIG. 8 and the sensor structure in FIG. 6 are compared.
- When it is assumed that each of the sectional structure of the
sensor 114 in FIG. 8 and the sectional structure of thesensor 113 in FIG. 6 is the sectional structure on line VI,VIII-VI,VIII of a plan view showing a main part of an image capturing region in FIG. 10A, the sectional structure on line XII,XIII-XII,XIII crossing agate electrode 71 of a read MOS transistor in FIG. 11 is as shown in FIG. 11 for thesensor 114, and is as shown in FIG. 12 for thesensor 113. FIG. 10B, is an equivalent circuit of the unit pixel in FIG. 10A. In the plan view in FIG. 10A, there are a hatched part indicating thedevice isolation layer 34 resulting from local oxidation and anend 34 a of the device isolation layer. The inversely hatched part indicates theextended portion 351 a of the second p-typesemiconductor well region 351 or the p-type plug region 39. Aread MOS transistor 12 has an L-shapedread gate electrode 71. A vertical-selection MOS transistor 13 has a gate electrode connected to a vertical selectingline 15. Avertical signal line 17 and one source-drain region 73 constituting theread MOS transistor 12 are connected by acontact portion 171, and thegate electrode 71 is connected to one source-drain region of the vertical selectingMOS transistor 13 via a wire (e.g., A1 wire), which is not shown, andcontact portions MOS transistor 13 is connected to apulse line 18 via acontact portion 174. - In the sectional structures in FIGS. 11 and 12, a low-concentration p-type impurity is doped into a
channel region 72 beneath agate electrode 71 constituting theread MOS transistor 12. Each structure includes agate insulating film 77 composed of SiO2, etc., and sidewalls 74 composed of SiO2, etc. - In the case of the structure of the
sensor 112, an ion implantation process in which no shape is left, in other words, a process of ion implantation in the second p-typesemiconductor well region 351, is performed earlier, as shown in FIG. 12. Thus, the second p-typesemiconductor well region 351 and thegate electrode 71 are respectively formed with the second p-typesemiconductor well region 351 aligned with thedevice isolation layer 34, and thegate electrode 71 aligned with thedevice isolation layer 34. Accordingly, the second p-typesemiconductor well region 351 and thegate electrode 71 cannot be directly aligned with each other. - In other words, as shown in FIG. 12, alignment in the formation of the second p-type
semiconductor well region 351 and thegate electrode 71 is performed using, as a reference point p, an end of thedevice isolation layer 34 left as a shape. Thus, variations occur in respective distances d1 and d2, and the precision of the distance D1 between thegate electrode 71 and the second p-typesemiconductor well region 351, which requires precision, decreases, so that characteristic variation between lots may increase. - Conversely, in the case of the
sensor 114, as shown in FIG. 11, after forming aread gate electrode 71, a p-type plug region 39 is formed by performing ion implantation, while using an end of thegate electrode 71 as a reference. Thus, alignment precision between thegate electrode 71 and the p-type plug region 39 is increased to increase the precision of the distance D2 between thegate electrode 71 and the p-type plug region 39. This can expand the opening area of the sensor part, reducing the alignment margin. Also, variation between lots can be reduced. - In the structure of the
sensor 114 in FIGS. 8 and 11, the dark current is intended to be further reduced by forming the p-type semiconductor region 38 on the surface of the n-type semiconductor region 36, and providing, in the bulk, all pn-junctions in portions excluding the gate end. Otherwise, a structure in which the p-type semiconductor region 38 is omitted can be employed. - FIG. 14 shows still another embodiment of the sensor11 (see FIG. 1) according to the present invention.
- A
sensor 115 is formed by: forming adevice isolation layer 34 resulting from local oxidation after forming a p-typesemiconductor well region 31 of a first conductivity type, e.g., a p-type, on a semiconductor substrate of a second conductivity type, e.g., an n-type; forming, in the device isolation region, an n-type semiconductor region 82 to be used as a charge accumulating region; forming a pn-junction between the n-type semiconductor region 82 and the p-typesemiconductor well region 81 so that a photodiode is formed; and forming a p-type plug region 39 between the n-type semiconductor region 82 and an end of thedevice isolation layer 34. - The
sensor 115 has a structure in which the p-type plug region 39 is added to the structure in FIG. 15. - Also in a solid-state image-sensing device provided with the above-described
sensor 115, by forming the p-type plug region 39 between the n-type semiconductor region 82 and thedevice isolation layer 34, the leakage current at the end of thedevice isolation layer 34 can be suppressed, and the dark current can be reduced. - Each of the above-described embodiments describes a case in which the insulating layer resulting from local oxidation is used as a device isolation layer for a solid-state image-sensing device.
- The present invention may be applied to a solid-state image-sensing device using, as its device isolation layer, a device isolation layer resulting from trench isolation, so-called “STI (shallow trench isolation)”. Trench device isolation enables micro-fabrication and high integration of pixels, compared with device isolation resulting from local oxidation.
- Next, using FIGS.15 to 17, an embodiment applied to a solid-state image-sensing device using trench device isolation is described.
- FIG. 15 shows another embodiment of the
sensor 11 in the above-described solid-state image-sensingdevice 10. - A sensor (photodiode)116 is formed by forming, in a
semiconductor substrate 31 of a second conductivity type, e.g., an n-type, a trenchdevice isolation layer 93 composed of atrench 91 for pixel isolation and an insulatinglayer 92 such as SiO2, which is embedded in thetrench 91, and sequentially forming, as described above, a first p-typesemiconductor well region 32, a low-concentration n-type semiconductor region 33 thereon, an n-type semiconductor region 36 thereon to be used as a charge accumulating region, and a high-concentration p-type semiconductor region 38 between the surface of theregion 36 and an insulatingfilm 37, in a pixel region on the n-type semiconductor substrate 31. - In this embodiment, in particular, a second p-type
semiconductor well region 94 leading to the first p-typesemiconductor well region 32 is formed excluding the side of thesensor 116, and a portion of the second p-typesemiconductor well region 94 is extended projecting on the pixel region side of thesensor 116 so as to surround the interfaces of thetrench 91 of the trenchdevice isolation region 93 for pixel isolation. - In this embodiment, the
trench 91 is formed at approximately a depth reaching the low-concentration n-typesemiconductor well region 33. The first p-typesemiconductor well region 32 is formed so as to end at a portion corresponding to the bottom of the trenchdevice isolation layer 93 in the second p-typesemiconductor well region 94. The second p-typesemiconductor well region 94 is formed so that each portion is at a uniform depth, with thetrench 93 formed. - FIG. 16 shows another embodiment of the sensor11 (see FIG. 1) according to the present invention.
- A sensor (photodiode)117 according to this embodiment is similarly formed as described above by forming, in a
semiconductor substrate 31 of a second conductivity type, e.g., an n-type, a trenchdevice isolation layer 93 composed of atrench 91 for pixel isolation and an insulatinglayer 92 such as SiO2, which is embedded in thetrench 91, and sequentially forming a first p-typesemiconductor well region 32, a low-concentration n-type semiconductor region 33 thereon, an n-type semiconductor region 36 thereon to be used as a charge accumulating region, and a high-concentration p-type semiconductor region 38 between the surface of theregion 36 and an insulatingfilm 37, in a pixel region on the n-type semiconductor substrate 31. - In this embodiment, in particular, a second p-type
semiconductor well region 94 leading to the first p-typesemiconductor well region 32 is formed excluding the side of thesensor 116, and a portion of the second p-typesemiconductor well region 94 is extended projecting on the pixel region side of thesensor 117 so as to surround the interfaces of thetrench 91 of the trenchdevice isolation layer 93. - In this embodiment, the first p-type
semiconductor well region 32 is formed overall, and thetrench 91 of the trenchdevice isolation layer 93 is formed so as to lead to the first p-typesemiconductor well region 32. Concerning thetrench 91, its bottom and side are surrounded by the first and second p-typesemiconductor well regions - FIG. 17 shows another embodiment of the sensor11 (see FIG. 1) according to the present invention.
- A sensor (photodiode)118 according to this embodiment is similarly formed as described above by: forming, in a
semiconductor substrate 31 of a second conductivity type, e.g., an n-type, a trenchdevice isolation layer 93 composed of atrench 91 for pixel isolation and an insulatinglayer 92 such as SiO2, which is embedded in thetrench 91; forming a high-concentration p-type plug region 95 at the interfaces of thetrench 91; and sequentially forming a first p-typesemiconductor well region 32, a low-concentration n-type semiconductor region 33 thereon, an n-type semiconductor region 36 thereon to be used as a charge accumulating region, and a high-concentration p-type semiconductor region 38 between the surface of theregion 36 and an insulatingfilm 37, in a pixel region on the n-type semiconductor substrate 31. The high-concentration p-type plug region 95 covers all the trench's interfaces between the insulatinglayer 92 and silicon (Si). - In this embodiment, in particular, a second p-type
semiconductor well region 94 leading to the first p-typesemiconductor well region 32 is formed excluding the side of thesensor 118, and a portion of the second p-typesemiconductor well region 94 is extended projecting on the pixel region side of thesensor 117 so as to surround the interfaces of thetrench 91 of the trenchdevice isolation layer 93. - In this embodiment, the
trench 91 is formed leading to the n-type semiconductor substrate 31, and the first p-typesemiconductor well region 32 is formed overall. Thetrench 91 has a side overall surrounded by the first and second p-typesemiconductor well regions - FIGS. 18A to20C show producing methods for realizing the above-described
sensors - The production example in FIGS. 18A and 18B is described below.
- Initially, as shown in FIG. 18A, an insulating
film 37 composed of, for example, SiO2 is formed on an n-type semiconductor substrate 31, and atrench 91 for trench isolation is formed on thesemiconductor substrate 31, together with the insulatingfilm 37. Next, an active region isolated at distance d, from an edge of thetrench 91, in other words, a resistmask 97, is formed, and by performing ion implantation of a p-type impurity via the resistmask 97, a second p-typesemiconductor well region 94 is formed on thesemiconductor substrate 31 so as to project into the pixel region side. - At this time, the second p-type
semiconductor well region 94 is formed around the sides and bottom of thetrench 91 so as to have sufficient width and depth. - Next, as shown in FIG. 18B. by using chemical vapor deposition (CVD) to embed an insulating film, for example, an SiO2 film 92, in the
trench 91, and planarize it, a trenchdevice isolation layer 93 consisting of thetrench 91 and the embedded insulatingfilm 92 is formed. - After that, excluding the pixel region, a resist
mask 99 is formed so that an end thereof is positioned on the trenchdevice isolation layer 93. By performing selective ion implantation of p-type and n-type impurities into the pixel region via the resistmask 99, a first p-typesemiconductor well region 32 connected to a second p-typesemiconductor well region 94 is formed at a deep position of thesubstrate 31, an n-typesemiconductor well region 36 to be used as a charge accumulating region is formed on the surface of thesubstrate 31, and a high-concentration p-type semiconductor region 38 is formed at the interface between the n-type semiconductor region 36 and the insulatingfilm 37 so as to be connected to the second p-typesemiconductor well region 94. - A portion of the
substrate 31 between the top n-type semiconductor region 36 and the p-typesemiconductor well region 32 is used as a low-concentration n-type semiconductor region 33. - Ion implantation for the first p-type
semiconductor well region 32, the n-type semiconductor region 36, and the high-concentration p-type semiconductor region 38 is shown by one illustration. However, it may be different processes for convenience of forming other portions. - With this process, the desired sensor is formed. This sensor is formed as a so-called “hole accumulation diode (HAD)” sensor by the high-concentration p-
type semiconductor region 38, the n-type semiconductor regions semiconductor well region 32. - The production example in FIGS. 19A to19C is described.
- At first, as shown in FIG. 19A, an insulating
film 37 composed of, for example, SiO2, is formed on the surface of the n-type semiconductor region 31, and atrench 91 for trench isolation is formed in thesemiconductor region 31, together with the insulatingfilm 37. - Next, excluding the
trench 91 and a portion isolated by predetermined distance d2 from ends of thetrench 91, a resistmask 101 is formed on the entire surface of the other portions. By performing ion implantation of a p-type impurity via the resistmask 101, a high-concentration p-type semiconductor layer for connecting a first p-typesemiconductor well region 32 and a second p-typesemiconductor well region 32, in other words, a so-called “p-type semiconductor plug layer” 95, is formed. - The p-type
semiconductor plug layer 95 is formed around the sides and bottom of thetrench 91 so as to cover thetrench 91. - Next, as shown in FIG. 19B, by using chemical vapor deposition (CVD) to embed an insulating film, for example, an SiO2 film 92 in the
trench 91, and planarizing it, a trenchdevice isolation layer 93 consisting of thetrench 91 and the embedded insulatingfilm 92 is formed. - Subsequently, a resist
mask 103 is formed so that an end thereof is positioned on the trenchdevice isolation layer 93, excluding the pixel region. By performing selective ion implantation of p-type and n-type impurities via the resistmask 103, a first p-typesemiconductor well region 32 connected to the p-type plug region 95 is formed at a deep position of thesubstrate 31, a n-type semiconductor region 36 to be used as a charge accumulating region is formed on the surface of thesubstrate 31, and a high-concentration p-type semiconductor region 38 connected to the p-type plug region 95 is formed at the interface of the n-type semiconductor region 36 with the insulatingfilm 37. - A portion of the
substrate 31 between the top n-type semiconductor region 36 and the p-typesemiconductor well region 32 is used as a low-concentration n-type semiconductor region 33. - Ion implantation for the first p-type
semiconductor well region 32, the n-type semiconductor region 36, and the high-concentration p-type semiconductor region 38 is shown by one illustration. However, it may be different processes for convenience of forming other portions. - Next, as shown in FIG. 19C, a resist
mask 104 is formed in the pixel region so as to be isolated by predetermined distance d1 across the p-type plug region 95 from an end of thetrench 91 of the trenchdevice isolation layer 93. By performing ion implantation of a p-type impurity via the resistmask 104, a second p-typesemiconductor well region 94 is formed so that part thereof extends from the trenchdevice isolation layer 93 to the pixel region. - The first p-type
semiconductor well region 32 and the second p-typesemiconductor well region 94 are connected by the p-type plug region 95. - With this process, the desired sensor is formed.
- The production example in FIGS. 20A to20C is described.
- At first, as shown in FIG. 20A, an insulating
film 37 composed of, for example, SiO2, etc., is formed on the surface of an n-type semiconductor substrate 31, and atrench 92 for trench isolation is formed on thesemiconductor substrate 31, together with the insulatingfilm 37. Next, by using chemical vapor deposition (CVD) to embed an insulating film, for example, an SiO2 film 92 in thetrench 91, and planarizing it, a trenchdevice isolation layer 93 consisting of thetrench 91 and the embedded insulatingfilm 92 is formed. - Subsequently, excluding the pixel region isolated by the trench
device isolation layer 93, a resistmask 105 is formed. By performing selective ion implantation via the resistmask 105, an n-type semiconductor region 38 to be used as a charge accumulating region is formed on the surface of thesubstrate 31, and a high-concentration p-type semiconductor region 38 is formed on the surface of the p-type semiconductor region 38. - Although ion implantation for the n-
type semiconductor region 36 and the high-concentration p-type semiconductor region 38 is shown by one illustration, it may be different processes for convenience of forming the other portions. - Next, as shown in FIG. 20B, a resist
mask 106 is formed in the pixel region so as to be isolated by distance d1 from an end of thetrench 91 of the trenchdevice isolation layer 93. By performing ion implantation of a p-type impurity via the resistmask 106, a second p-typesemiconductor well region 94 is formed so that part thereof extends from the trenchdevice isolation layer 93 to the pixel region. - Next, as shown in FIG. 20C, by performing overall ion implantation of a p-type impurity, a first p-type
semiconductor well region 32 connected to the bottom of the second p-typesemiconductor well region 94 is formed at a deep position of thesubstrate 31. A portion of thesubstrate 31 between the top n-type semiconductor region 36 and the first p-typesemiconductor well region 32 is used as a low-concentration n-type semiconductor region 33. - With this process, the desired sensor is formed.
- The above-described
sensor 116 in FIG. 15 can be produced in accordance with, for example, the production example in FIGS. 19A and 19B and the production example in FIGS. 20A to 20C. In other words, when the bottom of the second p-typesemiconductor well region 94 is shallower than the first p-typesemiconductor well region 32, and a portion therebetween is ann semiconductor region 33, production can be enabled by employing ion implantation in FIGS. 19A and 19B in order to connect the first and second p-type semiconductor regions - The above-described
sensor 117 in FIG. 16 can be produced in accordance with, for example, the production example in FIGS. 20A to 20C. - The above-described
sensor 118 in FIG. 18 can be produced in accordance with, for example, the production example in FIGS. 19A to 19C. - According to a solid-state image-sensing device provided with the above-described
sensors type semiconductor region 94 or the p-type semiconductor regions device isolation layer 93 to the n-type semiconductor regions device isolation layer 93 isolating thesensor semiconductor well region 94, the first and second semiconductor wellregions type plug region 95 and the second p-typesemiconductor well region 94, etc. - In the semiconductor interface with the trench
device isolation layer 93, there are crystal defects such as dislocation. This interface having crystal defects is incorporated into a p-type semiconductor region of a conductivity type opposite to the conductivity type of the n-type semiconductor region 36 as a charge accumulating region of the sensor. - With this construction, the photodiode's pn-junction forming the
sensor device isolation layer 93 having crystal defects such as dislocation, and when the pn-junction is reverse biased, depletion in the interface of the trenchdevice isolation layer 93 and its vicinity can be prevented. - Therefore, the generation of leakage current from the interface and its vicinity can be suppressed, and dark current can be reduced.
- When the sensor part is formed as a HAD sensor in which the p-
type semiconductor region 38 is formed on the surface of the n-type semiconductor region, all pn-junctions are provided in the bulk, excluding those in the gate end, so that the dark current can be further reduced. - In the foregoing embodiments, cases in which the present invention is applied to a CMOS solid-state image-sensing device. However, the present invention may be applied to a MOS solid-state image-sensing device.
Claims (13)
1. A solid-state image-sensing device having pn-junction sensor parts isolated corresponding to pixels by a device isolation layer, said solid-state image-sensing device comprising
a first-conductivity-type second semiconductor well region formed between a first-conductivity-type first semiconductor well region and said device isolation layer,
wherein, when the device is operating, a depletion layer of each sensor part spreads to the first semiconductor well region, which is beneath each of said sensor parts.
2. A solid-state image-sensing device according to , wherein the second semiconductor well region is simultaneously formed with the semiconductor well regions formed after the formation of said device isolation layer in a complementary-metal-oxide-semiconductor transistor.
claim 1
3. A solid-state image-sensing device having pn-junction sensor parts isolated corresponding to pixels by a device isolation layer resulting from local oxidation, said solid-state image-sensing device comprising a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region of each of the sensor parts, the semiconductor region formed between the charge accumulating region of each sensor part and said device isolation layer.
4. A solid-state image-sensing device according to , further comprising
claim 3
a second semiconductor well region formed between said device isolation layer and a first semiconductor well region beneath said device isolation layer,
wherein, when the device is operating, the depletion layer of each of said sensor parts spreads to said first semiconductor well region, which is beneath each of said sensor parts.
5. A solid-state image-sensing device according to , wherein the semiconductor region is formed by extending a portion of a second semiconductor well region formed between said device isolation layer and a first semiconductor well region beneath said device isolation layer.
claim 3
6. A solid-state image-sensing device including pn-junction sensor parts isolated corresponding to pixels by a device isolation layer resulting from trench isolation, said solid-state image-sensing device comprising
a semiconductor region of a conductivity type opposite to the conductivity type of the charge accumulating region of each of said sensor parts, said semiconductor region formed to extend from said device isolation layer to a pixel region.
7. A solid-state image-sensing device according to , wherein the opposite-conductivity-type semiconductor region is formed by extending a portion of a semiconductor well region.
claim 6
8. A method for producing a solid-state image-sensing device, comprising the step of forming, by performing ion implantation, a semiconductor region after forming a device isolation layer resulting from local oxidation, the device isolation layer isolating pn-junction sensor parts in correspondence with pixels, the conductivity type of said semiconductor region being opposite to the conductivity type of a charge accumulating region of each of the sensor parts, wherein an end of the semiconductor region is positioned at the side of the parts except for an end of the device isolation layer.
9. A method for producing a solid-state image-sensing device according to , wherein the semiconductor region is formed by a second semiconductor well region formed between a first semiconductor well region and the device isolation layer.
claim 6
10. A method for producing a solid-state image-sensing device according to , wherein, after forming the device isolation layer, the semiconductor region is formed by forming, beneath the device isolation layer, a second semiconductor well region leading to a first semiconductor well region.
claim 6
11. A method for producing a solid-state image-sensing device, comprising:
a step for forming a device isolation layer resulting from local oxidation, the device isolation layer isolating pn-junction sensor parts corresponding to pixels, and for forming a gate electrode of a read transistor connected to each of the sensor parts; and
forming, by performing ion implantation, a semiconductor region of a conductivity type opposite to the conductivity type of the charge accumulating region of each of the sensor parts so that an end of the semiconductor region is positioned at the side of the sensor parts except for an end of the device isolation layer, with the gate electrode being used as a reference position.
12. A method for producing a solid-state image-sensing device, comprising the step of forming a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region in each of pn-junction sensor parts so as to surround a device isolation layer resulting from trench isolation, said device isolation layer isolating said pn-junction sensor parts corresponding to pixels.
13. A method for producing a solid-state image-sensing device, comprising the step of forming, after forming, on a semiconductor substrate, trenches for isolating pn-junction sensor parts corresponding to pixels, and after forming a semiconductor region of a conductivity type opposite to the conductivity type of a charge accumulating region of each of the sensor parts so as to surround each trench, a device isolation layer by embedding an insulating material in each trench.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/799,995 US6417023B2 (en) | 1999-02-09 | 2001-03-06 | Method for producing solid-state image-sensing device |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP3164499 | 1999-02-09 | ||
JPP11-031644 | 1999-02-09 | ||
JP29136399A JP4604296B2 (en) | 1999-02-09 | 1999-10-13 | Solid-state imaging device and manufacturing method thereof |
JPP11-291363 | 1999-10-13 | ||
US09/499,449 US6423993B1 (en) | 1999-02-09 | 2000-02-07 | Solid-state image-sensing device and method for producing the same |
US09/799,995 US6417023B2 (en) | 1999-02-09 | 2001-03-06 | Method for producing solid-state image-sensing device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/499,449 Division US6423993B1 (en) | 1999-02-09 | 2000-02-07 | Solid-state image-sensing device and method for producing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010015435A1 true US20010015435A1 (en) | 2001-08-23 |
US6417023B2 US6417023B2 (en) | 2002-07-09 |
Family
ID=26370147
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/499,449 Expired - Lifetime US6423993B1 (en) | 1999-02-09 | 2000-02-07 | Solid-state image-sensing device and method for producing the same |
US09/799,995 Expired - Lifetime US6417023B2 (en) | 1999-02-09 | 2001-03-06 | Method for producing solid-state image-sensing device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/499,449 Expired - Lifetime US6423993B1 (en) | 1999-02-09 | 2000-02-07 | Solid-state image-sensing device and method for producing the same |
Country Status (5)
Country | Link |
---|---|
US (2) | US6423993B1 (en) |
EP (1) | EP1028470B1 (en) |
JP (1) | JP4604296B2 (en) |
KR (1) | KR100733532B1 (en) |
DE (1) | DE60034389T2 (en) |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003019675A1 (en) * | 2001-08-22 | 2003-03-06 | Conexant Systems, Inc. | Improved semiconductor device for isolating a photodiode to reduce junction leakage and method of formation |
US20050087783A1 (en) * | 2003-10-23 | 2005-04-28 | Dongbu Electronics Co., Ltd. | Complementary metal oxide semiconductor image sensor and fabrication method thereof |
US20050093036A1 (en) * | 2003-11-04 | 2005-05-05 | Dongbu Electronics Co., Ltd. | CMOS image sensor and method for fabricating the same |
US20070064137A1 (en) * | 2005-07-27 | 2007-03-22 | Sony Corporation | Solid state imaging device, method of producing the same and camera relating to same |
US20080164500A1 (en) * | 2002-06-27 | 2008-07-10 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system using the same |
KR100893054B1 (en) * | 2002-07-05 | 2009-04-15 | 매그나칩 반도체 유한회사 | Imase sensor with improved capability of protection against crosstalk and method for fabricating thereof |
US20140231948A1 (en) * | 2005-02-01 | 2014-08-21 | Sony Corporation | Solid-state image pickup device and method for producing the same |
US20150215999A1 (en) * | 2002-04-30 | 2015-07-30 | Semiconductor Energy Laboratory Co., Ltd. | Method of driving a light emitting device |
US9324757B2 (en) | 2011-11-22 | 2016-04-26 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
US9768226B2 (en) | 2011-06-23 | 2017-09-19 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
CN108511471A (en) * | 2017-02-24 | 2018-09-07 | 普里露尼库斯日本股份有限公司 | Solid-state imaging apparatus, the manufacturing method of solid-state imaging apparatus and electronic equipment |
US20200176490A1 (en) * | 2018-11-29 | 2020-06-04 | Canon Kabushiki Kaisha | Photoelectric conversion device, photoelectric conversion system, and mobile apparatus |
US11398515B2 (en) * | 2016-04-25 | 2022-07-26 | Sony Corporation | Solid-state imaging element, method for manufacturing the same, and electronic apparatus |
Families Citing this family (65)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4988086B2 (en) * | 2000-06-13 | 2012-08-01 | ルネサスエレクトロニクス株式会社 | Semiconductor device, manufacturing method thereof, resistor, and semiconductor element |
JP3688980B2 (en) * | 2000-06-28 | 2005-08-31 | 株式会社東芝 | MOS type solid-state imaging device and manufacturing method thereof |
JP3759435B2 (en) * | 2001-07-11 | 2006-03-22 | ソニー株式会社 | XY address type solid-state imaging device |
US7109535B1 (en) * | 2001-08-22 | 2006-09-19 | Ess Technology, Inc. | Semiconductor device for isolating a photodiode to reduce junction leakage |
US6504196B1 (en) * | 2001-08-30 | 2003-01-07 | Micron Technology, Inc. | CMOS imager and method of formation |
JP4235787B2 (en) * | 2001-10-03 | 2009-03-11 | ソニー株式会社 | Manufacturing method of solid-state imaging device |
KR20030037655A (en) * | 2001-11-07 | 2003-05-14 | 주식회사 하이닉스반도체 | Method of manufacturing cmos image sensor |
JP2003142674A (en) | 2001-11-07 | 2003-05-16 | Toshiba Corp | Mos type solid-state image pickup device |
KR100813800B1 (en) * | 2001-12-21 | 2008-03-13 | 매그나칩 반도체 유한회사 | Image sensor with improved dark current and saturation characteristic and the method for fabricating the same |
KR100813801B1 (en) * | 2001-12-27 | 2008-03-13 | 매그나칩 반도체 유한회사 | Image sensor with improved light sensitivity and fabricating method of the same |
KR100776151B1 (en) * | 2001-12-27 | 2007-11-16 | 매그나칩 반도체 유한회사 | A fabricating method of image sensor with improved high intergation |
KR100838466B1 (en) * | 2001-12-27 | 2008-06-16 | 매그나칩 반도체 유한회사 | A fabricating method of image sensor with improved high intergation |
KR100494030B1 (en) * | 2002-01-10 | 2005-06-10 | 매그나칩 반도체 유한회사 | Image sensor and method for fabricating the same |
JP4282049B2 (en) * | 2002-02-28 | 2009-06-17 | キヤノン株式会社 | Semiconductor device, photoelectric conversion device, and camera |
US6864516B2 (en) * | 2002-02-28 | 2005-03-08 | Advanced Micro Devices, Inc. | SOI MOSFET junction degradation using multiple buried amorphous layers |
JP3702854B2 (en) * | 2002-03-06 | 2005-10-05 | ソニー株式会社 | Solid-state image sensor |
JP3908572B2 (en) * | 2002-03-18 | 2007-04-25 | 株式会社東芝 | Semiconductor element |
JP4107890B2 (en) * | 2002-06-27 | 2008-06-25 | 富士通株式会社 | Optical waveguide device |
KR100873292B1 (en) * | 2002-07-15 | 2008-12-11 | 매그나칩 반도체 유한회사 | Image sensor with improved isolation property and method thereof |
KR20040008912A (en) * | 2002-07-19 | 2004-01-31 | 주식회사 하이닉스반도체 | Hybrid isolation method for Image sensor |
US7091536B2 (en) * | 2002-11-14 | 2006-08-15 | Micron Technology, Inc. | Isolation process and structure for CMOS imagers |
US7087944B2 (en) * | 2003-01-16 | 2006-08-08 | Micron Technology, Inc. | Image sensor having a charge storage region provided within an implant region |
US6949445B2 (en) * | 2003-03-12 | 2005-09-27 | Micron Technology, Inc. | Method of forming angled implant for trench isolation |
FR2855655B1 (en) | 2003-05-26 | 2005-08-19 | Commissariat Energie Atomique | INFRARED PHOTOVOLTAIC INFRARED DETECTOR WITH INDEPENDENT AND THREE-DIMENSIONAL CONDUCTIVE GRID |
US7148528B2 (en) * | 2003-07-02 | 2006-12-12 | Micron Technology, Inc. | Pinned photodiode structure and method of formation |
JP4514188B2 (en) * | 2003-11-10 | 2010-07-28 | キヤノン株式会社 | Photoelectric conversion device and imaging device |
TWI296704B (en) * | 2004-03-17 | 2008-05-11 | Matsushita Electric Works Ltd | Light detecting element and control method of light detecting element |
JP2005327858A (en) * | 2004-05-13 | 2005-11-24 | Matsushita Electric Ind Co Ltd | Solid-state imaging device |
KR100698069B1 (en) * | 2004-07-01 | 2007-03-23 | 동부일렉트로닉스 주식회사 | Method for Fabricating of CMOS Image sensor |
KR100659382B1 (en) * | 2004-08-06 | 2006-12-19 | 삼성전자주식회사 | Image sensor and method for manufacturing of the same |
JP4646577B2 (en) * | 2004-09-01 | 2011-03-09 | キヤノン株式会社 | Photoelectric conversion device, manufacturing method thereof, and imaging system |
JP2006073736A (en) * | 2004-09-01 | 2006-03-16 | Canon Inc | Photoelectric converter, solid state imaging device and system |
JP4691990B2 (en) * | 2005-01-05 | 2011-06-01 | ソニー株式会社 | Solid-state imaging device and manufacturing method thereof |
KR100642760B1 (en) * | 2005-03-28 | 2006-11-10 | 삼성전자주식회사 | Image sensor and fabricating method for the same |
JP4718875B2 (en) * | 2005-03-31 | 2011-07-06 | 株式会社東芝 | Solid-state image sensor |
JP5292628B2 (en) * | 2005-04-29 | 2013-09-18 | トリクセル | Semiconductor device provided with image sensor and method for manufacturing the same |
JP2006339533A (en) * | 2005-06-03 | 2006-12-14 | Sanyo Electric Co Ltd | Semiconductor device |
KR100699844B1 (en) * | 2005-06-10 | 2007-03-27 | 삼성전자주식회사 | Method for manufacturing image sensor |
CN100416845C (en) * | 2005-07-12 | 2008-09-03 | 北京思比科微电子技术有限公司 | Low-substrate leakage current hole accumulating active picture element and producing method thereof |
US7800146B2 (en) * | 2005-08-26 | 2010-09-21 | Aptina Imaging Corporation | Implanted isolation region for imager pixels |
US7875916B2 (en) | 2005-09-28 | 2011-01-25 | Eastman Kodak Company | Photodetector and n-layer structure for improved collection efficiency |
KR100752646B1 (en) * | 2005-10-01 | 2007-08-29 | 삼성전자주식회사 | Image sensor and method of preparing image sensor |
JP2007242697A (en) * | 2006-03-06 | 2007-09-20 | Canon Inc | Image pickup device and image pickup system |
JP2008034772A (en) * | 2006-08-01 | 2008-02-14 | Matsushita Electric Ind Co Ltd | Solid state imaging apparatus, its manufacturing method, and camera |
US7521278B2 (en) * | 2006-10-17 | 2009-04-21 | Eastman Kodak Company | Isolation method for low dark current imager |
KR100935269B1 (en) * | 2007-12-27 | 2010-01-06 | 주식회사 동부하이텍 | Image Sensor and Methof for Manufacturing Thereof |
US20090243025A1 (en) * | 2008-03-25 | 2009-10-01 | Stevens Eric G | Pixel structure with a photodetector having an extended depletion depth |
JP2010050374A (en) * | 2008-08-25 | 2010-03-04 | Seiko Instruments Inc | Semiconductor device |
US8618458B2 (en) * | 2008-11-07 | 2013-12-31 | Omnivision Technologies, Inc. | Back-illuminated CMOS image sensors |
JP2010206178A (en) | 2009-02-06 | 2010-09-16 | Canon Inc | Photoelectric conversion apparatus, and method of manufacturing photoelectric conversion apparatus |
JP2010206181A (en) * | 2009-02-06 | 2010-09-16 | Canon Inc | Photoelectric conversion apparatus and imaging system |
JP5538922B2 (en) * | 2009-02-06 | 2014-07-02 | キヤノン株式会社 | Method for manufacturing solid-state imaging device |
JP2010212319A (en) | 2009-03-09 | 2010-09-24 | Sony Corp | Solid-state imaging apparatus, electronic equipment and method of manufacturing the solid-state imaging apparatus |
US8138531B2 (en) * | 2009-09-17 | 2012-03-20 | International Business Machines Corporation | Structures, design structures and methods of fabricating global shutter pixel sensor cells |
JP2012142560A (en) * | 2010-12-15 | 2012-07-26 | Canon Inc | Solid-state imaging device, method for manufacturing the same, and camera |
JP5950507B2 (en) * | 2011-05-02 | 2016-07-13 | キヤノン株式会社 | Manufacturing method of semiconductor device and manufacturing method of CMOS image sensor |
US20150162367A1 (en) * | 2013-12-05 | 2015-06-11 | Himax Imaging, Inc. | Semiconductor structure for suppressing hot cluster and method of forming semiconductor for suppressing hot cluster |
JP2016092178A (en) | 2014-11-04 | 2016-05-23 | 株式会社リコー | Solid state imaging device |
JP6396775B2 (en) * | 2014-12-03 | 2018-09-26 | ルネサスエレクトロニクス株式会社 | Imaging device |
JP2017045879A (en) * | 2015-08-27 | 2017-03-02 | 株式会社東芝 | Solid state image sensor and manufacturing method of the same |
JP2017054932A (en) * | 2015-09-09 | 2017-03-16 | 株式会社東芝 | Solid state imaging apparatus and method of manufacturing image state imaging apparatus |
JP2019114797A (en) * | 2019-02-20 | 2019-07-11 | 株式会社東芝 | Solid state image sensor and manufacturing method of the same |
JP6682674B2 (en) * | 2019-02-27 | 2020-04-15 | 株式会社東芝 | Solid-state imaging device and method of manufacturing solid-state imaging device |
CN111952398A (en) * | 2019-05-17 | 2020-11-17 | 清华大学 | Balance detector and preparation method thereof |
JP7176483B2 (en) * | 2019-06-24 | 2022-11-22 | 信越半導体株式会社 | Evaluation method of semiconductor substrate and semiconductor substrate for evaluation |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4484210A (en) * | 1980-09-05 | 1984-11-20 | Nippon Electric Co., Ltd. | Solid-state imaging device having a reduced image lag |
JPH07107928B2 (en) * | 1986-03-25 | 1995-11-15 | ソニー株式会社 | Solid-state imaging device |
JPH01248658A (en) * | 1988-03-30 | 1989-10-04 | Nec Corp | Solid state imaging element |
JPH0316263A (en) * | 1989-06-14 | 1991-01-24 | Hitachi Ltd | Solid-state image sensing device |
JPH04286361A (en) * | 1991-03-15 | 1992-10-12 | Sony Corp | Solid-state image sensing device |
JPH05145056A (en) * | 1991-11-19 | 1993-06-11 | Hitachi Ltd | Solid state image sensor |
KR930017195A (en) * | 1992-01-23 | 1993-08-30 | 오가 노리오 | Solid state imaging device and its manufacturing method |
JPH06275809A (en) * | 1993-03-22 | 1994-09-30 | Hitachi Ltd | Solid-state image pickup device |
JPH07161958A (en) * | 1993-12-09 | 1995-06-23 | Nec Corp | Solid-state image pick up device |
US5736756A (en) * | 1994-09-29 | 1998-04-07 | Sony Corporation | Solid-state image sensing device with lght shielding film |
US5625210A (en) * | 1995-04-13 | 1997-04-29 | Eastman Kodak Company | Active pixel sensor integrated with a pinned photodiode |
KR100192954B1 (en) * | 1996-07-18 | 1999-06-15 | 김광호 | Image pick-up device with a vertical transmission gate |
JPH1098176A (en) * | 1996-09-19 | 1998-04-14 | Toshiba Corp | Solid-state image pickup device |
JP3455655B2 (en) * | 1997-03-03 | 2003-10-14 | 株式会社東芝 | Solid-state imaging device and solid-state imaging device application system |
GB2324651B (en) * | 1997-04-25 | 1999-09-01 | Vlsi Vision Ltd | Improved solid state image sensor |
JPH11274462A (en) * | 1998-03-23 | 1999-10-08 | Sony Corp | Solid image pickup device |
US6215165B1 (en) * | 1998-06-17 | 2001-04-10 | Intel Corporation | Reduced leakage trench isolation |
US6287886B1 (en) * | 1999-08-23 | 2001-09-11 | United Microelectronics Corp. | Method of forming a CMOS image sensor |
-
1999
- 1999-10-13 JP JP29136399A patent/JP4604296B2/en not_active Expired - Lifetime
-
2000
- 2000-02-07 US US09/499,449 patent/US6423993B1/en not_active Expired - Lifetime
- 2000-02-08 DE DE60034389T patent/DE60034389T2/en not_active Expired - Lifetime
- 2000-02-08 EP EP00102659A patent/EP1028470B1/en not_active Expired - Lifetime
- 2000-02-09 KR KR1020000005914A patent/KR100733532B1/en active IP Right Grant
-
2001
- 2001-03-06 US US09/799,995 patent/US6417023B2/en not_active Expired - Lifetime
Cited By (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003019675A1 (en) * | 2001-08-22 | 2003-03-06 | Conexant Systems, Inc. | Improved semiconductor device for isolating a photodiode to reduce junction leakage and method of formation |
US7112466B2 (en) | 2001-08-22 | 2006-09-26 | Ess Technology, Inc. | Semiconductor device for isolating a photodiode to reduce junction leakage and method of formation |
US20160262219A9 (en) * | 2002-04-30 | 2016-09-08 | Semiconductor Energy Laboratory Co., Ltd. | Method of driving a light emitting device |
US20150215999A1 (en) * | 2002-04-30 | 2015-07-30 | Semiconductor Energy Laboratory Co., Ltd. | Method of driving a light emitting device |
US8436406B2 (en) | 2002-06-27 | 2013-05-07 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system using the same |
US7723766B2 (en) | 2002-06-27 | 2010-05-25 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system using the same |
US8580595B2 (en) | 2002-06-27 | 2013-11-12 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system the same |
US20080164500A1 (en) * | 2002-06-27 | 2008-07-10 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system using the same |
US7423305B2 (en) | 2002-06-27 | 2008-09-09 | Canon Kabushiki Kaisha | Solid-state image sensing device having high sensitivity and camera system using the same |
US20100187581A1 (en) * | 2002-06-27 | 2010-07-29 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system using the same |
US7705381B2 (en) | 2002-06-27 | 2010-04-27 | Canon Kabushiki Kaisha | Solid-state image sensing device and camera system using the same |
KR100893054B1 (en) * | 2002-07-05 | 2009-04-15 | 매그나칩 반도체 유한회사 | Imase sensor with improved capability of protection against crosstalk and method for fabricating thereof |
US20050087783A1 (en) * | 2003-10-23 | 2005-04-28 | Dongbu Electronics Co., Ltd. | Complementary metal oxide semiconductor image sensor and fabrication method thereof |
US7397076B2 (en) * | 2003-10-23 | 2008-07-08 | Dongbu Electronics Co., Ltd. | CMOS image sensor with dark current reduction |
US7675100B2 (en) | 2003-11-04 | 2010-03-09 | Dongbu Electronics Co., Ltd. | CMOS image sensor and method for fabricating the same |
US20090179237A1 (en) * | 2003-11-04 | 2009-07-16 | Chang Hun Han | CMOS image sensor and method for fabricating the same |
US20050093036A1 (en) * | 2003-11-04 | 2005-05-05 | Dongbu Electronics Co., Ltd. | CMOS image sensor and method for fabricating the same |
US7354789B2 (en) * | 2003-11-04 | 2008-04-08 | Dongbu Electronics Co., Ltd. | CMOS image sensor and method for fabricating the same |
US9620545B2 (en) * | 2005-02-01 | 2017-04-11 | Sony Semiconductor Solutions Corporation | Solid-state image pickup device and method for producing the same |
US20140231948A1 (en) * | 2005-02-01 | 2014-08-21 | Sony Corporation | Solid-state image pickup device and method for producing the same |
US8643757B2 (en) * | 2005-07-27 | 2014-02-04 | Sony Corporation | Method of producing solid state imaging device with optimized locations of internal electrical components |
US20090317936A1 (en) * | 2005-07-27 | 2009-12-24 | Sony Corporation | Solid state imaging device, method of producing the same and camera relating to same |
US8446508B2 (en) * | 2005-07-27 | 2013-05-21 | Sony Corporation | Solid state imaging device with optimized locations of internal electrical components |
US20070064137A1 (en) * | 2005-07-27 | 2007-03-22 | Sony Corporation | Solid state imaging device, method of producing the same and camera relating to same |
US10084008B2 (en) | 2011-06-23 | 2018-09-25 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
US9768226B2 (en) | 2011-06-23 | 2017-09-19 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
US10553639B2 (en) | 2011-06-23 | 2020-02-04 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
US10879301B2 (en) | 2011-06-23 | 2020-12-29 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
US9324757B2 (en) | 2011-11-22 | 2016-04-26 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
US11398515B2 (en) * | 2016-04-25 | 2022-07-26 | Sony Corporation | Solid-state imaging element, method for manufacturing the same, and electronic apparatus |
US20220302185A1 (en) * | 2016-04-25 | 2022-09-22 | Sony Group Corporation | Solid-state imaging element, method for manufacturing the same, and electronic apparatus |
US11948958B2 (en) * | 2016-04-25 | 2024-04-02 | Sony Group Corporation | Solid-state imaging element, method for manufacturing the same, and electronic apparatus |
CN108511471A (en) * | 2017-02-24 | 2018-09-07 | 普里露尼库斯日本股份有限公司 | Solid-state imaging apparatus, the manufacturing method of solid-state imaging apparatus and electronic equipment |
US20200176490A1 (en) * | 2018-11-29 | 2020-06-04 | Canon Kabushiki Kaisha | Photoelectric conversion device, photoelectric conversion system, and mobile apparatus |
Also Published As
Publication number | Publication date |
---|---|
DE60034389D1 (en) | 2007-05-31 |
EP1028470B1 (en) | 2007-04-18 |
KR20000057977A (en) | 2000-09-25 |
EP1028470A2 (en) | 2000-08-16 |
JP2000299453A (en) | 2000-10-24 |
JP4604296B2 (en) | 2011-01-05 |
US6417023B2 (en) | 2002-07-09 |
DE60034389T2 (en) | 2008-01-03 |
KR100733532B1 (en) | 2007-06-29 |
US6423993B1 (en) | 2002-07-23 |
EP1028470A3 (en) | 2004-06-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6423993B1 (en) | Solid-state image-sensing device and method for producing the same | |
US7855407B2 (en) | CMOS image sensor and method for manufacturing the same | |
US20170271393A1 (en) | Solid-state imaging device and manufacturing method thereof | |
US9620545B2 (en) | Solid-state image pickup device and method for producing the same | |
CN100536151C (en) | Imaging sensor with built-in photodiode area and preparation method thereof | |
US8445944B2 (en) | Solid-state image pickup device | |
KR20080031647A (en) | Solid-state imaging device and electronic device | |
US7776638B2 (en) | Two epitaxial layers to reduce crosstalk in an image sensor | |
JP2004039832A (en) | Photoelectric converter and its manufacturing method | |
US6472699B1 (en) | Photoelectric transducer and manufacturing method of the same | |
JP4775486B2 (en) | Solid-state imaging device and manufacturing method thereof | |
KR100851757B1 (en) | Image sensor and method for manufacturing thereof | |
KR100705010B1 (en) | Cmos image sensor which maximizes a charge transfer efficiency and the producing method thereof | |
KR20050079436A (en) | Image sensor improved in crosstalk between pixels and manufacturing method thereof | |
KR100936103B1 (en) | Image Sensor and Method for Manufacturing the same | |
KR20020058876A (en) | Image sensor capable of improving capacitance of photodiode and charge transport and method for forming the same | |
KR20070045668A (en) | Cmos image sensor and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |