US10153034B2 - Static random access memory unit structure - Google Patents
Static random access memory unit structure Download PDFInfo
- Publication number
- US10153034B2 US10153034B2 US15/448,599 US201715448599A US10153034B2 US 10153034 B2 US10153034 B2 US 10153034B2 US 201715448599 A US201715448599 A US 201715448599A US 10153034 B2 US10153034 B2 US 10153034B2
- Authority
- US
- United States
- Prior art keywords
- transistor
- pull
- metal
- gate
- active region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 230000003068 static effect Effects 0.000 title claims abstract description 21
- 239000002184 metal Substances 0.000 claims description 20
- 239000004065 semiconductor Substances 0.000 claims description 9
- 239000000758 substrate Substances 0.000 claims description 7
- 239000010410 layer Substances 0.000 description 38
- 238000010586 diagram Methods 0.000 description 8
- 238000000034 method Methods 0.000 description 8
- 238000000059 patterning Methods 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 239000011229 interlayer Substances 0.000 description 6
- 230000003247 decreasing effect Effects 0.000 description 5
- 230000005669 field effect Effects 0.000 description 5
- 238000002955 isolation Methods 0.000 description 3
- 101000864342 Homo sapiens Tyrosine-protein kinase BTK Proteins 0.000 description 2
- 102100029823 Tyrosine-protein kinase BTK Human genes 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 101000621427 Homo sapiens Wiskott-Aldrich syndrome protein Proteins 0.000 description 1
- 102100023034 Wiskott-Aldrich syndrome protein Human genes 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0207—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
-
- H01L27/1104—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
- H10B10/12—Static random access memory [SRAM] devices comprising a MOSFET load element
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
Definitions
- the present invention relates to a static random access memory unit structure and a static random access memory layout structure.
- the static random access memory has been applied to electronic devices, such as a notebook, a portable device or a video game console, because of having fast access speed and low power consumption.
- positions of slot contact plugs electrically connected to sources and drains of fin field-effect transistors (FINFETs) respectively, positions of gate lines of the FINFETs and positions of metal-zero interconnects disposed on the slot contact plugs and the gate lines may have different relations between them according different designs.
- a part of the slot contact plugs and a part of the gate lines should be electrically connected to each other through the metal-zero interconnects.
- the widths of the slot contact plugs not only the widths of the gate lines and the widths of the metal-zero interconnects are narrowed, but also the contact areas between the metal-zero interconnects and the slot contact plugs and between the metal-zero interconnects and the gate lines will be decreased by the affection of the alignment accuracy of manufacturing process and the affection of the layout structure, thereby increasing the electrical resistance from the FINFETs to the outsides.
- One objective of the present invention is to provide a static random access memory unit structure and layout structure to reduce the resistance of the resistor for connecting the transistors to the outside and to more densely arrange the transistors.
- a static random access memory unit structure includes a first inverter, a second inverter, a first slot contact plug, a first metal-zero interconnect, a second slot contact plug, and a second metal-zero interconnect.
- the first inverter includes a first pull-down transistor and a first pull-up transistor; the second inverter includes a second pull-down transistor and a second pull-up transistor; the first slot contact plug crosses a drain of the first pull-down transistor and a drain of the first pull-up transistor; the first metal-zero interconnect is disposed on the first slot contact plug and a gate of the second pull-up transistor, wherein the first slot contact plug extends to cross an end of the first metal-zero interconnect; the second metal-zero interconnect crosses a drain of the second pull-down transistor and a drain of the second pull-up transistor, wherein the first slot contact plug and the second slot contact plug have a first gap therebetween, the drain of the first pull-up transistor and the drain of the second pull-up transistor have a second gap therebetween, and the first gap is smaller than the second gap; and the second metal-zero interconnect is disposed on the second slot contact plug and a gate of the first pull-up transistor, wherein the second slot contact plug extends to
- a static random access memory layout structure which includes a semiconductor substrate, including a first active region extending along a first direction, a second active region extending along the first direction, a third active region extending along the first direction, and a fourth active region extending along the first direction, wherein the first active region, the second active region, the third active region and the fourth active region sequentially arranged along a second direction; a first gate line crossing the first active region and the second active region and extending to cover an end of the third active region; a second gate line crossing the third active region and the fourth active region and extending to cover an end of the second active region, wherein the first gate line and the second gate line extend along the second direction respectively and are parallel to each other; a first slot contact plug disposed between the first gate line and the second gate line and crossing the first active region and the second active region; a second slot contact plug disposed between the first gate line and the second gate line and crossing the third active region and the fourth active region, wherein the first slot contact
- the gap between any two of the metal-zero interconnects of the metal-zero layer near each other in the first direction can be reduced to be smaller than the gap between the gate lines adjacent to each other and arranged in the first direction.
- the slot contact plugs cross the metal-zero interconnects connected thereto. Accordingly, the contact areas between the metal-zero interconnects and the gate lines and the contact areas between the slot contact plugs and the metal-zero interconnects can be increased. Therefore, the resistance of the route for electrically connecting each transistor to another corresponding transistor can be decreased, and the SRAM units near each other can be arranged more densely.
- FIG. 1 is a schematic diagram illustrating a circuit of a static random access memory unit according to an embodiment of the present invention.
- FIG. 2 is a schematic diagram illustrating a top view of a SRAM layout structure according an embodiment of the present invention.
- FIG. 3 is a schematic diagram illustrating a cross-sectional view of FIG. 2 taken along a cross-sectional line A-A′.
- FIG. 4 is a schematic diagram illustrating a cross-sectional view of FIG. 2 taken along a cross-sectional line B-B′.
- FIG. 1 is a schematic diagram illustrating a circuit of a static random access memory (SRAM) unit according to an embodiment of the present invention.
- the SRAM unit 100 is a six-transistor SRAM (6T-SRAM), which includes a first inverter IN 1 , a second inverter IN 2 , a first pass-gate transistor PG 1 and a second pass-gate transistor PG 2 .
- 6T-SRAM six-transistor SRAM
- the first inverter IN 1 includes a first pull-up transistor PU 1 and a first pull-down transistor PD 1
- the second inverter IN 2 includes a second pull-up transistor PU 2 and a second pull-down transistor PD 2
- the first pull-up transistor PU 1 and the second pull-up transistor PU 2 are p-type field effect transistor (pFET), such as p-type metal-oxide-semiconductor field effect transistor (PMOSFET)
- the first pull-down transistor PD 1 and the second pull-down transistor PD 2 are n-type FET (nFET), such as n-type metal-oxide-semiconductor field effect transistor (NMOSFET).
- a drain and a gate of the first pull-up transistor PU 1 are electrically connected to a drain and a gate of the first pull-down transistor PD 1 respectively, so that the first pull-up transistor PU 1 and the first pull-down transistor PD 1 constitute the first inverter IN 1 .
- a source of the first pull-up transistor PU 1 is electrically connected to a high power line Vcc, such as a voltage power source, and a source of the first pull-down transistor PD 1 is electrically connected to a low power line Vss, such as ground.
- a drain and a gate of the second pull-up transistor PU 2 are electrically connected to a drain and a gate of the second pull-down transistor PD 2 respectively, so that the second pull-up transistor PU 2 and the second pull-down transistor PD 2 constitute the second inverter IN 2 .
- a source of the second pull-up transistor PU 2 and a source of the second pull-down transistor PD 2 are electrically connected to the high power line Vcc and the low power line Vss respectively.
- a drain of the first pass-gate transistor PG 1 is electrically connected to an output of the first inverter IN 1 that is the drain of the first pull-up transistor PU 1 and the drain of the first pull-down transistor PD 1 and an input of the second inverter IN 2 that is the gate of the second pull-up transistor PU 2 and the gate of the second pull-down transistor PD 2 .
- a drain is electrically connected to an output of the second inverter IN 2 which is the drain of the second pull-up transistor PU 2 and the drain of the second pull-down transistor PD 2 and an input of the first inverter IN 1 that is the gate of the first pull-up transistor PU 1 and the gate of the first pull-down transistor PD 1 .
- a gate of the first pass-gate transistor PG 1 and a gate of the second pass-gate transistor PG 2 are electrically connected to a word line WL, and a source of the first pass-gate transistor PG 1 and a source of the second pass-gate transistor PG 2 are electrically connected to corresponding bit lines BL respectively.
- FIG. 2 is a schematic diagram illustrating a top view of a SRAM layout structure according an embodiment of the present invention
- FIG. 3 is a schematic diagram illustrating a cross-sectional view of FIG. 2 taken along a cross-sectional line A-A′
- FIG. 4 is a schematic diagram illustrating a cross-sectional view of FIG. 2 taken along a cross-sectional line B-B′.
- the SRAM layout structure 200 includes a plurality of SRAM unit structure. In order to clearly show each SRAM unit structure, FIG. 2 shows only one SRAM unit structure, but not limited thereto.
- the SRAM unit structure may include at least three SRAM units 100 which are a first SRAM unit 100 a , a second SRAM unit 100 b and a third SRAM unit 100 c sequentially arranged along a first direction D 1 . Any two of the SRAM units 100 near each other are symmetric to each other with respect to a second direction D 2 different from the first direction D 1 .
- the second SRAM unit 100 b includes a semiconductor substrate 202 , a first gate line GL 1 , and a second gate line GL 2 .
- the semiconductor substrate 202 includes a first active region AR 1 , a second active region AR 2 , a third active region AR 3 , and a fourth active region AR 4 , protruded from a top surface of the semiconductor substrate 202 .
- the first, second, third and fourth active regions AR 1 , AR 2 , AR 3 , AR 4 are parallel to each other and extend along the first direction D 1 respectively.
- the first, second, third and fourth active regions AR 1 , AR 2 , AR 3 , AR 4 are stripe-shaped fin structures and are sequentially arranged along the second direction D 2 . Accordingly, transistors formed by the first, second, third and fourth active regions AR 1 , AR 2 , AR 3 , AR 4 can be fin field-effect transistors (FINFETs) respectively, in which the first active region AR 1 and the fourth active region AR 4 are symmetric to each other with respect to the first direction D 1 , and the second active region AR 2 and the third active region AR 3 are symmetric to each other with respect to a center of the second SRAM unit 100 b .
- FINFETs fin field-effect transistors
- the second active region AR 2 and the third active region AR 3 have a first conductivity type
- the first active region AR 1 and the fourth active region AR 4 have a second conductivity type different from the first conductivity type.
- the first conductivity type is N-type
- the second conductivity type is P-type, but is not limited thereto.
- An isolation such as shallow trench isolation, may be disposed between any two of the active regions for electrically isolation.
- the first gate line GL 1 extends along the second direction D 2 and crosses the first active region AR 1 and the second active region AR 2 . Accordingly, the first gate line GL 1 crossing the first active region AR 1 can form the gate of the first pull-down transistor PD 1 , and the source and the drain of the first pull-down transistor PD 1 are disposed in the first active region AR 1 at two sides of the first gate line GL 1 respectively. Also, the first gate line GL 1 crossing the second active region AR 2 can form the gate of the first pull-up transistor PU 1 , and the source and the drain of the first pull-up transistor PU 1 are disposed in the second active region AR 2 at two sides of the first gate line GL 1 .
- the first gate line GL 1 extends to cover an end of the third active region AR 3 , thereby shielding the end of the third active region AR 3 , which providing a better quality when forming the drain of the second pull-up transistor PU 2 .
- the second gate line GL 2 extends along the second direction D 2 and crosses the third active region AR 3 and the fourth active region AR 4 . Accordingly, the second gate line GL 2 crossing the fourth active region AR 4 can form the gate of the second pull-down transistor PD 2 , and the source and the drain of the second pull-down transistor PD 2 are disposed in the fourth active region AR 4 at two sides of the second gate line GL 2 respectively.
- the second gate line GL 2 crossing the third active region AR 3 can form the gate of the second pull-up transistor PU 2 , and the source and the drain of the second pull-up transistor PU 2 are disposed in the third active region AR 3 at two sides of the second gate line GL 2 .
- the second gate line GL 2 extends to cover an end of the second active region AR 2 , thereby shielding the end of the second active region AR 2 , which providing a better quality when forming the drain of the first pull-up transistor PU 1 .
- the SRAM layout structure 200 may further include a third gate line GL 3 and a fourth gate line GL 4 extending along the second direction D 2 respectively.
- the third gate line GL 3 and the second gate line GL 2 are arranged along the second direction
- the fourth gate line GL 4 and the first gate line GL 1 are arranged along the second direction D 2 .
- the third gate line GL 3 crosses the first active region AR 1 and forms the gate of the first pass-gate transistor PG 1 which source and drain are disposed in the first active region AR 1 at two sides of the third gate lines GL 3 respectively.
- the fourth gate line GL 4 crosses fourth active region AR 4 and forms the gate of the second pass-gate transistor PG 2 which source and drain are disposed in the fourth active region AR 1 at two sides of the fourth gate lines GL 4 respectively. Since the drain of the second pass-gate transistor PG 2 and the drain of the second pull-down transistor PD 2 are formed by a same doped region, they can be electrically connected to each other.
- the gate line represents a structure of a gate insulation layer and a gate conductive layer stacked sequentially, and preferably, includes spacers disposed on the sidewalls of the gate conductive layer and the gate insulation layer.
- the source of the first pull-down transistor PD 1 , the drains of the first pull-down transistor PD 1 and the first pass-gate transistor PG 1 and the source of the first pass-gate transistor PG 1 can be formed by N-type doped regions 204 , 206 , 208 which are separated from each other and disposed in the first active region AR 1 respectively, and likewise, the source of the second pull-down transistor PD 2 , the drains of the second pull-down transistor PD 2 and the second pass-gate transistor PG 2 and the source of the second pass-gate transistor PG 2 also can be formed by N-type doped regions which are separated from each other and disposed in the fourth active region AR 4 respectively.
- the source and drain of the first pull-up transistor PU 1 are formed by P-type doped regions 210 , 212 which are separated from each other and disposed in the second active region AR 2 respectively.
- the source and drain of the second pull-up transistor PU 2 are formed by P-type doped regions which are separated from each other and disposed in the third active region AR 3 respectively.
- the SRAM layout structure 200 may further include a contact layer C and a first inter-layer dielectric layer 214 disposed on the semiconductor substrate 202 .
- the contact layer C which is used to electrically connect the sources and the drains of the transistor with a corresponding connection is disposed in the through hole of the first inter-layer dielectric layer 214 .
- the contact layer C includes a first slot contact plug C 1 and a second slot contact plug C 2 which extend along the second direction D 2 and are substantially arranged along the second direction D 2 .
- the first slot contact plug C 1 which is disposed between the first gate line GL 1 and the second gate line GL 2 crosses and contacts the drain of the first pull-down transistor PD 1 disposed in the first active region PU 1 and the drain of the first pull-up transistor disposed in the second active region AR 2 respectively, thereby electrically connecting the drain of the first pull-down transistor PD 1 to the drain of the first pull-up transistor PU 1 .
- the second slot contact plug C 2 which is disposed between the first gate line GL 1 and the second gate line GL 2 crosses and contacts the drain of the second pull-down transistor PD 2 disposed in the fourth active region AR 4 and the drain of the second pull-up transistor PU 2 disposed in the third active region AR 3 respectively, thereby electrically connecting the drain of the second pull-down transistor PD 2 to the drain of the second pull-up transistor PU 2 .
- the first slot contact plug C 1 and the second slot contact plug C 2 have a first gap G 1 therebetween, and the second active region AR 2 and the third active region AR 3 have a second gap G 2 , in which the first gap G 1 is smaller than the second gap G 2 .
- the contact layer may further include a third slot contact plug C 3 , a fourth slot contact plug C 4 , a fifth slot contact plug C 5 , a sixth slot contact plug C 6 , a seventh slot contact plug C 7 , and an eighth slot contact plug C 8 extending along the second direction D 2 respectively.
- the third slot contact plug C 3 is disposed on the source of the first pull-down transistor PD 1 ; that is, the third slot contact plug C 3 crosses the first active region AR 1 at a side of the first gate line GL 1 opposite to another side of the first gate line GL 1 facing the first slot contact plug C 1 .
- the third slot contact plug C 3 is electrically connected to the low power line Vss through a metal interconnect 216 .
- the fourth slot contact plug C 4 is disposed on the source of the first pull-up transistor PU 1 ; that is, the fourth slot contact plug C 4 crosses the second active region AR 2 at the side of the first gate line GL 1 opposite to the another side of the first gate line GL 1 facing the first slot contact plug C 1 and is electrically connected to the high power line Vcc through another metal interconnect 218 .
- the fifth slot contact plug C 5 is disposed on the source of the second pull-down transistor PD 2 ; that is, the fifth slot contact plug C 5 crosses the fourth active region AR 4 at a side of the second gate line GL 2 opposite to another side of the second gate line GL 2 facing the second slot contact plug C 2 , and is electrically connected to the low power line Vss through another metal interconnect.
- the sixth slot contact plug C 6 is disposed on the source of the second pull-up transistor PU 2 ; that is, the sixth slot contact plug C 6 crosses the third active region AR 3 at the side of the second gate line GL 2 opposite to the another side of the second gate line GL 2 facing the second slot contact plug C 2 and is electrically connected to the high power line Vcc through another metal interconnect.
- the seventh slot contact plug C 7 is disposed on the source of the first pass-gate transistor PG 1 ; that is, the seventh slot contact plug C 7 crosses the first active region AR 1 at a side of the third gate line GL 3 opposite to another side of the third gate line GL 3 facing the first slot contact plug C 1 and is electrically connected to a corresponding word line WL through another metal interconnect.
- the eighth slot contact plug C 8 is disposed on the source of the second pass-gate transistor PG 2 ; that is, the eighth slot contact plug C 8 crosses the fourth active region AR 4 at a side of the fourth gate line GL 4 opposite to another side of the fourth gate line GL 3 facing the second slot contact plug C 2 and is electrically connected to a corresponding bit line BL through another metal interconnect.
- the third, fourth and eighth slot contact plugs C 3 , C 4 , C 8 can substantially be arranged along the second direction D 2 , and also the fifth, sixth and the seventh slot contact plugs are arranged along the second direction D 2 .
- the pattern of the contact layer C can be defined by various photomasks in combination with a double patterning process or a multiple patterning process; that is, a two-patterning-two-etching (2P2E) approach or a two-patterning-one-etching (2P1E) is used to form the first to eighth slot contact plugs C 1 -C 8 .
- the first slot contact plug C 1 , the fifth slot contact plug C 5 , the seventh slot contact plug C 7 and the fourth slot contact plug C 4 which are arranged in the second direction and are not in contact with each other can be defined by a same photomask
- the second slot contact plug C 2 , the sixth slot contact plug C 6 , the third slot contact plug C 3 and the eighth slot contact plug C 8 can be defined by another photomask.
- the first gap G 1 between the first and second slot contact plugs C 1 , C 2 , the gap between the third and fourth slot contact plugs C 3 , C 4 and the gap between the fifth and sixth slot contact plugs C 5 , C 6 would not be restricted by the limitation of the exposure machine.
- the first and second slot contact plugs C 1 , C 2 can be disposed to cross the second active region AR 2 and the third active region AR 3 respectively.
- the SRAM layout structure 200 further includes a first metal-zero layer M0 and a second inter-layer dielectric layer 220 which are disposed on the contact layer C.
- the metal-zero layer M0 that is used to provide corresponding electrical connection of the slot contact plugs and the gate lines is disposed in a through hole of the second inter-layer dielectric layer 220 .
- the metal-zero layer M0 includes a first metal-zero interconnect M 01 and a second metal-zero interconnect M 02 .
- the first metal-zero interconnect M 01 is disposed on and in contact with the first slot contact plug C 1 and the second gate line GL 2 , such that the drain of the first pull-down transistor PD 1 and the drain of the first pull-up transistor PU 1 both electrically connected to the first slot contact plug C 1 can be electrically connected to the second gate line GL 2 which represents the gate of the second pull-down transistor PD 2 and the gate of the second pull-up transistor PU 2 .
- an end of the first slot contact plug C 1 crossing the second active region AR 2 also crosses an end of the first metal-zero interconnect M 01 and cover the end of the first metal-zero interconnect M 01 , and preferably, the end of the first metal-zero interconnect M 01 may crosses the first slot contact plug C 1 , such that a contact area between the first metal-zero interconnect M 01 and the first slot contact plug C 1 may be larger, thereby reducing the contact resistance therebetween.
- the first metal-zero interconnect M 01 extends along the first direction D 1 to cover an end of the second gate line GL 2 serving as the gate of the second pull-up transistor PU 2 and to cross the end.
- the contact area between the first metal-zero interconnect M 01 and the second gate line GL 2 can be raised to reduce the contact resistance between them. Therefore, the relative position between the first metal-zero interconnect M 01 and the first slot contact plug C 1 and the relative position between the first metal-zero interconnect M 01 and the second gate line GL 2 are designed to effectively reduce the contact resistance therebetween, thereby decreasing the resistance between the output of the first inverter IN 1 and the input of the second inverter IN 2 .
- the first SRAM unit 100 a further includes a sixth gate line GL 6 and a sixth metal-zero interconnect M 06 , and the sixth gate line GL 6 and the sixth metal-zero interconnect M 06 are symmetric to the second gate line GL 2 and the first metal-zero interconnect M 01 with respect to the second direction D 2 .
- the sixth gate line GL 6 which forms a gate of the fourth pull-up transistor PU 4 of the first SRAM unit 100 a crosses the third active region AR 3 and the fourth active region AR 4 and are parallel to the second gate line GL 2 .
- the sixth gate line GL 6 and the second gate line GL 2 are arranged along the first direction D 1 .
- the sixth metal-zero interconnect M 06 is disposed in the metal-zero layer M0 on the sixth gate line GL 6 and is electrically connected to the sixth gate line GL 6 .
- the first metal-zero interconnect M 01 and the sixth metal-zero interconnect M 06 have a sixth gap G 6 therebetween; and, the second gate line GL 2 (that is the gate of the second pull-up transistor PU 2 ) and the sixth gate line GL 6 (that is the gate of the fourth pull-up transistor PU 4 ) have a seventh gap G 7 .
- the first metal-zero interconnect M 01 and the sixth metal-zero interconnect M 06 near the first metal-zero interconnect M 01 can be defined through various photomasks combined with a double patterning process or a multiple patterning process, such that the sixth gap G 6 can be smaller than the seventh gap G 7 . Not only the contact resistance between the metal-zero layer M0 and the gate lines can be reduced, but also the first SRAM unit 100 a and the second SRAM unit 100 b can be arranged more densely.
- the second metal-zero interconnect M 02 is disposed on and in contact with the second slot contact plug C 2 and the first gate line GL 1 , such that the drain of the second pull-down transistor PD 2 and the drain of the second pull-up transistor PU 2 both electrically connected to the second slot contact plug C 2 can be electrically connected to the first gate line GL 1 which represents the gate of the first pull-down transistor PD 1 and the gate of the first pull-up transistor PU 1 .
- An end of the second slot contact plug C 2 crossing the third active region AR 3 also crosses an end of the second metal-zero interconnect M 02 and cover the end of the second metal-zero interconnect M 02 , and preferably, the end of the second metal-zero interconnect M 02 may crosses the second slot contact plug C 2 , such that a contact area between the second metal-zero interconnect M 02 and the second slot contact plug C 2 may be larger, thereby reducing the contact resistance therebetween.
- the second metal-zero interconnect M 02 extends along the first direction D 1 to cover an end of the first gate line GL 1 serving as the gate of the first pull-up transistor PU 1 and to cross the end.
- the contact area between the second metal-zero interconnect M 02 and the first gate line GL 1 can be raised to reduce the contact resistance between them. Therefore, the relative position between the second metal-zero interconnect M 02 and the second slot contact plug C 2 and the relative position between the second metal-zero interconnect M 02 and the first gate line GL 1 are designed to effectively reduce the contact resistance therebetween, thereby decreasing the resistance between the output of the second inverter IN 2 and the input of the first inverter IN 1 . Also, the first metal-zero interconnect M 01 and the second metal-zero interconnect M 02 have a third gap G 3 therebetween, and the first gap G 1 is smaller than the third gap G 3 .
- the third SRAM unit 100 c further includes a fifth gate line GL and a fifth metal-zero interconnect M 05 , and the fifth gate line GL 5 and the fifth metal-zero interconnect M 05 are symmetric to the first gate line GL 1 and the second metal-zero interconnect M 02 with respect to the second direction D 2 .
- the fifth gate line GL 5 which forms a gate of the third pull-up transistor PU 3 of the third SRAM unit 100 c crosses the first active region AR 1 and the second active region AR 2 and are parallel to the first gate line GL 1 .
- the fifth gate line GL 5 and the first gate line GL 1 are arranged along the first direction D 1 .
- the fifth metal-zero interconnect M 05 is disposed in the metal-zero layer M0 on the fifth gate line GL 5 and is electrically connected to the fifth gate line GL 5 .
- the second metal-zero interconnect M 02 and the fifth metal-zero interconnect M 05 have a fourth gap G 4 therebetween; and, the first gate line GL 1 (that is the gate of the first pull-up transistor PU 1 ) and the fifth gate line GL 5 (that is the gate of the third pull-up transistor PU 3 ) have a fifth gap G 5 .
- the second metal-zero interconnect M 02 and the fifth metal-zero interconnect M 05 near the second metal-zero interconnect M 02 can be defined through various photomasks combined with a double patterning process or a multiple patterning process, such that the fourth gap G 4 can be smaller than the fifth gap G 5 .
- the metal-zero layer M0 may further include a third metal-zero interconnect M 03 and a fourth metal-zero interconnect M 04 .
- the third metal-zero interconnect M 03 that is disposed on the third gate line GL 3 is in contact with the third gate line GL 3 and crosses the third gate line GL 3 , such that the third metal-zero interconnect M 03 can electrically connect the gate of the first pass-gate transistor PG 1 to the word line WL.
- the fourth metal-zero interconnect M 04 that is disposed on the fourth gate line GL 4 is in contact with the fourth gate line GL 4 and crosses the fourth gate line GL 4 , such that the fourth metal-zero interconnect M 03 can electrically connect the gate of the second pass-gate transistor PG 2 to the word line WL.
- the first SRAM unit 100 a may further include a seventh gate line GL 7 and a seventh metal-zero interconnect M 07 , in which the seventh gate line GL 7 is disposed corresponding to the third gate line GL 3 and the seventh metal-zero interconnect M 07 is disposed corresponding to the third metal-zero interconnect M 03 .
- An eighth gap G 8 between the third metal-zero interconnect M 03 and the seventh metal-zero interconnect M 07 is smaller than a ninth gap G 9 between the third gate line GL 3 and the seventh gate line GL 7 .
- the third SRAM unit 100 c may further include an eighth gate line GL 8 and an eighth metal-zero interconnect M 08 , in which the eighth gate line GL 8 is disposed corresponding to the fourth gate line GL 4 and the eighth metal-zero interconnect M 08 is disposed corresponding to the fourth metal-zero interconnect M 04 .
- a tenth gap G 10 between the fourth metal-zero interconnect M 04 and the eighth metal-zero interconnect M 08 is smaller than an eleventh gap G 11 between the fourth gate line GL 4 and the eighth gate line GL 8 .
- the word line, the bit line, the high power line and the low power line are disposed on the metal-zero layer and the second inter-layer dielectric layer, and a plurality of inter-metal dielectric (IMD) layers, for example IMD1, ILM2 . . . , etc., may be disposed between the word line, the bit line, the high power line and the low power line and the metal-zero layer and the second inter-layer dielectric layer.
- IMD inter-metal dielectric
- Metal layers disposed on the IMD layers are sequentially referred to as metal-level one (M1) layer and metal-level two (M2) layer, and so on.
- the metal-level one layer is disposed in the through hole of the IMD1; the metal-level two layer is disposed in the through hole of the IMD2; and so on. Through the metal-level one layer or metal-level two layer, the transistors can be electrically connected to the desired devices or circuits.
- the metal interconnect of the present invention may be any one of the metal layers or the stacked layers thereof.
- the gap between any two of the metal-zero interconnects of the metal-zero layer near each other in the first direction can be reduced to be smaller than the gap between the gate lines adjacent to each other and arranged in the first direction.
- the slot contact plugs cross the metal-zero interconnects connected thereto. Accordingly, the contact areas between the metal-zero interconnects and the gate lines and the contact areas between the slot contact plugs and the metal-zero interconnects can be increased. Therefore, the resistance of the route for electrically connecting each transistor to another corresponding transistor can be decreased, and the SRAM units near each other can be arranged more densely.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Geometry (AREA)
- Semiconductor Memories (AREA)
Abstract
A static random access memory unit structure and layout structure includes two pull-up transistors, two pull-down transistors, two slot contact plugs, and two metal-zero interconnects. Each metal-zero interconnect is disposed on each slot contact plug and a gate of each pull-up transistor, in which, each slot contact plug crosses a drain of each pull-down transistor and a drain of each pull-up transistor and extends to cross an end of each metal-zero interconnect. A gap between the slot contact plugs is smaller than a gap between the metal-zero interconnects.
Description
This application is a divisional application of and claims the benefit of U.S. patent application Ser. No. 14/822,911, filed Aug. 11, 2015.
1. Field of the Invention
The present invention relates to a static random access memory unit structure and a static random access memory layout structure.
2. Description of the Prior Art
The static random access memory (SRAM) has been applied to electronic devices, such as a notebook, a portable device or a video game console, because of having fast access speed and low power consumption. In a conventional SRAM, positions of slot contact plugs electrically connected to sources and drains of fin field-effect transistors (FINFETs) respectively, positions of gate lines of the FINFETs and positions of metal-zero interconnects disposed on the slot contact plugs and the gate lines may have different relations between them according different designs. Especially, a part of the slot contact plugs and a part of the gate lines should be electrically connected to each other through the metal-zero interconnects. However, with the reduction of the size of the device, the widths of the slot contact plugs, not only the widths of the gate lines and the widths of the metal-zero interconnects are narrowed, but also the contact areas between the metal-zero interconnects and the slot contact plugs and between the metal-zero interconnects and the gate lines will be decreased by the affection of the alignment accuracy of manufacturing process and the affection of the layout structure, thereby increasing the electrical resistance from the FINFETs to the outsides.
One objective of the present invention is to provide a static random access memory unit structure and layout structure to reduce the resistance of the resistor for connecting the transistors to the outside and to more densely arrange the transistors.
According to an embodiment of the present invention, a static random access memory unit structure is provided. The static random access memory unit structure includes a first inverter, a second inverter, a first slot contact plug, a first metal-zero interconnect, a second slot contact plug, and a second metal-zero interconnect. The first inverter includes a first pull-down transistor and a first pull-up transistor; the second inverter includes a second pull-down transistor and a second pull-up transistor; the first slot contact plug crosses a drain of the first pull-down transistor and a drain of the first pull-up transistor; the first metal-zero interconnect is disposed on the first slot contact plug and a gate of the second pull-up transistor, wherein the first slot contact plug extends to cross an end of the first metal-zero interconnect; the second metal-zero interconnect crosses a drain of the second pull-down transistor and a drain of the second pull-up transistor, wherein the first slot contact plug and the second slot contact plug have a first gap therebetween, the drain of the first pull-up transistor and the drain of the second pull-up transistor have a second gap therebetween, and the first gap is smaller than the second gap; and the second metal-zero interconnect is disposed on the second slot contact plug and a gate of the first pull-up transistor, wherein the second slot contact plug extends to cross an end of the second metal-zero interconnect, and the first metal-zero interconnect and the second metal-zero interconnect have a third gap therebetween, and the first gap is smaller than the third gap.
According to another embodiment of the present invention, a static random access memory layout structure is provided, which includes a semiconductor substrate, including a first active region extending along a first direction, a second active region extending along the first direction, a third active region extending along the first direction, and a fourth active region extending along the first direction, wherein the first active region, the second active region, the third active region and the fourth active region sequentially arranged along a second direction; a first gate line crossing the first active region and the second active region and extending to cover an end of the third active region; a second gate line crossing the third active region and the fourth active region and extending to cover an end of the second active region, wherein the first gate line and the second gate line extend along the second direction respectively and are parallel to each other; a first slot contact plug disposed between the first gate line and the second gate line and crossing the first active region and the second active region; a second slot contact plug disposed between the first gate line and the second gate line and crossing the third active region and the fourth active region, wherein the first slot contact plug and the second slot contact plug are arranged along the second direction and disposed between the first gate line and the second gate line, wherein the first slot contact plug and the second slot contact plug have a first gap therebetween and the second active region and the third active region have a second gap therebetween, and the first gap is smaller than the second gap; a first metal-zero interconnect disposed on the first slot contact plug and the second gate line and electrically connecting the first slot contact plug to the second gate line, wherein the first slot contact plug extends to cross an end of the first metal-zero interconnect; and a second metal-zero interconnect disposed on the second slot contact plug and the first gate line and electrically connecting the second slot contact plug to the first gate line, wherein the second slot contact plug extends to cross an end of the second metal-zero interconnect, the first metal-zero interconnect and the second metal-zero interconnect have a third gap therebetween, and the first gap is smaller than the third gap.
In the SRAM unit structure and layout structure, the gap between any two of the metal-zero interconnects of the metal-zero layer near each other in the first direction can be reduced to be smaller than the gap between the gate lines adjacent to each other and arranged in the first direction. Also, the slot contact plugs cross the metal-zero interconnects connected thereto. Accordingly, the contact areas between the metal-zero interconnects and the gate lines and the contact areas between the slot contact plugs and the metal-zero interconnects can be increased. Therefore, the resistance of the route for electrically connecting each transistor to another corresponding transistor can be decreased, and the SRAM units near each other can be arranged more densely.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Refer to FIG. 1 , which is a schematic diagram illustrating a circuit of a static random access memory (SRAM) unit according to an embodiment of the present invention. As shown in FIG. 1 , the SRAM unit 100 is a six-transistor SRAM (6T-SRAM), which includes a first inverter IN1, a second inverter IN2, a first pass-gate transistor PG1 and a second pass-gate transistor PG2.
In this embodiment, the first inverter IN1 includes a first pull-up transistor PU1 and a first pull-down transistor PD1, and the second inverter IN2 includes a second pull-up transistor PU2 and a second pull-down transistor PD2. The first pull-up transistor PU1 and the second pull-up transistor PU2 are p-type field effect transistor (pFET), such as p-type metal-oxide-semiconductor field effect transistor (PMOSFET), and the first pull-down transistor PD1 and the second pull-down transistor PD2 are n-type FET (nFET), such as n-type metal-oxide-semiconductor field effect transistor (NMOSFET). A drain and a gate of the first pull-up transistor PU1 are electrically connected to a drain and a gate of the first pull-down transistor PD1 respectively, so that the first pull-up transistor PU1 and the first pull-down transistor PD1 constitute the first inverter IN1. Also, a source of the first pull-up transistor PU1 is electrically connected to a high power line Vcc, such as a voltage power source, and a source of the first pull-down transistor PD1 is electrically connected to a low power line Vss, such as ground. Likewise, a drain and a gate of the second pull-up transistor PU2 are electrically connected to a drain and a gate of the second pull-down transistor PD2 respectively, so that the second pull-up transistor PU2 and the second pull-down transistor PD2 constitute the second inverter IN2. Also, a source of the second pull-up transistor PU2 and a source of the second pull-down transistor PD2 are electrically connected to the high power line Vcc and the low power line Vss respectively. Furthermore, a drain of the first pass-gate transistor PG1 is electrically connected to an output of the first inverter IN1 that is the drain of the first pull-up transistor PU1 and the drain of the first pull-down transistor PD1 and an input of the second inverter IN2 that is the gate of the second pull-up transistor PU2 and the gate of the second pull-down transistor PD2. Likewise, a drain is electrically connected to an output of the second inverter IN2 which is the drain of the second pull-up transistor PU2 and the drain of the second pull-down transistor PD2 and an input of the first inverter IN1 that is the gate of the first pull-up transistor PU1 and the gate of the first pull-down transistor PD1. As well, a gate of the first pass-gate transistor PG1 and a gate of the second pass-gate transistor PG2 are electrically connected to a word line WL, and a source of the first pass-gate transistor PG1 and a source of the second pass-gate transistor PG2 are electrically connected to corresponding bit lines BL respectively.
Refer to FIGS. 2-4 together with FIG. 1 . FIG. 2 is a schematic diagram illustrating a top view of a SRAM layout structure according an embodiment of the present invention, FIG. 3 is a schematic diagram illustrating a cross-sectional view of FIG. 2 taken along a cross-sectional line A-A′, and FIG. 4 is a schematic diagram illustrating a cross-sectional view of FIG. 2 taken along a cross-sectional line B-B′. As shown in FIGS. 1-4 , the SRAM layout structure 200 includes a plurality of SRAM unit structure. In order to clearly show each SRAM unit structure, FIG. 2 shows only one SRAM unit structure, but not limited thereto. In this embodiment, the SRAM unit structure may include at least three SRAM units 100 which are a first SRAM unit 100 a, a second SRAM unit 100 b and a third SRAM unit 100 c sequentially arranged along a first direction D1. Any two of the SRAM units 100 near each other are symmetric to each other with respect to a second direction D2 different from the first direction D1.
For clarity, the following description takes the second SRAM unit 100 b as an example, but not limited thereto. Specifically, the second SRAM unit 100 b includes a semiconductor substrate 202, a first gate line GL1, and a second gate line GL2. The semiconductor substrate 202 includes a first active region AR1, a second active region AR2, a third active region AR3, and a fourth active region AR4, protruded from a top surface of the semiconductor substrate 202. The first, second, third and fourth active regions AR1, AR2, AR3, AR4 are parallel to each other and extend along the first direction D1 respectively. The first, second, third and fourth active regions AR1, AR2, AR3, AR4 are stripe-shaped fin structures and are sequentially arranged along the second direction D2. Accordingly, transistors formed by the first, second, third and fourth active regions AR1, AR2, AR3, AR4 can be fin field-effect transistors (FINFETs) respectively, in which the first active region AR1 and the fourth active region AR4 are symmetric to each other with respect to the first direction D1, and the second active region AR2 and the third active region AR3 are symmetric to each other with respect to a center of the second SRAM unit 100 b. The second active region AR2 and the third active region AR3 have a first conductivity type, and the first active region AR1 and the fourth active region AR4 have a second conductivity type different from the first conductivity type. In this embodiment, the first conductivity type is N-type, and the second conductivity type is P-type, but is not limited thereto. An isolation, such as shallow trench isolation, may be disposed between any two of the active regions for electrically isolation.
The first gate line GL1 extends along the second direction D2 and crosses the first active region AR1 and the second active region AR2. Accordingly, the first gate line GL1 crossing the first active region AR1 can form the gate of the first pull-down transistor PD1, and the source and the drain of the first pull-down transistor PD1 are disposed in the first active region AR1 at two sides of the first gate line GL1 respectively. Also, the first gate line GL1 crossing the second active region AR2 can form the gate of the first pull-up transistor PU1, and the source and the drain of the first pull-up transistor PU1 are disposed in the second active region AR2 at two sides of the first gate line GL1. It should be noted that the first gate line GL1 extends to cover an end of the third active region AR3, thereby shielding the end of the third active region AR3, which providing a better quality when forming the drain of the second pull-up transistor PU2.
Similarly, since the structure of the second pull-down transistor PD2 and the second pull-up transistor PU2 is symmetric to the structure of the first pull-down transistor PD1 and the first pull-up transistor PU1, the second gate line GL2 extends along the second direction D2 and crosses the third active region AR3 and the fourth active region AR4. Accordingly, the second gate line GL2 crossing the fourth active region AR4 can form the gate of the second pull-down transistor PD2, and the source and the drain of the second pull-down transistor PD2 are disposed in the fourth active region AR4 at two sides of the second gate line GL2 respectively. Also, the second gate line GL2 crossing the third active region AR3 can form the gate of the second pull-up transistor PU2, and the source and the drain of the second pull-up transistor PU2 are disposed in the third active region AR3 at two sides of the second gate line GL2. It should be noted that the second gate line GL2 extends to cover an end of the second active region AR2, thereby shielding the end of the second active region AR2, which providing a better quality when forming the drain of the first pull-up transistor PU1.
Additionally, the SRAM layout structure 200 may further include a third gate line GL3 and a fourth gate line GL4 extending along the second direction D2 respectively. For densely arranging the structure, the third gate line GL3 and the second gate line GL2 are arranged along the second direction, and the fourth gate line GL4 and the first gate line GL1 are arranged along the second direction D2. In this arrangement, the third gate line GL3 crosses the first active region AR1 and forms the gate of the first pass-gate transistor PG1 which source and drain are disposed in the first active region AR1 at two sides of the third gate lines GL3 respectively. Since the drain of the first pass-gate transistor PG1 and the drain of the first pull-down transistor PD1 are formed by a same doped region, they can be electrically connected to each other. The fourth gate line GL4 crosses fourth active region AR4 and forms the gate of the second pass-gate transistor PG2 which source and drain are disposed in the fourth active region AR1 at two sides of the fourth gate lines GL4 respectively. Since the drain of the second pass-gate transistor PG2 and the drain of the second pull-down transistor PD2 are formed by a same doped region, they can be electrically connected to each other. In the present invention, the gate line represents a structure of a gate insulation layer and a gate conductive layer stacked sequentially, and preferably, includes spacers disposed on the sidewalls of the gate conductive layer and the gate insulation layer.
In this embodiment, the source of the first pull-down transistor PD1, the drains of the first pull-down transistor PD1 and the first pass-gate transistor PG1 and the source of the first pass-gate transistor PG1 can be formed by N-type doped regions 204, 206, 208 which are separated from each other and disposed in the first active region AR1 respectively, and likewise, the source of the second pull-down transistor PD2, the drains of the second pull-down transistor PD2 and the second pass-gate transistor PG2 and the source of the second pass-gate transistor PG2 also can be formed by N-type doped regions which are separated from each other and disposed in the fourth active region AR4 respectively. The source and drain of the first pull-up transistor PU1 are formed by P-type doped regions 210, 212 which are separated from each other and disposed in the second active region AR2 respectively. Likewise, the source and drain of the second pull-up transistor PU2 are formed by P-type doped regions which are separated from each other and disposed in the third active region AR3 respectively.
In order to provide a relative connection between the transistors, the SRAM layout structure 200 may further include a contact layer C and a first inter-layer dielectric layer 214 disposed on the semiconductor substrate 202. The contact layer C which is used to electrically connect the sources and the drains of the transistor with a corresponding connection is disposed in the through hole of the first inter-layer dielectric layer 214. In this embodiment, the contact layer C includes a first slot contact plug C1 and a second slot contact plug C2 which extend along the second direction D2 and are substantially arranged along the second direction D2. The first slot contact plug C1 which is disposed between the first gate line GL1 and the second gate line GL2 crosses and contacts the drain of the first pull-down transistor PD1 disposed in the first active region PU1 and the drain of the first pull-up transistor disposed in the second active region AR2 respectively, thereby electrically connecting the drain of the first pull-down transistor PD1 to the drain of the first pull-up transistor PU1. The second slot contact plug C2 which is disposed between the first gate line GL1 and the second gate line GL2 crosses and contacts the drain of the second pull-down transistor PD2 disposed in the fourth active region AR4 and the drain of the second pull-up transistor PU2 disposed in the third active region AR3 respectively, thereby electrically connecting the drain of the second pull-down transistor PD2 to the drain of the second pull-up transistor PU2. The first slot contact plug C1 and the second slot contact plug C2 have a first gap G1 therebetween, and the second active region AR2 and the third active region AR3 have a second gap G2, in which the first gap G1 is smaller than the second gap G2.
Furthermore, the contact layer may further include a third slot contact plug C3, a fourth slot contact plug C4, a fifth slot contact plug C5, a sixth slot contact plug C6, a seventh slot contact plug C7, and an eighth slot contact plug C8 extending along the second direction D2 respectively. The third slot contact plug C3 is disposed on the source of the first pull-down transistor PD1; that is, the third slot contact plug C3 crosses the first active region AR1 at a side of the first gate line GL1 opposite to another side of the first gate line GL1 facing the first slot contact plug C1. Also, the third slot contact plug C3 is electrically connected to the low power line Vss through a metal interconnect 216. The fourth slot contact plug C4 is disposed on the source of the first pull-up transistor PU1; that is, the fourth slot contact plug C4 crosses the second active region AR2 at the side of the first gate line GL1 opposite to the another side of the first gate line GL1 facing the first slot contact plug C1 and is electrically connected to the high power line Vcc through another metal interconnect 218. Likewise, the fifth slot contact plug C5 is disposed on the source of the second pull-down transistor PD2; that is, the fifth slot contact plug C5 crosses the fourth active region AR4 at a side of the second gate line GL2 opposite to another side of the second gate line GL2 facing the second slot contact plug C2, and is electrically connected to the low power line Vss through another metal interconnect. The sixth slot contact plug C6 is disposed on the source of the second pull-up transistor PU2; that is, the sixth slot contact plug C6 crosses the third active region AR3 at the side of the second gate line GL2 opposite to the another side of the second gate line GL2 facing the second slot contact plug C2 and is electrically connected to the high power line Vcc through another metal interconnect. The seventh slot contact plug C7 is disposed on the source of the first pass-gate transistor PG1; that is, the seventh slot contact plug C7 crosses the first active region AR1 at a side of the third gate line GL3 opposite to another side of the third gate line GL3 facing the first slot contact plug C1 and is electrically connected to a corresponding word line WL through another metal interconnect. The eighth slot contact plug C8 is disposed on the source of the second pass-gate transistor PG2; that is, the eighth slot contact plug C8 crosses the fourth active region AR4 at a side of the fourth gate line GL4 opposite to another side of the fourth gate line GL3 facing the second slot contact plug C2 and is electrically connected to a corresponding bit line BL through another metal interconnect. The third, fourth and eighth slot contact plugs C3, C4, C8 can substantially be arranged along the second direction D2, and also the fifth, sixth and the seventh slot contact plugs are arranged along the second direction D2.
It should be noted that the pattern of the contact layer C can be defined by various photomasks in combination with a double patterning process or a multiple patterning process; that is, a two-patterning-two-etching (2P2E) approach or a two-patterning-one-etching (2P1E) is used to form the first to eighth slot contact plugs C1-C8. As exemplified by the double patterning process, the first slot contact plug C1, the fifth slot contact plug C5, the seventh slot contact plug C7 and the fourth slot contact plug C4 which are arranged in the second direction and are not in contact with each other can be defined by a same photomask, and the second slot contact plug C2, the sixth slot contact plug C6, the third slot contact plug C3 and the eighth slot contact plug C8 can be defined by another photomask. Thus, the first gap G1 between the first and second slot contact plugs C1, C2, the gap between the third and fourth slot contact plugs C3, C4 and the gap between the fifth and sixth slot contact plugs C5, C6 would not be restricted by the limitation of the exposure machine. Accordingly, the first and second slot contact plugs C1, C2 can be disposed to cross the second active region AR2 and the third active region AR3 respectively.
Moreover, the SRAM layout structure 200 further includes a first metal-zero layer M0 and a second inter-layer dielectric layer 220 which are disposed on the contact layer C. The metal-zero layer M0 that is used to provide corresponding electrical connection of the slot contact plugs and the gate lines is disposed in a through hole of the second inter-layer dielectric layer 220. Specifically, the metal-zero layer M0 includes a first metal-zero interconnect M01 and a second metal-zero interconnect M02. The first metal-zero interconnect M01 is disposed on and in contact with the first slot contact plug C1 and the second gate line GL2, such that the drain of the first pull-down transistor PD1 and the drain of the first pull-up transistor PU1 both electrically connected to the first slot contact plug C1 can be electrically connected to the second gate line GL2 which represents the gate of the second pull-down transistor PD2 and the gate of the second pull-up transistor PU2. Please noted that an end of the first slot contact plug C1 crossing the second active region AR2 also crosses an end of the first metal-zero interconnect M01 and cover the end of the first metal-zero interconnect M01, and preferably, the end of the first metal-zero interconnect M01 may crosses the first slot contact plug C1, such that a contact area between the first metal-zero interconnect M01 and the first slot contact plug C1 may be larger, thereby reducing the contact resistance therebetween. Further, the first metal-zero interconnect M01 extends along the first direction D1 to cover an end of the second gate line GL2 serving as the gate of the second pull-up transistor PU2 and to cross the end. Accordingly, the contact area between the first metal-zero interconnect M01 and the second gate line GL2 can be raised to reduce the contact resistance between them. Therefore, the relative position between the first metal-zero interconnect M01 and the first slot contact plug C1 and the relative position between the first metal-zero interconnect M01 and the second gate line GL2 are designed to effectively reduce the contact resistance therebetween, thereby decreasing the resistance between the output of the first inverter IN1 and the input of the second inverter IN2.
Since the first SRAM unit 100 a disposed at left side of the second SRAM unit 100 b and near the second SRAM unit 100 b is mirror-symmetric to the second SRAM unit 100 b, the first SRAM unit 100 a further includes a sixth gate line GL6 and a sixth metal-zero interconnect M06, and the sixth gate line GL6 and the sixth metal-zero interconnect M06 are symmetric to the second gate line GL2 and the first metal-zero interconnect M01 with respect to the second direction D2. The sixth gate line GL6 which forms a gate of the fourth pull-up transistor PU4 of the first SRAM unit 100 a crosses the third active region AR3 and the fourth active region AR4 and are parallel to the second gate line GL2. The sixth gate line GL6 and the second gate line GL2 are arranged along the first direction D1. The sixth metal-zero interconnect M06 is disposed in the metal-zero layer M0 on the sixth gate line GL6 and is electrically connected to the sixth gate line GL6. The first metal-zero interconnect M01 and the sixth metal-zero interconnect M06 have a sixth gap G6 therebetween; and, the second gate line GL2 (that is the gate of the second pull-up transistor PU2) and the sixth gate line GL6 (that is the gate of the fourth pull-up transistor PU4) have a seventh gap G7. In this embodiment, the first metal-zero interconnect M01 and the sixth metal-zero interconnect M06 near the first metal-zero interconnect M01 can be defined through various photomasks combined with a double patterning process or a multiple patterning process, such that the sixth gap G6 can be smaller than the seventh gap G7. Not only the contact resistance between the metal-zero layer M0 and the gate lines can be reduced, but also the first SRAM unit 100 a and the second SRAM unit 100 b can be arranged more densely.
Similarly, the second metal-zero interconnect M02 is disposed on and in contact with the second slot contact plug C2 and the first gate line GL1, such that the drain of the second pull-down transistor PD2 and the drain of the second pull-up transistor PU2 both electrically connected to the second slot contact plug C2 can be electrically connected to the first gate line GL1 which represents the gate of the first pull-down transistor PD1 and the gate of the first pull-up transistor PU1. An end of the second slot contact plug C2 crossing the third active region AR3 also crosses an end of the second metal-zero interconnect M02 and cover the end of the second metal-zero interconnect M02, and preferably, the end of the second metal-zero interconnect M02 may crosses the second slot contact plug C2, such that a contact area between the second metal-zero interconnect M02 and the second slot contact plug C2 may be larger, thereby reducing the contact resistance therebetween. Further, the second metal-zero interconnect M02 extends along the first direction D1 to cover an end of the first gate line GL1 serving as the gate of the first pull-up transistor PU1 and to cross the end. Accordingly, the contact area between the second metal-zero interconnect M02 and the first gate line GL1 can be raised to reduce the contact resistance between them. Therefore, the relative position between the second metal-zero interconnect M02 and the second slot contact plug C2 and the relative position between the second metal-zero interconnect M02 and the first gate line GL1 are designed to effectively reduce the contact resistance therebetween, thereby decreasing the resistance between the output of the second inverter IN2 and the input of the first inverter IN1. Also, the first metal-zero interconnect M01 and the second metal-zero interconnect M02 have a third gap G3 therebetween, and the first gap G1 is smaller than the third gap G3.
Since the third SRAM unit 100 c disposed at right side of the second SRAM unit 100 b and near the second SRAM unit 100 b is mirror-symmetric to the second SRAM unit 100 b, the third SRAM unit 100 c further includes a fifth gate line GL and a fifth metal-zero interconnect M05, and the fifth gate line GL5 and the fifth metal-zero interconnect M05 are symmetric to the first gate line GL1 and the second metal-zero interconnect M02 with respect to the second direction D2. The fifth gate line GL5 which forms a gate of the third pull-up transistor PU3 of the third SRAM unit 100 c crosses the first active region AR1 and the second active region AR2 and are parallel to the first gate line GL1. The fifth gate line GL5 and the first gate line GL1 are arranged along the first direction D1. The fifth metal-zero interconnect M05 is disposed in the metal-zero layer M0 on the fifth gate line GL5 and is electrically connected to the fifth gate line GL5. The second metal-zero interconnect M02 and the fifth metal-zero interconnect M05 have a fourth gap G4 therebetween; and, the first gate line GL1 (that is the gate of the first pull-up transistor PU1) and the fifth gate line GL5 (that is the gate of the third pull-up transistor PU3) have a fifth gap G5. The second metal-zero interconnect M02 and the fifth metal-zero interconnect M05 near the second metal-zero interconnect M02 can be defined through various photomasks combined with a double patterning process or a multiple patterning process, such that the fourth gap G4 can be smaller than the fifth gap G5.
The metal-zero layer M0 may further include a third metal-zero interconnect M03 and a fourth metal-zero interconnect M04. The third metal-zero interconnect M03 that is disposed on the third gate line GL3 is in contact with the third gate line GL3 and crosses the third gate line GL3, such that the third metal-zero interconnect M03 can electrically connect the gate of the first pass-gate transistor PG1 to the word line WL. The fourth metal-zero interconnect M04 that is disposed on the fourth gate line GL4 is in contact with the fourth gate line GL4 and crosses the fourth gate line GL4, such that the fourth metal-zero interconnect M03 can electrically connect the gate of the second pass-gate transistor PG2 to the word line WL.
In addition, the first SRAM unit 100 a may further include a seventh gate line GL7 and a seventh metal-zero interconnect M07, in which the seventh gate line GL7 is disposed corresponding to the third gate line GL3 and the seventh metal-zero interconnect M07 is disposed corresponding to the third metal-zero interconnect M03. An eighth gap G8 between the third metal-zero interconnect M03 and the seventh metal-zero interconnect M07 is smaller than a ninth gap G9 between the third gate line GL3 and the seventh gate line GL7. Likewise, the third SRAM unit 100 c may further include an eighth gate line GL8 and an eighth metal-zero interconnect M08, in which the eighth gate line GL8 is disposed corresponding to the fourth gate line GL4 and the eighth metal-zero interconnect M08 is disposed corresponding to the fourth metal-zero interconnect M04. A tenth gap G10 between the fourth metal-zero interconnect M04 and the eighth metal-zero interconnect M08 is smaller than an eleventh gap G11 between the fourth gate line GL4 and the eighth gate line GL8.
In the present invention, the word line, the bit line, the high power line and the low power line are disposed on the metal-zero layer and the second inter-layer dielectric layer, and a plurality of inter-metal dielectric (IMD) layers, for example IMD1, ILM2 . . . , etc., may be disposed between the word line, the bit line, the high power line and the low power line and the metal-zero layer and the second inter-layer dielectric layer. Metal layers disposed on the IMD layers are sequentially referred to as metal-level one (M1) layer and metal-level two (M2) layer, and so on. The metal-level one layer is disposed in the through hole of the IMD1; the metal-level two layer is disposed in the through hole of the IMD2; and so on. Through the metal-level one layer or metal-level two layer, the transistors can be electrically connected to the desired devices or circuits. The metal interconnect of the present invention may be any one of the metal layers or the stacked layers thereof.
In conclusion, in the SRAM unit structure and layout structure, the gap between any two of the metal-zero interconnects of the metal-zero layer near each other in the first direction can be reduced to be smaller than the gap between the gate lines adjacent to each other and arranged in the first direction. Also, the slot contact plugs cross the metal-zero interconnects connected thereto. Accordingly, the contact areas between the metal-zero interconnects and the gate lines and the contact areas between the slot contact plugs and the metal-zero interconnects can be increased. Therefore, the resistance of the route for electrically connecting each transistor to another corresponding transistor can be decreased, and the SRAM units near each other can be arranged more densely.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (9)
1. A static random access memory unit structure, comprising:
a first inverter comprising a first pull-down transistor and a first pull-up transistor;
a second inverter comprising a second pull-down transistor and a second pull-up transistor;
a first slot contact plug crossing a drain of the first pull-down transistor and a drain of the first pull-up transistor;
a first metal-zero interconnect disposed on the first slot contact plug and a gate of the second pull-up transistor, wherein the first slot contact plug extends beyond an edge of the first metal-zero interconnect on both sides;
a second slot contact plug crossing a drain of the second pull-down transistor and a drain of the second pull-up transistor;
a semiconductor substrate, comprising a first active region, a second active region, a third active region, and a fourth active region, protruding from a top surface of the semiconductor substrate, and the first active region, the second active region, the third active region, and the fourth active region being parallel to each other and extending along a first direction, respectively, wherein the first active region is symmetric to the fourth active region along the first direction, and the second active region and the third active region are symmetric to each other with respect to a center region of the static random access memory unit structure;
a second metal-zero interconnect disposed on the second slot contact plug and a gate of the first pull-up transistor, wherein the second slot contact plug extends beyond an edge of the second metal-zero interconnect on both sides; and
a third pull-up transistor and a fifth metal-zero interconnect, the third pull-up transistor being symmetric to the first pull-up transistor with respect to a direction, and the fifth metal-zero interconnect being symmetric to the second metal-zero interconnect with respect to the direction, wherein the second metal-zero interconnect and the fifth metal-zero interconnect have a fourth gap therebetween, the gate of first pull-up transistor and a gate of the third pull-up transistor have a fifth gap therebetween, and the fourth gap is smaller than the fifth gap,
wherein a gate of the first pull-down transistor and the gate of the first pull-up transistor are formed by a first gate line, a gate of the second pull-down transistor and the gate of the second pull-up transistor are formed by a second gate line, the first gate line extends along a second direction and crosses the first active region and the second active region, the second gate line extends along the second direction and crosses the third active region and the fourth active region.
2. The static random access memory unit structure according to claim 1 , wherein the first slot contact plug and the second slot contact plug have a first gap therebetween, the second active region and the third active region have a second gap therebetween, the first gap is smaller than the second gap, the first metal-zero interconnect and the second metal-zero interconnect have a third gap therebetween, and the first gap is smaller than the third gap.
3. The static random access memory unit structure according to claim 1 , wherein the first metal-zero interconnect entirely covers an end of the gate of the second pull-up transistor.
4. The static random access memory unit structure according to claim 1 , wherein the second metal-zero interconnect covers an end of the gate of the first pull-up transistor.
5. The static random access memory unit structure according to claim 1 , wherein the first slot contact plug covers the end of the first metal-zero interconnect.
6. The static random access memory unit structure according to claim 1 , wherein the second slot contact plug entirely covers the end of the second metal-zero interconnect.
7. The static random access memory unit structure according to claim 1 , further comprising:
a first pass-gate transistor, wherein a drain of the first pass-gate transistor and the drain of the first pull-down transistor are formed by a doped region; and
a third zero-metal interconnect disposed on a gate of the first pass-gate transistor, and the third zero-metal interconnect crossing the gate of the first pass-gate transistor.
8. The static random access memory unit structure according to claim 1 , further comprising:
a second pass-gate transistor, wherein a drain of the second pass-gate transistor and the drain of the second pull-down transistor are formed by a doped region; and
a fourth zero-metal interconnect disposed on a gate of the second pass-gate transistor, and the fourth zero-metal interconnect crossing the gate of the second pass-gate transistor.
9. The static random access memory unit structure according to claim 1 , further comprising a fourth pull-up transistor and a sixth metal-zero interconnect, the fourth pull-up transistor being symmetric to the second pull-up transistor with respect to a direction, and the sixth metal-zero interconnect being symmetric to the first metal-zero interconnect with respect to the direction, wherein the first metal-zero interconnect and the sixth metal-zero interconnect have a sixth gap therebetween, the gate of second pull-up transistor and a gate of the fourth pull-up transistor have a seventh gap therebetween, and the sixth gap is smaller than the seventh gap.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/448,599 US10153034B2 (en) | 2015-07-15 | 2017-03-03 | Static random access memory unit structure |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW104122843A | 2015-07-15 | ||
TW104122843A TWI685088B (en) | 2015-07-15 | 2015-07-15 | Static random access memory unit structure and static random access memory layout structure |
TW104122843 | 2015-07-15 | ||
US14/822,911 US9627036B2 (en) | 2015-07-15 | 2015-08-11 | Static random access memory layout structure |
US15/448,599 US10153034B2 (en) | 2015-07-15 | 2017-03-03 | Static random access memory unit structure |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/822,911 Division US9627036B2 (en) | 2015-07-15 | 2015-08-11 | Static random access memory layout structure |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170178716A1 US20170178716A1 (en) | 2017-06-22 |
US10153034B2 true US10153034B2 (en) | 2018-12-11 |
Family
ID=57776288
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/822,911 Active US9627036B2 (en) | 2015-07-15 | 2015-08-11 | Static random access memory layout structure |
US15/448,599 Active US10153034B2 (en) | 2015-07-15 | 2017-03-03 | Static random access memory unit structure |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/822,911 Active US9627036B2 (en) | 2015-07-15 | 2015-08-11 | Static random access memory layout structure |
Country Status (2)
Country | Link |
---|---|
US (2) | US9627036B2 (en) |
TW (1) | TWI685088B (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9935100B2 (en) | 2015-11-09 | 2018-04-03 | Qualcomm Incorporated | Power rail inbound middle of line (MOL) routing |
US11302694B2 (en) * | 2016-02-16 | 2022-04-12 | Samsung Electronics Co., Ltd. | Semiconductor device without a break region |
CN107706233B (en) * | 2016-08-08 | 2022-07-12 | 联华电子股份有限公司 | Semiconductor element and manufacturing method thereof |
US10692808B2 (en) | 2017-09-18 | 2020-06-23 | Qualcomm Incorporated | High performance cell design in a technology with high density metal routing |
US10748911B2 (en) | 2017-11-13 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit for low power SRAM |
US10846456B2 (en) * | 2018-05-02 | 2020-11-24 | Taiwan Semiconductor Manufacturing Company Ltd. | Integrated circuit modeling methods and systems |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080253170A1 (en) | 2006-10-03 | 2008-10-16 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20090059640A1 (en) | 2007-08-31 | 2009-03-05 | Kiyotada Funane | Semiconductor device having multiport memory |
US20110235407A1 (en) * | 2010-03-24 | 2011-09-29 | Sun-Me Lim | Semiconductor memory device and a method of manufacturing the same |
US20130181297A1 (en) | 2012-01-12 | 2013-07-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | SRAM Cells and Arrays |
US20130258759A1 (en) | 2012-03-30 | 2013-10-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and Apparatus for SRAM Cell Structure |
US20130272056A1 (en) | 2012-04-13 | 2013-10-17 | Taiwan Semicconductor Manufacturing Company, Ltd. | Apparatus for SRAM Cells |
US20130329480A1 (en) | 2012-06-12 | 2013-12-12 | Renesas Sp Drivers Inc. | Sram |
US20140035056A1 (en) | 2012-07-31 | 2014-02-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | SRAM Cell Connection Structure |
US20140241027A1 (en) | 2013-02-25 | 2014-08-28 | United Microelectronics Corp. | Static random access memory unit cell structure and static random access memory unit cell layout structure |
US8964453B2 (en) | 2012-06-28 | 2015-02-24 | Synopsys, Inc. | SRAM layouts |
US8964455B2 (en) | 2010-03-10 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for a SRAM circuit |
US20150137262A1 (en) | 2013-11-18 | 2015-05-21 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US20160013190A1 (en) * | 2014-01-10 | 2016-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory Cell |
-
2015
- 2015-07-15 TW TW104122843A patent/TWI685088B/en active
- 2015-08-11 US US14/822,911 patent/US9627036B2/en active Active
-
2017
- 2017-03-03 US US15/448,599 patent/US10153034B2/en active Active
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080253170A1 (en) | 2006-10-03 | 2008-10-16 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20090059640A1 (en) | 2007-08-31 | 2009-03-05 | Kiyotada Funane | Semiconductor device having multiport memory |
US8964455B2 (en) | 2010-03-10 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for a SRAM circuit |
US20110235407A1 (en) * | 2010-03-24 | 2011-09-29 | Sun-Me Lim | Semiconductor memory device and a method of manufacturing the same |
US20130181297A1 (en) | 2012-01-12 | 2013-07-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | SRAM Cells and Arrays |
US20130258759A1 (en) | 2012-03-30 | 2013-10-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and Apparatus for SRAM Cell Structure |
US20130272056A1 (en) | 2012-04-13 | 2013-10-17 | Taiwan Semicconductor Manufacturing Company, Ltd. | Apparatus for SRAM Cells |
US20130329480A1 (en) | 2012-06-12 | 2013-12-12 | Renesas Sp Drivers Inc. | Sram |
US8964453B2 (en) | 2012-06-28 | 2015-02-24 | Synopsys, Inc. | SRAM layouts |
US20140035056A1 (en) | 2012-07-31 | 2014-02-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | SRAM Cell Connection Structure |
US20140241027A1 (en) | 2013-02-25 | 2014-08-28 | United Microelectronics Corp. | Static random access memory unit cell structure and static random access memory unit cell layout structure |
US20150137262A1 (en) | 2013-11-18 | 2015-05-21 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US20160013190A1 (en) * | 2014-01-10 | 2016-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory Cell |
Non-Patent Citations (1)
Title |
---|
Hsu, Title of Invention: Static Random Access Memory, U.S. Appl. No. 14/724,775, filed May 28, 2015. |
Also Published As
Publication number | Publication date |
---|---|
TWI685088B (en) | 2020-02-11 |
US20170178716A1 (en) | 2017-06-22 |
US9627036B2 (en) | 2017-04-18 |
TW201703234A (en) | 2017-01-16 |
US20170018302A1 (en) | 2017-01-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10153034B2 (en) | Static random access memory unit structure | |
US8766376B2 (en) | Static random access memory (SRAM) cell and method for forming same | |
US10147729B2 (en) | Structures, devices and methods for memory devices | |
US8315084B2 (en) | Fully balanced dual-port memory cell | |
KR101161506B1 (en) | Cell structure for dual port SRAM | |
TWI550777B (en) | Sram cells and sram cell arrays | |
US20060220134A1 (en) | CMOS SRAM cells employing multiple-gate transistors and methods fabricating the same | |
US20110018064A1 (en) | Sram cell comprising finfets | |
US9196352B2 (en) | Static random access memory unit cell structure and static random access memory unit cell layout structure | |
US11640962B2 (en) | Semiconductor structure | |
US8803202B2 (en) | Layout methods of integrated circuits having unit MOS devices | |
CN111524889B (en) | Static random access memory | |
CN106206586B (en) | Static random access memory | |
WO2016117288A1 (en) | Semiconductor integrated circuit device | |
US20160056161A1 (en) | Memory device | |
US8040717B2 (en) | SRAM cell and SRAM device | |
US10290640B1 (en) | Static random access memory cell and static memory circuit | |
CN109285837B (en) | Layout structure of semiconductor device | |
KR20090081920A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YIN, TAN-YA;CHEN, MING-JUI;HUANG, CHIA-WEI;AND OTHERS;REEL/FRAME:041447/0892 Effective date: 20150805 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |