TWI800591B - 半導體封裝以及其製造方法 - Google Patents
半導體封裝以及其製造方法 Download PDFInfo
- Publication number
- TWI800591B TWI800591B TW108101396A TW108101396A TWI800591B TW I800591 B TWI800591 B TW I800591B TW 108101396 A TW108101396 A TW 108101396A TW 108101396 A TW108101396 A TW 108101396A TW I800591 B TWI800591 B TW I800591B
- Authority
- TW
- Taiwan
- Prior art keywords
- manufacturing
- semiconductor package
- package
- semiconductor
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title 1
- 239000004065 semiconductor Substances 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18161—Exposing the passive side of the semiconductor or solid-state body of a flip chip
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19106—Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/871,617 | 2018-01-15 | ||
US15/871,617 US10163867B2 (en) | 2015-11-12 | 2018-01-15 | Semiconductor package and manufacturing method thereof |
US16/037,686 | 2018-07-17 | ||
US16/037,686 US10872879B2 (en) | 2015-11-12 | 2018-07-17 | Semiconductor package and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201933498A TW201933498A (zh) | 2019-08-16 |
TWI800591B true TWI800591B (zh) | 2023-05-01 |
Family
ID=67274129
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW112113598A TWI839179B (zh) | 2018-01-15 | 2019-01-14 | 半導體封裝以及其製造方法 |
TW113111420A TW202433621A (zh) | 2018-01-15 | 2019-01-14 | 半導體封裝以及其製造方法 |
TW108101396A TWI800591B (zh) | 2018-01-15 | 2019-01-14 | 半導體封裝以及其製造方法 |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW112113598A TWI839179B (zh) | 2018-01-15 | 2019-01-14 | 半導體封裝以及其製造方法 |
TW113111420A TW202433621A (zh) | 2018-01-15 | 2019-01-14 | 半導體封裝以及其製造方法 |
Country Status (2)
Country | Link |
---|---|
CN (1) | CN110047826A (zh) |
TW (3) | TWI839179B (zh) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111816629B (zh) * | 2020-09-14 | 2020-12-15 | 甬矽电子(宁波)股份有限公司 | 电磁屏蔽封装结构和电磁屏蔽封装结构制作方法 |
CN115632046B (zh) * | 2022-12-07 | 2023-03-10 | 江苏长晶浦联功率半导体有限公司 | 一种芯片封装结构及其制作方法 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090236686A1 (en) * | 2006-04-19 | 2009-09-24 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming UBM Fixed Relative to Interconnect Structure for Alignment of Semiconductor Die |
US20130037950A1 (en) * | 2011-08-10 | 2013-02-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-Chip Wafer Level Package |
US8420437B1 (en) * | 2011-12-05 | 2013-04-16 | Powertech Technology Inc. | Method for forming an EMI shielding layer on all surfaces of a semiconductor package |
TW201611203A (zh) * | 2014-09-12 | 2016-03-16 | 矽品精密工業股份有限公司 | 半導體封裝件及其製法 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI499024B (zh) * | 2009-01-07 | 2015-09-01 | Advanced Semiconductor Eng | 堆疊式多封裝構造裝置、半導體封裝構造及其製造方法 |
US8461676B2 (en) * | 2011-09-09 | 2013-06-11 | Qualcomm Incorporated | Soldering relief method and semiconductor device employing same |
KR101953396B1 (ko) * | 2013-10-23 | 2019-03-04 | 앰코테크놀로지코리아(주) | 반도체 패키지 및 그 제작 방법 |
KR101780541B1 (ko) * | 2015-03-24 | 2017-09-21 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스 및 그 제조 방법 |
CN204720447U (zh) * | 2015-06-19 | 2015-10-21 | 江苏长电科技股份有限公司 | 一种凹槽基板的电磁屏蔽模组封装结构 |
KR101712288B1 (ko) * | 2015-11-12 | 2017-03-03 | 앰코 테크놀로지 코리아 주식회사 | 반도체 패키지 및 그 제조 방법 |
US9859229B2 (en) * | 2016-04-28 | 2018-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method for forming the same |
-
2019
- 2019-01-14 TW TW112113598A patent/TWI839179B/zh active
- 2019-01-14 TW TW113111420A patent/TW202433621A/zh unknown
- 2019-01-14 TW TW108101396A patent/TWI800591B/zh active
- 2019-01-15 CN CN201910037043.XA patent/CN110047826A/zh active Pending
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090236686A1 (en) * | 2006-04-19 | 2009-09-24 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming UBM Fixed Relative to Interconnect Structure for Alignment of Semiconductor Die |
US20130037950A1 (en) * | 2011-08-10 | 2013-02-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-Chip Wafer Level Package |
US8420437B1 (en) * | 2011-12-05 | 2013-04-16 | Powertech Technology Inc. | Method for forming an EMI shielding layer on all surfaces of a semiconductor package |
TW201611203A (zh) * | 2014-09-12 | 2016-03-16 | 矽品精密工業股份有限公司 | 半導體封裝件及其製法 |
Also Published As
Publication number | Publication date |
---|---|
TW202333248A (zh) | 2023-08-16 |
TW202433621A (zh) | 2024-08-16 |
TW201933498A (zh) | 2019-08-16 |
CN110047826A (zh) | 2019-07-23 |
TWI839179B (zh) | 2024-04-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SG10201907920TA (en) | Semiconductor Package And Method Of Manufacturing The Same | |
SG10201907737SA (en) | Semiconductor package and method of fabricating the same | |
EP3886161A4 (en) | SEMICONDUCTOR PACKAGE SUBSTRATE AND METHOD FOR PRODUCTION THEREOF | |
TWI800792B (zh) | 製造半導體封裝的方法以及使用其製造的半導體封裝 | |
EP3712933A4 (en) | SEMICONDUCTOR MODULE AND METHOD OF MANUFACTURING THEREOF | |
EP3940791A4 (en) | SEMICONDUCTOR ELEMENT, SEMICONDUCTOR DEVICE, METHOD FOR FABRICATING SEMICONDUCTOR ELEMENT, AND METHOD FOR FABRICATING SEMICONDUCTOR DEVICE | |
EP3886178A4 (en) | SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SEMICONDUCTOR DEVICE | |
EP3832733A4 (en) | SEMICONDUCTOR DEVICE AND METHOD FOR MAKING IT | |
EP3920209A4 (en) | SEMICONDUCTOR DEVICE AND METHOD OF FABRICATION | |
EP3243217A4 (en) | Semiconductor package and method of manufacturing the same | |
EP3896724A4 (en) | SEMICONDUCTOR COMPONENT AND MANUFACTURING METHOD THEREOF | |
EP3848957A4 (en) | SEMICONDUCTOR MANUFACTURING METHOD AND SEMICONDUCTOR MANUFACTURING DEVICE | |
EP3745449A4 (en) | SEMICONDUCTOR COMPONENT AND METHOD FOR MANUFACTURING THE SEMICONDUCTOR COMPONENT | |
EP3706158A4 (en) | ETCHING PROCESS AND SEMICONDUCTOR MANUFACTURING PROCESS | |
EP3624180A4 (en) | SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF | |
EP3648182A4 (en) | LIGHT-EMITTING SEMICONDUCTOR ELEMENT AND METHOD FOR MANUFACTURING A LIGHT-EMITTING SEMICONDUCTOR ELEMENT | |
EP4071818A4 (en) | SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF | |
TWI800591B (zh) | 半導體封裝以及其製造方法 | |
EP3595021A4 (en) | SEMICONDUCTOR ELECTROLUMINESCENT ELEMENT AND PROCESS FOR MANUFACTURING A SEMICONDUCTOR ELECTROLUMINESCENT ELEMENT | |
EP3974491A4 (en) | METHOD OF MAKING A SEMICONDUCTOR DEVICE | |
EP3792980A4 (en) | SEMICONDUCTOR COMPONENT AND MANUFACTURING METHOD FOR IT | |
EP3869548A4 (en) | SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURING THEREOF | |
EP3474324A4 (en) | METHOD FOR MANUFACTURING INSULATING LAYER AND METHOD FOR MANUFACTURING SEMICONDUCTOR HOUSING | |
EP3742495A4 (en) | SEMICONDUCTOR COMPONENT AND METHOD FOR MANUFACTURING THE SEMICONDUCTOR COMPONENT | |
EP4138144A4 (en) | SEMICONDUCTOR COMPONENT AND METHOD FOR PRODUCING THEREOF |