Nothing Special   »   [go: up one dir, main page]

TWI757122B - Field-effect-diode photo detector - Google Patents

Field-effect-diode photo detector Download PDF

Info

Publication number
TWI757122B
TWI757122B TW110109821A TW110109821A TWI757122B TW I757122 B TWI757122 B TW I757122B TW 110109821 A TW110109821 A TW 110109821A TW 110109821 A TW110109821 A TW 110109821A TW I757122 B TWI757122 B TW I757122B
Authority
TW
Taiwan
Prior art keywords
electrode
gate electrode
layer
light
channel layer
Prior art date
Application number
TW110109821A
Other languages
Chinese (zh)
Other versions
TW202239011A (en
Inventor
王水進
柯榮明
蘇盟詠
Original Assignee
國立成功大學
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 國立成功大學 filed Critical 國立成功大學
Priority to TW110109821A priority Critical patent/TWI757122B/en
Application granted granted Critical
Publication of TWI757122B publication Critical patent/TWI757122B/en
Publication of TW202239011A publication Critical patent/TW202239011A/en

Links

Images

Landscapes

  • Light Receiving Elements (AREA)
  • Solid State Image Pick-Up Elements (AREA)

Abstract

A field-effect-diode (FED) photo detector is used to generate a photocurrent when the device is illuminated and a bias voltage is applied. The FED photo detector includes a gate electrode, an insulating layer and a channel layer formed on the gate electrode, first and second electrodes formed on the channel layer, and a connecting member. An electric connection is made between the gate electrode and the first electrode or between the gate electrode and the second electrode, so that a dual-end field-effect-diode device is formed. When the bias voltage is applied to the first electrode with the second electrode grounded and the channel layer is illuminated, the photocurrent is generated. Note that the application of photo detector based FED uses only a single bias voltage, while conventional photo detector based on three-terminal thin-film transistor (TFT) usually needs two biases, thus the measuring circuit for the present invention is simplified and the manufacturing cost is reduced. Furthermore, the instability of the tum-on voltage drift encountered by conventional TFT could be avoided, and the stability of the photoresponsivity and the photosensitivity can be improved.

Description

場效二極體光感測半導體元件 Field effect diode light sensing semiconductor device

本發明是有關於一種半導體元件,特別是指一種場效二極體光感測半導體元件。 The present invention relates to a semiconductor element, in particular to a field effect diode light sensing semiconductor element.

目前用於光感測裝置的半導體元件,主要有一光感測二極體與一光感測電晶體。 At present, the semiconductor components used in the photo-sensing device mainly include a photo-sensing diode and a photo-sensing transistor.

該光感測二極體,例如:一典型的光二極體紫外光感測器,一般以採用反偏壓的光電流模式居多,利用空乏區內建電場,在照射紫外光時,能將主動區(空乏區與其左右兩側少數載子擴散長度之範圍)產生的電子電洞對分離(電洞驅至p型半導體側、電子則驅至n型半導體側),而產生光電流。然而,傳統採用在一p型半導體與一n型半導體層之間夾置一本質層的p-i-n結構的光二極體紫外光感測器,由於需要設置相對較厚的本質層(或低濃度層),磊晶成本較高。因此,雖然以累增崩潰操作的該光二極體紫外光感測器的p-i-n結構可獲得相對較高的紫外光響應度與靈敏度 的效益,卻須面對高磊晶成本、低操作速度、低穩定性與高雜訊的代價。而如果是利用非晶型氧化物半導體材料製成的光二極體紫外光感測器,由於大多數非晶型氧化物之寬能隙半導體常具高缺陷密度,故不易進行雜質摻雜,導致難以取得異型半導體(例如:ZnO基半導體屬n型,p型ZnO基半導體的製作技術尚未可行)。 The photo-sensing diode, for example: a typical photo-diode UV photo sensor, generally adopts the photocurrent mode of reverse bias voltage. The electric field is built in the depletion region, and when the UV light is irradiated, the active The electron-hole pair generated in the depletion region (the range between the depletion region and its left and right minority carrier diffusion lengths) is separated (holes are driven to the p-type semiconductor side, and electrons are driven to the n-type semiconductor side) to generate photocurrent. However, conventional photodiode UV light sensors using a pin structure in which an intrinsic layer is sandwiched between a p-type semiconductor and an n-type semiconductor layer require a relatively thick intrinsic layer (or low-concentration layer) , the epitaxial cost is higher. Therefore, although the p-i-n structure of the photodiode UV light sensor operated with cumulative breakdown can obtain relatively high UV light responsivity and sensitivity However, it has to face the cost of high epitaxy cost, low operating speed, low stability and high noise. However, if it is a photodiode UV sensor made of amorphous oxide semiconductor materials, since most of the amorphous oxide wide-bandgap semiconductors often have high defect density, it is not easy to do impurity doping, resulting in It is difficult to obtain hetero-type semiconductors (for example, ZnO-based semiconductors are n-type, and the fabrication technology of p-type ZnO-based semiconductors is not yet feasible).

因此,為了避免上述問題,目前於紫外光偵測應用上,是採用具有蕭基金半接面結構(Schottky contact)或異質接面的非晶型氧化物基的光二極體紫外光感測器,然而,前者由於受限於不易取得適當功函數與透明的蕭基金屬,也常因擴散位障高度不足而導致過高暗電流;後者則因p型半導體之能隙寬度不足及界面能帶偏移(band offset)問題,造成目前能取得之光二極體紫外光感測器仍待改善。 Therefore, in order to avoid the above problems, currently in the application of UV light detection, amorphous oxide-based photodiode UV light sensors with Schottky contacts or heterojunctions are used. However, the former is limited by the difficulty of obtaining an appropriate work function and transparent Schottky metal, and often leads to excessive dark current due to insufficient height of the diffusion barrier; Due to the problem of band offset, the currently available photodiode UV light sensors still need to be improved.

另一方面,該光感測電晶體包括一閘極、一設置於該閘極上的介電層、一設置於該介電層上的一半導體通道層,及二彼此間隔地設置於該半導體通道層上的汲極與源極,而為一光感測電晶體。該半導體通道層的通道載子濃度在照光時會大幅增加並調降臨界電壓(threshold voltage,以Vth表示之),既而能在該閘極與該汲極分別被施加二個不同的預定偏壓時,產生一光感應電流。因此,目前的光感測電晶體需採用雙電源來供應該等預定偏壓。 On the other hand, the photo-sensing transistor includes a gate, a dielectric layer disposed on the gate, a semiconductor channel layer disposed on the dielectric layer, and two spaced apart from each other in the semiconductor channel The drain electrode and the source electrode on the layer are a photo-sensing transistor. The channel carrier concentration of the semiconductor channel layer will greatly increase and reduce the threshold voltage (represented by V th ) when illuminated, so that two different predetermined biases can be applied to the gate electrode and the drain electrode respectively. When pressed, a photo-induced current is generated. Therefore, the current photo-sensing transistor needs to use dual power supplies to supply the predetermined bias voltages.

參閱圖1,為對該汲極施加一預定偏壓之該光感測電晶 體之照光與未照光之閘極電壓(gate voltage,以VG表示之)與汲極電流(drain current,以ID表示之)的轉移特性曲線圖。其中,未照光之汲極電流(ID)的最小值定義為一暗電流(dark current,以IDark表示之),而其所對應的閘極電壓定義為一開啟電壓(turn-on voltage,以Von表示之)。此外,在該光感測電晶體受光並對該閘極施加一值為該開啟電壓(Von)的預定偏壓時,所對應之汲極電流(ID)與該暗電流(IDark)之間的一差值為一光電流(photo-current,以IL表示之)與輸入功率(input power,以Pin表示之)之間的比值定義為一光響應度(photoresponsivity,以Rph表示之),而該光電流(IL)與該暗電流(IDark)之間的比值定義為一光靈敏度(photosensitivity,以Sph表示之)。 Referring to FIG. 1, it is the gate voltage (gate voltage, represented by V G ) and drain current (drain current, represented by I) of the photo-sensing transistor with a predetermined bias voltage applied to the drain electrode. D represents the transfer characteristic curve of ). Among them, the minimum value of the drain current (ID ) that is not illuminated is defined as a dark current (represented by I Dark ) , and the corresponding gate voltage is defined as a turn-on voltage, It is represented by V on ). In addition, when the photo-sensing transistor receives light and applies a predetermined bias voltage with the value of the turn-on voltage (V on ) to the gate, the corresponding drain current (I D ) and the dark current (I Dark ) A difference between is the ratio between a photo-current (photo-current, expressed by IL ) and input power (input power, expressed by P in ), which is defined as a photoresponsivity (photoresponsivity, expressed by R ph ) represents it), and the ratio between the photocurrent (I L ) and the dark current (I Dark ) is defined as a photosensitivity (represented by S ph ).

然而,由於目前該光感測電晶體在經過長時間操作施予預定偏壓及照光的情況之下,受該半導體通道層、該介電層以及二者間界面之缺陷的影響,會使得該閘極電壓對應該汲極電流(ID)的關係曲線往左或往右偏移(如箭頭A所示),造成該開啟電壓(Von)隨之變動,而衍生出該光感測電晶體的光響應度(Rph)與光敏感度(Sph)不穩定的問題。 However, under the condition that the current photo-sensing transistor is operated with a predetermined bias voltage and illumination for a long time, it is affected by the defects of the semiconductor channel layer, the dielectric layer and the interface between them, which will make the photo-sensing transistor. The relationship curve between the gate voltage and the drain current (ID ) shifts to the left or right (as shown by arrow A ), causing the turn-on voltage (V on ) to change accordingly, and the photo-sensing voltage is derived. The problem of instability of the photoresponsivity (R ph ) and photosensitivity (S ph ) of the crystal.

欲解決上述問題,就需要使用一偵測該開啟電壓(Von)的偵測電路,造成電路設計的複雜程度相對高。 In order to solve the above problem, a detection circuit for detecting the turn-on voltage (V on ) needs to be used, resulting in a relatively high degree of complexity of circuit design.

因此,目前該光感測電晶體需要使用雙電源分別供應 該閘極與該汲極的偏壓,及使用該偵測電路來動態偵測該開啟電壓,導致使用目前該光感測電晶體的成本相對很高。 Therefore, at present, the photo-sensing transistor needs to be supplied with dual power supplies respectively. The bias voltage of the gate electrode and the drain electrode and the use of the detection circuit to dynamically detect the turn-on voltage result in relatively high cost of using the current photo-sensing transistor.

因此,本發明之目的,即在提供一種能夠克服先前技術的至少一個缺點的場效二極體光感測半導體元件。 Therefore, the object of the present invention is to provide a field effect diode light sensing semiconductor device which can overcome at least one disadvantage of the prior art.

於是,本發明場效二極體光感測半導體元件,適用於在被施加一偏壓並被照光時產生一光感應電流,該場效二極體光感測半導體元件包含一閘極電極、一介電層、一通道層、一第一電極、一第二電極,及一連接線。 Therefore, the field-effect diode light-sensing semiconductor element of the present invention is suitable for generating a light-induced current when a bias voltage is applied and illuminated, and the field-effect diode light-sensing semiconductor element comprises a gate electrode, A dielectric layer, a channel layer, a first electrode, a second electrode, and a connection line.

該介電層形成在該閘極電極上。 The dielectric layer is formed on the gate electrode.

該通道層以一半導體材料製成,並與該閘極電極彼此間隔地形成在該介電層上。 The channel layer is made of a semiconductor material and is formed on the dielectric layer spaced apart from the gate electrode.

該第一電極形成在該通道層上。 The first electrode is formed on the channel layer.

該第二電極與該第一電極彼此間隔地形成於該通道層上。 The second electrode and the first electrode are formed on the channel layer spaced apart from each other.

該連接線由導電材料製成,並電連接該第一電極與該閘極電極,或電連接該第二電極與該閘極電極。 The connecting wire is made of conductive material and electrically connects the first electrode and the gate electrode, or electrically connects the second electrode and the gate electrode.

在該施加該偏壓於該第一電極且該通道層被照光時,該通道層能產生在該第一電極與該第二電極(接地)之間的該光感 應電流。 When the bias voltage is applied to the first electrode and the channel layer is illuminated, the channel layer can generate the light sensing between the first electrode and the second electrode (ground) should current.

本發明之功效在於:該場效二極體光感測半導體元件利用該連接線電連接該第一電極與該閘極電極,或該連接線電連接該第二電極與該閘極電極的設計,而為一雙端元件。因此,在使用該場效二極體光感測半導體元件時,僅需施加單一偏壓,不需如同傳統光感測電晶體地需要分別對該汲極與該閘極施加不同的偏壓,也不需要利用一偵測電路偵測一開啟電壓,操作簡單,且大幅降低使用該場效二極體光感測半導體元件的設置成本與複雜程度,並解決目前在暗電流下的開啟電壓漂移不穩定的問題,並既而提升光響應度與光靈敏度穩定性。 The effect of the present invention is that the field effect diode photo-sensing semiconductor device utilizes the connecting wire to electrically connect the first electrode and the gate electrode, or the design that the connecting wire electrically connects the second electrode and the gate electrode , which is a double-ended element. Therefore, when using the field-effect diode photo-sensing semiconductor device, only a single bias voltage needs to be applied, and it is not necessary to apply different bias voltages to the drain electrode and the gate electrode respectively as in a conventional photo-sensing transistor. There is no need to use a detection circuit to detect a turn-on voltage, the operation is simple, and the setting cost and complexity of using the field effect diode light-sensing semiconductor device are greatly reduced, and the current turn-on voltage drift under dark current is solved. Instability problem, and thus improve the photoresponsivity and photosensitivity stability.

3:基板 3: Substrate

4:閘極電極 4: Gate electrode

21:第一連接面 21: The first connection surface

22:第二連接面 22: Second connection surface

3:介電層 3: Dielectric layer

4:通道層 4: channel layer

41:第一表面 41: First surface

42:第二表面 42: Second Surface

5:第一電極 5: The first electrode

51:第一緩衝層 51: The first buffer layer

52:第一金屬電極層 52: the first metal electrode layer

6:第二電極 6: The second electrode

61:第二緩衝層 61: Second buffer layer

62:第二金屬電極層 62: second metal electrode layer

7:連接面 7: Connection surface

81:第一光罩 81: The first mask

82:第二光罩 82: Second mask

83:第三光罩 83: Third mask

84:第一光阻層 84: first photoresist layer

85:第一預定位置 85: The first predetermined position

86:第四光罩 86: Fourth mask

87:第二光阻層 87: Second photoresist layer

88:第二預定位置 88: Second predetermined location

W:寬度 W: width

L:長度 L: length

本發明之其他的特徵及功效,將於參照圖式的實施方式中清楚地呈現,其中:圖1是一閘極偏壓與汲極電流的關係圖,說明一傳統光感測電晶體之在未照光與照光的汲極電流,及一暗電流所對應之一開啟電壓的會左右漂移;圖2是一剖視示意圖,說明本發明一場效二極體光感測半導體元件的一第一實施例;圖3是一立體示意圖,說明該第一實施例; 圖4到圖6是說明該第一實施例的製作方法的剖視示意流程圖;圖7是一剖視示意圖,說明本發明一場效二極體光感測半導體元件的一第二實施例;圖8是以該第一實施例作為一具體例1而為一順向場效二極體(F-FED),在未照光時之一偏壓與一汲極電流的關係圖;圖9是以該第二實施例作為一具體例2而為一反向場效二極體(B-FED),在未照光時之該偏壓與該汲極電流的關係圖;圖10是該具體例1在未照光與不同波長光線照射時之該預定偏壓與該汲極電流的關係圖;圖11是該比較例在未照光與不同波長光線照射時之閘極偏壓與汲極電流的轉移特性曲線圖;圖12是所述比較例在分別進行0、10、100與1000秒之負偏壓應力測試後之閘極偏壓與汲極電流的轉移特性曲線圖;圖13是所述比較例在分別進行0、10、100與1000秒之正偏壓應力測試後之閘極偏壓與汲極電流的轉移特性曲線圖;圖14是所述具體例1在分別進行0、10、100與1000秒之負偏壓應力測試後之該偏壓與該汲極電流的關係圖;圖15是所述具體例1在分別進行0、10、100與1000秒之正偏壓應力測試後之該偏壓與該汲極電流的關係圖; 圖16是所述比較例與所述具體例1之偏壓應力測試時間與該汲極電流的關係圖;圖17是一負偏壓應力測試時間與光響應度變化的關係圖,說明所述比較例與所述具體例1分別經負偏壓應力測試10、100與1000秒後,與未進行偏壓應力測試之比較例與具體例1之間的光響應度變化量;及圖18是一負偏壓應力測試時間與光靈敏度變化的關係圖,說明所述比較例與所述具體例1分別經負偏壓應力測試10、100與1000秒後,與未進行偏壓應力測試之比較例與具體例1之間的之光靈敏度變化量。 Other features and effects of the present invention will be clearly presented in the embodiments with reference to the drawings, wherein: FIG. 1 is a diagram showing the relationship between gate bias and drain current, illustrating a conventional photo-sensing transistor. The drain current of unilluminated and illuminated, and a turn-on voltage corresponding to a dark current will drift left and right; FIG. 2 is a cross-sectional schematic diagram illustrating a first implementation of the field effect diode light-sensing semiconductor device of the present invention Example; FIG. 3 is a three-dimensional schematic diagram illustrating the first embodiment; 4 to 6 are schematic cross-sectional flow charts illustrating the manufacturing method of the first embodiment; FIG. 7 is a schematic cross-sectional view illustrating a second embodiment of the field effect diode light-sensing semiconductor device of the present invention; FIG. 8 is a diagram showing the relationship between a bias voltage and a drain current when the first embodiment is taken as a specific example 1 and is a forward field effect diode (F-FED) when not illuminated; FIG. 9 is a Taking the second embodiment as a specific example 2 and a reverse field effect diode (B-FED), the relationship between the bias voltage and the drain current when not illuminated; FIG. 10 is the specific example 1. The relationship between the predetermined bias voltage and the drain current when not illuminated and illuminated by light of different wavelengths; FIG. 11 is the transition of gate bias voltage and drain current when the comparative example is not illuminated and illuminated by light of different wavelengths Characteristic graph; Fig. 12 is the transfer characteristic graph of gate bias and drain current of the comparative example after the negative bias stress test of 0, 10, 100 and 1000 seconds respectively; Fig. 13 is the comparison Example The transfer characteristic curves of gate bias voltage and drain current after 0, 10, 100 and 1000 seconds of positive bias stress test respectively; The relationship between the bias voltage and the drain current after the negative bias stress test for 1000 seconds; Figure 15 shows the specific example 1 after the positive bias stress test for 0, 10, 100 and 1000 seconds respectively. The relationship diagram of the bias voltage and the drain current; 16 is a graph showing the relationship between the bias stress test time and the drain current of the comparative example and the specific example 1; After the comparative example and the specific example 1 are respectively subjected to the negative bias stress test for 10, 100 and 1000 seconds, the photoresponsivity change between the comparative example and the specific example 1 without the bias stress test; and FIG. 18 is a A graph showing the relationship between the negative bias stress test time and the change of light sensitivity, illustrating the comparison between the comparative example and the specific example 1 after the negative bias stress test for 10, 100, and 1000 seconds, respectively, and the comparison without the bias stress test. The amount of light sensitivity change between the example and the specific example 1.

在本發明被詳細描述之前,應當注意在以下的說明內容中,類似的元件是以相同的編號來表示。 Before the present invention is described in detail, it should be noted that in the following description, similar elements are designated by the same reference numerals.

參閱圖2與圖3,本發明場效二極體光感測半導體元件之一第一實施例,適用於在被施加一偏壓並被照光時,產生一光感應電流。該場效二極體光感測半導體元件包含一基板1、一形成於該基板1上的閘極電極2、一形成於該閘極電極2上的介電層3、一形成於該介電層3上的通道層4、形成於該通道層4上的一第一電極5及一第二電極6,及一連接線7。 Referring to FIG. 2 and FIG. 3 , a first embodiment of the field effect diode photo-sensing semiconductor device of the present invention is suitable for generating a photo-induced current when a bias voltage is applied and illuminated. The field effect diode light sensing semiconductor device includes a substrate 1, a gate electrode 2 formed on the substrate 1, a dielectric layer 3 formed on the gate electrode 2, a dielectric layer 3 formed on the dielectric The channel layer 4 on the layer 3 , a first electrode 5 and a second electrode 6 formed on the channel layer 4 , and a connection line 7 .

該基板1為一板狀基材,且例如但不限於由二氧化矽製成。該基板1的製成材質可配合該閘極電極2的製成材質與形成方式來決定。在本實施例其他變化態樣中,該基板1也能為一電路板。 The substrate 1 is a plate-shaped base material, and is made of silicon dioxide, for example but not limited to. The material of the substrate 1 can be determined according to the material and the formation method of the gate electrode 2 . In other variations of this embodiment, the substrate 1 can also be a circuit board.

該閘極電極2為一薄膜,由導電材料製成,並形成於該基板1上。該閘極電極2具有一反向於該基板1的第一連接面21,及一與該第一連接面21同向的第二連接面22。在本實施例中,該閘極電極2由鈦(Ti)製成。在本實施例的其他變化態樣中,該閘極電極2可以但不限於為一重摻雜的n或p型矽基材、一軟性金屬基板材、或一透明導電金屬氧化物。 The gate electrode 2 is a thin film made of conductive material and formed on the substrate 1 . The gate electrode 2 has a first connection surface 21 opposite to the substrate 1 , and a second connection surface 22 in the same direction as the first connection surface 21 . In this embodiment, the gate electrode 2 is made of titanium (Ti). In other variations of this embodiment, the gate electrode 2 may be, but not limited to, a heavily doped n- or p-type silicon substrate, a flexible metal substrate, or a transparent conductive metal oxide.

該介電層3為一薄膜,由介電材料製成,並形成於該閘極電極2的該第一連接面21上,且使閘極電極2的該第二連接面22外露於該介電層3。該介電層3可選自於由HfSiO基、SiO2基、AlO3基、HfO2基、ZrO2基、Ta2O5基、La2O3基、TiO2基,及上述之一組合為材料所製成。在本實施例中,該介電層3的製成材質為HfxSi(1-x)O,其中,0<x<1;更具體地,該介電層3的製成材質為Hf0.82Si0.18O。 The dielectric layer 3 is a thin film made of a dielectric material and is formed on the first connection surface 21 of the gate electrode 2 , and the second connection surface 22 of the gate electrode 2 is exposed to the dielectric material. electrical layer 3. The dielectric layer 3 can be selected from HfSiO-based, SiO2 -based, AlO3 - based, HfO2 -based, ZrO2 - based, Ta2O5 -based, La2O3 - based, TiO2 - based, and a combination of the above Made of material. In this embodiment, the dielectric layer 3 is made of Hf x Si (1-x) O, where 0<x<1; more specifically, the dielectric layer 3 is made of Hf 0.82 Si 0.18 O.

該通道層4由半導體材料製成而為一半導體薄膜,並與該閘極電極2彼此間隔地形成於該介電層3上。該通道層4具有一與該介電層3彼此連接的第一表面41,及一反向於該介電層3 並作為一受光面的第二表面42。該通道層4可選自於由一n型半導體材料、一p型半導體材料,及上述兩者之組合為材料所製成的一單層結構或一疊接形成的多層結構,在照光後能有光響應特性。在本實施例中,該通道層4的製成材質為氧化銦鎵鋅(IGZO)半導體材料,而為n型半導體材料。 The channel layer 4 is made of semiconductor material and is a semiconductor thin film, and is formed on the dielectric layer 3 spaced apart from the gate electrode 2 . The channel layer 4 has a first surface 41 connected to the dielectric layer 3 and a surface opposite to the dielectric layer 3 And the second surface 42 as a light-receiving surface. The channel layer 4 can be selected from an n-type semiconductor material, a p-type semiconductor material, and a single-layer structure or a multi-layer structure formed by a combination of the above two materials. Has light-responsive properties. In this embodiment, the channel layer 4 is made of indium gallium zinc oxide (IGZO) semiconductor material, and is an n-type semiconductor material.

該第一電極5連接於該通道層4且與該介電層3間隔,用以與該通道層4間形成歐姆接觸。在本實施例中,該第一電極5具有一直接形成於該通道層4的該第二表面42而作為一穿隧層的第一緩衝層51,及一直接形成於該第一緩衝層51上的第一金屬電極層52。於本實施例中,該第一金屬電極層52的製成材質可為金屬或一透明金屬氧化物材料。該透明金屬氧化物材料例如但不限於為銦錫氧化物(indium tin oxide,簡稱ITO)或摻雜氟的氧化錫(fluorine-doped tin oxide,簡稱FTO)。在本實施例中,該第一金屬電極層52的製成材質包括鈦。該第一緩衝層51包括摻雜鋁的氧化鋅。 The first electrode 5 is connected to the channel layer 4 and spaced apart from the dielectric layer 3 for forming an ohmic contact with the channel layer 4 . In this embodiment, the first electrode 5 has a first buffer layer 51 formed directly on the second surface 42 of the channel layer 4 as a tunneling layer, and a first buffer layer 51 formed directly on the first buffer layer 51 on the first metal electrode layer 52 . In this embodiment, the material of the first metal electrode layer 52 may be metal or a transparent metal oxide material. The transparent metal oxide material is, for example, but not limited to, indium tin oxide (ITO for short) or fluorine-doped tin oxide (FTO for short). In this embodiment, the first metal electrode layer 52 is made of titanium. The first buffer layer 51 includes aluminum-doped zinc oxide.

該第二電極6連接於該通道層4且與該介電層3間隔,用以與該通道層4間形成歐姆接觸,並與該第一電極5彼此間隔。在本實施例中,該第二電極6與該第一電極5的態樣大致相同,故該第二電極6也具有一直接形成於該通道層4的該第二表面42而作為一穿隧層的第二緩衝層61,及一直接形成於該第二緩衝層 61上的第二金屬電極層62。該第二金屬電極層62的製成材質可為金屬或該透明金屬氧化物材料。於本實施例中,該第二金屬電極層62的製成材質包括鈦。該第二緩衝層61包括摻雜鋁的氧化鋅。 The second electrode 6 is connected to the channel layer 4 and spaced apart from the dielectric layer 3 for forming an ohmic contact with the channel layer 4 , and is spaced apart from the first electrode 5 . In this embodiment, the shape of the second electrode 6 is substantially the same as that of the first electrode 5 , so the second electrode 6 also has a second surface 42 formed directly on the channel layer 4 as a tunnel layer of the second buffer layer 61, and a layer formed directly on the second buffer layer Second metal electrode layer 62 on 61 . The second metal electrode layer 62 can be made of metal or the transparent metal oxide material. In this embodiment, the second metal electrode layer 62 is made of titanium. The second buffer layer 61 includes aluminum doped zinc oxide.

該連接線7由一導電材料製成,並電連接該第一電極5的該第一金屬電極層52與該閘極電極2。該連接線7為一由鈦金屬製成並直接形成於該第一金屬電極層52上與該閘極電極2的該第二連接面22的金屬層體。可選擇地,該連接線7也能由其他金屬製成。 The connection line 7 is made of a conductive material and electrically connects the first metal electrode layer 52 of the first electrode 5 and the gate electrode 2 . The connection line 7 is a metal layer body made of titanium metal and formed directly on the first metal electrode layer 52 and the second connection surface 22 of the gate electrode 2 . Alternatively, the connecting wire 7 can also be made of other metals.

需說明的是,由於該第一電極5與該通道層4間及該第二電極6與該通道層4間能形成歐姆接觸即可,故依據該通道層4的製成材質(例如:是用於感測波長相對較長的光線時),該第一緩衝層51與該第二緩衝層61也可省略,且該第一金屬電極層52與該連接線7能一體成型地製成。 It should be noted that, since ohmic contact can be formed between the first electrode 5 and the channel layer 4 and between the second electrode 6 and the channel layer 4, according to the material of the channel layer 4 (for example: yes For sensing light with relatively long wavelength), the first buffer layer 51 and the second buffer layer 61 can also be omitted, and the first metal electrode layer 52 and the connecting wire 7 can be integrally formed.

另外,該基板1能為一電路板(圖未示出),供該閘極電極2設置於其上,且該連接線7能為一焊接使用的導線(圖未示出),只要電連接該第一電極5與該閘極電極2即可。 In addition, the substrate 1 can be a circuit board (not shown in the figure) on which the gate electrode 2 is arranged, and the connecting wire 7 can be a wire for soldering (not shown in the figure), as long as the electrical connection is made The first electrode 5 and the gate electrode 2 are sufficient.

參閱圖4至圖6,該場效二極體光感測半導體元件的製作方法,主要是先利用電子束蒸鍍技術,將該閘極電極2形成於該基板1(如圖2)上;再於充滿氬氣的一腔體中,利用一共濺鍍技術,以一個二氧化鉿(HfO2)靶材與一個矽(Si)靶材,在該閘極電極2之 反向於該基板1之一表面的部分形成該介電層3。並在形成該介電層3的過程中,以一第一光罩81對應遮蔽該閘極電極2的表面之不需要形成該介電層3的區域。之後,再於氧氣氛圍600℃溫度下退火10分鐘。 Referring to FIGS. 4 to 6 , the fabrication method of the field-effect diode light-sensing semiconductor device mainly uses electron beam evaporation technology to form the gate electrode 2 on the substrate 1 (as shown in FIG. 2 ) first; Then in a chamber filled with argon gas, using a co-sputtering technique, a hafnium dioxide (HfO 2 ) target and a silicon (Si) target are used on the gate electrode 2 opposite to the substrate 1 A portion of one surface forms the dielectric layer 3 . In the process of forming the dielectric layer 3 , a first mask 81 is used to correspondingly shield the area of the surface of the gate electrode 2 that does not need to form the dielectric layer 3 . After that, annealing was performed at a temperature of 600° C. in an oxygen atmosphere for 10 minutes.

然後,於充滿氬氣的一腔體中,利用一濺鍍技術,以一氧化銦鎵鋅(IGZO)靶材在該介電層3之反向於該閘極電極2的一表面形成該通道層4。並在形成該通道層4的過程中,以一第二光罩82對應遮蔽該介電層3與該閘極電極2之不需要形成該通道層4的區域,再於氮氣氛圍300℃溫度下退火10分鐘。 Then, in a chamber filled with argon gas, the channel is formed on a surface of the dielectric layer 3 opposite to the gate electrode 2 with an indium gallium zinc oxide (IGZO) target using a sputtering technique Layer 4. And in the process of forming the channel layer 4, a second mask 82 is used to correspondingly shield the area of the dielectric layer 3 and the gate electrode 2 where the channel layer 4 does not need to be formed, and then in a nitrogen atmosphere at a temperature of 300°C Anneal for 10 minutes.

接下來,再以一黃光微影技術,在該閘極電極2、該介電層3與該通道層4之外露的表面中之不需要形成該第一電極5與該第二電極6的區域,配合一第三光罩83而形成一經過黃光顯影而硬化的第一光阻層84,用以在該通道層4的該第二表面42定義出欲設置該第一電極5與該第二電極6的一第一預定位置85。 Next, using a yellow light lithography technique, among the exposed surfaces of the gate electrode 2, the dielectric layer 3 and the channel layer 4, it is not necessary to form the regions of the first electrode 5 and the second electrode 6, A third photomask 83 is used to form a first photoresist layer 84 hardened by yellow light development to define the first electrode 5 and the second photoresist on the second surface 42 of the channel layer 4 . A first predetermined position 85 of the electrode 6 .

而後,於充滿氬氣的一腔體中,利用一射頻濺鍍技術,於該通道層4第一預定位置85上形成該第一緩衝層51與該第二緩衝層61;再利用該電子束蒸鍍技術,分別於該第一緩衝層51與該第二緩衝層61上形成該第一金屬電極層52與該第二金屬電極層62;而後,移除該第一光阻層84。 Then, the first buffer layer 51 and the second buffer layer 61 are formed on the first predetermined position 85 of the channel layer 4 by using a radio frequency sputtering technique in a chamber filled with argon gas; and then the electron beam is used By evaporation technology, the first metal electrode layer 52 and the second metal electrode layer 62 are formed on the first buffer layer 51 and the second buffer layer 61 respectively; then, the first photoresist layer 84 is removed.

繼續,利用該黃光微影技術,在該閘極電極2、該介電 層3、該通道層4、該第一電極5與該第二電極6之外露的表面中之不需要形成該連接線7的區域,配合一第四光罩86而形成一經過黃光顯影而硬化的第二光阻層87,用以在該閘極電極2的該第二連接面22定義出該連接線7的一第二預定位置88。 Continue, using the yellow light lithography technology, in the gate electrode 2, the dielectric Layer 3, the channel layer 4, the exposed surface of the first electrode 5 and the second electrode 6 in the area that does not need to form the connection line 7, cooperate with a fourth mask 86 to form a yellow light development. The hardened second photoresist layer 87 is used to define a second predetermined position 88 of the connection line 7 on the second connection surface 22 of the gate electrode 2 .

最後,利用該電子束蒸鍍技術,於該閘極電極2與該第一電極5之外露於該第二光阻層87的第二預定位置88上形成該連接線7;而後,移除該第二光阻層87,而完成該場效二極體光感測半導體元件的製作。 Finally, using the electron beam evaporation technique, the connection line 7 is formed on the second predetermined position 88 of the second photoresist layer 87 exposed outside the gate electrode 2 and the first electrode 5; then, the connection line 7 is removed. The second photoresist layer 87 completes the fabrication of the field effect diode light sensing semiconductor device.

參閱圖3,利用該場效二極體光感測半導體元件感測光時,是將一偏壓施加於該第一電極5,也就是該第一電極5相較於該第二電極6的電壓差為該偏壓,並將光線照射至該通道層4的受光面,使得該通道層4能產生在該第一電極5與該第二電極6間的該光感應電流。 Referring to FIG. 3 , when using the field effect diode light-sensing semiconductor element to sense light, a bias voltage is applied to the first electrode 5 , that is, the voltage of the first electrode 5 compared to the second electrode 6 The difference is the bias voltage, and the light is irradiated to the light-receiving surface of the channel layer 4 , so that the channel layer 4 can generate the photo-induced current between the first electrode 5 and the second electrode 6 .

其中,照射於該通道層4的光波長是依據該通道層4的能隙(band gap)來決定。在本實施例中,該通道層4之氧化銦鎵鋅(IGZO)半導體材料為該n型半導體材料,並用於在照射到紫外光時,能產生電子電洞對。於本實施例的其他變化態樣中,該通道層4的製成材質也能以能隙相對較低的半導體材料製成,用以感測可見光或紅外光。 The wavelength of light irradiated on the channel layer 4 is determined according to the band gap of the channel layer 4 . In this embodiment, the indium gallium zinc oxide (IGZO) semiconductor material of the channel layer 4 is the n-type semiconductor material, and is used to generate electron-hole pairs when irradiated with ultraviolet light. In other variations of this embodiment, the material of the channel layer 4 can also be made of a semiconductor material with a relatively low energy gap for sensing visible light or infrared light.

更詳細地說,由於該通道層4由n型半導體材料製成, 故本發明為一全空乏型之多數載子為n型的光感測場效電晶體,其中,該第一電極5作為一汲極,該第二電極6作為一源極。在該連接線7連接該閘極電極2與該第一電極5情況下,施加該偏壓於該第一電極5時,表示是對該閘極電極2與該汲極同時施加該偏壓,且該閘極電極2與該汲極的電壓差值為0。在該偏壓大於0伏特且增大時,隨著汲極電壓的增加,該通道層4由部分空乏狀態經無空乏狀態而進入電子堆積狀態,使一汲極電流(ID)為導通狀態的高電流。在該偏壓小於0伏特且減小時,隨著該汲極電壓的降低,該通道層4的空乏程度增大,使該場效二極體光感測半導體元件在一截止(cut-off)狀態,該汲極電流(ID)主要為該閘極電極2的漏電流。因此,該場效二極體光感測半導體元件具備類似一傳統pn二極體的順向整流特性,故可作為一順向場效二極體(forward field effect diode,以F-FED表示之)。 In more detail, since the channel layer 4 is made of n-type semiconductor material, the present invention is a photo-sensing field effect transistor with a fully depleted majority carrier of n-type, wherein the first electrode 5 is used as a photosensitive field effect transistor. A drain, the second electrode 6 serves as a source. When the connection line 7 connects the gate electrode 2 and the first electrode 5, when the bias voltage is applied to the first electrode 5, it means that the bias voltage is applied to the gate electrode 2 and the drain electrode at the same time, And the voltage difference between the gate electrode 2 and the drain electrode is zero. When the bias voltage is greater than 0 volts and increases, with the increase of the drain voltage, the channel layer 4 enters the electron accumulation state from the partially depleted state through the non-depleted state, so that a drain current (I D ) is turned on. of high current. When the bias voltage is less than 0 volts and decreases, with the decrease of the drain voltage, the depletion degree of the channel layer 4 increases, so that the field effect diode photo-sensing semiconductor device is in a cut-off state. state, the drain current ( ID ) is mainly the leakage current of the gate electrode 2 . Therefore, the field effect diode light-sensing semiconductor device has the forward rectification characteristics similar to a conventional pn diode, so it can be used as a forward field effect diode (F-FED) ).

參閱圖7,為本發明場效二極體光感測半導體元件的一第二實施例,該第二實施例與該第一實施例相似,其不同處在於,該連接線7電連接該第二電極6與該閘極電極2,而不連接於該第一電極5與該閘極電極2之間。 Referring to FIG. 7 , it is a second embodiment of the field effect diode light-sensing semiconductor device of the present invention. The second embodiment is similar to the first embodiment, and the difference lies in that the connecting wire 7 is electrically connected to the first embodiment. The second electrode 6 and the gate electrode 2 are not connected between the first electrode 5 and the gate electrode 2 .

需說明的是,該第二緩衝層61也可省略,使該連接線7與該第二電極6一體成型地製成。 It should be noted that, the second buffer layer 61 can also be omitted, and the connecting wire 7 and the second electrode 6 are integrally formed.

使用該第二實施例時,是施加該偏壓於該第一電極5, 也就是該第一電極5相較於該第二電極6的電壓差為該偏壓,且該光線同樣是照射在該通道層4,該通道層4產生在該第一電極5與該第二電極6之間的該光感應電流。 When using the second embodiment, the bias voltage is applied to the first electrode 5, That is, the voltage difference between the first electrode 5 and the second electrode 6 is the bias voltage, and the light is also irradiated on the channel layer 4, and the channel layer 4 is generated between the first electrode 5 and the second electrode 5. This photo-induced current between electrodes 6 .

更詳細地說,在上述情況下,該第一電極5也是作為該汲極,該第二電極6作為該源極,表示是對該汲極施加該偏壓,且該閘極電極2與該源極的電壓差值為0。在該偏壓大於0伏特且增大時,該通道層4的空乏程度增大,直到該場效二極體光感測半導體元件在該截止(cut-off)狀態,此時,該汲極電流(ID)主要為閘極電極2的漏電流。在該偏壓小於0伏特且減小時,該通道層4自部分空乏狀態進入電子堆積狀態,使該汲極電流(ID)為導通狀態的高電流。因此,該場效二極體光感測半導體元件具有相反於該傳統pn二極體之反偏壓整流特性,可作為一反向場效二極體(backward field effect diode,以B-FED表示之)。 More specifically, in the above case, the first electrode 5 is also used as the drain electrode, and the second electrode 6 is used as the source electrode, which means that the bias voltage is applied to the drain electrode, and the gate electrode 2 and the The voltage difference between the sources is zero. When the bias voltage is greater than 0 volts and increases, the depletion degree of the channel layer 4 increases until the field effect diode photo-sensing semiconductor device is in the cut-off state, at this time, the drain electrode The current ( ID ) is mainly the leakage current of the gate electrode 2 . When the bias voltage is less than 0 volts and decreases, the channel layer 4 enters an electron accumulation state from a partially depleted state, so that the drain current (I D ) is a high current in an on state. Therefore, the field effect diode photo-sensing semiconductor device has reverse bias rectification characteristics opposite to that of the conventional pn diode, and can be used as a reverse field effect diode (represented by B-FED). Of).

利用本發明之該連接線7電連接該第一電極5與該閘極電極2或電連接該第二電極6與該閘極電極2的設計,僅需對第一電極5施加該偏壓,即可依據該通道層4的製成材質,感測到特定波長範圍的光線,相較於還需要在操作上施加多個不同的偏壓值,及設置用以動態量測該開啟電壓(Von)之偵測電路的傳統光感測電晶體,使用上相對簡易,且有效簡化電路及降低設置成本。 Using the connecting wire 7 of the present invention to electrically connect the first electrode 5 and the gate electrode 2 or electrically connect the second electrode 6 and the gate electrode 2, only the bias voltage needs to be applied to the first electrode 5, According to the material of the channel layer 4, light in a specific wavelength range can be sensed. Compared with the need to apply a plurality of different bias values in operation, and set to dynamically measure the turn-on voltage (V The traditional photo-sensing transistor of the detection circuit of on ) is relatively simple to use, and effectively simplifies the circuit and reduces the setting cost.

再者,由於該場效二極體光感測半導體元件的導通電 流是透過該通道層4的堆積狀態之多數載子所控制,而非少數載子效應,而具備相對高的電流整流比例與反應速度。另一方面,由於該場效二極體光感測半導體元件之未照光且為反偏電流的一暗電流主要由閘極漏電流決定,故該暗電流也相對穩定,既而能有效提升光響應度(Rph)與光靈敏度(Sph)的穩定性。 Furthermore, since the on-current of the field effect diode photo-sensing semiconductor element is controlled by the majority carrier through the stacking state of the channel layer 4, rather than the minority carrier effect, it has a relatively high current rectification ratio and reaction speed. On the other hand, since a dark current of the field effect diode photo-sensing semiconductor element that is not illuminated and is a reverse bias current is mainly determined by the gate leakage current, the dark current is also relatively stable, which can effectively improve the light response Degree (R ph ) and photosensitivity (S ph ) stability.

量測結果 Measurement results

參閱圖2、圖3與圖7,以下先說明該場效二極體光感測半導體元件之一具體例1與一具體例2的元件結構。 Referring to FIG. 2 , FIG. 3 , and FIG. 7 , the structure of a specific example 1 and a specific example 2 of the field effect diode light-sensing semiconductor device will be described below.

該具體例1的結構即為該第一實施例,該具體例2的結構即為該第二實施例。在該具體例1與該具體例2中,該介電層3之等效氧化層厚度(Equivalent Oxide Thickness,以EOT表示之)約為10nm,介電常數約為21.4。該通道層4的厚度為30nm。該第一緩衝層51與該第二緩衝層61的厚度皆為25nm,該第一金屬電極層52與該第二金屬電極層62的厚度皆為200nm。該通道層4在該第一電極5與該第二電極6之間形成的一通道的寬度W為200μm,長度L為20μm。 The structure of the specific example 1 is the first embodiment, and the structure of the specific example 2 is the second embodiment. In the specific example 1 and the specific example 2, the equivalent oxide thickness (Equivalent Oxide Thickness, represented by EOT) of the dielectric layer 3 is about 10 nm, and the dielectric constant is about 21.4. The thickness of the channel layer 4 is 30 nm. The thicknesses of the first buffer layer 51 and the second buffer layer 61 are both 25 nm, and the thicknesses of the first metal electrode layer 52 and the second metal electrode layer 62 are both 200 nm. A channel formed by the channel layer 4 between the first electrode 5 and the second electrode 6 has a width W of 200 μm and a length L of 20 μm.

參閱圖2與圖8,圖8為對該具體例1的第一電極5施加該偏壓但該具體例1未照光之該偏壓對汲極電流(ID)的關係。此狀態下的該具體例1是作為F-FED。參閱圖7與圖9,為對該具體例2的該第一電極5施加該偏壓但該具體例2未照光之該偏壓對 汲極電流(ID)的關係。此狀態下的該具體例2是作為B-FED。從圖8與圖9可以看得出來,F-FED與B-FED具有對稱的整流特性。 Referring to FIG. 2 and FIG. 8 , FIG. 8 shows the relationship between the bias voltage and the drain current (ID ) when the bias voltage is applied to the first electrode 5 of the specific example 1 but the specific example 1 is not illuminated . This specific example 1 in this state is used as F-FED. Referring to FIG. 7 and FIG. 9 , it is the relationship between the bias voltage and the drain current ( ID ) when the bias voltage is applied to the first electrode 5 of the embodiment 2 but the embodiment 2 is not illuminated. This specific example 2 in this state is used as B-FED. It can be seen from Figure 8 and Figure 9 that F-FED and B-FED have symmetrical rectification characteristics.

參閱圖2與圖10,是對該具體例1的第一電極5施加該偏壓,並對該通道層4照射不同波長的光線之該偏壓對汲極電流(ID)的關係。 Referring to FIG. 2 and FIG. 10 , the relationship between the bias voltage and the drain current (ID ) of applying the bias voltage to the first electrode 5 of the specific example 1 and irradiating the channel layer 4 with light of different wavelengths is shown.

在圖10中,橫軸是對該第一電極5所施加的偏壓,記號「□」表示未照光,記號「○」表示所照光線的波長為630nm,記號「△」表示所照光線的波長為530nm,記號「◇」表示所照光線的波長為400nm,記號「▽」表示所照光線的波長為365nm,記號「

Figure 110109821-A0305-02-0018-1
」表示所照光線的波長為310nm,記號「
Figure 110109821-A0305-02-0018-2
」表示所照光線的波長為275nm。又,已照光的汲極電流(ID)也就是該光感應電流。由圖10可以得知,該具體例1在受到波長範圍在400nm以下的光線照射時,其I-V特性曲線與未照光的I-V特性曲線不同,表示本具體例1確實能作為一場效二極體紫外光感測半導體元件。 In FIG. 10, the horizontal axis is the bias voltage applied to the first electrode 5, the symbol "□" represents no light, the symbol "○" represents the wavelength of the irradiated light is 630 nm, and the symbol "△" represents the irradiated light. The wavelength is 530nm, the symbol "◇" indicates that the wavelength of the illuminated light is 400nm, the symbol "▽" indicates that the wavelength of the illuminated light is 365nm, and the symbol "
Figure 110109821-A0305-02-0018-1
” indicates that the wavelength of the irradiated light is 310 nm, and the symbol “
Figure 110109821-A0305-02-0018-2
” indicates that the wavelength of the irradiated light is 275nm. In addition, the drain current ( ID ) of the irradiated light is also the photo-induced current. It can be seen from FIG. 10 that when the specific example 1 is irradiated with light with a wavelength range below 400 nm, its IV characteristic curve is different from the IV characteristic curve of no light, indicating that the specific example 1 can indeed be used as a field effect diode ultraviolet. Light-sensing semiconductor elements.

參閱圖11,是對一比較例的汲極電極施加一值為4V的固定偏壓,並對該比較例的一通道層照射不同波長的光線時,該閘極偏壓(VG)對汲極電流(ID)的轉移特性曲線。該比較例與該具體例1的差異在於:該比較例不具有該連接線。記號「□」表示未照光,記號「○」表示所照光線的波長為630nm,記號「△」表示所照光線的波長為530nm,記號「◇」表示所照光線的波長為 400nm,記號「▽」表示所照光線的波長為365nm,記號「

Figure 110109821-A0305-02-0019-3
」表示所照光線的波長為310nm,記號「
Figure 110109821-A0305-02-0019-4
」表示所照光線的波長為275nm。又,已照光的汲極電流(ID)也就是該光感應電流。由圖11可以得知,該比較例受到波長範圍在400nm以下的光線照射時,其轉移特性曲線與未照光的轉移特性曲線不同,表示該比較例為一紫外光感測電晶體。 Referring to FIG. 11 , when a fixed bias voltage of 4V is applied to the drain electrode of a comparative example, and a channel layer of the comparative example is irradiated with light of different wavelengths, the gate bias (V G ) affects the drain electrode Transfer characteristic curve of the pole current ( ID ). The difference between the comparative example and the specific example 1 is that the comparative example does not have the connecting wire. The symbol "□" indicates no light, the symbol "○" indicates that the wavelength of the irradiated light is 630 nm, the symbol "△" indicates that the wavelength of the illuminated light is 530 nm, the symbol "◇" indicates that the wavelength of the illuminated light is 400 nm, and the symbol "▽" ” indicates that the wavelength of the irradiated light is 365 nm, and the symbol “
Figure 110109821-A0305-02-0019-3
” indicates that the wavelength of the irradiated light is 310 nm, and the symbol “
Figure 110109821-A0305-02-0019-4
” indicates that the wavelength of the irradiated light is 275nm. In addition, the drain current ( ID ) of the irradiated light is also the photo-induced current. As can be seen from FIG. 11 , when the comparative example is irradiated with light with a wavelength range below 400 nm, its transfer characteristic curve is different from that without light, indicating that the comparative example is an ultraviolet light sensing transistor.

參閱圖12至圖15,圖12至圖15分別是該比較例之傳統光感測電晶體與本發明具體例1進行一負偏壓應力(negative bias stress,以NBS表之)與一正偏壓應力(positive bias stress,以PBS表之)測試後的元件特性量測結果。一偏壓應力測試主要是先對元件的閘極施加固定偏壓一預定時間之後,再進行元件特性量測。由於需要分別對元件進行負偏壓應力測試不同的預定時間與正偏壓應力測試不同的預定時間,所以需要準備多個所述比較例與多個所述具體例。 Referring to FIG. 12 to FIG. 15 , FIG. 12 to FIG. 15 are respectively a negative bias stress (referred to as NBS) and a positive bias of the conventional photo-sensing transistor of the comparative example and the specific example 1 of the present invention. Compression stress (positive bias stress, expressed in PBS) after testing the device characteristics measurement results. A bias stress test is mainly to first apply a fixed bias voltage to the gate of the device for a predetermined time, and then measure the device characteristics. Since it is necessary to perform the negative bias stress test for different predetermined times and the positive bias stress test for different predetermined times, it is necessary to prepare a plurality of the comparative examples and a plurality of the specific examples.

具體地,所述比較例的負偏壓應力測試主要是先將該等比較例的其中數個的源極電極與汲極電極接地,並分別對所述比較例的閘極電極施加值為-4V的偏壓不同的預定時間,該預定時間分別為0、10、100及1000秒,而為多個經負偏壓應力測試的比較例,其中,進行負偏壓應力測試0秒的比較例即未受負偏壓應力。之後,再對所述經負偏壓應力測試的比較例的汲極電極施加值 為4V的偏壓,並量測所述經負偏壓應力測試的比較例之該閘極偏壓(VG)對汲極電流(ID)的轉移特性曲線(如圖12)。 Specifically, in the negative bias stress test of the comparative examples, the source electrodes and drain electrodes of several of the comparative examples are grounded first, and the gate electrodes of the comparative examples are respectively applied with a value of - The predetermined time for different bias voltages of 4V, the predetermined time is 0, 10, 100 and 1000 seconds respectively, and is a plurality of comparative examples tested by negative bias stress, wherein, the comparative example of negative bias stress test for 0 seconds That is, it is not under negative bias stress. After that, a bias voltage of 4V was applied to the drain electrode of the comparative example tested by the negative bias stress test, and the gate bias voltage (V G ) of the comparative example tested by the negative bias stress test was measured. ) versus drain current ( ID ) transfer characteristic curve (see Figure 12).

而所述比較例的正偏壓應力測試主要是先將該比較例的其餘數個的源極電極與汲極電極接地,並分別對所述比較例的閘極電極施加值為4V的偏壓不同的預定時間,該預定時間分別為0、10、100及1000秒,而為多個經正偏壓應力測試的比較例,其中,進行正偏壓應力測試0秒的比較例即未受正偏壓應力,而與進行負偏壓應力測試0秒的比較例相同。之後,再對所述經正偏壓應力測試的比較例的汲極電極施加值為4V的偏壓,並量測所述經正偏壓應力測試的比較例之該閘極偏壓(VG)對汲極電流(ID)的轉移特性曲線(如圖13)。 In the forward bias stress test of the comparative example, the remaining source electrodes and drain electrodes of the comparative example are grounded first, and a bias voltage of 4V is applied to the gate electrodes of the comparative example respectively. Different predetermined times, the predetermined times are 0, 10, 100 and 1000 seconds, respectively, and are a plurality of comparative examples that have been tested by positive bias stress. Bias stress, which is the same as the comparative example in which the negative bias stress test was performed for 0 seconds. Afterwards, a bias voltage of 4V was applied to the drain electrode of the comparative example tested by the positive bias stress test, and the gate bias voltage (V G ) of the comparative example tested by the positive bias stress test was measured. ) versus drain current ( ID ) transfer characteristics (see Figure 13).

配合參閱圖2,另一方面,所述具體例1的負偏壓應力測試主要是先對所述具體例1的其中數個進行類似於所述比較例的負偏壓應力測試的步驟,而分別對其該閘極電極4施加值為-4V的偏壓0、10、100及1000秒,成為多個經負偏壓應力測試的具體例1。由於具體例1已為雙端場效二極體元件,所以對閘極電極4施加偏壓等同於對第一電極5施加偏壓。之後,再量測所述經負偏壓應力測試的具體例1之對該第一電極施加該偏壓對汲極電流(ID)的I-V特性曲線關係圖(如圖14)。而所述具體例1的正偏壓應力測試主要是先對所述具體例1的其餘數個進行類似於所述比較 例的正偏壓應力測試的步驟而分別對其該閘極電極4施加值為4V的偏壓0、10、100及1000秒,成為多個經正偏壓應力測試的具體例1。而後,再量測所述經正偏壓應力測試的具體例1之施加於該第一電極的偏壓與汲極電流(ID)的I-V特性曲線關係圖(如圖15)。 Referring to FIG. 2 , on the other hand, the negative bias stress test of the specific example 1 is mainly a step of first performing the negative bias stress test similar to the comparative example on several of the specific examples 1, and The gate electrodes 4 were respectively applied with bias voltages with a value of -4V for 0, 10, 100 and 1000 seconds to obtain a plurality of specific examples 1 tested by negative bias stress. Since the specific example 1 is a double-terminal field effect diode element, applying a bias voltage to the gate electrode 4 is equivalent to applying a bias voltage to the first electrode 5 . After that, the IV characteristic curve relationship of the bias voltage applied to the first electrode to the drain current (ID) of the specific example 1 subjected to the negative bias stress test is measured again (as shown in FIG. 14 ). In the forward bias stress test of the specific example 1, the steps of the forward bias stress test similar to the comparative example are firstly performed on the remaining parts of the specific example 1, and then the gate electrodes 4 are respectively applied. The values of 4V were biased for 0, 10, 100 and 1000 seconds, which became a number of specific examples 1 that were tested by positive bias stress. Then, the IV characteristic curve of the bias voltage applied to the first electrode and the drain current (ID ) of the specific example 1 subjected to the positive bias stress test is measured again (as shown in FIG. 15 ).

因此,圖12是所述比較例分別進行0、10、100與1000秒之負偏壓(-4V)應力測試後的轉移特性曲線,圖13是所述比較例分別進行0、10、100與1000秒之正偏壓(4V)應力測試後的轉移特性曲線,圖14是該所述具體例1分別進行0、10、100與1000秒之負偏壓(-4V)應力測試後的I-V特性曲線,圖15是該具體例1分別進行0、10、100與1000秒之正偏壓(4V)應力測試後的I-V特性曲線。在圖12至圖15中,記號「□」表示應力測試時間為0秒,記號「○」表示應力測試時間為10秒,記號「△」表示應力測試時間為100秒,記號「▽」表示應力測試時間為1000秒。 Therefore, FIG. 12 is the transfer characteristic curve of the comparative example after the negative bias (-4V) stress test for 0, 10, 100 and 1000 seconds, respectively, and FIG. The transfer characteristic curve after 1000 seconds of positive bias (4V) stress test, Figure 14 shows the IV characteristics of the specific example 1 after 0, 10, 100 and 1000 seconds of negative bias (-4V) stress test respectively Curve, Figure 15 is the IV characteristic curve of the specific example 1 after the positive bias (4V) stress test for 0, 10, 100 and 1000 seconds, respectively. In Figs. 12 to 15, the mark "□" indicates that the stress test time is 0 seconds, the mark "○" indicates that the stress test time is 10 seconds, the mark "△" indicates that the stress test time is 100 seconds, and the mark "▽" indicates the stress The test time is 1000 seconds.

參閱圖16,是所述經正、負偏壓應力測試的比較例與所述經正、負偏壓應力測試的具體例1之施加偏壓應力的時間與汲極電流(ID)的關係圖,所述經正、負偏壓應力測試的比較例之汲極電流(ID)是在汲極電壓(VD)為4V定電壓,且閘極電壓(VG)以未進行應力測試之比較例的開啟電壓(Von)作為定電壓的情況下所測得。所述經正、負偏壓應力測試的具體例1之汲極電流(ID)是在該 第一電極5之偏壓為-1.5V定電壓的情況下所測得。記號「■」表示所述比較例進行負偏壓應力(NBS)測試時間與汲極電流(ID)的關係圖,記號「□」表示所述具體例1進行負偏壓應力(NBS)測試時間與汲極電流(ID)的關係圖,記號「●」表示所述比較例進行正偏壓應力(PBS)測試時間與汲極電流(ID)的關係圖,記號「○」表示所述具體例1進行正偏壓應力(PBS)測試時間與汲極電流(ID)的關係圖。 Referring to FIG. 16, it is the relationship between the time of applying the bias stress and the drain current (ID) of the comparative example tested by positive and negative bias stress and the specific example 1 tested by positive and negative bias stress As shown in the figure, the drain current (ID) of the comparative example subjected to the positive and negative bias stress tests is when the drain voltage (V D ) is a constant voltage of 4V, and the gate voltage ( V G ) is not subjected to the stress test. The turn-on voltage (V on ) of the comparative example was measured as a constant voltage. The drain current (ID ) of the specific example 1 subjected to the positive and negative bias stress tests is measured when the bias voltage of the first electrode 5 is a constant voltage of -1.5V. The symbol "■" represents the relationship between the negative bias stress (NBS) test time and the drain current (ID) of the comparative example, and the symbol "□" represents the negative bias stress ( NBS ) test of the specific example 1. The relationship diagram between time and drain current ( ID ), the symbol “●” represents the relationship between the time and drain current (ID ) when the comparative example was subjected to the forward bias stress ( PBS ) test, and the symbol “○” represents the The relationship between the test time of positive bias stress ( PBS ) and the drain current (ID ) is described in the specific example 1.

從圖16可以看出,所述比較例與所述具體例1於負偏壓應力(NBS)測試下,在經過不同的偏壓應力測試時間後,汲極電流(ID)變化量較正偏壓應力(PBS)測試下嚴重。此量測結果可歸因於負偏壓應力(NBS)測試時,其臨界電壓(Vth)往負電壓方向移動,而往應力測試前之開啟電壓(Von)靠近,故產生相當劇烈的次臨界電流變化;而於正偏壓應力(PBS)測試時,臨界電壓(Vth)往正電壓方向移動,電流變化主要由閘極漏電流所主導,與臨界電壓(Vth)的相關性低,因而汲極電流(ID)變化量較小。由於一般光感測電晶體與光感測二極體於待機模式時處於一負偏壓應力(NBS)狀態,故應以負偏壓應力(NBS)測試下之汲極電流(ID)變化為討論重點。在經過不同的偏壓應力測試時間之後,所述比較例於負偏壓應力(NBS)測試後之汲極電流(ID)變化量約為兩個數量級,反觀所述具體例1則相對穩定。此量測結果歸因於所述具體例1之截止電流 (off current,以Ioff表之)為閘極漏電流主導,與臨界電壓(Vth)相依性低因而汲極電流(ID)變化量較小。因此,圖16之量測結果證實本發明場效二極體光感測半導體元件可靠度佳,確實能到相對穩定的暗電流。 As can be seen from FIG. 16 , under the negative bias stress ( NBS ) test of the comparative example and the specific example 1, after different bias stress test times, the variation of the drain current (ID ) is higher than that of the positive bias Severe under compressive stress (PBS) test. This measurement result can be attributed to the fact that during the negative bias stress (NBS) test, the threshold voltage (V th ) moves toward the negative voltage direction, and approaches the turn-on voltage (V on ) before the stress test, resulting in a rather severe The sub-threshold current changes; while in the positive bias stress (PBS) test, the threshold voltage (V th ) moves to the positive voltage direction, the current change is mainly dominated by the gate leakage current, and the correlation with the threshold voltage (V th ) low, so the drain current (I D ) varies less. Since the general photo-sensing transistor and photo-sensing diode are in a negative bias stress (NBS) state in standby mode, the drain current (I D ) change under the negative bias stress (NBS) test should be used focus for discussion. After different bias stress test times, the variation of the drain current (ID) of the comparative example after the negative bias stress ( NBS ) test is about two orders of magnitude. In contrast, the specific example 1 is relatively stable. . This measurement result is attributed to the fact that the off current (off current, expressed as I off ) of the specific example 1 is dominated by the gate leakage current, which has a low dependence on the threshold voltage (V th ) and thus the drain current ( ID ) The amount of change is small. Therefore, the measurement result in FIG. 16 confirms that the field effect diode light sensing semiconductor device of the present invention has good reliability and can indeed obtain relatively stable dark current.

參閱圖17與圖18,在圖17中,記號「□」表示經負偏壓應力(NBS)測試10、100與1000秒後之所述具體例1與未進行負偏壓應力(NBS)測試之具體例1之間的光響應度(Rph)變化量,記號「○」表示經負偏壓應力(NBS)測試10、100與1000秒後之所述比較例與未進行負偏壓應力(NBS)測試之比較例之間的光響應度(Rph)變化量。在圖18中,記號「□」表示經負偏壓應力(NBS)測試10、100與1000秒後之所述具體例1與未進行負偏壓應力(NBS)測試之具體例1之間的光靈敏度(Sph)變化量,記號「○」表示經負偏壓應力(NBS)測試10、100與1000秒後之所述比較例與未進行負偏壓應力(NBS)測試之比較例之間的光靈敏度(Sph)的變化量。在量測過程中,所照射的量測紫外光的光波長為365nm。由圖17與圖18的量測結果可知,經負偏壓應力(NBS)測試的具體例1的光響應度(Rph)與光靈敏度(Sph)變化量較小故相對穩定,表示本發明場效二極體光感測半導體元件確實能到相對穩定的光響應度(Rph)與光靈敏度(Sph)。 Referring to FIG. 17 and FIG. 18, in FIG. 17, the symbol "□" represents the specific example 1 after the negative bias stress (NBS) test was performed for 10, 100 and 1000 seconds and the negative bias stress (NBS) test was not performed. The amount of change in light responsivity (R ph ) between the specific example 1, the symbol "○" represents the negative bias stress (NBS) test after 10, 100 and 1000 seconds of the comparative example and no negative bias stress. (NBS) Variation in photoresponsivity (R ph ) between comparative examples tested. In FIG. 18, the symbol "□" represents the difference between the specific example 1 after the negative bias stress (NBS) test for 10, 100 and 1000 seconds and the specific example 1 without the negative bias stress (NBS) test. The amount of light sensitivity (S ph ) change, the symbol "○" represents the comparison between the comparative example after 10, 100 and 1000 seconds of negative bias stress (NBS) test and the comparative example without negative bias stress (NBS) test The amount of change in light sensitivity (S ph ) from time to time. During the measurement process, the light wavelength of the irradiated measurement ultraviolet light is 365 nm. It can be seen from the measurement results in Fig. 17 and Fig. 18 that the light responsivity (R ph ) and light sensitivity (S ph ) of the specific example 1 tested by negative bias stress (NBS) are relatively stable because of small changes, indicating that the The invention of the field effect diode light-sensing semiconductor element can indeed achieve relatively stable light responsivity (R ph ) and light sensitivity (S ph ).

綜上所述,本發明場效二極體光感測半導體元件,利 用該連接線7電連接該第一電極5與該閘極電極2或電連接該第二電極6與該閘極電極2的設計,在單一偏壓下即能使用,除了操作簡易,不需如同傳統光感測電晶體地另外設置偵測開啟電壓(Von)的偵測電路而大幅簡化電路設計之外,還能避免目前在暗電流(Idark)下的開啟電壓(Von)漂移不穩定的問題,有效提高該光響應度(Rph)與光靈敏度(Sph)的穩定性,進而提升元件可靠度。能避免故確實能達成本發明之目的。 To sum up, the field effect diode photo-sensing semiconductor device of the present invention utilizes the connecting wire 7 to electrically connect the first electrode 5 and the gate electrode 2 or electrically connect the second electrode 6 and the gate electrode 2 The design can be used under a single bias voltage. In addition to being easy to operate, it is not necessary to set up a detection circuit to detect the turn-on voltage (V on ) as in the traditional photo-sensing transistor, which greatly simplifies the circuit design. The current problem of unstable drift of the turn-on voltage (V on ) under dark current (I dark ) is avoided, and the stability of the light responsivity (R ph ) and light sensitivity (S ph ) is effectively improved, thereby improving the reliability of the device. It can be avoided, so the object of the present invention can indeed be achieved.

惟以上所述者,僅為本發明之實施例而已,當不能以此限定本發明實施之範圍,凡是依本發明申請專利範圍及專利說明書內容所作之簡單的等效變化與修飾,皆仍屬本發明專利涵蓋之範圍內。 However, the above are only examples of the present invention, and should not limit the scope of the present invention. All simple equivalent changes and modifications made according to the scope of the application for patent of the present invention and the contents of the patent specification are still within the scope of the present invention. within the scope of the invention patent.

1:基板 1: Substrate

2:閘極電極 2: Gate electrode

21:第一連接面 21: The first connection surface

22:第二連接面 22: Second connection surface

3:介電層 3: Dielectric layer

4:通道層 4: channel layer

41:第一表面 41: First surface

42:第二表面 42: Second Surface

5:第一電極 5: The first electrode

51:第一緩衝層 51: The first buffer layer

52:第一金屬電極層 52: the first metal electrode layer

6:第二電極 6: The second electrode

61:第二緩衝層 61: Second buffer layer

62:第二金屬電極層 62: second metal electrode layer

7:連接面 7: Connection surface

Claims (7)

一種場效二極體光感測半導體元件,適用於在被施加一偏壓並被照光時產生一光感應電流,該場效二極體光感測半導體元件包含:一閘極電極;一介電層,形成在該閘極電極上;一通道層,以一半導體材料製成,並與該閘極電極彼此間隔地形成在該介電層上;一第一電極,直接形成在該通道層上;一第二電極,與該第一電極彼此間隔地直接形成於該通道層上;及一連接線,由導電材料製成,並電連接該第一電極與該閘極電極,或電連接該第二電極與該閘極電極,在施加該偏壓於該第一電極且該通道層被照光時,該通道層能產生在該第一電極與該第二電極之間的該光感應電流。 A field-effect diode light-sensing semiconductor element is suitable for generating a light-induced current when a bias voltage is applied and illuminated, the field-effect diode light-sensing semiconductor element comprises: a gate electrode; an intermediate an electrical layer, formed on the gate electrode; a channel layer, made of a semiconductor material, and formed on the dielectric layer spaced apart from the gate electrode; a first electrode, formed directly on the channel layer a second electrode, which is directly formed on the channel layer at a distance from the first electrode; and a connecting line, which is made of conductive material and electrically connects the first electrode and the gate electrode, or is electrically connected The second electrode and the gate electrode, when the bias voltage is applied to the first electrode and the channel layer is illuminated, the channel layer can generate the photo-induced current between the first electrode and the second electrode . 如請求項1所述的場效二極體光感測半導體元件,其中,該連接線電連接該閘極電極與該第一電極,且該第一電極與該連接線一體成型。 The field-effect diode light-sensing semiconductor device according to claim 1, wherein the connecting wire electrically connects the gate electrode and the first electrode, and the first electrode and the connecting wire are integrally formed. 如請求項1所述的場效二極體光感測半導體元件,其中,該連接線電連接該閘極電極與該第二電極,且該第二電極與該連接線一體成型。 The field-effect diode light-sensing semiconductor device according to claim 1, wherein the connecting wire electrically connects the gate electrode and the second electrode, and the second electrode and the connecting wire are integrally formed. 如請求項1所述的場效二極體光感測半導體元件,還包含一供該閘極電極設置於其上的基板。 The field-effect diode light-sensing semiconductor device according to claim 1, further comprising a substrate on which the gate electrode is disposed. 如請求項4所述的場效二極體光感測半導體元件,其中,該連接線為一導線。 The field-effect diode light-sensing semiconductor device according to claim 4, wherein the connecting wire is a wire. 如請求項1所述的場效二極體光感測半導體元件,其中,該通道層選自於由一n型半導體材料、一p型半導體材料,及上述二者之組合為材料所製成的一單層結構或一多層結構。 The field effect diode photo-sensing semiconductor device according to claim 1, wherein the channel layer is selected from an n-type semiconductor material, a p-type semiconductor material, and a combination of the above two materials. a single-layer structure or a multi-layer structure. 如請求項1所述的場效二極體光感測半導體元件,其中,該介電層選自於由HfSiO基、SiO2基、AlO3基、HfO2基、ZrO2基、Ta2O5基、La2O3基、TiO2基,及上述之一組合為材料所製成。 The field-effect diode light-sensing semiconductor element according to claim 1, wherein the dielectric layer is selected from the group consisting of HfSiO-based, SiO2 -based, AlO3-based, HfO2 - based, ZrO2 - based, Ta2O - based 5 -based, La 2 O 3 -based, TiO 2 -based, and a combination of the above are made of materials.
TW110109821A 2021-03-18 2021-03-18 Field-effect-diode photo detector TWI757122B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW110109821A TWI757122B (en) 2021-03-18 2021-03-18 Field-effect-diode photo detector

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW110109821A TWI757122B (en) 2021-03-18 2021-03-18 Field-effect-diode photo detector

Publications (2)

Publication Number Publication Date
TWI757122B true TWI757122B (en) 2022-03-01
TW202239011A TW202239011A (en) 2022-10-01

Family

ID=81710537

Family Applications (1)

Application Number Title Priority Date Filing Date
TW110109821A TWI757122B (en) 2021-03-18 2021-03-18 Field-effect-diode photo detector

Country Status (1)

Country Link
TW (1) TWI757122B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI848517B (en) * 2023-01-11 2024-07-11 國立陽明交通大學 Method for manufacturing transparent thin-film transistor-based photo-sensor devices

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070108484A1 (en) * 2003-07-18 2007-05-17 National Institute Of Advanced Industrial Science And Technology Optical sensor
US20080073678A1 (en) * 2004-12-30 2008-03-27 Korea Electronics Technology Institute High-sensitivity image sensor and fabrication method thereof

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070108484A1 (en) * 2003-07-18 2007-05-17 National Institute Of Advanced Industrial Science And Technology Optical sensor
US20080073678A1 (en) * 2004-12-30 2008-03-27 Korea Electronics Technology Institute High-sensitivity image sensor and fabrication method thereof

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI848517B (en) * 2023-01-11 2024-07-11 國立陽明交通大學 Method for manufacturing transparent thin-film transistor-based photo-sensor devices

Also Published As

Publication number Publication date
TW202239011A (en) 2022-10-01

Similar Documents

Publication Publication Date Title
US7470966B2 (en) Photodiode with controlled current leakage
CN100505332C (en) Phototransistor
US20210083137A1 (en) Optoelectronic Sensor and Manufacturing Method Thereof, and Optoelectronic Device and Manufacturing Method Thereof
US10861996B2 (en) Near-infrared light sensors including 2-dimensional insulator
JP5800291B2 (en) ZnO-based semiconductor device and manufacturing method thereof
CN111312829A (en) High-sensitivity negative-capacitance field effect transistor photoelectric detector and preparation method thereof
CN110431672B (en) Photovoltaic field effect transistor
TWI757122B (en) Field-effect-diode photo detector
JP2008226903A (en) Optical sensor element and its driving method
JP2007311475A (en) Semiconductor photodetector
US8625085B2 (en) Defect evaluation method for semiconductor
Ge et al. A highly responsive hydrogen-terminated diamond-based phototransistor
KR102019599B1 (en) Graphene based photodiode and method of manufacturing the same
Zhang et al. Superior AlGaN/GaN‐Based Phototransistors and Arrays with Reconfigurable Triple‐Mode Functionalities Enabled by Voltage‐Programmed Two‐Dimensional Electron Gas for High‐Quality Imaging
CN214012954U (en) All-inorganic transistor type X-ray detector
CN111370525B (en) Photoelectric detector, preparation method thereof and photoelectric detection device
CN114373812A (en) Photoelectric detector and preparation method thereof
CN110896115B (en) Phototransistor, infrared detector and method for manufacturing phototransistor
TWI837815B (en) Phototransistor with a patterned double-layered capping structure
Pu et al. ITO AlGaN/GaN Ultraviolet Broadband Photodetector with Exceeding Responsivity beyond the ITO Transmittance Limitation
JPS59167075A (en) Photosensor
RU2781461C1 (en) Method for manufacture of photodetector
KR101821400B1 (en) Active element based on 2d material
US20240243216A1 (en) Light sensing device and method of manufacturing the same, image sensor including light sensing device, and electronic apparatus including image sensor
KR101945231B1 (en) Active element based on 2d material