SE9300156D0 - AND ARRANGEMENT FOR A COMPUTER SYSTEM - Google Patents
AND ARRANGEMENT FOR A COMPUTER SYSTEMInfo
- Publication number
- SE9300156D0 SE9300156D0 SE9300156A SE9300156A SE9300156D0 SE 9300156 D0 SE9300156 D0 SE 9300156D0 SE 9300156 A SE9300156 A SE 9300156A SE 9300156 A SE9300156 A SE 9300156A SE 9300156 D0 SE9300156 D0 SE 9300156D0
- Authority
- SE
- Sweden
- Prior art keywords
- mode
- processor
- upgrade
- computer system
- master
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/76—Architectures of general purpose stored program computers
- G06F15/80—Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors
- G06F15/8007—Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors single instruction multiple data [SIMD] multiprocessors
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Stored Programmes (AREA)
Abstract
An arrangement for a personal computer system including an original microprocessor (P2) and an upgrade processor (P1) comprises a bus controller (4) which provides first and second operational modes, the first operational mode being a single processor mode in which only the upgrade processor (P1), which comprises a master upgrade processor, is in operation so that conventional types of adapted software are usable, and the second operational mode being a multiprocessor mode for specially adapted software in which the upgrade processor (P1) acts as a master and the original microprocessor (P2) and any other upgrade processors act as slaves. The bus controller (4) is arranged to provide the single processor mode at start or reset of the personal computer system. Transfer to the multiprocessor mode is controlled by the master upgrade processor (P1) in answer to a program instruction. <IMAGE>
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
SE9300156A SE500990C2 (en) | 1993-01-20 | 1993-01-20 | Arrangements in a personal computer system |
GB9326514A GB2274525B (en) | 1993-01-20 | 1993-12-29 | An arrangement for a computer system |
DE19944401017 DE4401017A1 (en) | 1993-01-20 | 1994-01-15 | Arrangement of a computer system |
FI940287A FI103926B (en) | 1993-01-20 | 1994-01-20 | Arrangement for connecting the upgrade processor to the microprocessor |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
SE9300156A SE500990C2 (en) | 1993-01-20 | 1993-01-20 | Arrangements in a personal computer system |
Publications (3)
Publication Number | Publication Date |
---|---|
SE9300156D0 true SE9300156D0 (en) | 1993-01-20 |
SE9300156L SE9300156L (en) | 1994-07-21 |
SE500990C2 SE500990C2 (en) | 1994-10-17 |
Family
ID=20388600
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SE9300156A SE500990C2 (en) | 1993-01-20 | 1993-01-20 | Arrangements in a personal computer system |
Country Status (4)
Country | Link |
---|---|
DE (1) | DE4401017A1 (en) |
FI (1) | FI103926B (en) |
GB (1) | GB2274525B (en) |
SE (1) | SE500990C2 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5490279A (en) * | 1993-05-21 | 1996-02-06 | Intel Corporation | Method and apparatus for operating a single CPU computer system as a multiprocessor system |
JPH10502196A (en) * | 1994-06-29 | 1998-02-24 | インテル・コーポレーション | Processor indicating system bus ownership in an upgradeable multiprocessor computer system |
DE19701595B4 (en) * | 1996-02-15 | 2004-09-09 | Siempelkamp Maschinen- Und Anlagenbau Gmbh & Co. Kg | Plant for preheating a mat of pressed material in the course of the production of wood-based panels, in particular chipboard |
-
1993
- 1993-01-20 SE SE9300156A patent/SE500990C2/en not_active IP Right Cessation
- 1993-12-29 GB GB9326514A patent/GB2274525B/en not_active Expired - Fee Related
-
1994
- 1994-01-15 DE DE19944401017 patent/DE4401017A1/en not_active Withdrawn
- 1994-01-20 FI FI940287A patent/FI103926B/en active
Also Published As
Publication number | Publication date |
---|---|
FI940287A0 (en) | 1994-01-20 |
GB2274525B (en) | 1997-01-08 |
GB9326514D0 (en) | 1994-03-02 |
SE9300156L (en) | 1994-07-21 |
SE500990C2 (en) | 1994-10-17 |
DE4401017A1 (en) | 1994-07-21 |
FI940287A (en) | 1994-07-21 |
FI103926B1 (en) | 1999-10-15 |
FI103926B (en) | 1999-10-15 |
GB2274525A (en) | 1994-07-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO1998048346A3 (en) | Emulation of interrupt control mechanism in a multiprocessor system | |
KR960035261A (en) | Multiprocessing system using adaptive interrupt mapping mechanism and method | |
WO1995024678A3 (en) | Highly pipelined bus architecture | |
TW360823B (en) | Data processor and graphic processor | |
DE69316232D1 (en) | SYSTEM FOR OPERATING APPLICATION SOFTWARE IN A SECURITY-CRITICAL ENVIRONMENT | |
TW365656B (en) | Cross-platform computer architecture and components thereof | |
ATE183835T1 (en) | MULTIPROCESSOR SYSTEM | |
TW399750U (en) | Apparatus for operating a single CPU computer system as a multiprocessor system | |
JPS54127653A (en) | Data processor | |
AU585076B2 (en) | Interrupt handling in a multiprocessor computing system | |
AU6386999A (en) | Apparatus and method for emulating an i/o instruction for the correct processor and for servicing software smi's in multi-processor environment | |
AU542123B2 (en) | Data processing system | |
FR2738367B1 (en) | METHOD AND APPARATUS FOR FAST DOWNLOADING OF FUNCTIONS IN A VOLATILE MEMORY | |
KR880013062A (en) | Coprocessor and its control method | |
SE9300156D0 (en) | AND ARRANGEMENT FOR A COMPUTER SYSTEM | |
JPS54134947A (en) | Multiprocessing control system | |
JPS61272861A (en) | Multiprocessor device | |
CHUBB | PANDA: A distributed multiprocessor operating system(Ph. D. Thesis Abstract Only) | |
JPS6474632A (en) | Control transfer system for virtual computer | |
JPS5750039A (en) | Computer system | |
KR950022425A (en) | Communication Processor Board capable of DMA | |
TW274128B (en) | Highly pipelined bus architecture | |
JPH03252851A (en) | Inter-processor communication system | |
JPS5692618A (en) | Clock switching and controlling method | |
Pierce et al. | The application of Forth engines as coprocessors for the Macintosh computer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
NUG | Patent has lapsed |