KR970057687A - Memory device of PDP TV - Google Patents
Memory device of PDP TV Download PDFInfo
- Publication number
- KR970057687A KR970057687A KR1019950060949A KR19950060949A KR970057687A KR 970057687 A KR970057687 A KR 970057687A KR 1019950060949 A KR1019950060949 A KR 1019950060949A KR 19950060949 A KR19950060949 A KR 19950060949A KR 970057687 A KR970057687 A KR 970057687A
- Authority
- KR
- South Korea
- Prior art keywords
- image data
- signal
- pdp
- control pulse
- generating
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/907—Television signal recording using static stores, e.g. storage tubes or semiconductor memories
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2360/00—Aspects of the architecture of display systems
- G09G2360/12—Frame memory handling
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Plasma & Fusion (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Transforming Electric Information Into Light Information (AREA)
- Control Of Gas Discharge Display Tubes (AREA)
Abstract
본 발명은 피디피 티브이(PDP TV)의 메모리 장치에 관한 것으로,제어펄스 발생부로부터의 S2신호에 의거하여 A/D변환부를 통해 디지탈로 변환된 영상데이타가 8비트 단위로 1시프트 레지스터 또는 제2시프트 레지스터에 병렬로 입력되고,클럭에 의거하여 한 비트씩 출력된 다음,제어펄스 발생부로부터의 S1신호와 S2신호에 의거하여 제1선택부를 통해 제1프레임 메모리 또는 제2프레임 메모리에 선택적으로 기록된다.그 다음,제1프레임 메모리 또는 제2프레임 메모리에 선택적으로 기록된다.그 다음,제1프레임 메모리 또는 제2프레임 메모리에 한 프레임 용량의 영상데이타가 기록되면,다른 프레임 메모리에 저장된 영상데이타가 제어펄스 발생부로부터의 S1신호에 의거하여 PDP TV의 구동회로로 선택적으로 제공되므로써,시프트 레지스터를 통해 영상데이타의 재배열을 수행하는 동시에,두 개의 프레임 메모리를 이용하여 PDP TV로 디스플레이되는 영상데이타의 순차주사 방식을 간단하게 처리할 수 있도록 한 것이다.BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a memory device of a PDP TV, in which image data converted into digital through an A / D converter based on an S2 signal from a control pulse generator is converted into one shift register or second in 8-bit units. Input in parallel to the shift register, and output bit by bit based on the clock, and then selectively into the first frame memory or the second frame memory through the first selector based on the S1 and S2 signals from the control pulse generator; Then, it is selectively recorded in the first frame memory or the second frame memory. Then, when image data of one frame capacity is recorded in the first frame memory or the second frame memory, the image stored in the other frame memory The data is selectively provided to the drive circuit of the PDP TV based on the S1 signal from the control pulse generator so that the image data can be transferred through the shift register. While rearranging, two frame memories can be used to easily process sequential scanning of image data displayed on a PDP TV.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.
제1도는 본 발명의 바람직한 실시예에 따른 PDP TV의 메모리 장치에 대한 개략적인 블럭구성도 ,1 is a schematic block diagram of a memory device of a PDP TV according to an exemplary embodiment of the present invention.
제2도는 제1도의 제어펄스 발생부로부터 발생되는 S1신호를 설명하기 위한 도면,2 is a view for explaining the S1 signal generated from the control pulse generator of FIG.
제3도는 제1도의 제어펄스 발생부로부터 발생되는 S2신호를 설명하기 위한 도면.3 is a view for explaining the S2 signal generated from the control pulse generator of FIG.
Claims (1)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950060949A KR100213296B1 (en) | 1995-12-28 | 1995-12-28 | Memory in plasma display panel television |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950060949A KR100213296B1 (en) | 1995-12-28 | 1995-12-28 | Memory in plasma display panel television |
Publications (2)
Publication Number | Publication Date |
---|---|
KR970057687A true KR970057687A (en) | 1997-07-31 |
KR100213296B1 KR100213296B1 (en) | 1999-08-02 |
Family
ID=19445690
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019950060949A KR100213296B1 (en) | 1995-12-28 | 1995-12-28 | Memory in plasma display panel television |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR100213296B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100377402B1 (en) * | 2001-03-10 | 2003-03-26 | 삼성에스디아이 주식회사 | Address-While-Display driving method using plural frame memories for plasma display panel |
KR100403515B1 (en) * | 1998-09-30 | 2003-12-18 | 주식회사 대우일렉트로닉스 | PDTV's data processing circuit |
KR100492951B1 (en) * | 1997-11-04 | 2005-10-12 | 엘지전자 주식회사 | A data array circuit of ac pdp display |
-
1995
- 1995-12-28 KR KR1019950060949A patent/KR100213296B1/en not_active IP Right Cessation
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100492951B1 (en) * | 1997-11-04 | 2005-10-12 | 엘지전자 주식회사 | A data array circuit of ac pdp display |
KR100403515B1 (en) * | 1998-09-30 | 2003-12-18 | 주식회사 대우일렉트로닉스 | PDTV's data processing circuit |
KR100377402B1 (en) * | 2001-03-10 | 2003-03-26 | 삼성에스디아이 주식회사 | Address-While-Display driving method using plural frame memories for plasma display panel |
Also Published As
Publication number | Publication date |
---|---|
KR100213296B1 (en) | 1999-08-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0147500A2 (en) | Semiconductor memory device | |
EP0208325A2 (en) | Image memory | |
KR960035628A (en) | Memory interface circuit and access method | |
US5654773A (en) | Picture storage device separates luminance signal into even number and odd number data and separates two channel color signal into former half pixels and latter half pixels | |
KR100194922B1 (en) | Aspect ratio inverter | |
KR900702499A (en) | Method and apparatus for generating video signal | |
JP2679540B2 (en) | Memory controller | |
KR880011671A (en) | Bitmap Display with Hardware Window Function | |
KR970064171A (en) | Image reversing device | |
KR970057687A (en) | Memory device of PDP TV | |
KR100224090B1 (en) | Optical disk player for combined ntsc/pal mode | |
KR970051649A (en) | Memory device of PDP display device | |
KR940008712B1 (en) | Ic circuit for driving type in image display device | |
KR900015548A (en) | Memory for storing pixel data of TV image | |
KR890002583B1 (en) | The acceseable memory circuit by computer during monitor revival | |
KR0147666B1 (en) | Display signal control apparatus for video display system | |
JPS61183690A (en) | Image display unit | |
SU1583947A1 (en) | Device for read out and display of object images | |
JP3107555B2 (en) | Data processing device | |
JP2917285B2 (en) | Image memory device | |
KR970049366A (en) | Automatic Analog Digital Converter for Digital Signal Processing | |
KR970003177A (en) | Video processing unit | |
JP2961733B2 (en) | Image memory device | |
KR960038745A (en) | Method and apparatus for simultaneously writing multiple signals to memory | |
KR0120934Y1 (en) | Parallel/ serial converter of digital video memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
LAPS | Lapse due to unpaid annual fee |