KR20000050878A - Liquid crystal display using dual scan driving method - Google Patents
Liquid crystal display using dual scan driving method Download PDFInfo
- Publication number
- KR20000050878A KR20000050878A KR1019990001010A KR19990001010A KR20000050878A KR 20000050878 A KR20000050878 A KR 20000050878A KR 1019990001010 A KR1019990001010 A KR 1019990001010A KR 19990001010 A KR19990001010 A KR 19990001010A KR 20000050878 A KR20000050878 A KR 20000050878A
- Authority
- KR
- South Korea
- Prior art keywords
- data
- line
- numbered
- stored
- sgram
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3685—Details of drivers for data electrodes
- G09G3/3688—Details of drivers for data electrodes suitable for active matrices only
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
이 발명은 액정표시장치(LCD: liquid crystal display)에 관한 것으로, 특히, 듀얼 스캔 구동 방식을 이용한 액정표시장치에 관한 것이다.BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a liquid crystal display (LCD), and more particularly, to a liquid crystal display using a dual scan driving method.
현재는 박막(thin film) 트랜지스터 액정표시장치의 패널이 해상도가 높아지고 면적이 커져가는 추세이다. 해상도가 높아짐에 따라 주파수가 높아지고, 1라인을 표시하는 시간이 짧아져야 하는데, 이는 SXGA(1280*1024), UXGA(1600*1200) 해상도에 있어서 회로를 구현하기가 어려워진다.Currently, panels of thin film transistor liquid crystal displays have a higher resolution and a larger area. The higher the resolution, the higher the frequency and the shorter the time to display one line, which makes it difficult to implement circuits in SXGA (1280 * 1024) and UXGA (1600 * 1200) resolutions.
이로 인해, 종래에는 1라인을 표시하는 시간안에 액정 화소가 요구하는 충전전압까지 충전되지 못하는 현상이 발생되는 단점이 있다.For this reason, there is a disadvantage in that a phenomenon in which the liquid crystal pixel cannot be charged up to a charging voltage required by the liquid crystal pixel is conventionally generated.
따라서, 최근에는 듀얼 스캔(dual scan) 방식이 대두되었으며, 이 방식은 게이트 구동부가 두 개의 부분으로 나뉘어 동시에 상부와 하부의 데이터를 패널에 인가되도록 패널의 박막 트랜지스터를 구동하는 방식이다.Accordingly, a dual scan method has recently emerged. In this method, the gate driver is divided into two parts to drive the thin film transistor of the panel to simultaneously apply data of the upper and lower parts to the panel.
본 발명이 이루고자 하는 기술적 과제는 이와 같은 종래의 단점을 해결하기 위한 것으로서, 에스지램(SGRAM: synchronous graphic RAM) 및 듀얼 스캔 구동 방식을 이용하여 고해상도 및/또는 대면적인 패널에 정확한 데이터 전압을 인가하도록 하는, 듀얼 스캔 구동 방식을 이용한 액정표시장치를 제공하는 것이다.The technical problem to be solved by the present invention is to solve the above disadvantages, and to apply an accurate data voltage to a high resolution and / or large area panel using a synchronous graphic RAM (SGRAM) and a dual scan driving scheme. To provide a liquid crystal display device using a dual scan drive method.
도1은 이 발명의 실시예에 따른 듀얼 스캔 구동 방식을 이용한 액정표시장치의 구성도.1 is a block diagram of a liquid crystal display device using a dual scan driving method according to an embodiment of the present invention.
도2는 도1의 제어부를 상세히 나타낸 도면이다.FIG. 2 is a detailed view of the controller of FIG. 1.
도3은 수직동기신호에 따른 데이터의 라이트/리드 동작의 타이밍도.3 is a timing diagram of write / read operation of data according to a vertical synchronization signal.
도4는 데이터의 픽셀 단위의 데이터 입출력 타이밍도.4 is a data input / output timing diagram in pixel units of data.
이러한 과제를 해결하기 위하여, 듀얼 스캔 구동방식으로 패널에 데이터를 표시하는 액정표시장치에 있어서, 제1, 제2 메모리는 외부의 데이터를 저장한다. 데이터 제어부는 외부의 제어신호에 따라 외부의 데이터를 제1, 제2 메모리에 번갈아 라이트/리드(write/read)하여 상기 패널로 데이터를 출력하도록 제어한다. 이렇게 함으로써, 대면적이며, 고해상도인 액정표시장치를 구현할 수 있다.In order to solve this problem, in a liquid crystal display device displaying data on a panel by a dual scan driving method, the first and second memories store external data. The data controller controls to write / read the external data to the first and second memories in response to an external control signal and output data to the panel. In this way, a large-area, high-resolution liquid crystal display device can be realized.
그러면, 첨부된 도면을 참조로 하여 본 발명의 실시예를 상세히 설명하기로 한다.Next, embodiments of the present invention will be described in detail with reference to the accompanying drawings.
도1은 이 발명의 실시예에 따른 듀얼 스캔 구동 방식을 이용한 액정표시장치의 구성도이고,1 is a configuration diagram of a liquid crystal display using a dual scan driving method according to an embodiment of the present invention.
도2는 도1의 제어부를 상세히 나타낸 도면이다.FIG. 2 is a detailed view of the controller of FIG. 1.
도1에서와 같이, 이 발명의 실시예에 따른 듀얼 스캔 구동 방식을 이용한 액정표시장치는, 제어부(100), 소스 드라이버 집적회로(CU1~CU16, CD1~CD16), 상부 게이트 구동부(200), 하부 게이트 구동부(300) 및 패널(40)을 포함한다.As shown in FIG. 1, a liquid crystal display using a dual scan driving method according to an exemplary embodiment of the present invention includes a control unit 100, source driver integrated circuits CU1 to CU16, CD1 to CD16, an upper gate driver 200, The lower gate driver 300 and the panel 40 are included.
도2에서와 같이, 상기한 제어부(100)는, 데이터 제어기(10, 20, 30) 및 메모리(11, 12, 13, 14, 15, 16)를 포함하며, 데이터 제어기 및 메모리는 R, G, B 각각의 데이터에 대해 각각 존재한다.As shown in FIG. 2, the control unit 100 includes data controllers 10, 20, 30 and memories 11, 12, 13, 14, 15, and 16, and the data controller and the memory include R and G. FIG. , B is present for each data respectively.
그러면, 본 발명의 실시예의 동작에 관하여 도1 내지 도4를 참조로 하여 상세히 설명하기로 한다.Next, the operation of the embodiment of the present invention will be described in detail with reference to FIGS. 1 to 4.
도3은 수직동기신호에 따른 데이터의 라이트/리드 동작의 타이밍도이고,3 is a timing diagram of a write / read operation of data according to a vertical synchronization signal;
도4는 수평동기신호에 따른 데이터의 라이트/리드 동작의 타이밍도이다.4 is a timing diagram of a write / read operation of data according to a horizontal synchronization signal.
먼저, 사용자에 의해 전원이 인가되면, 외부로부터 R, G, B 데이터, 클럭신호(CLOCK), 데이터 인에이블 신호(DE), 수평동기신호(HSYNC) 및 수직동기신호(VSYNC)가 제어부(100)의 데이터 처리 제어기(10, 20, 30)로 입력된다. 일반적으로 UXGA 박막 트랜지스터 액정표시장치에서 표준 클럭신호의 주파수는 160MHz 로서 매우 높으므로 본 발명에서는 4분주된 신호 즉, 40MHz 의 클럭신호 및 데이터를 입력받는다. 입력신호의 타이밍도는 도3에 나타내었다.First, when power is applied by the user, the control unit 100 receives R, G, B data, clock signal CLOCK, data enable signal DE, horizontal synchronization signal HSYNC, and vertical synchronization signal VSYNC from the outside. Is input to the data processing controllers 10, 20, 30. In general, in the UXGA thin film transistor liquid crystal display, the frequency of the standard clock signal is very high as 160 MHz. In the present invention, a four-divided signal, that is, a clock signal and data of 40 MHz is received. The timing diagram of the input signal is shown in FIG.
R, G, B 각각의 데이터를 입력받은 데이터 처리 제어기(10, 20, 30)는 이를 양방향 포트를 가진 에스지램(11, 12, 13, 14, 15, 16)에 저장하거나 읽어오고, 에스지램(11, 12, 13, 14, 15, 16)에서 읽어온 데이터는 데이터 처리 제어기(10, 20, 30) 내부의 라인 메모리에 저장하였다가 데이터 구동 집적회로 배치에 맞도록 재배치되어 up-data(31:0), down_data(31:0)으로 출력되고, 상, 하부게이트 구동부(200, 300)의 게이트 구동신호(G1~Gm, Gm+1~G2m)에 따라 패널(11)로 인가된다.The data processing controllers 10, 20, and 30 receiving data of each of R, G, and B store or read the data in the SGRAMs 11, 12, 13, 14, 15, and 16 having bidirectional ports. Data read from (11, 12, 13, 14, 15, 16) is stored in the line memory inside the data processing controllers 10, 20, 30, and rearranged to fit the data driving integrated circuit arrangement. 31: 0) and down_data (31: 0), and are applied to the panel 11 according to the gate driving signals G1 to Gm and Gm + 1 to G2m of the upper and lower gate drivers 200 and 300.
데이터 처리 제어기(10, 20, 30)의 동작은 각각 같으므로 이하, 하나의 데이터 처리 제어기(10)를 위주로 설명한다.Since the operations of the data processing controllers 10, 20, and 30 are the same, the following description will focus on one data processing controller 10.
도3에 도시된 바와 같이, 에스지램(11)에 첫 번째 라인의 데이터(W1)가 쓰여질 때, 601번 라인의 데이터(R601)는 데이터 처리 제어기(10)로 읽혀진다.As shown in FIG. 3, when the data W1 of the first line is written to the SGRAM 11, the data R601 of the line 601 is read into the data processing controller 10. As shown in FIG.
다음, 에스지램(12)에 두 번째 라인의 데이터(W2)가 쓰여지는 동시에 602번 라인의 첫 번째 라인의 데이터(R1)를 데이터 처리 제어기(10)로 읽혀진다.Next, the data W2 of the second line is written to the SGRAM 12 and the data R1 of the first line of the line 602 is read by the data processing controller 10.
이와 같은 방법으로 도3에 도시된 바와 같은 순서로 데이터의 리드/라이트 동작이 이루어지며, 읽혀진 데이터는 소스 드라이버 집적회로(CU1~CU16, CD1~CD16)로 출력이 된다.In this manner, data read / write operations are performed in the order as shown in FIG. 3, and the read data is output to the source driver integrated circuits CU1 to CU16 and CD1 to CD16.
도3에 도시된 바와 같이, 에스지램(11, 12)에 저장되는 데이터의 순서는 1번 라인에서 601번 라인까지는 홀수번째 라인의 데이터는 에스지램(11)에 저장되고, 짝수번째 라인의 데이터는 에스지램(12)에 저장되며, 프레임의 중간인 601번 라인부터는 짝수번째 라인의 데이터는 에스지램(11)에 저장되고 홀수번째 라인의 데이터는 에스지램(12)에 저장된다. 이렇게 함으로써, 메모리인 에스지램(11, 12)에서 두 번 읽어내는 경우를 방지할 수 있게 된다.As shown in FIG. 3, the order of data stored in the SGRAMs 11 and 12 is that the data of the odd-numbered line is stored in the SGRAM 11 from line 1 to line 601, and the data of the even line. Is stored in the SGRAM 12, and the data of the even line is stored in the SGRAM 11 and the data of the odd line is stored in the SGRAM 12 from the line 601 which is the middle of the frame. By doing so, it is possible to prevent the case of reading twice from the SGRAMs 11 and 12 which are memories.
도4는 데이터의 픽셀 단위의 데이터 입출력 타이밍도를 나타낸다.4 shows a data input / output timing chart in pixel units of data.
도4에서와 같이, 입력 데이터는 4분주된 데이터이며, 출력 데이터는 입력에 비해 클럭 주기는 2배가 되고, 데이터의 순서는 300채널 구동 집적회로를 사용한 집적회로별 데이터 분주방식과 함께 총 16개의 집적회로를 8개씩 2분할하는 분주 방식을 사용하였다.As shown in Fig. 4, the input data is divided into four data, and the output data is doubled in clock cycles compared with the input. A dividing method of dividing the integrated circuit into two by eight is used.
즉, 1, 2, 9, 10번째 소스 드라이버 집적회로(CU1, CU2, CU9, CU10, CD1, CD2, CD9, CD10)에 데이터가 동시에 로드되고,That is, data is simultaneously loaded into the 1st, 2nd, 9th, and 10th source driver integrated circuits CU1, CU2, CU9, CU10, CD1, CD2, CD9, and CD10.
다음, 3, 4, 11, 12번째 소스 드라이버 집적회로(CU3, CU4, CU11, CU12, CD3, CD4, CD11, CD12)에 데이터가 로드되고,Next, data is loaded into the 3rd, 4th, 11th, and 12th source driver integrated circuits CU3, CU4, CU11, CU12, CD3, CD4, CD11, and CD12.
다음, 5, 6, 13, 14번째 소스 드라이버 집적회로(CU5, CU6, CU13, CU14, CD5, CD6, CD13, CD14)에 데이터가 로드되고,Next, data is loaded into the 5th, 6th, 13th, and 14th source driver integrated circuits CU5, CU6, CU13, CU14, CD5, CD6, CD13, and CD14.
다음, 7, 8, 15, 16번째 소스 드라이버 집적회로(CU7, CU8, CU15, CU16, CD7, CD8, CD15, CD16)에 데이터가 로드되는 순서를 가진다.Next, data is loaded into the 7, 8, 15, and 16th source driver integrated circuits CU7, CU8, CU15, CU16, CD7, CD8, CD15, and CD16.
따라서, 1600픽셀의 데이터가 표시되며, 출력 주파수는 최초의 기준 클럭의 8분의 1인 20MHz이다. 따라서, 이 20MHz의 클럭으로 소스 드라이버 집적회로(CU1~CU16, CD1~CD16)가 구동된다.Thus, 1600 pixels of data are displayed and the output frequency is 20 MHz, which is one eighth of the original reference clock. Therefore, the source driver integrated circuits CU1 to CU16 and CD1 to CD16 are driven by the 20 MHz clock.
다음, 이러한 타이밍으로 데이터가 소스 드라이버 집적회로(CU1~CU16, CD1~CD16)를 통해 패널(40)로 출력되면, 비로서 패널은 한 화면을 표시하게 된다.Next, when data is output to the panel 40 through the source driver integrated circuits CU1 to CU16 and CD1 to CD16 at this timing, the panel displays one screen.
위에서는 R 데이터에 해당하는 부분을 위주로 설명되었지만 이는 G, B 데이터에 대해서도 동일하게 적용된다.Although the above description focuses on the portion corresponding to the R data, the same applies to the G and B data.
이상에서와 같이, 이 발명의 실시예에서는 에스지램을 사용하여 듀얼스캔 구동 방식을 구현하여 원가를 절감할 수 있다As described above, in the embodiment of the present invention, it is possible to reduce the cost by implementing the dual scan drive method using the S-GRAM.
본 발명은 21.3인치 또는 30인치 UXGA 제품에 적용할 수 있으며, 이는 더큰 화면 또는 더 작은 화면으로 얼마든지 변경이 가능하다.The present invention can be applied to 21.3 inch or 30 inch UXGA products, which can be changed to a larger screen or a smaller screen.
또한, 16개 소스 드라이버 구동 집적회로에서 1~8번째 집적회로와 9~16번째 집적회로의 데이터를 별개의 데이터 라인으로 전송하여 데이터 라인수를 반감시키고 데이터 라인의 길이도 반감된다.In addition, the 16 source driver driving integrated circuits transfer data of the 1 st to 8 th and 9 th to 16 th separate circuits into separate data lines to halve the number of data lines and halve the length of the data lines.
Claims (4)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019990001010A KR100635938B1 (en) | 1999-01-15 | 1999-01-15 | Liquid crystal display using dual scan driving method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019990001010A KR100635938B1 (en) | 1999-01-15 | 1999-01-15 | Liquid crystal display using dual scan driving method |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20000050878A true KR20000050878A (en) | 2000-08-05 |
KR100635938B1 KR100635938B1 (en) | 2006-10-18 |
Family
ID=19571410
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019990001010A KR100635938B1 (en) | 1999-01-15 | 1999-01-15 | Liquid crystal display using dual scan driving method |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR100635938B1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100666317B1 (en) * | 1999-12-15 | 2007-01-09 | 삼성전자주식회사 | Module for determing applied time of driving signal and liquid crystal display assembly having the same and method for driving liquid crystal display assembly |
KR100759967B1 (en) * | 2000-12-16 | 2007-09-18 | 삼성전자주식회사 | Flat panel display |
KR101166813B1 (en) * | 2006-03-17 | 2012-07-20 | 엘지디스플레이 주식회사 | A display device and a method for driving the same |
US9858865B2 (en) | 2015-06-15 | 2018-01-02 | Samsung Display Co., Ltd. | Display device having a data driver for sensing a voltage level difference and method of driving the same |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05307370A (en) * | 1992-04-30 | 1993-11-19 | Sharp Corp | Driving circuit for liquid crystal display device |
JPH07152352A (en) * | 1993-11-29 | 1995-06-16 | Casio Comput Co Ltd | Liquid crystal driving device and method therefor |
JP3253481B2 (en) * | 1995-03-28 | 2002-02-04 | シャープ株式会社 | Memory interface circuit |
KR100467517B1 (en) * | 1996-12-31 | 2005-04-08 | 삼성전자주식회사 | How to operate the LCD |
-
1999
- 1999-01-15 KR KR1019990001010A patent/KR100635938B1/en not_active IP Right Cessation
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100666317B1 (en) * | 1999-12-15 | 2007-01-09 | 삼성전자주식회사 | Module for determing applied time of driving signal and liquid crystal display assembly having the same and method for driving liquid crystal display assembly |
KR100759967B1 (en) * | 2000-12-16 | 2007-09-18 | 삼성전자주식회사 | Flat panel display |
KR101166813B1 (en) * | 2006-03-17 | 2012-07-20 | 엘지디스플레이 주식회사 | A display device and a method for driving the same |
US9858865B2 (en) | 2015-06-15 | 2018-01-02 | Samsung Display Co., Ltd. | Display device having a data driver for sensing a voltage level difference and method of driving the same |
Also Published As
Publication number | Publication date |
---|---|
KR100635938B1 (en) | 2006-10-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7710377B2 (en) | LCD panel including gate drivers | |
US7420533B2 (en) | Liquid crystal display and driving method thereof | |
KR101909675B1 (en) | Display device | |
KR100330036B1 (en) | Liquid Crystal Display and Driving Method Thereof | |
CN101572064B (en) | Liquid crystal display and method of driving the same | |
CN103280205B (en) | Display device, time schedule controller and method for displaying image | |
US7855707B2 (en) | Liquid crystal display device and driving method thereof | |
JP2006039542A (en) | Array substrate and display device having same, and driving device and driving method thereof | |
CN106097947A (en) | It is capable of display device and the driving method thereof of driven at low speed | |
CN100359555C (en) | Driving apparatus for liquid crystal display | |
WO2012053466A1 (en) | Display device and method of driving same | |
CN102460554A (en) | Display driving circuit, display device and display driving method | |
KR100635938B1 (en) | Liquid crystal display using dual scan driving method | |
KR100244042B1 (en) | Liquid crystal display device to be random enlarged image to be displayed | |
US20070290978A1 (en) | Timing controller for controlling pixel level multiplexing display panel | |
JP2685079B2 (en) | Matrix display device | |
JP2924842B2 (en) | Liquid crystal display | |
KR100909048B1 (en) | LCD and its driving method | |
CN104700808A (en) | Display device, time sequence controller and image display method | |
JPH03280676A (en) | Drive circuit for liquid crystal display device | |
JPH07199864A (en) | Display device | |
US7362342B2 (en) | Driving apparatus and method for liquid crystal display | |
KR100277502B1 (en) | Multi scan drive | |
JP2001154639A (en) | Liquid crystal display device and driving method therefor | |
JPS61289389A (en) | Driving system for liquid crystal panel |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
E902 | Notification of reason for refusal | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20110916 Year of fee payment: 6 |
|
LAPS | Lapse due to unpaid annual fee |